summaryrefslogtreecommitdiffstats
path: root/arch/mips/include/asm/octeon/cvmx-uctlx-defs.h
blob: bc5b80c6bbe2873d00e6cf9895efd63e575da308 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
283
284
285
286
287
288
289
290
291
292
293
294
295
296
297
298
299
300
301
302
303
304
305
306
307
308
309
310
311
312
313
314
315
316
317
318
319
320
321
322
323
324
325
326
327
328
329
330
331
332
333
334
335
336
337
338
339
340
341
342
343
344
345
346
347
348
349
350
351
352
353
354
355
356
357
358
359
360
361
362
363
364
365
366
367
368
369
370
371
372
373
374
375
376
377
378
379
380
381
382
383
384
385
386
387
388
389
390
391
392
393
394
395
396
397
398
399
400
401
402
403
404
405
406
407
408
409
410
411
412
413
414
415
416
417
418
419
420
421
422
423
424
425
426
427
428
429
430
431
432
433
434
435
436
437
438
439
440
441
442
443
444
445
446
447
448
449
450
451
452
453
454
455
456
457
458
459
460
461
462
463
464
465
466
467
468
469
470
471
472
473
474
475
/***********************license start***************
 * Author: Cavium Networks
 *
 * Contact: support@caviumnetworks.com
 * This file is part of the OCTEON SDK
 *
 * Copyright (c) 2003-2012 Cavium Networks
 *
 * This file is free software; you can redistribute it and/or modify
 * it under the terms of the GNU General Public License, Version 2, as
 * published by the Free Software Foundation.
 *
 * This file is distributed in the hope that it will be useful, but
 * AS-IS and WITHOUT ANY WARRANTY; without even the implied warranty
 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE, TITLE, or
 * NONINFRINGEMENT.  See the GNU General Public License for more
 * details.
 *
 * You should have received a copy of the GNU General Public License
 * along with this file; if not, write to the Free Software
 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
 * or visit http://www.gnu.org/licenses/.
 *
 * This file may also be available under a different license from Cavium.
 * Contact Cavium Networks for more information
 ***********************license end**************************************/

#ifndef __CVMX_UCTLX_DEFS_H__
#define __CVMX_UCTLX_DEFS_H__

#define CVMX_UCTLX_BIST_STATUS(block_id) (CVMX_ADD_IO_SEG(0x000118006F0000A0ull))
#define CVMX_UCTLX_CLK_RST_CTL(block_id) (CVMX_ADD_IO_SEG(0x000118006F000000ull))
#define CVMX_UCTLX_EHCI_CTL(block_id) (CVMX_ADD_IO_SEG(0x000118006F000080ull))
#define CVMX_UCTLX_EHCI_FLA(block_id) (CVMX_ADD_IO_SEG(0x000118006F0000A8ull))
#define CVMX_UCTLX_ERTO_CTL(block_id) (CVMX_ADD_IO_SEG(0x000118006F000090ull))
#define CVMX_UCTLX_IF_ENA(block_id) (CVMX_ADD_IO_SEG(0x000118006F000030ull))
#define CVMX_UCTLX_INT_ENA(block_id) (CVMX_ADD_IO_SEG(0x000118006F000028ull))
#define CVMX_UCTLX_INT_REG(block_id) (CVMX_ADD_IO_SEG(0x000118006F000020ull))
#define CVMX_UCTLX_OHCI_CTL(block_id) (CVMX_ADD_IO_SEG(0x000118006F000088ull))
#define CVMX_UCTLX_ORTO_CTL(block_id) (CVMX_ADD_IO_SEG(0x000118006F000098ull))
#define CVMX_UCTLX_PPAF_WM(block_id) (CVMX_ADD_IO_SEG(0x000118006F000038ull))
#define CVMX_UCTLX_UPHY_CTL_STATUS(block_id) (CVMX_ADD_IO_SEG(0x000118006F000008ull))
#define CVMX_UCTLX_UPHY_PORTX_CTL_STATUS(offset, block_id) (CVMX_ADD_IO_SEG(0x000118006F000010ull) + (((offset) & 1) + ((block_id) & 0) * 0x0ull) * 8)

union cvmx_uctlx_bist_status {
	uint64_t u64;
	struct cvmx_uctlx_bist_status_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_6_63:58;
		uint64_t data_bis:1;
		uint64_t desc_bis:1;
		uint64_t erbm_bis:1;
		uint64_t orbm_bis:1;
		uint64_t wrbm_bis:1;
		uint64_t ppaf_bis:1;
#else
		uint64_t ppaf_bis:1;
		uint64_t wrbm_bis:1;
		uint64_t orbm_bis:1;
		uint64_t erbm_bis:1;
		uint64_t desc_bis:1;
		uint64_t data_bis:1;
		uint64_t reserved_6_63:58;
#endif
	} s;
	struct cvmx_uctlx_bist_status_s cn61xx;
	struct cvmx_uctlx_bist_status_s cn63xx;
	struct cvmx_uctlx_bist_status_s cn63xxp1;
	struct cvmx_uctlx_bist_status_s cn66xx;
	struct cvmx_uctlx_bist_status_s cn68xx;
	struct cvmx_uctlx_bist_status_s cn68xxp1;
	struct cvmx_uctlx_bist_status_s cnf71xx;
};

union cvmx_uctlx_clk_rst_ctl {
	uint64_t u64;
	struct cvmx_uctlx_clk_rst_ctl_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_25_63:39;
		uint64_t clear_bist:1;
		uint64_t start_bist:1;
		uint64_t ehci_sm:1;
		uint64_t ohci_clkcktrst:1;
		uint64_t ohci_sm:1;
		uint64_t ohci_susp_lgcy:1;
		uint64_t app_start_clk:1;
		uint64_t o_clkdiv_rst:1;
		uint64_t h_clkdiv_byp:1;
		uint64_t h_clkdiv_rst:1;
		uint64_t h_clkdiv_en:1;
		uint64_t o_clkdiv_en:1;
		uint64_t h_div:4;
		uint64_t p_refclk_sel:2;
		uint64_t p_refclk_div:2;
		uint64_t reserved_4_4:1;
		uint64_t p_com_on:1;
		uint64_t p_por:1;
		uint64_t p_prst:1;
		uint64_t hrst:1;
#else
		uint64_t hrst:1;
		uint64_t p_prst:1;
		uint64_t p_por:1;
		uint64_t p_com_on:1;
		uint64_t reserved_4_4:1;
		uint64_t p_refclk_div:2;
		uint64_t p_refclk_sel:2;
		uint64_t h_div:4;
		uint64_t o_clkdiv_en:1;
		uint64_t h_clkdiv_en:1;
		uint64_t h_clkdiv_rst:1;
		uint64_t h_clkdiv_byp:1;
		uint64_t o_clkdiv_rst:1;
		uint64_t app_start_clk:1;
		uint64_t ohci_susp_lgcy:1;
		uint64_t ohci_sm:1;
		uint64_t ohci_clkcktrst:1;
		uint64_t ehci_sm:1;
		uint64_t start_bist:1;
		uint64_t clear_bist:1;
		uint64_t reserved_25_63:39;
#endif
	} s;
	struct cvmx_uctlx_clk_rst_ctl_s cn61xx;
	struct cvmx_uctlx_clk_rst_ctl_s cn63xx;
	struct cvmx_uctlx_clk_rst_ctl_s cn63xxp1;
	struct cvmx_uctlx_clk_rst_ctl_s cn66xx;
	struct cvmx_uctlx_clk_rst_ctl_s cn68xx;
	struct cvmx_uctlx_clk_rst_ctl_s cn68xxp1;
	struct cvmx_uctlx_clk_rst_ctl_s cnf71xx;
};

union cvmx_uctlx_ehci_ctl {
	uint64_t u64;
	struct cvmx_uctlx_ehci_ctl_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_20_63:44;
		uint64_t desc_rbm:1;
		uint64_t reg_nb:1;
		uint64_t l2c_dc:1;
		uint64_t l2c_bc:1;
		uint64_t l2c_0pag:1;
		uint64_t l2c_stt:1;
		uint64_t l2c_buff_emod:2;
		uint64_t l2c_desc_emod:2;
		uint64_t inv_reg_a2:1;
		uint64_t ehci_64b_addr_en:1;
		uint64_t l2c_addr_msb:8;
#else
		uint64_t l2c_addr_msb:8;
		uint64_t ehci_64b_addr_en:1;
		uint64_t inv_reg_a2:1;
		uint64_t l2c_desc_emod:2;
		uint64_t l2c_buff_emod:2;
		uint64_t l2c_stt:1;
		uint64_t l2c_0pag:1;
		uint64_t l2c_bc:1;
		uint64_t l2c_dc:1;
		uint64_t reg_nb:1;
		uint64_t desc_rbm:1;
		uint64_t reserved_20_63:44;
#endif
	} s;
	struct cvmx_uctlx_ehci_ctl_s cn61xx;
	struct cvmx_uctlx_ehci_ctl_s cn63xx;
	struct cvmx_uctlx_ehci_ctl_s cn63xxp1;
	struct cvmx_uctlx_ehci_ctl_s cn66xx;
	struct cvmx_uctlx_ehci_ctl_s cn68xx;
	struct cvmx_uctlx_ehci_ctl_s cn68xxp1;
	struct cvmx_uctlx_ehci_ctl_s cnf71xx;
};

union cvmx_uctlx_ehci_fla {
	uint64_t u64;
	struct cvmx_uctlx_ehci_fla_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_6_63:58;
		uint64_t fla:6;
#else
		uint64_t fla:6;
		uint64_t reserved_6_63:58;
#endif
	} s;
	struct cvmx_uctlx_ehci_fla_s cn61xx;
	struct cvmx_uctlx_ehci_fla_s cn63xx;
	struct cvmx_uctlx_ehci_fla_s cn63xxp1;
	struct cvmx_uctlx_ehci_fla_s cn66xx;
	struct cvmx_uctlx_ehci_fla_s cn68xx;
	struct cvmx_uctlx_ehci_fla_s cn68xxp1;
	struct cvmx_uctlx_ehci_fla_s cnf71xx;
};

union cvmx_uctlx_erto_ctl {
	uint64_t u64;
	struct cvmx_uctlx_erto_ctl_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_32_63:32;
		uint64_t to_val:27;
		uint64_t reserved_0_4:5;
#else
		uint64_t reserved_0_4:5;
		uint64_t to_val:27;
		uint64_t reserved_32_63:32;
#endif
	} s;
	struct cvmx_uctlx_erto_ctl_s cn61xx;
	struct cvmx_uctlx_erto_ctl_s cn63xx;
	struct cvmx_uctlx_erto_ctl_s cn63xxp1;
	struct cvmx_uctlx_erto_ctl_s cn66xx;
	struct cvmx_uctlx_erto_ctl_s cn68xx;
	struct cvmx_uctlx_erto_ctl_s cn68xxp1;
	struct cvmx_uctlx_erto_ctl_s cnf71xx;
};

union cvmx_uctlx_if_ena {
	uint64_t u64;
	struct cvmx_uctlx_if_ena_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_1_63:63;
		uint64_t en:1;
#else
		uint64_t en:1;
		uint64_t reserved_1_63:63;
#endif
	} s;
	struct cvmx_uctlx_if_ena_s cn61xx;
	struct cvmx_uctlx_if_ena_s cn63xx;
	struct cvmx_uctlx_if_ena_s cn63xxp1;
	struct cvmx_uctlx_if_ena_s cn66xx;
	struct cvmx_uctlx_if_ena_s cn68xx;
	struct cvmx_uctlx_if_ena_s cn68xxp1;
	struct cvmx_uctlx_if_ena_s cnf71xx;
};

union cvmx_uctlx_int_ena {
	uint64_t u64;
	struct cvmx_uctlx_int_ena_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_8_63:56;
		uint64_t ec_ovf_e:1;
		uint64_t oc_ovf_e:1;
		uint64_t wb_pop_e:1;
		uint64_t wb_psh_f:1;
		uint64_t cf_psh_f:1;
		uint64_t or_psh_f:1;
		uint64_t er_psh_f:1;
		uint64_t pp_psh_f:1;
#else
		uint64_t pp_psh_f:1;
		uint64_t er_psh_f:1;
		uint64_t or_psh_f:1;
		uint64_t cf_psh_f:1;
		uint64_t wb_psh_f:1;
		uint64_t wb_pop_e:1;
		uint64_t oc_ovf_e:1;
		uint64_t ec_ovf_e:1;
		uint64_t reserved_8_63:56;
#endif
	} s;
	struct cvmx_uctlx_int_ena_s cn61xx;
	struct cvmx_uctlx_int_ena_s cn63xx;
	struct cvmx_uctlx_int_ena_s cn63xxp1;
	struct cvmx_uctlx_int_ena_s cn66xx;
	struct cvmx_uctlx_int_ena_s cn68xx;
	struct cvmx_uctlx_int_ena_s cn68xxp1;
	struct cvmx_uctlx_int_ena_s cnf71xx;
};

union cvmx_uctlx_int_reg {
	uint64_t u64;
	struct cvmx_uctlx_int_reg_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_8_63:56;
		uint64_t ec_ovf_e:1;
		uint64_t oc_ovf_e:1;
		uint64_t wb_pop_e:1;
		uint64_t wb_psh_f:1;
		uint64_t cf_psh_f:1;
		uint64_t or_psh_f:1;
		uint64_t er_psh_f:1;
		uint64_t pp_psh_f:1;
#else
		uint64_t pp_psh_f:1;
		uint64_t er_psh_f:1;
		uint64_t or_psh_f:1;
		uint64_t cf_psh_f:1;
		uint64_t wb_psh_f:1;
		uint64_t wb_pop_e:1;
		uint64_t oc_ovf_e:1;
		uint64_t ec_ovf_e:1;
		uint64_t reserved_8_63:56;
#endif
	} s;
	struct cvmx_uctlx_int_reg_s cn61xx;
	struct cvmx_uctlx_int_reg_s cn63xx;
	struct cvmx_uctlx_int_reg_s cn63xxp1;
	struct cvmx_uctlx_int_reg_s cn66xx;
	struct cvmx_uctlx_int_reg_s cn68xx;
	struct cvmx_uctlx_int_reg_s cn68xxp1;
	struct cvmx_uctlx_int_reg_s cnf71xx;
};

union cvmx_uctlx_ohci_ctl {
	uint64_t u64;
	struct cvmx_uctlx_ohci_ctl_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_19_63:45;
		uint64_t reg_nb:1;
		uint64_t l2c_dc:1;
		uint64_t l2c_bc:1;
		uint64_t l2c_0pag:1;
		uint64_t l2c_stt:1;
		uint64_t l2c_buff_emod:2;
		uint64_t l2c_desc_emod:2;
		uint64_t inv_reg_a2:1;
		uint64_t reserved_8_8:1;
		uint64_t l2c_addr_msb:8;
#else
		uint64_t l2c_addr_msb:8;
		uint64_t reserved_8_8:1;
		uint64_t inv_reg_a2:1;
		uint64_t l2c_desc_emod:2;
		uint64_t l2c_buff_emod:2;
		uint64_t l2c_stt:1;
		uint64_t l2c_0pag:1;
		uint64_t l2c_bc:1;
		uint64_t l2c_dc:1;
		uint64_t reg_nb:1;
		uint64_t reserved_19_63:45;
#endif
	} s;
	struct cvmx_uctlx_ohci_ctl_s cn61xx;
	struct cvmx_uctlx_ohci_ctl_s cn63xx;
	struct cvmx_uctlx_ohci_ctl_s cn63xxp1;
	struct cvmx_uctlx_ohci_ctl_s cn66xx;
	struct cvmx_uctlx_ohci_ctl_s cn68xx;
	struct cvmx_uctlx_ohci_ctl_s cn68xxp1;
	struct cvmx_uctlx_ohci_ctl_s cnf71xx;
};

union cvmx_uctlx_orto_ctl {
	uint64_t u64;
	struct cvmx_uctlx_orto_ctl_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_32_63:32;
		uint64_t to_val:24;
		uint64_t reserved_0_7:8;
#else
		uint64_t reserved_0_7:8;
		uint64_t to_val:24;
		uint64_t reserved_32_63:32;
#endif
	} s;
	struct cvmx_uctlx_orto_ctl_s cn61xx;
	struct cvmx_uctlx_orto_ctl_s cn63xx;
	struct cvmx_uctlx_orto_ctl_s cn63xxp1;
	struct cvmx_uctlx_orto_ctl_s cn66xx;
	struct cvmx_uctlx_orto_ctl_s cn68xx;
	struct cvmx_uctlx_orto_ctl_s cn68xxp1;
	struct cvmx_uctlx_orto_ctl_s cnf71xx;
};

union cvmx_uctlx_ppaf_wm {
	uint64_t u64;
	struct cvmx_uctlx_ppaf_wm_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_5_63:59;
		uint64_t wm:5;
#else
		uint64_t wm:5;
		uint64_t reserved_5_63:59;
#endif
	} s;
	struct cvmx_uctlx_ppaf_wm_s cn61xx;
	struct cvmx_uctlx_ppaf_wm_s cn63xx;
	struct cvmx_uctlx_ppaf_wm_s cn63xxp1;
	struct cvmx_uctlx_ppaf_wm_s cn66xx;
	struct cvmx_uctlx_ppaf_wm_s cnf71xx;
};

union cvmx_uctlx_uphy_ctl_status {
	uint64_t u64;
	struct cvmx_uctlx_uphy_ctl_status_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_10_63:54;
		uint64_t bist_done:1;
		uint64_t bist_err:1;
		uint64_t hsbist:1;
		uint64_t fsbist:1;
		uint64_t lsbist:1;
		uint64_t siddq:1;
		uint64_t vtest_en:1;
		uint64_t uphy_bist:1;
		uint64_t bist_en:1;
		uint64_t ate_reset:1;
#else
		uint64_t ate_reset:1;
		uint64_t bist_en:1;
		uint64_t uphy_bist:1;
		uint64_t vtest_en:1;
		uint64_t siddq:1;
		uint64_t lsbist:1;
		uint64_t fsbist:1;
		uint64_t hsbist:1;
		uint64_t bist_err:1;
		uint64_t bist_done:1;
		uint64_t reserved_10_63:54;
#endif
	} s;
	struct cvmx_uctlx_uphy_ctl_status_s cn61xx;
	struct cvmx_uctlx_uphy_ctl_status_s cn63xx;
	struct cvmx_uctlx_uphy_ctl_status_s cn63xxp1;
	struct cvmx_uctlx_uphy_ctl_status_s cn66xx;
	struct cvmx_uctlx_uphy_ctl_status_s cn68xx;
	struct cvmx_uctlx_uphy_ctl_status_s cn68xxp1;
	struct cvmx_uctlx_uphy_ctl_status_s cnf71xx;
};

union cvmx_uctlx_uphy_portx_ctl_status {
	uint64_t u64;
	struct cvmx_uctlx_uphy_portx_ctl_status_s {
#ifdef __BIG_ENDIAN_BITFIELD
		uint64_t reserved_43_63:21;
		uint64_t tdata_out:4;
		uint64_t txbiststuffenh:1;
		uint64_t txbiststuffen:1;
		uint64_t dmpulldown:1;
		uint64_t dppulldown:1;
		uint64_t vbusvldext:1;
		uint64_t portreset:1;
		uint64_t txhsvxtune:2;
		uint64_t txvreftune:4;
		uint64_t txrisetune:1;
		uint64_t txpreemphasistune:1;
		uint64_t txfslstune:4;
		uint64_t sqrxtune:3;
		uint64_t compdistune:3;
		uint64_t loop_en:1;
		uint64_t tclk:1;
		uint64_t tdata_sel:1;
		uint64_t taddr_in:4;
		uint64_t tdata_in:8;
#else
		uint64_t tdata_in:8;
		uint64_t taddr_in:4;
		uint64_t tdata_sel:1;
		uint64_t tclk:1;
		uint64_t loop_en:1;
		uint64_t compdistune:3;
		uint64_t sqrxtune:3;
		uint64_t txfslstune:4;
		uint64_t txpreemphasistune:1;
		uint64_t txrisetune:1;
		uint64_t txvreftune:4;
		uint64_t txhsvxtune:2;
		uint64_t portreset:1;
		uint64_t vbusvldext:1;
		uint64_t dppulldown:1;
		uint64_t dmpulldown:1;
		uint64_t txbiststuffen:1;
		uint64_t txbiststuffenh:1;
		uint64_t tdata_out:4;
		uint64_t reserved_43_63:21;
#endif
	} s;
	struct cvmx_uctlx_uphy_portx_ctl_status_s cn61xx;
	struct cvmx_uctlx_uphy_portx_ctl_status_s cn63xx;
	struct cvmx_uctlx_uphy_portx_ctl_status_s cn63xxp1;
	struct cvmx_uctlx_uphy_portx_ctl_status_s cn66xx;
	struct cvmx_uctlx_uphy_portx_ctl_status_s cn68xx;
	struct cvmx_uctlx_uphy_portx_ctl_status_s cn68xxp1;
	struct cvmx_uctlx_uphy_portx_ctl_status_s cnf71xx;
};

#endif