summaryrefslogtreecommitdiffstats
path: root/drivers/edac/cell_edac.c
blob: bc1f3416400e755d4f6b7e4524a60b66171dac35 (plain)
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40
41
42
43
44
45
46
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
65
66
67
68
69
70
71
72
73
74
75
76
77
78
79
80
81
82
83
84
85
86
87
88
89
90
91
92
93
94
95
96
97
98
99
100
101
102
103
104
105
106
107
108
109
110
111
112
113
114
115
116
117
118
119
120
121
122
123
124
125
126
127
128
129
130
131
132
133
134
135
136
137
138
139
140
141
142
143
144
145
146
147
148
149
150
151
152
153
154
155
156
157
158
159
160
161
162
163
164
165
166
167
168
169
170
171
172
173
174
175
176
177
178
179
180
181
182
183
184
185
186
187
188
189
190
191
192
193
194
195
196
197
198
199
200
201
202
203
204
205
206
207
208
209
210
211
212
213
214
215
216
217
218
219
220
221
222
223
224
225
226
227
228
229
230
231
232
233
234
235
236
237
238
239
240
241
242
243
244
245
246
247
248
249
250
251
252
253
254
255
256
257
258
259
260
261
262
263
264
265
266
267
268
269
270
271
272
273
274
275
276
277
278
279
280
281
282
/*
 * Cell MIC driver for ECC counting
 *
 * Copyright 2007 Benjamin Herrenschmidt, IBM Corp.
 *                <benh@kernel.crashing.org>
 *
 * This file may be distributed under the terms of the
 * GNU General Public License.
 */
#undef DEBUG

#include <linux/edac.h>
#include <linux/module.h>
#include <linux/init.h>
#include <linux/platform_device.h>
#include <linux/stop_machine.h>
#include <linux/io.h>
#include <linux/of_address.h>
#include <asm/machdep.h>
#include <asm/cell-regs.h>

#include "edac_module.h"

struct cell_edac_priv
{
	struct cbe_mic_tm_regs __iomem	*regs;
	int				node;
	int				chanmask;
#ifdef DEBUG
	u64				prev_fir;
#endif
};

static void cell_edac_count_ce(struct mem_ctl_info *mci, int chan, u64 ar)
{
	struct cell_edac_priv		*priv = mci->pvt_info;
	struct csrow_info		*csrow = mci->csrows[0];
	unsigned long			address, pfn, offset, syndrome;

	dev_dbg(mci->pdev, "ECC CE err on node %d, channel %d, ar = 0x%016llx\n",
		priv->node, chan, ar);

	/* Address decoding is likely a bit bogus, to dbl check */
	address = (ar & 0xffffffffe0000000ul) >> 29;
	if (priv->chanmask == 0x3)
		address = (address << 1) | chan;
	pfn = address >> PAGE_SHIFT;
	offset = address & ~PAGE_MASK;
	syndrome = (ar & 0x000000001fe00000ul) >> 21;

	/* TODO: Decoding of the error address */
	edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, 1,
			     csrow->first_page + pfn, offset, syndrome,
			     0, chan, -1, "", "");
}

static void cell_edac_count_ue(struct mem_ctl_info *mci, int chan, u64 ar)
{
	struct cell_edac_priv		*priv = mci->pvt_info;
	struct csrow_info		*csrow = mci->csrows[0];
	unsigned long			address, pfn, offset;

	dev_dbg(mci->pdev, "ECC UE err on node %d, channel %d, ar = 0x%016llx\n",
		priv->node, chan, ar);

	/* Address decoding is likely a bit bogus, to dbl check */
	address = (ar & 0xffffffffe0000000ul) >> 29;
	if (priv->chanmask == 0x3)
		address = (address << 1) | chan;
	pfn = address >> PAGE_SHIFT;
	offset = address & ~PAGE_MASK;

	/* TODO: Decoding of the error address */
	edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, 1,
			     csrow->first_page + pfn, offset, 0,
			     0, chan, -1, "", "");
}

static void cell_edac_check(struct mem_ctl_info *mci)
{
	struct cell_edac_priv		*priv = mci->pvt_info;
	u64				fir, addreg, clear = 0;

	fir = in_be64(&priv->regs->mic_fir);
#ifdef DEBUG
	if (fir != priv->prev_fir) {
		dev_dbg(mci->pdev, "fir change : 0x%016lx\n", fir);
		priv->prev_fir = fir;
	}
#endif
	if ((priv->chanmask & 0x1) && (fir & CBE_MIC_FIR_ECC_SINGLE_0_ERR)) {
		addreg = in_be64(&priv->regs->mic_df_ecc_address_0);
		clear |= CBE_MIC_FIR_ECC_SINGLE_0_RESET;
		cell_edac_count_ce(mci, 0, addreg);
	}
	if ((priv->chanmask & 0x2) && (fir & CBE_MIC_FIR_ECC_SINGLE_1_ERR)) {
		addreg = in_be64(&priv->regs->mic_df_ecc_address_1);
		clear |= CBE_MIC_FIR_ECC_SINGLE_1_RESET;
		cell_edac_count_ce(mci, 1, addreg);
	}
	if ((priv->chanmask & 0x1) && (fir & CBE_MIC_FIR_ECC_MULTI_0_ERR)) {
		addreg = in_be64(&priv->regs->mic_df_ecc_address_0);
		clear |= CBE_MIC_FIR_ECC_MULTI_0_RESET;
		cell_edac_count_ue(mci, 0, addreg);
	}
	if ((priv->chanmask & 0x2) && (fir & CBE_MIC_FIR_ECC_MULTI_1_ERR)) {
		addreg = in_be64(&priv->regs->mic_df_ecc_address_1);
		clear |= CBE_MIC_FIR_ECC_MULTI_1_RESET;
		cell_edac_count_ue(mci, 1, addreg);
	}

	/* The procedure for clearing FIR bits is a bit ... weird */
	if (clear) {
		fir &= ~(CBE_MIC_FIR_ECC_ERR_MASK | CBE_MIC_FIR_ECC_SET_MASK);
		fir |= CBE_MIC_FIR_ECC_RESET_MASK;
		fir &= ~clear;
		out_be64(&priv->regs->mic_fir, fir);
		(void)in_be64(&priv->regs->mic_fir);

		mb();	/* sync up */
#ifdef DEBUG
		fir = in_be64(&priv->regs->mic_fir);
		dev_dbg(mci->pdev, "fir clear  : 0x%016lx\n", fir);
#endif
	}
}

static void cell_edac_init_csrows(struct mem_ctl_info *mci)
{
	struct csrow_info		*csrow = mci->csrows[0];
	struct dimm_info		*dimm;
	struct cell_edac_priv		*priv = mci->pvt_info;
	struct device_node		*np;
	int				j;
	u32				nr_pages;

	for_each_node_by_name(np, "memory") {
		struct resource r;

		/* We "know" that the Cell firmware only creates one entry
		 * in the "memory" nodes. If that changes, this code will
		 * need to be adapted.
		 */
		if (of_address_to_resource(np, 0, &r))
			continue;
		if (of_node_to_nid(np) != priv->node)
			continue;
		csrow->first_page = r.start >> PAGE_SHIFT;
		nr_pages = resource_size(&r) >> PAGE_SHIFT;
		csrow->last_page = csrow->first_page + nr_pages - 1;

		for (j = 0; j < csrow->nr_channels; j++) {
			dimm = csrow->channels[j]->dimm;
			dimm->mtype = MEM_XDR;
			dimm->edac_mode = EDAC_SECDED;
			dimm->nr_pages = nr_pages / csrow->nr_channels;
		}
		dev_dbg(mci->pdev,
			"Initialized on node %d, chanmask=0x%x,"
			" first_page=0x%lx, nr_pages=0x%x\n",
			priv->node, priv->chanmask,
			csrow->first_page, nr_pages);
		break;
	}
	of_node_put(np);
}

static int cell_edac_probe(struct platform_device *pdev)
{
	struct cbe_mic_tm_regs __iomem	*regs;
	struct mem_ctl_info		*mci;
	struct edac_mc_layer		layers[2];
	struct cell_edac_priv		*priv;
	u64				reg;
	int				rc, chanmask, num_chans;

	regs = cbe_get_cpu_mic_tm_regs(cbe_node_to_cpu(pdev->id));
	if (regs == NULL)
		return -ENODEV;

	edac_op_state = EDAC_OPSTATE_POLL;

	/* Get channel population */
	reg = in_be64(&regs->mic_mnt_cfg);
	dev_dbg(&pdev->dev, "MIC_MNT_CFG = 0x%016llx\n", reg);
	chanmask = 0;
	if (reg & CBE_MIC_MNT_CFG_CHAN_0_POP)
		chanmask |= 0x1;
	if (reg & CBE_MIC_MNT_CFG_CHAN_1_POP)
		chanmask |= 0x2;
	if (chanmask == 0) {
		dev_warn(&pdev->dev,
			 "Yuck ! No channel populated ? Aborting !\n");
		return -ENODEV;
	}
	dev_dbg(&pdev->dev, "Initial FIR = 0x%016llx\n",
		in_be64(&regs->mic_fir));

	/* Allocate & init EDAC MC data structure */
	num_chans = chanmask == 3 ? 2 : 1;

	layers[0].type = EDAC_MC_LAYER_CHIP_SELECT;
	layers[0].size = 1;
	layers[0].is_virt_csrow = true;
	layers[1].type = EDAC_MC_LAYER_CHANNEL;
	layers[1].size = num_chans;
	layers[1].is_virt_csrow = false;
	mci = edac_mc_alloc(pdev->id, ARRAY_SIZE(layers), layers,
			    sizeof(struct cell_edac_priv));
	if (mci == NULL)
		return -ENOMEM;
	priv = mci->pvt_info;
	priv->regs = regs;
	priv->node = pdev->id;
	priv->chanmask = chanmask;
	mci->pdev = &pdev->dev;
	mci->mtype_cap = MEM_FLAG_XDR;
	mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_EC | EDAC_FLAG_SECDED;
	mci->edac_cap = EDAC_FLAG_EC | EDAC_FLAG_SECDED;
	mci->mod_name = "cell_edac";
	mci->ctl_name = "MIC";
	mci->dev_name = dev_name(&pdev->dev);
	mci->edac_check = cell_edac_check;
	cell_edac_init_csrows(mci);

	/* Register with EDAC core */
	rc = edac_mc_add_mc(mci);
	if (rc) {
		dev_err(&pdev->dev, "failed to register with EDAC core\n");
		edac_mc_free(mci);
		return rc;
	}

	return 0;
}

static int cell_edac_remove(struct platform_device *pdev)
{
	struct mem_ctl_info *mci = edac_mc_del_mc(&pdev->dev);
	if (mci)
		edac_mc_free(mci);
	return 0;
}

static struct platform_driver cell_edac_driver = {
	.driver		= {
		.name	= "cbe-mic",
	},
	.probe		= cell_edac_probe,
	.remove		= cell_edac_remove,
};

static int __init cell_edac_init(void)
{
	/* Sanity check registers data structure */
	BUILD_BUG_ON(offsetof(struct cbe_mic_tm_regs,
			      mic_df_ecc_address_0) != 0xf8);
	BUILD_BUG_ON(offsetof(struct cbe_mic_tm_regs,
			      mic_df_ecc_address_1) != 0x1b8);
	BUILD_BUG_ON(offsetof(struct cbe_mic_tm_regs,
			      mic_df_config) != 0x218);
	BUILD_BUG_ON(offsetof(struct cbe_mic_tm_regs,
			      mic_fir) != 0x230);
	BUILD_BUG_ON(offsetof(struct cbe_mic_tm_regs,
			      mic_mnt_cfg) != 0x210);
	BUILD_BUG_ON(offsetof(struct cbe_mic_tm_regs,
			      mic_exc) != 0x208);

	return platform_driver_register(&cell_edac_driver);
}

static void __exit cell_edac_exit(void)
{
	platform_driver_unregister(&cell_edac_driver);
}

module_init(cell_edac_init);
module_exit(cell_edac_exit);

MODULE_LICENSE("GPL");
MODULE_AUTHOR("Benjamin Herrenschmidt <benh@kernel.crashing.org>");
MODULE_DESCRIPTION("ECC counting for Cell MIC");
n> = uartclk / ((hsu_rate + 1) * 14); if (abs(comprate - rate) < rate_diff) { goodrate = hsu_rate; rate_diff = abs(comprate - rate); } hsu_rate++; } if (hsu_rate > 0xFF) hsu_rate = 0xFF; return goodrate; } static void __serial_uart_flush(struct uart_port *port) { u32 tmp; int cnt = 0; while ((readl(LPC32XX_HSUART_LEVEL(port->membase)) > 0) && (cnt++ < FIFO_READ_LIMIT)) tmp = readl(LPC32XX_HSUART_FIFO(port->membase)); } static void __serial_lpc32xx_rx(struct uart_port *port) { struct tty_port *tport = &port->state->port; unsigned int tmp, flag; /* Read data from FIFO and push into terminal */ tmp = readl(LPC32XX_HSUART_FIFO(port->membase)); while (!(tmp & LPC32XX_HSU_RX_EMPTY)) { flag = TTY_NORMAL; port->icount.rx++; if (tmp & LPC32XX_HSU_ERROR_DATA) { /* Framing error */ writel(LPC32XX_HSU_FE_INT, LPC32XX_HSUART_IIR(port->membase)); port->icount.frame++; flag = TTY_FRAME; tty_insert_flip_char(tport, 0, TTY_FRAME); } tty_insert_flip_char(tport, (tmp & 0xFF), flag); tmp = readl(LPC32XX_HSUART_FIFO(port->membase)); } spin_unlock(&port->lock); tty_flip_buffer_push(tport); spin_lock(&port->lock); } static void __serial_lpc32xx_tx(struct uart_port *port) { struct circ_buf *xmit = &port->state->xmit; unsigned int tmp; if (port->x_char) { writel((u32)port->x_char, LPC32XX_HSUART_FIFO(port->membase)); port->icount.tx++; port->x_char = 0; return; } if (uart_circ_empty(xmit) || uart_tx_stopped(port)) goto exit_tx; /* Transfer data */ while (LPC32XX_HSU_TX_LEV(readl( LPC32XX_HSUART_LEVEL(port->membase))) < 64) { writel((u32) xmit->buf[xmit->tail], LPC32XX_HSUART_FIFO(port->membase)); xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1); port->icount.tx++; if (uart_circ_empty(xmit)) break; } if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS) uart_write_wakeup(port); exit_tx: if (uart_circ_empty(xmit)) { tmp = readl(LPC32XX_HSUART_CTRL(port->membase)); tmp &= ~LPC32XX_HSU_TX_INT_EN; writel(tmp, LPC32XX_HSUART_CTRL(port->membase)); } } static irqreturn_t serial_lpc32xx_interrupt(int irq, void *dev_id) { struct uart_port *port = dev_id; struct tty_port *tport = &port->state->port; u32 status; spin_lock(&port->lock); /* Read UART status and clear latched interrupts */ status = readl(LPC32XX_HSUART_IIR(port->membase)); if (status & LPC32XX_HSU_BRK_INT) { /* Break received */ writel(LPC32XX_HSU_BRK_INT, LPC32XX_HSUART_IIR(port->membase)); port->icount.brk++; uart_handle_break(port); } /* Framing error */ if (status & LPC32XX_HSU_FE_INT) writel(LPC32XX_HSU_FE_INT, LPC32XX_HSUART_IIR(port->membase)); if (status & LPC32XX_HSU_RX_OE_INT) { /* Receive FIFO overrun */ writel(LPC32XX_HSU_RX_OE_INT, LPC32XX_HSUART_IIR(port->membase)); port->icount.overrun++; tty_insert_flip_char(tport, 0, TTY_OVERRUN); tty_schedule_flip(tport); } /* Data received? */ if (status & (LPC32XX_HSU_RX_TIMEOUT_INT | LPC32XX_HSU_RX_TRIG_INT)) __serial_lpc32xx_rx(port); /* Transmit data request? */ if ((status & LPC32XX_HSU_TX_INT) && (!uart_tx_stopped(port))) { writel(LPC32XX_HSU_TX_INT, LPC32XX_HSUART_IIR(port->membase)); __serial_lpc32xx_tx(port); } spin_unlock(&port->lock); return IRQ_HANDLED; } /* port->lock is not held. */ static unsigned int serial_lpc32xx_tx_empty(struct uart_port *port) { unsigned int ret = 0; if (LPC32XX_HSU_TX_LEV(readl(LPC32XX_HSUART_LEVEL(port->membase))) == 0) ret = TIOCSER_TEMT; return ret; } /* port->lock held by caller. */ static void serial_lpc32xx_set_mctrl(struct uart_port *port, unsigned int mctrl) { /* No signals are supported on HS UARTs */ } /* port->lock is held by caller and interrupts are disabled. */ static unsigned int serial_lpc32xx_get_mctrl(struct uart_port *port) { /* No signals are supported on HS UARTs */ return TIOCM_CAR | TIOCM_DSR | TIOCM_CTS; } /* port->lock held by caller. */ static void serial_lpc32xx_stop_tx(struct uart_port *port) { u32 tmp; tmp = readl(LPC32XX_HSUART_CTRL(port->membase)); tmp &= ~LPC32XX_HSU_TX_INT_EN; writel(tmp, LPC32XX_HSUART_CTRL(port->membase)); } /* port->lock held by caller. */ static void serial_lpc32xx_start_tx(struct uart_port *port) { u32 tmp; __serial_lpc32xx_tx(port); tmp = readl(LPC32XX_HSUART_CTRL(port->membase)); tmp |= LPC32XX_HSU_TX_INT_EN; writel(tmp, LPC32XX_HSUART_CTRL(port->membase)); } /* port->lock held by caller. */ static void serial_lpc32xx_stop_rx(struct uart_port *port) { u32 tmp; tmp = readl(LPC32XX_HSUART_CTRL(port->membase)); tmp &= ~(LPC32XX_HSU_RX_INT_EN | LPC32XX_HSU_ERR_INT_EN); writel(tmp, LPC32XX_HSUART_CTRL(port->membase)); writel((LPC32XX_HSU_BRK_INT | LPC32XX_HSU_RX_OE_INT | LPC32XX_HSU_FE_INT), LPC32XX_HSUART_IIR(port->membase)); } /* port->lock is not held. */ static void serial_lpc32xx_break_ctl(struct uart_port *port, int break_state) { unsigned long flags; u32 tmp; spin_lock_irqsave(&port->lock, flags); tmp = readl(LPC32XX_HSUART_CTRL(port->membase)); if (break_state != 0) tmp |= LPC32XX_HSU_BREAK; else tmp &= ~LPC32XX_HSU_BREAK; writel(tmp, LPC32XX_HSUART_CTRL(port->membase)); spin_unlock_irqrestore(&port->lock, flags); } /* LPC3250 Errata HSUART.1: Hang workaround via loopback mode on inactivity */ static void lpc32xx_loopback_set(resource_size_t mapbase, int state) { int bit; u32 tmp; switch (mapbase) { case LPC32XX_HS_UART1_BASE: bit = 0; break; case LPC32XX_HS_UART2_BASE: bit = 1; break; case LPC32XX_HS_UART7_BASE: bit = 6; break; default: WARN(1, "lpc32xx_hs: Warning: Unknown port at %08x\n", mapbase); return; } tmp = readl(LPC32XX_UARTCTL_CLOOP); if (state) tmp |= (1 << bit); else tmp &= ~(1 << bit); writel(tmp, LPC32XX_UARTCTL_CLOOP); } /* port->lock is not held. */ static int serial_lpc32xx_startup(struct uart_port *port) { int retval; unsigned long flags; u32 tmp; spin_lock_irqsave(&port->lock, flags); __serial_uart_flush(port); writel((LPC32XX_HSU_TX_INT | LPC32XX_HSU_FE_INT | LPC32XX_HSU_BRK_INT | LPC32XX_HSU_RX_OE_INT), LPC32XX_HSUART_IIR(port->membase)); writel(0xFF, LPC32XX_HSUART_RATE(port->membase)); /* * Set receiver timeout, HSU offset of 20, no break, no interrupts, * and default FIFO trigger levels */ tmp = LPC32XX_HSU_TX_TL8B | LPC32XX_HSU_RX_TL32B | LPC32XX_HSU_OFFSET(20) | LPC32XX_HSU_TMO_INACT_4B; writel(tmp, LPC32XX_HSUART_CTRL(port->membase)); lpc32xx_loopback_set(port->mapbase, 0); /* get out of loopback mode */ spin_unlock_irqrestore(&port->lock, flags); retval = request_irq(port->irq, serial_lpc32xx_interrupt, 0, MODNAME, port); if (!retval) writel((tmp | LPC32XX_HSU_RX_INT_EN | LPC32XX_HSU_ERR_INT_EN), LPC32XX_HSUART_CTRL(port->membase)); return retval; } /* port->lock is not held. */ static void serial_lpc32xx_shutdown(struct uart_port *port) { u32 tmp; unsigned long flags; spin_lock_irqsave(&port->lock, flags); tmp = LPC32XX_HSU_TX_TL8B | LPC32XX_HSU_RX_TL32B | LPC32XX_HSU_OFFSET(20) | LPC32XX_HSU_TMO_INACT_4B; writel(tmp, LPC32XX_HSUART_CTRL(port->membase)); lpc32xx_loopback_set(port->mapbase, 1); /* go to loopback mode */ spin_unlock_irqrestore(&port->lock, flags); free_irq(port->irq, port); } /* port->lock is not held. */ static void serial_lpc32xx_set_termios(struct uart_port *port, struct ktermios *termios, struct ktermios *old) { unsigned long flags; unsigned int baud, quot; u32 tmp; /* Always 8-bit, no parity, 1 stop bit */ termios->c_cflag &= ~(CSIZE | CSTOPB | PARENB | PARODD); termios->c_cflag |= CS8; termios->c_cflag &= ~(HUPCL | CMSPAR | CLOCAL | CRTSCTS); baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 14); quot = __serial_get_clock_div(port->uartclk, baud); spin_lock_irqsave(&port->lock, flags); /* Ignore characters? */ tmp = readl(LPC32XX_HSUART_CTRL(port->membase)); if ((termios->c_cflag & CREAD) == 0) tmp &= ~(LPC32XX_HSU_RX_INT_EN | LPC32XX_HSU_ERR_INT_EN); else tmp |= LPC32XX_HSU_RX_INT_EN | LPC32XX_HSU_ERR_INT_EN; writel(tmp, LPC32XX_HSUART_CTRL(port->membase)); writel(quot, LPC32XX_HSUART_RATE(port->membase)); uart_update_timeout(port, termios->c_cflag, baud); spin_unlock_irqrestore(&port->lock, flags); /* Don't rewrite B0 */ if (tty_termios_baud_rate(termios)) tty_termios_encode_baud_rate(termios, baud, baud); } static const char *serial_lpc32xx_type(struct uart_port *port) { return MODNAME; } static void serial_lpc32xx_release_port(struct uart_port *port) { if ((port->iotype == UPIO_MEM32) && (port->mapbase)) { if (port->flags & UPF_IOREMAP) { iounmap(port->membase); port->membase = NULL; } release_mem_region(port->mapbase, SZ_4K); } } static int serial_lpc32xx_request_port(struct uart_port *port) { int ret = -ENODEV; if ((port->iotype == UPIO_MEM32) && (port->mapbase)) { ret = 0; if (!request_mem_region(port->mapbase, SZ_4K, MODNAME)) ret = -EBUSY; else if (port->flags & UPF_IOREMAP) { port->membase = ioremap(port->mapbase, SZ_4K); if (!port->membase) { release_mem_region(port->mapbase, SZ_4K); ret = -ENOMEM; } } } return ret; } static void serial_lpc32xx_config_port(struct uart_port *port, int uflags) { int ret; ret = serial_lpc32xx_request_port(port); if (ret < 0) return; port->type = PORT_UART00; port->fifosize = 64; __serial_uart_flush(port); writel((LPC32XX_HSU_TX_INT | LPC32XX_HSU_FE_INT | LPC32XX_HSU_BRK_INT | LPC32XX_HSU_RX_OE_INT), LPC32XX_HSUART_IIR(port->membase)); writel(0xFF, LPC32XX_HSUART_RATE(port->membase)); /* Set receiver timeout, HSU offset of 20, no break, no interrupts, and default FIFO trigger levels */ writel(LPC32XX_HSU_TX_TL8B | LPC32XX_HSU_RX_TL32B | LPC32XX_HSU_OFFSET(20) | LPC32XX_HSU_TMO_INACT_4B, LPC32XX_HSUART_CTRL(port->membase)); } static int serial_lpc32xx_verify_port(struct uart_port *port, struct serial_struct *ser) { int ret = 0; if (ser->type != PORT_UART00) ret = -EINVAL; return ret; } static const struct uart_ops serial_lpc32xx_pops = { .tx_empty = serial_lpc32xx_tx_empty, .set_mctrl = serial_lpc32xx_set_mctrl, .get_mctrl = serial_lpc32xx_get_mctrl, .stop_tx = serial_lpc32xx_stop_tx, .start_tx = serial_lpc32xx_start_tx, .stop_rx = serial_lpc32xx_stop_rx, .break_ctl = serial_lpc32xx_break_ctl, .startup = serial_lpc32xx_startup, .shutdown = serial_lpc32xx_shutdown, .set_termios = serial_lpc32xx_set_termios, .type = serial_lpc32xx_type, .release_port = serial_lpc32xx_release_port, .request_port = serial_lpc32xx_request_port, .config_port = serial_lpc32xx_config_port, .verify_port = serial_lpc32xx_verify_port, }; /* * Register a set of serial devices attached to a platform device */ static int serial_hs_lpc32xx_probe(struct platform_device *pdev) { struct lpc32xx_hsuart_port *p = &lpc32xx_hs_ports[uarts_registered]; int ret = 0; struct resource *res; if (uarts_registered >= MAX_PORTS) { dev_err(&pdev->dev, "Error: Number of possible ports exceeded (%d)!\n", uarts_registered + 1); return -ENXIO; } memset(p, 0, sizeof(*p)); res = platform_get_resource(pdev, IORESOURCE_MEM, 0); if (!res) { dev_err(&pdev->dev, "Error getting mem resource for HS UART port %d\n", uarts_registered); return -ENXIO; } p->port.mapbase = res->start; p->port.membase = NULL; ret = platform_get_irq(pdev, 0); if (ret < 0) { dev_err(&pdev->dev, "Error getting irq for HS UART port %d\n", uarts_registered); return ret; } p->port.irq = ret; p->port.iotype = UPIO_MEM32; p->port.uartclk = LPC32XX_MAIN_OSC_FREQ; p->port.regshift = 2; p->port.flags = UPF_BOOT_AUTOCONF | UPF_FIXED_PORT | UPF_IOREMAP; p->port.dev = &pdev->dev; p->port.ops = &serial_lpc32xx_pops; p->port.line = uarts_registered++; spin_lock_init(&p->port.lock); /* send port to loopback mode by default */ lpc32xx_loopback_set(p->port.mapbase, 1); ret = uart_add_one_port(&lpc32xx_hs_reg, &p->port); platform_set_drvdata(pdev, p); return ret; } /* * Remove serial ports registered against a platform device. */ static int serial_hs_lpc32xx_remove(struct platform_device *pdev) { struct lpc32xx_hsuart_port *p = platform_get_drvdata(pdev); uart_remove_one_port(&lpc32xx_hs_reg, &p->port); return 0; } #ifdef CONFIG_PM static int serial_hs_lpc32xx_suspend(struct platform_device *pdev, pm_message_t state) { struct lpc32xx_hsuart_port *p = platform_get_drvdata(pdev); uart_suspend_port(&lpc32xx_hs_reg, &p->port); return 0; } static int serial_hs_lpc32xx_resume(struct platform_device *pdev) { struct lpc32xx_hsuart_port *p = platform_get_drvdata(pdev); uart_resume_port(&lpc32xx_hs_reg, &p->port); return 0; } #else #define serial_hs_lpc32xx_suspend NULL #define serial_hs_lpc32xx_resume NULL #endif static const struct of_device_id serial_hs_lpc32xx_dt_ids[] = { { .compatible = "nxp,lpc3220-hsuart" }, { /* sentinel */ } }; MODULE_DEVICE_TABLE(of, serial_hs_lpc32xx_dt_ids); static struct platform_driver serial_hs_lpc32xx_driver = { .probe = serial_hs_lpc32xx_probe, .remove = serial_hs_lpc32xx_remove, .suspend = serial_hs_lpc32xx_suspend, .resume = serial_hs_lpc32xx_resume, .driver = { .name = MODNAME, .of_match_table = serial_hs_lpc32xx_dt_ids, }, }; static int __init lpc32xx_hsuart_init(void) { int ret; ret = uart_register_driver(&lpc32xx_hs_reg); if (ret) return ret; ret = platform_driver_register(&serial_hs_lpc32xx_driver); if (ret) uart_unregister_driver(&lpc32xx_hs_reg); return ret; } static void __exit lpc32xx_hsuart_exit(void) { platform_driver_unregister(&serial_hs_lpc32xx_driver); uart_unregister_driver(&lpc32xx_hs_reg); } module_init(lpc32xx_hsuart_init); module_exit(lpc32xx_hsuart_exit); MODULE_AUTHOR("Kevin Wells <kevin.wells@nxp.com>"); MODULE_AUTHOR("Roland Stigge <stigge@antcom.de>"); MODULE_DESCRIPTION("NXP LPC32XX High Speed UART driver"); MODULE_LICENSE("GPL");