aboutsummaryrefslogtreecommitdiffstats
path: root/arch/mips/include/asm/mipsregs.h
AgeCommit message (Expand)Author
2016-06-15MIPS: Add define for Config.VI (virtual icache) bitJames Hogan
2016-06-15MIPS: Clean up RDHWR handlingJames Hogan
2016-05-28MIPS: Add 64-bit HTW fieldsJames Hogan
2016-05-28MIPS: Simplify DSP instruction encoding macrosJames Hogan
2016-05-28MIPS: Add missing tlbinvf/XPA microMIPS encodingsJames Hogan
2016-05-28MIPS: Add missing VZ accessor microMIPS encodingsJames Hogan
2016-05-28MIPS: Add inline asm encoding helpersJames Hogan
2016-05-28MIPS: Fix write_gc0_* macros when writing zeroJames Hogan
2016-05-28MIPS: Add definitions of SegCtl registers and use themMatt Redfearn
2016-05-17MIPS: Fix VZ probe gas errors with binutils <2.24James Hogan
2016-05-13MIPS: Add guest CP0 accessorsJames Hogan
2016-05-13MIPS: Add register definitions for VZ ASE registersJames Hogan
2016-05-13MIPS: Avoid magic numbers probing kscratch_maskJames Hogan
2016-05-13MIPS: Add defs & probing of [X]ContextConfigJames Hogan
2016-05-13MIPS: Add defs & probing of BadInstr[P] registersJames Hogan
2016-05-13MIPS: Add defs & probing of extended CP0_EBaseJames Hogan
2016-05-13MIPS: Define & use CP0_EBase bit definitionsJames Hogan
2016-05-13MIPS: Add & use CP0_EntryHi ASID definitionsJames Hogan
2016-05-13MIPS: Loongson-3: Fast TLB refill handlerHuacai Chen
2016-05-13MIPS: Loongson: Invalidate special TLBs when neededHuacai Chen
2016-05-13MIPS: Loongson: Add Loongson-3A R2 basic supportHuacai Chen
2016-05-13MIPS: Add and use watch register field definitionsJames Hogan
2016-05-13MIPS: Add and use CAUSEF_WP definitionJames Hogan
2016-05-13MIPS: Detect MIPSr6 Virtual Processor supportPaul Burton
2016-01-24MIPS: Update trap codesJames Hogan
2016-01-24MIPS: Move Cause.ExcCode trap codes to mipsregs.hJames Hogan
2016-01-24MIPS: Move definition of DC bit to mipsregs.hJames Hogan
2015-11-11MIPS: Tidy EntryLo bit definitions, add PFNPaul Burton
2015-11-11MIPS: CPS: Early debug using an ns16550-compatible UARTPaul Burton
2015-11-11MIPS: Fix duplicate CP0_* definitions.James Hogan
2015-09-22MIPS: cpu-features: Add cpu_has_ftlbJames Hogan
2015-09-03MIPS: Rearrange ENTRYLO field definitionsJames Hogan
2015-09-03MIPS: Treat CP1 control registers as unsigned ints.Ralf Baechle
2015-09-03MIPS: Use unsigned int when reading CP0 registersChris Packham
2015-08-26MIPS: Set up FTLB probability for I6400Markos Chandras
2015-06-21MIPS: R12000: Enable branch prediction global historyJoshua Kinard
2015-06-21MIPS: mipsregs.h: Add EntryLo bit definitionsJames Hogan
2015-04-08MIPS: math-emu: Define IEEE 754-2008 feature control bitsMaciej W. Rozycki
2015-04-08MIPS: math-emu: Implement the FCCR, FEXR and FENR registersMaciej W. Rozycki
2015-04-08MIPS: mipsregs.h: Reindent CP0 Cause macrosMaciej W. Rozycki
2015-04-08MIPS: mipsregs.h: Move TX39 macros out of the wayMaciej W. Rozycki
2015-04-08MIPS: mipsregs.h: Reorder CP1 macro definitionsMaciej W. Rozycki
2015-04-08MIPS: mipsregs.h: Remove broken commentsMaciej W. Rozycki
2015-03-31MIPS: Add architectural FDC IRQ fieldsJames Hogan
2015-03-31MIPS: Add arch CDMM definitions and probingJames Hogan
2015-02-21Merge branch 'upstream' of git://git.linux-mips.org/pub/scm/ralf/upstream-linusLinus Torvalds
2015-02-20MIPS: Add set/clear CP0 macros for PageGrain registerSteven J. Hill
2015-02-17MIPS: asm: mipsregs: Add support for the LLADDR registerMarkos Chandras
2015-02-17MIPS: Add LLB bit and related feature for the Config 5 CP0 registerMarkos Chandras
2015-01-30MIPS: mipsregs.h: Add write_32bit_cp1_register()James Hogan