aboutsummaryrefslogtreecommitdiffstats
path: root/meta-amdfalconx86/recipes-kernel/linux/files/0023-yocto-amd-drm-amdgpu-add-SMU-7-0-1-register-headers.patch
diff options
context:
space:
mode:
Diffstat (limited to 'meta-amdfalconx86/recipes-kernel/linux/files/0023-yocto-amd-drm-amdgpu-add-SMU-7-0-1-register-headers.patch')
-rw-r--r--meta-amdfalconx86/recipes-kernel/linux/files/0023-yocto-amd-drm-amdgpu-add-SMU-7-0-1-register-headers.patch4739
1 files changed, 4739 insertions, 0 deletions
diff --git a/meta-amdfalconx86/recipes-kernel/linux/files/0023-yocto-amd-drm-amdgpu-add-SMU-7-0-1-register-headers.patch b/meta-amdfalconx86/recipes-kernel/linux/files/0023-yocto-amd-drm-amdgpu-add-SMU-7-0-1-register-headers.patch
new file mode 100644
index 00000000..25fce82a
--- /dev/null
+++ b/meta-amdfalconx86/recipes-kernel/linux/files/0023-yocto-amd-drm-amdgpu-add-SMU-7-0-1-register-headers.patch
@@ -0,0 +1,4739 @@
+From c84648bb88d519b7fc6c8edf2f25de593db29e78 Mon Sep 17 00:00:00 2001
+From: Alex Deucher <alexander.deucher@amd.com>
+Date: Thu, 16 Apr 2015 15:32:09 -0400
+Subject: drm/amdgpu: add SMU 8.0 register headers
+
+These are register headers for the SMU (System Management Unit)
+block on the GPU.
+
+Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
+Signed-off-by: Sanjay R Mehta <Sanju.Mehta@amd.com>
+
+diff --git a/drivers/gpu/drm/amd/include/asic_reg/smu/smu_8_0_d.h b/drivers/gpu/drm/amd/include/asic_reg/smu/smu_8_0_d.h
+new file mode 100644
+index 0000000..b404815
+--- /dev/null
++++ b/drivers/gpu/drm/amd/include/asic_reg/smu/smu_8_0_d.h
+@@ -0,0 +1,671 @@
++/*
++ * SMU_8_0 Register documentation
++ *
++ * Copyright (C) 2014 Advanced Micro Devices, Inc.
++ *
++ * Permission is hereby granted, free of charge, to any person obtaining a
++ * copy of this software and associated documentation files (the "Software"),
++ * to deal in the Software without restriction, including without limitation
++ * the rights to use, copy, modify, merge, publish, distribute, sublicense,
++ * and/or sell copies of the Software, and to permit persons to whom the
++ * Software is furnished to do so, subject to the following conditions:
++ *
++ * The above copyright notice and this permission notice shall be included
++ * in all copies or substantial portions of the Software.
++ *
++ * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
++ * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
++ * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
++ * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN
++ * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
++ * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
++ */
++
++#ifndef SMU_8_0_D_H
++#define SMU_8_0_D_H
++
++#define ixTHM_TCON_CSR_CONFIG 0xd82014a4
++#define ixTHM_TCON_CSR_DATA 0xd82014a8
++#define ixTHM_TCON_HTC 0xd8200c64
++#define ixTHM_TCON_CUR_TMP 0xd8200ca4
++#define ixTHM_TCON_THERM_TRIP 0xd8200ce4
++#define ixTHM_GPIO_PROCHOT_CTRL 0xd8200d00
++#define ixTHM_GPIO_THERMTRIP_CTRL 0xd8200d04
++#define ixTHM_THERMAL_INT_ENA 0xd8200d10
++#define ixTHM_THERMAL_INT_CTRL 0xd8200d14
++#define ixTHM_THERMAL_INT_STATUS 0xd8200d18
++#define ixTMON0_RDIL0_DATA 0xd8202000
++#define ixTMON0_RDIL1_DATA 0xd8202004
++#define ixTMON0_RDIL2_DATA 0xd8202008
++#define ixTMON0_RDIL3_DATA 0xd820200c
++#define ixTMON0_RDIL4_DATA 0xd8202010
++#define ixTMON0_RDIL5_DATA 0xd8202014
++#define ixTMON0_RDIL6_DATA 0xd8202018
++#define ixTMON0_RDIL7_DATA 0xd820201c
++#define ixTMON0_RDIL8_DATA 0xd8202020
++#define ixTMON0_RDIL9_DATA 0xd8202024
++#define ixTMON0_RDIL10_DATA 0xd8202028
++#define ixTMON0_RDIL11_DATA 0xd820202c
++#define ixTMON0_RDIL12_DATA 0xd8202030
++#define ixTMON0_RDIL13_DATA 0xd8202034
++#define ixTMON0_RDIL14_DATA 0xd8202038
++#define ixTMON0_RDIL15_DATA 0xd820203c
++#define ixTMON0_RDIR0_DATA 0xd8202040
++#define ixTMON0_RDIR1_DATA 0xd8202044
++#define ixTMON0_RDIR2_DATA 0xd8202048
++#define ixTMON0_RDIR3_DATA 0xd820204c
++#define ixTMON0_RDIR4_DATA 0xd8202050
++#define ixTMON0_RDIR5_DATA 0xd8202054
++#define ixTMON0_RDIR6_DATA 0xd8202058
++#define ixTMON0_RDIR7_DATA 0xd820205c
++#define ixTMON0_RDIR8_DATA 0xd8202060
++#define ixTMON0_RDIR9_DATA 0xd8202064
++#define ixTMON0_RDIR10_DATA 0xd8202068
++#define ixTMON0_RDIR11_DATA 0xd820206c
++#define ixTMON0_RDIR12_DATA 0xd8202070
++#define ixTMON0_RDIR13_DATA 0xd8202074
++#define ixTMON0_RDIR14_DATA 0xd8202078
++#define ixTMON0_RDIR15_DATA 0xd820207c
++#define ixTMON0_INT_DATA 0xd8202080
++#define ixTMON0_RDIL_PRESENT0 0xd8202084
++#define ixTMON0_RDIL_PRESENT1 0xd8202088
++#define ixTMON0_RDIR_PRESENT0 0xd820208c
++#define ixTMON0_RDIR_PRESENT1 0xd8202090
++#define ixTMON0_CONFIG 0xd8202098
++#define ixTMON0_TEMP_CALC_COEFF0 0xd82020a0
++#define ixTMON0_TEMP_CALC_COEFF1 0xd82020a4
++#define ixTMON0_TEMP_CALC_COEFF2 0xd82020a8
++#define ixTMON0_TEMP_CALC_COEFF3 0xd82020ac
++#define ixTMON0_TEMP_CALC_COEFF4 0xd82020b0
++#define ixTMON0_DEBUG0 0xd82020b4
++#define ixTMON0_DEBUG1 0xd82020b8
++#define ixTMON1_RDIL0_DATA 0xd8202100
++#define ixTMON1_RDIL1_DATA 0xd8202104
++#define ixTMON1_RDIL2_DATA 0xd8202108
++#define ixTMON1_RDIL3_DATA 0xd820210c
++#define ixTMON1_RDIL4_DATA 0xd8202110
++#define ixTMON1_RDIL5_DATA 0xd8202114
++#define ixTMON1_RDIL6_DATA 0xd8202118
++#define ixTMON1_RDIL7_DATA 0xd820211c
++#define ixTMON1_RDIL8_DATA 0xd8202120
++#define ixTMON1_RDIL9_DATA 0xd8202124
++#define ixTMON1_RDIL10_DATA 0xd8202128
++#define ixTMON1_RDIL11_DATA 0xd820212c
++#define ixTMON1_RDIL12_DATA 0xd8202130
++#define ixTMON1_RDIL13_DATA 0xd8202134
++#define ixTMON1_RDIL14_DATA 0xd8202138
++#define ixTMON1_RDIL15_DATA 0xd820213c
++#define ixTMON1_RDIR0_DATA 0xd8202140
++#define ixTMON1_RDIR1_DATA 0xd8202144
++#define ixTMON1_RDIR2_DATA 0xd8202148
++#define ixTMON1_RDIR3_DATA 0xd820214c
++#define ixTMON1_RDIR4_DATA 0xd8202150
++#define ixTMON1_RDIR5_DATA 0xd8202154
++#define ixTMON1_RDIR6_DATA 0xd8202158
++#define ixTMON1_RDIR7_DATA 0xd820215c
++#define ixTMON1_RDIR8_DATA 0xd8202160
++#define ixTMON1_RDIR9_DATA 0xd8202164
++#define ixTMON1_RDIR10_DATA 0xd8202168
++#define ixTMON1_RDIR11_DATA 0xd820216c
++#define ixTMON1_RDIR12_DATA 0xd8202170
++#define ixTMON1_RDIR13_DATA 0xd8202174
++#define ixTMON1_RDIR14_DATA 0xd8202178
++#define ixTMON1_RDIR15_DATA 0xd820217c
++#define ixTMON1_INT_DATA 0xd8202180
++#define ixTMON1_RDIL_PRESENT0 0xd8202184
++#define ixTMON1_RDIL_PRESENT1 0xd8202188
++#define ixTMON1_RDIR_PRESENT0 0xd820218c
++#define ixTMON1_RDIR_PRESENT1 0xd8202190
++#define ixTMON1_CONFIG 0xd8202198
++#define ixTMON1_TEMP_CALC_COEFF0 0xd82021a0
++#define ixTMON1_TEMP_CALC_COEFF1 0xd82021a4
++#define ixTMON1_TEMP_CALC_COEFF2 0xd82021a8
++#define ixTMON1_TEMP_CALC_COEFF3 0xd82021ac
++#define ixTMON1_TEMP_CALC_COEFF4 0xd82021b0
++#define ixTMON1_DEBUG0 0xd82021b4
++#define ixTMON1_DEBUG1 0xd82021b8
++#define ixTHM_TMON0_REMOTE_START 0xd8202800
++#define ixTHM_TMON0_REMOTE_END 0xd82028fc
++#define ixTHM_TMON1_REMOTE_START 0xd8202900
++#define ixTHM_TMON1_REMOTE_END 0xd82029fc
++#define ixTHM_TCON_LOCAL0 0xd8202e00
++#define ixTHM_TCON_LOCAL1 0xd8202e04
++#define ixTHM_TCON_LOCAL2 0xd8202e08
++#define ixTHM_TCON_LOCAL3 0xd8202e0c
++#define ixTHM_TCON_LOCAL4 0xd8202e10
++#define ixTHM_TCON_LOCAL5 0xd8202e14
++#define ixTHM_TCON_LOCAL6 0xd8202e18
++#define ixTHM_TCON_LOCAL7 0xd8202e1c
++#define ixTHM_TCON_LOCAL8 0xd8202e20
++#define ixTHM_TCON_LOCAL9 0xd8202e24
++#define ixTHM_TCON_LOCAL10 0xd8202e28
++#define ixTHM_TCON_LOCAL11 0xd8202e2c
++#define ixTHM_TCON_LOCAL12 0xd8202e30
++#define ixTHM_TCON_LOCAL13 0xd8202ef8
++#define ixTHM_TCON_LOCAL14 0xd8202efc
++#define ixTHM_FUSE0 0xd8210000
++#define ixTHM_FUSE1 0xd8210004
++#define ixTHM_FUSE2 0xd8210008
++#define ixTHM_FUSE3 0xd821000c
++#define ixTHM_FUSE4 0xd8210010
++#define ixTHM_FUSE5 0xd8210014
++#define ixTHM_FUSE6 0xd8210018
++#define ixTHM_FUSE7 0xd821001c
++#define ixTHM_FUSE8 0xd8210020
++#define ixTHM_FUSE9 0xd8210024
++#define ixTHM_FUSE10 0xd8210028
++#define ixTHM_FUSE11 0xd821002c
++#define ixTHM_FUSE12 0xd8210030
++#define mmMP0PUB_IND_INDEX 0x180
++#define mmMP_SMUIF0_MP0PUB_IND_INDEX 0x180
++#define mmMP_SMUIF1_MP0PUB_IND_INDEX 0x182
++#define mmMP_SMUIF2_MP0PUB_IND_INDEX 0x184
++#define mmMP_SMUIF3_MP0PUB_IND_INDEX 0x186
++#define mmMP_SMUIF4_MP0PUB_IND_INDEX 0x188
++#define mmMP_SMUIF5_MP0PUB_IND_INDEX 0x18a
++#define mmMP_SMUIF6_MP0PUB_IND_INDEX 0x18c
++#define mmMP_SMUIF7_MP0PUB_IND_INDEX 0x18e
++#define mmMP_SMUIF8_MP0PUB_IND_INDEX 0x190
++#define mmMP_SMUIF9_MP0PUB_IND_INDEX 0x192
++#define mmMP_SMUIF10_MP0PUB_IND_INDEX 0x194
++#define mmMP_SMUIF11_MP0PUB_IND_INDEX 0x196
++#define mmMP_SMUIF12_MP0PUB_IND_INDEX 0x198
++#define mmMP_SMUIF13_MP0PUB_IND_INDEX 0x19a
++#define mmMP_SMUIF14_MP0PUB_IND_INDEX 0x19c
++#define mmMP_SMUIF15_MP0PUB_IND_INDEX 0x19e
++#define mmMP0PUB_IND_DATA 0x181
++#define mmMP_SMUIF0_MP0PUB_IND_DATA 0x181
++#define mmMP_SMUIF1_MP0PUB_IND_DATA 0x183
++#define mmMP_SMUIF2_MP0PUB_IND_DATA 0x185
++#define mmMP_SMUIF3_MP0PUB_IND_DATA 0x187
++#define mmMP_SMUIF4_MP0PUB_IND_DATA 0x189
++#define mmMP_SMUIF5_MP0PUB_IND_DATA 0x18b
++#define mmMP_SMUIF6_MP0PUB_IND_DATA 0x18d
++#define mmMP_SMUIF7_MP0PUB_IND_DATA 0x18f
++#define mmMP_SMUIF8_MP0PUB_IND_DATA 0x191
++#define mmMP_SMUIF9_MP0PUB_IND_DATA 0x193
++#define mmMP_SMUIF10_MP0PUB_IND_DATA 0x195
++#define mmMP_SMUIF11_MP0PUB_IND_DATA 0x197
++#define mmMP_SMUIF12_MP0PUB_IND_DATA 0x199
++#define mmMP_SMUIF13_MP0PUB_IND_DATA 0x19b
++#define mmMP_SMUIF14_MP0PUB_IND_DATA 0x19d
++#define mmMP_SMUIF15_MP0PUB_IND_DATA 0x19f
++#define mmMP0PUB_IND_INDEX_0 0x180
++#define mmMP0PUB_IND_DATA_0 0x181
++#define mmMP0PUB_IND_INDEX_1 0x182
++#define mmMP0PUB_IND_DATA_1 0x183
++#define mmMP0PUB_IND_INDEX_2 0x184
++#define mmMP0PUB_IND_DATA_2 0x185
++#define mmMP0PUB_IND_INDEX_3 0x186
++#define mmMP0PUB_IND_DATA_3 0x187
++#define mmMP0PUB_IND_INDEX_4 0x188
++#define mmMP0PUB_IND_DATA_4 0x189
++#define mmMP0PUB_IND_INDEX_5 0x18a
++#define mmMP0PUB_IND_DATA_5 0x18b
++#define mmMP0PUB_IND_INDEX_6 0x18c
++#define mmMP0PUB_IND_DATA_6 0x18d
++#define mmMP0PUB_IND_INDEX_7 0x18e
++#define mmMP0PUB_IND_DATA_7 0x18f
++#define mmMP0PUB_IND_INDEX_8 0x190
++#define mmMP0PUB_IND_DATA_8 0x191
++#define mmMP0PUB_IND_INDEX_9 0x192
++#define mmMP0PUB_IND_DATA_9 0x193
++#define mmMP0PUB_IND_INDEX_10 0x194
++#define mmMP0PUB_IND_DATA_10 0x195
++#define mmMP0PUB_IND_INDEX_11 0x196
++#define mmMP0PUB_IND_DATA_11 0x197
++#define mmMP0PUB_IND_INDEX_12 0x198
++#define mmMP0PUB_IND_DATA_12 0x199
++#define mmMP0PUB_IND_INDEX_13 0x19a
++#define mmMP0PUB_IND_DATA_13 0x19b
++#define mmMP0PUB_IND_INDEX_14 0x19c
++#define mmMP0PUB_IND_DATA_14 0x19d
++#define mmMP0PUB_IND_INDEX_15 0x19e
++#define mmMP0PUB_IND_DATA_15 0x19f
++#define mmMP0_IND_ACCESS_CNTL 0x1a0
++#define mmMP0_MSP_MESSAGE_0 0x1a1
++#define mmMP0_MSP_MESSAGE_1 0x1a2
++#define mmMP0_MSP_MESSAGE_2 0x1a3
++#define mmMP0_MSP_MESSAGE_3 0x1a4
++#define mmMP0_MSP_MESSAGE_4 0x1a5
++#define mmMP0_MSP_MESSAGE_5 0x1a6
++#define mmMP0_MSP_MESSAGE_6 0x1a7
++#define mmMP0_MSP_MESSAGE_7 0x1a8
++#define mmSAM_IH_EXT_ERR_INTR 0x1a9
++#define mmSAM_IH_EXT_ERR_INTR_STATUS 0x1aa
++#define mmMP0_DISP_TIMER0_CTRL0 0x1ab
++#define mmMP0_DISP_TIMER0_CTRL1 0x1ac
++#define mmMP0_DISP_TIMER0_CMP_AUTOINC 0x1ad
++#define mmMP0_DISP_TIMER0_INTEN 0x1ae
++#define mmMP0_DISP_TIMER0_OCMP_0_0 0x1af
++#define mmMP0_DISP_TIMER0_OCMP_0_1 0x1b0
++#define mmMP0_DISP_TIMER0_CNT 0x1b1
++#define mmMP0_DISP_TIMER1_CTRL0 0x1b2
++#define mmMP0_DISP_TIMER1_CTRL1 0x1b3
++#define mmMP0_DISP_TIMER1_CMP_AUTOINC 0x1b4
++#define mmMP0_DISP_TIMER1_INTEN 0x1b5
++#define mmMP0_DISP_TIMER1_OCMP_0_0 0x1b6
++#define mmMP0_DISP_TIMER1_OCMP_0_1 0x1b7
++#define mmMP0_DISP_TIMER1_CNT 0x1b8
++#define mmSMU_MP1_SRBM2P_MSG_0 0x1c0
++#define mmSMU_MP1_SRBM2P_MSG_1 0x1c1
++#define mmSMU_MP1_SRBM2P_MSG_2 0x1c2
++#define mmSMU_MP1_SRBM2P_MSG_3 0x1c3
++#define mmSMU_MP1_SRBM2P_MSG_4 0x1c4
++#define mmSMU_MP1_SRBM2P_MSG_5 0x1c5
++#define mmSMU_MP1_SRBM2P_MSG_6 0x1c6
++#define mmSMU_MP1_SRBM2P_MSG_7 0x1c7
++#define mmSMU_MP1_SRBM2P_MSG_8 0x1c8
++#define mmSMU_MP1_SRBM2P_MSG_9 0x1c9
++#define mmSMU_MP1_SRBM2P_MSG_10 0x1ca
++#define mmSMU_MP1_SRBM2P_MSG_11 0x1cb
++#define mmSMU_MP1_SRBM2P_MSG_12 0x1cc
++#define mmSMU_MP1_SRBM2P_MSG_13 0x1cd
++#define mmSMU_MP1_SRBM2P_MSG_14 0x1ce
++#define mmSMU_MP1_SRBM2P_MSG_15 0x1cf
++#define mmSMU_MP1_SRBM2P_RESP_0 0x1d0
++#define mmSMU_MP1_SRBM2P_RESP_1 0x1d1
++#define mmSMU_MP1_SRBM2P_RESP_2 0x1d2
++#define mmSMU_MP1_SRBM2P_RESP_3 0x1d3
++#define mmSMU_MP1_SRBM2P_RESP_4 0x1d4
++#define mmSMU_MP1_SRBM2P_RESP_5 0x1d5
++#define mmSMU_MP1_SRBM2P_RESP_6 0x1d6
++#define mmSMU_MP1_SRBM2P_RESP_7 0x1d7
++#define mmSMU_MP1_SRBM2P_RESP_8 0x1d8
++#define mmSMU_MP1_SRBM2P_RESP_9 0x1d9
++#define mmSMU_MP1_SRBM2P_RESP_10 0x1da
++#define mmSMU_MP1_SRBM2P_RESP_11 0x1db
++#define mmSMU_MP1_SRBM2P_RESP_12 0x1dc
++#define mmSMU_MP1_SRBM2P_RESP_13 0x1dd
++#define mmSMU_MP1_SRBM2P_RESP_14 0x1de
++#define mmSMU_MP1_SRBM2P_RESP_15 0x1df
++#define mmSMU_MP1_SRBM2P_ARG_0 0x1e0
++#define mmSMU_MP1_SRBM2P_ARG_1 0x1e1
++#define mmSMU_MP1_SRBM2P_ARG_2 0x1e2
++#define mmSMU_MP1_SRBM2P_ARG_3 0x1e3
++#define mmSMU_MP1_SRBM2P_ARG_4 0x1e4
++#define mmSMU_MP1_SRBM2P_ARG_5 0x1e5
++#define mmSMU_MP1_SRBM2P_ARG_6 0x1e6
++#define mmSMU_MP1_SRBM2P_ARG_7 0x1e7
++#define mmSMU_MP1_SRBM2P_ARG_8 0x1e8
++#define mmSMU_MP1_SRBM2P_ARG_9 0x1e9
++#define mmSMU_MP1_SRBM2P_ARG_10 0x1ea
++#define mmSMU_MP1_SRBM2P_ARG_11 0x1eb
++#define mmSMU_MP1_SRBM2P_ARG_12 0x1ec
++#define mmSMU_MP1_SRBM2P_ARG_13 0x1ed
++#define mmSMU_MP1_SRBM2P_ARG_14 0x1ee
++#define mmSMU_MP1_SRBM2P_ARG_15 0x1ef
++#define mmSMU_MP1_ACP2MP_RESP 0x1f0
++#define mmSMU_MP1_DC2MP_RESP 0x1f1
++#define mmSMU_MP1_UVD2MP_RESP 0x1f2
++#define mmSMU_MP1_VCE2MP_RESP 0x1f3
++#define mmSMU_MP1_RLC2MP_RESP 0x1f4
++#define mmMP_FPS_CNT 0x1f5
++#define mmSMU_DISP0_TIMER_INT_CONTROL 0x1f6
++#define mmSMU_DISP1_TIMER_INT_CONTROL 0x1f7
++#define mmSMU_SRBM_CONFIG 0x1f8
++#define ixMP_FPS_CNT_XBAR 0xcf200800
++#define ixMP_SRBM_CONFIG_XBAR 0xcf200804
++#define ixMP_SRBM_CONTROL 0xcf200c00
++#define ixMP_SRBM_ACCVIO_LOG 0xcf200c04
++#define ixMP_SRBM_ACCVIO_ADDR 0xcf200c08
++#define ixMP_CRBBM_CONTROL 0xcf200c0c
++#define ixMP_CRBBM_ACCVIO_LOG 0xcf200c10
++#define ixMP_CRBBM_ACCVIO_ADDR 0xcf200c14
++#define ixMP_DRAM_CNTL_WRREQ_CNTL 0xcf200000
++#define ixMP_DRAM_CNTL_WRREQ_CNTL_1 0xcf200004
++#define ixMP_DRAM_CNTL_WRREQ_LOW_ADDR 0xcf200008
++#define ixMP_DRAM_CNTL_WRREQ_HIGH_ADDR 0xcf20000c
++#define ixMP_DRAM_CNTL_WRREQ_MASK 0xcf200010
++#define ixMP_DRAM_CNTL_WRREQ_DATA_0 0xcf200014
++#define ixMP_DRAM_CNTL_WRREQ_DATA_1 0xcf200018
++#define ixMP_DRAM_CNTL_WRREQ_DATA_2 0xcf20001c
++#define ixMP_DRAM_CNTL_WRREQ_DATA_3 0xcf200020
++#define ixMP_DRAM_CNTL_WRREQ_DATA_4 0xcf200024
++#define ixMP_DRAM_CNTL_WRREQ_DATA_5 0xcf200028
++#define ixMP_DRAM_CNTL_WRREQ_DATA_6 0xcf20002c
++#define ixMP_DRAM_CNTL_WRREQ_DATA_7 0xcf200030
++#define ixMP_DRAM_CNTL_WRREQ_STATUS 0xcf200038
++#define ixMP_DRAM_CNTL_WRRET_STATUS_0 0xcf20003c
++#define ixMP_DRAM_CNTL_RDREQ_ADDR 0xcf200040
++#define ixMP_DRAM_CNTL_RDREQ_CNTL 0xcf200044
++#define ixMP_DRAM_CNTL_RDREQ_CNTL_1 0xcf200048
++#define ixMP_DRAM_CNTL_RDRET_VALID 0xcf20004c
++#define ixMP_DRAM_CNTL_RDRET_NACK 0xcf200050
++#define ixMP_DRAM_CNTL_RDRET_DATA_0 0xcf200054
++#define ixMP_DRAM_CNTL_RDRET_DATA_1 0xcf200058
++#define ixMP_DRAM_CNTL_RDRET_DATA_2 0xcf20005c
++#define ixMP_DRAM_CNTL_RDRET_DATA_3 0xcf200060
++#define ixMP_DRAM_CNTL_RDRET_DATA_4 0xcf200064
++#define ixMP_DRAM_CNTL_RDRET_DATA_5 0xcf200068
++#define ixMP_DRAM_CNTL_RDRET_DATA_6 0xcf20006c
++#define ixMP_DRAM_CNTL_RDRET_DATA_7 0xcf200070
++#define ixMP_DRAM_CNTL_RDRET_DATA_8 0xcf200074
++#define ixMP_DRAM_CNTL_RDRET_DATA_9 0xcf200078
++#define ixMP_DRAM_CNTL_RDRET_DATA_10 0xcf20007c
++#define ixMP_DRAM_CNTL_RDRET_DATA_11 0xcf200080
++#define ixMP_DRAM_CNTL_RDRET_DATA_12 0xcf200084
++#define ixMP_DRAM_CNTL_RDRET_DATA_13 0xcf200088
++#define ixMP_DRAM_CNTL_RDRET_DATA_14 0xcf20008c
++#define ixMP_DRAM_CNTL_RDRET_DATA_15 0xcf200090
++#define ixMP_DRAM_CNTL_RDRET_DATA_16 0xcf200094
++#define ixMP_DRAM_CNTL_RDRET_DATA_17 0xcf200098
++#define ixMP_DRAM_CNTL_RDRET_DATA_18 0xcf20009c
++#define ixMP_DRAM_CNTL_RDRET_DATA_19 0xcf2000a0
++#define ixMP_DRAM_CNTL_RDRET_DATA_20 0xcf2000a4
++#define ixMP_DRAM_CNTL_RDRET_DATA_21 0xcf2000a8
++#define ixMP_DRAM_CNTL_RDRET_DATA_22 0xcf2000ac
++#define ixMP_DRAM_CNTL_RDRET_DATA_23 0xcf2000b0
++#define ixMP_DRAM_CNTL_RDRET_DATA_24 0xcf2000b4
++#define ixMP_DRAM_CNTL_RDRET_DATA_25 0xcf2000b8
++#define ixMP_DRAM_CNTL_RDRET_DATA_26 0xcf2000bc
++#define ixMP_DRAM_CNTL_RDRET_DATA_27 0xcf2000c0
++#define ixMP_DRAM_CNTL_RDRET_DATA_28 0xcf2000c4
++#define ixMP_DRAM_CNTL_RDRET_DATA_29 0xcf2000c8
++#define ixMP_DRAM_CNTL_RDRET_DATA_30 0xcf2000cc
++#define ixMP_DRAM_CNTL_RDRET_DATA_31 0xcf2000d0
++#define ixMP_DRAM_CNTL_RDRET_DATA_32 0xcf2000d4
++#define ixMP_DRAM_CNTL_RDRET_DATA_33 0xcf2000d8
++#define ixMP_DRAM_CNTL_RDRET_DATA_34 0xcf2000dc
++#define ixMP_DRAM_CNTL_RDRET_DATA_35 0xcf2000e0
++#define ixMP_DRAM_CNTL_RDRET_DATA_36 0xcf2000e4
++#define ixMP_DRAM_CNTL_RDRET_DATA_37 0xcf2000e8
++#define ixMP_DRAM_CNTL_RDRET_DATA_38 0xcf2000ec
++#define ixMP_DRAM_CNTL_RDRET_DATA_39 0xcf2000f0
++#define ixMP_DRAM_CNTL_RDRET_DATA_40 0xcf2000f4
++#define ixMP_DRAM_CNTL_RDRET_DATA_41 0xcf2000f8
++#define ixMP_DRAM_CNTL_RDRET_DATA_42 0xcf2000fc
++#define ixMP_DRAM_CNTL_RDRET_DATA_43 0xcf200100
++#define ixMP_DRAM_CNTL_RDRET_DATA_44 0xcf200104
++#define ixMP_DRAM_CNTL_RDRET_DATA_45 0xcf200108
++#define ixMP_DRAM_CNTL_RDRET_DATA_46 0xcf20010c
++#define ixMP_DRAM_CNTL_RDRET_DATA_47 0xcf200110
++#define ixMP_DRAM_CNTL_RDRET_DATA_48 0xcf200114
++#define ixMP_DRAM_CNTL_RDRET_DATA_49 0xcf200118
++#define ixMP_DRAM_CNTL_RDRET_DATA_50 0xcf20011c
++#define ixMP_DRAM_CNTL_RDRET_DATA_51 0xcf200120
++#define ixMP_DRAM_CNTL_RDRET_DATA_52 0xcf200124
++#define ixMP_DRAM_CNTL_RDRET_DATA_53 0xcf200128
++#define ixMP_DRAM_CNTL_RDRET_DATA_54 0xcf20012c
++#define ixMP_DRAM_CNTL_RDRET_DATA_55 0xcf200130
++#define ixMP_DRAM_CNTL_RDRET_DATA_56 0xcf200134
++#define ixMP_DRAM_CNTL_RDRET_DATA_57 0xcf200138
++#define ixMP_DRAM_CNTL_RDRET_DATA_58 0xcf20013c
++#define ixMP_DRAM_CNTL_RDRET_DATA_59 0xcf200140
++#define ixMP_DRAM_CNTL_RDRET_DATA_60 0xcf200144
++#define ixMP_DRAM_CNTL_RDRET_DATA_61 0xcf200148
++#define ixMP_DRAM_CNTL_RDRET_DATA_62 0xcf20014c
++#define ixMP_DRAM_CNTL_RDRET_DATA_63 0xcf200150
++#define ixMP_IOC_CTRL 0xcf100000
++#define ixMP_IOC_RDDATA 0xcf100004
++#define ixMP_IOC_PHASE1 0xcf100008
++#define ixMP_IOC_PHASE2 0xcf10000c
++#define ixMP_IOC_PHASE3 0xcf100010
++#define ixMP_IOC_READ_0 0xcf100024
++#define ixMP_IOC_READ_1 0xcf100028
++#define ixMP_IOC_READ_2 0xcf10002c
++#define ixMP_IOC_READ_3 0xcf100030
++#define ixMP_IOC_READ_4 0xcf100034
++#define ixMP_IOC_READ_5 0xcf100038
++#define ixMP_IOC_READ_6 0xcf10003c
++#define ixMP_IOC_READ_7 0xcf100040
++#define ixMP_IOC_READ_8 0xcf100044
++#define ixMP_IOC_READ_9 0xcf100048
++#define ixMP_IOC_READ_10 0xcf10004c
++#define ixMP_IOC_READ_11 0xcf100050
++#define ixMP_IOC_READ_12 0xcf100054
++#define ixMP_IOC_READ_13 0xcf100058
++#define ixMP_IOC_READ_14 0xcf10005c
++#define ixMP_IOC_READ_15 0xcf100060
++#define ixMP_IOC_WRITE_0 0xcf100064
++#define ixMP_IOC_WRITE_1 0xcf100068
++#define ixMP_IOC_WRITE_2 0xcf10006c
++#define ixMP_IOC_WRITE_3 0xcf100070
++#define ixMP_IOC_WRITE_4 0xcf100074
++#define ixMP_IOC_WRITE_5 0xcf100078
++#define ixMP_IOC_WRITE_6 0xcf10007c
++#define ixMP_IOC_WRITE_7 0xcf100080
++#define ixMP_IOC_WRITE_8 0xcf100084
++#define ixMP_IOC_WRITE_9 0xcf100088
++#define ixMP_IOC_WRITE_10 0xcf10008c
++#define ixMP_IOC_WRITE_11 0xcf100090
++#define ixMP_IOC_WRITE_12 0xcf100094
++#define ixMP_IOC_WRITE_13 0xcf100098
++#define ixMP_IOC_WRITE_14 0xcf10009c
++#define ixMP_IOC_WRITE_15 0xcf1000a0
++#define ixMP_INTERRUPT_CONTROL 0xcf200400
++#define ixMP0_SW_INT 0xcf200404
++#define ixMP0_SW_INT_CTXID 0xcf200408
++#define ixMP1_SW_INT 0xcf20040c
++#define ixMP1_SW_INT_CTXID 0xcf200410
++#define ixDISP_TIMER_ID 0xcf200414
++#define mmPWRHW_SMC_IND_INDEX 0x180
++#define mmPWRHW0_PWRHW_SMC_IND_INDEX 0x180
++#define mmPWRHW1_PWRHW_SMC_IND_INDEX 0x182
++#define mmPWRHW2_PWRHW_SMC_IND_INDEX 0x184
++#define mmPWRHW3_PWRHW_SMC_IND_INDEX 0x186
++#define mmPWRHW_SMC_IND_DATA 0x181
++#define mmPWRHW0_PWRHW_SMC_IND_DATA 0x181
++#define mmPWRHW1_PWRHW_SMC_IND_DATA 0x183
++#define mmPWRHW2_PWRHW_SMC_IND_DATA 0x185
++#define mmPWRHW3_PWRHW_SMC_IND_DATA 0x187
++#define ixCURRENT_STATE_CPU0 0xd0210000
++#define ixCURRENT_STATE_CPU1 0xd0210010
++#define ixCPU_REDUN_DONE0 0xd0210004
++#define ixCPU_REDUN_DONE1 0xd0210014
++#define ixCURRENT_VID_CPU0 0xd0210008
++#define ixCURRENT_VID_CPU1 0xd0210018
++#define ixUNBPM_PWRMGT_ACK 0xd0211000
++#define ixCURRENT_FREQ_STATE_NB 0xd0211004
++#define ixCURRENT_PSTATE_NB 0xd0211008
++#define ixUNBPM_MSG_INT_CONFIG 0xd021100c
++#define ixUNBPM_NBPWRMGT_CMD 0xd0211010
++#define ixUNBPM_NBPWRMGT_FSM_CFG 0xd0211014
++#define ixDDR0_FUSE_SSB_XFER 0xd0211018
++#define ixDDR0_FUSE_SSB_XFER_CFG 0xd021101c
++#define ixDDR1_FUSE_SSB_XFER 0xd0211020
++#define ixDDR1_FUSE_SSB_XFER_CFG 0xd0211024
++#define ixUNBPM_FUSES_VAL_PWROK 0xd0211028
++#define ixSYNFIFO_CLK_RATIO 0xd021102c
++#define ixMISC_SMU_PWRMGT_CFG0 0xd0211030
++#define ixMISC_GNB_PWRMGT_CFG1 0xd0211034
++#define ixMISC_SMU_PWRMGT_CFG1 0xd0211038
++#define ixMISC_GNB_PWRMGT_DATA 0xd021103c
++#define ixGN_GNB_SLOW 0xd0211040
++#define ixGN_FORCE_NBPS1 0xd0211044
++#define ixMISC_SMU_PWRMGT_DATA 0xd0211048
++#define ixNB_COF 0xd021104c
++#define ixUNBPM_CK_IRESET 0xd0211050
++#define ixCURRENT_VID_NB 0xd0211054
++#define ixSPR_FUSE_PSTATEPWR1 0xd0211058
++#define ixSPR_FUSE_PSTATEPWR2 0xd021105c
++#define ixSPR_FUSE_PSTATEPWR3 0xd0211060
++#define ixSPR_FUSE_THERMAL_SCRATCH 0xd0211064
++#define ixSPR_PRODUCT_INFO0 0xd0211068
++#define ixSPR_SERIALNUM_REG1 0xd021106c
++#define ixSPR_SERIALNUM_REG2 0xd0211070
++#define ixSPR_PRODUCT_INFO1 0xd0211074
++#define ixSPR_EXT_PRODUCT_INFO 0xd021107c
++#define ixSPR_MSIDFUSE 0xd0211080
++#define ixSPR_LINK_PRODUCT_INFO 0xd0211084
++#define ixSPR_BRAND_NAME_ADDR 0xd0211088
++#define ixSPR_BRAND_NAME_DATA 0xd021108c
++#define ixSPR_COMBO_PHY_PRODUCT_INFO 0xd0211090
++#define ixMISC_GNB_PWRMGT_CFG0 0xd0211094
++#define ixUNBPM_EXIT_TO_PSTATE 0xd0211098
++#define ixUNBPM_WARM_RESET_HS_STATUS 0xd021109c
++#define ixUNBPM_VOLTAGE_CNTL 0xd02110a0
++#define ixUNBPM_VOLTAGE_STATUS 0xd02110a4
++#define ixNUM_BOOST_STATES 0xd02110a8
++#define ixWARM_RESET_NB_CONTROL 0xd02110ac
++#define ixONION_NO_STREAMS_PEND 0xd02110b0
++#define ixSPR_PROGRAMMABLE_CTRL 0xd02110b4
++#define ixPHN_FUSERX_MISC_FUSES 0xd02110b8
++#define ixUNBPM_PWRCTRL_MISC 0xd02110bc
++#define ixCSTATE_ACTIVE_SAMPLER 0xd02110c0
++#define ixUNBPM_DEBUG_CONFIG_STATUS 0xd02110c4
++#define ixUNBPM_AXIMST_LAST_CMD 0xd02110c8
++#define ixUNB_IF_INTRGEN_LAST_SENT 0xd02110cc
++#define ixUNBPM_DEBUG_BUS_CNTL 0xd02110d0
++#define ixUNBPM_PWRMGT_REQ_DBG_STATUS 0xd02110d4
++#define ixUNBPM_VIDCHG_REQ_DBG_STATUS 0xd02110d8
++#define ixUNBPM_SCRATCH_0 0xd021e000
++#define ixUNBPM_SCRATCH_1 0xd021e004
++#define ixPOWERON_CPU_0 0xd0220000
++#define ixPOWERREADY_CPU_0 0xd0220004
++#define ixPGRUNFEEDBACK_CPU_0 0xd0220008
++#define ixRCC3ON_CPU_0 0xd022000c
++#define ixRCC3EXITDONE_CPU_0 0xd0220010
++#define ixCORE_FUNC_LATE_SSB_XFER_0 0xd0220014
++#define ixCORE_FUNC_LATE_SSB_XFER_CFG_0 0xd0220018
++#define ixCORE_REDUN_SSB_XFER_0 0xd022001c
++#define ixCORE_REDUN_SSB_XFER_CFG_0 0xd0220020
++#define ixCORE_APM_SSB_XFER_0 0xd0220024
++#define ixCORE_APM_SSB_XFER_CFG_0 0xd0220028
++#define ixCOREPM_PWRCTRL_MISC_0 0xd022002c
++#define ixLDOIVRON_CPU_0 0xd0220030
++#define ixLDOIVREXITDONE_CPU_0 0xd0220034
++#define ixRCC3_TARGETPSMREF_CPU_0 0xd0220038
++#define ixIVR_TARGETPSMREF_CPU_0 0xd022003c
++#define ixCK_JTCOOLRESET_LATCHED_CPU_0 0xd0220044
++#define ixCK_DISABLECORE_CPU_0 0xd0220048
++#define ixCOREPM_ID_0 0xd022004c
++#define ixCOREPM_SCRATCH_0 0xd0220050
++#define ixRCC3_WAKEMIN_CPU_0 0xd0220054
++#define ixSPMI_CONFIG0_0 0xd0221000
++#define ixSPMI_CONFIG1_0 0xd0221004
++#define ixSPMI_FSM_READ_TRIGGER_0 0xd0221008
++#define ixSPMI_FSM_WRITE_TRIGGER_0 0xd022100c
++#define ixSPMI_FSM_RESET_TRIGGER_0 0xd0221010
++#define ixSPMI_FSM_BUSY_0 0xd0221014
++#define ixSPMI_PATH_0 0xd0221018
++#define ixSPMI_C6_STATE_0 0xd022101c
++#define ixSPMI_JTAG_OVER_0 0xd0221020
++#define ixSPMI_SRAM_ADDRESS_0 0xd0221024
++#define ixSPMI_SRAM_DATA_0 0xd0221028
++#define ixSPMI_RESET_0 0xd022102c
++#define ixSPMI_FORCE_CLOCK_GATERS_0 0xd0221030
++#define ixSPMI_SPARE_0 0xd0221034
++#define ixSPMI_SPARE_EX_0 0xd0221038
++#define ixSPMI_SRAM_CLK_GATER_0 0xd022103c
++#define ixPOWERON_CPU_1 0xd0230000
++#define ixPOWERREADY_CPU_1 0xd0230004
++#define ixPGRUNFEEDBACK_CPU_1 0xd0230008
++#define ixRCC3ON_CPU_1 0xd023000c
++#define ixRCC3EXITDONE_CPU_1 0xd0230010
++#define ixCORE_FUNC_LATE_SSB_XFER_1 0xd0230014
++#define ixCORE_FUNC_LATE_SSB_XFER_CFG_1 0xd0230018
++#define ixCORE_REDUN_SSB_XFER_1 0xd023001c
++#define ixCORE_REDUN_SSB_XFER_CFG_1 0xd0230020
++#define ixCORE_APM_SSB_XFER_1 0xd0230024
++#define ixCORE_APM_SSB_XFER_CFG_1 0xd0230028
++#define ixCOREPM_PWRCTRL_MISC_1 0xd023002c
++#define ixLDOIVRON_CPU_1 0xd0230030
++#define ixLDOIVREXITDONE_CPU_1 0xd0230034
++#define ixRCC3_TARGETPSMREF_CPU_1 0xd0230038
++#define ixIVR_TARGETPSMREF_CPU_1 0xd023003c
++#define ixCK_JTCOOLRESET_LATCHED_CPU_1 0xd0230044
++#define ixCK_DISABLECORE_CPU_1 0xd0230048
++#define ixCOREPM_ID_1 0xd023004c
++#define ixCOREPM_SCRATCH_1 0xd0230050
++#define ixRCC3_WAKEMIN_CPU_1 0xd0230054
++#define ixSPMI_CONFIG0_1 0xd0231000
++#define ixSPMI_CONFIG1_1 0xd0231004
++#define ixSPMI_FSM_READ_TRIGGER_1 0xd0231008
++#define ixSPMI_FSM_WRITE_TRIGGER_1 0xd023100c
++#define ixSPMI_FSM_RESET_TRIGGER_1 0xd0231010
++#define ixSPMI_FSM_BUSY_1 0xd0231014
++#define ixSPMI_PATH_1 0xd0231018
++#define ixSPMI_C6_STATE_1 0xd023101c
++#define ixSPMI_JTAG_OVER_1 0xd0231020
++#define ixSPMI_SRAM_ADDRESS_1 0xd0231024
++#define ixSPMI_SRAM_DATA_1 0xd0231028
++#define ixSPMI_RESET_1 0xd023102c
++#define ixSPMI_FORCE_CLOCK_GATERS_1 0xd0231030
++#define ixSPMI_SPARE_1 0xd0231034
++#define ixSPMI_SPARE_EX_1 0xd0231038
++#define ixSPMI_SRAM_CLK_GATER_1 0xd023103c
++#define ixGENERAL_PWRMGT 0xd0200000
++#define ixCNB_PWRMGT_CNTL 0xd0200004
++#define ixSCLK_PWRMGT_CNTL 0xd0200008
++#define ixTARGET_AND_CURRENT_PROFILE_INDEX 0xd0200014
++#define ixTARGET_AND_CURRENT_PROFILE_INDEX_1 0xd02000f0
++#define ixTARGET_AND_CURRENT_PROFILE_INDEX_2 0xd02000f4
++#define ixCG_FREQ_TRAN_VOTING_0 0xd02001a8
++#define ixCG_FREQ_TRAN_VOTING_1 0xd02001ac
++#define ixCG_FREQ_TRAN_VOTING_2 0xd02001b0
++#define ixCG_FREQ_TRAN_VOTING_3 0xd02001b4
++#define ixCG_FREQ_TRAN_VOTING_4 0xd02001b8
++#define ixCG_FREQ_TRAN_VOTING_5 0xd02001bc
++#define ixCG_FREQ_TRAN_VOTING_6 0xd02001c0
++#define ixCG_FREQ_TRAN_VOTING_7 0xd02001c4
++#define ixCG_STATIC_SCREEN_PARAMETER 0xd0200044
++#define ixCG_ACPI_CNTL 0xd0200064
++#define ixSCLK_DEEP_SLEEP_CNTL 0xd0200080
++#define ixSCLK_DEEP_SLEEP_CNTL2 0xd0200084
++#define ixSCLK_DEEP_SLEEP_CNTL3 0xd020009c
++#define ixSCLK_DEEP_SLEEP_MISC_CNTL 0xd0200088
++#define ixLCLK_DEEP_SLEEP_CNTL 0xd020008c
++#define ixLCLK_DEEP_SLEEP_CNTL2 0xd0200310
++#define ixSMU_VOLTAGE_STATUS 0xd0200094
++#define ixCG_ULV_PARAMETER 0xd020015c
++#define ixPWR_DC_RESP 0xd0200300
++#define ixPWR_VCE_RESP 0xd0200304
++#define ixPWR_UVD_RESP 0xd0200308
++#define ixPWR_ACP_RESP 0xd020030c
++#define ixPWR_DC_REQ 0xd020031c
++#define ixSCLK_MIN_DIV 0xd02003ac
++#define ixPCIE_PGFSM_CONFIG 0xd02002d0
++#define ixPCIE_PGFSM_WRITE 0xd02002d4
++#define ixSERDES_BUSY 0xd02002d8
++#define ixPCIE_PGFSM2_CONFIG 0xd02002dc
++#define ixPCIE_PGFSM2_WRITE 0xd02002e0
++#define ixSERDES2_BUSY 0xd02002e4
++#define ixPCIE_PGFSM_0_READ 0xd02002e8
++#define ixPCIE_PGFSM_1_READ 0xd02002ec
++#define ixPWR_ACPI_INTERRUPT 0xd0200318
++#define ixVDDGFX_IDLE_PARAMETER 0xd020036c
++#define ixVDDGFX_IDLE_CONTROL 0xd0200370
++#define ixVDDGFX_IDLE_EXIT 0xd0200374
++#define ixREG_SCLK_DEEP_SLEEP_EXIT 0xd0200378
++#define ixCAC_WEIGHT_LKG_DC_3 0xd020803c
++#define ixLCAC_MC0_CNTL 0xd0208130
++#define ixLCAC_MC0_OVR_SEL 0xd0208134
++#define ixLCAC_MC0_OVR_VAL 0xd0208138
++#define ixLCAC_MC1_CNTL 0xd020813c
++#define ixLCAC_MC1_OVR_SEL 0xd0208140
++#define ixLCAC_MC1_OVR_VAL 0xd0208144
++#define ixLCAC_MC2_CNTL 0xd0208148
++#define ixLCAC_MC2_OVR_SEL 0xd020814c
++#define ixLCAC_MC2_OVR_VAL 0xd0208150
++#define ixLCAC_MC3_CNTL 0xd0208154
++#define ixLCAC_MC3_OVR_SEL 0xd0208158
++#define ixLCAC_MC3_OVR_VAL 0xd020815c
++#define ixLCAC_CPL_CNTL 0xd0208160
++#define ixLCAC_CPL_OVR_SEL 0xd0208164
++#define ixLCAC_CPL_OVR_VAL 0xd0208168
++#define ixMISC_UNB_PWRMGT_CFG0 0xd020c000
++#define ixMISC_UNB_PWRMGT_CFG1 0xd020c004
++#define ixMISC_UNB_PWRMGT_DATA 0xd020c00c
++#define ixGNBPM_SMU_PWRMGT_DATA 0xd020c010
++#define ixDMA_ACTIVE_SAMPLER_CFG 0xd020c014
++#define ixSOUTHBRIDGE_TYPE 0xd020c01c
++#define ixGNBPM_SMU_PWRMGT_STATUS 0xd020c020
++#define ixALLOW_SR_INTR_CTRL 0xd020c024
++#define mmGC_CAC_LKG_AGGR_LOWER 0x3294
++#define mmGC_CAC_LKG_AGGR_UPPER 0x3295
++#define ixGC_CAC_WEIGHT_CU_0 0x32
++#define ixGC_CAC_WEIGHT_CU_1 0x33
++#define ixGC_CAC_WEIGHT_CU_2 0x34
++#define ixGC_CAC_WEIGHT_CU_3 0x35
++#define ixGC_CAC_ACC_CU0 0xba
++#define ixGC_CAC_ACC_CU1 0xbb
++#define ixGC_CAC_ACC_CU2 0xbc
++#define ixGC_CAC_ACC_CU3 0xbd
++#define ixGC_CAC_ACC_CU4 0xbe
++#define ixGC_CAC_ACC_CU5 0xbf
++#define ixGC_CAC_ACC_CU6 0xc0
++#define ixGC_CAC_ACC_CU7 0xc1
++#define ixGC_CAC_OVRD_CU 0xe7
++
++#endif /* SMU_8_0_D_H */
+diff --git a/drivers/gpu/drm/amd/include/asic_reg/smu/smu_8_0_enum.h b/drivers/gpu/drm/amd/include/asic_reg/smu/smu_8_0_enum.h
+new file mode 100644
+index 0000000..e1540c1
+--- /dev/null
++++ b/drivers/gpu/drm/amd/include/asic_reg/smu/smu_8_0_enum.h
+@@ -0,0 +1,1072 @@
++/*
++ * SMU_8_0 Register documentation
++ *
++ * Copyright (C) 2014 Advanced Micro Devices, Inc.
++ *
++ * Permission is hereby granted, free of charge, to any person obtaining a
++ * copy of this software and associated documentation files (the "Software"),
++ * to deal in the Software without restriction, including without limitation
++ * the rights to use, copy, modify, merge, publish, distribute, sublicense,
++ * and/or sell copies of the Software, and to permit persons to whom the
++ * Software is furnished to do so, subject to the following conditions:
++ *
++ * The above copyright notice and this permission notice shall be included
++ * in all copies or substantial portions of the Software.
++ *
++ * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
++ * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
++ * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
++ * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN
++ * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
++ * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
++ */
++
++#ifndef SMU_8_0_ENUM_H
++#define SMU_8_0_ENUM_H
++
++typedef enum DebugBlockId {
++ DBG_BLOCK_ID_RESERVED = 0x0,
++ DBG_BLOCK_ID_DBG = 0x1,
++ DBG_BLOCK_ID_VMC = 0x2,
++ DBG_BLOCK_ID_PDMA = 0x3,
++ DBG_BLOCK_ID_CG = 0x4,
++ DBG_BLOCK_ID_SRBM = 0x5,
++ DBG_BLOCK_ID_GRBM = 0x6,
++ DBG_BLOCK_ID_RLC = 0x7,
++ DBG_BLOCK_ID_CSC = 0x8,
++ DBG_BLOCK_ID_SEM = 0x9,
++ DBG_BLOCK_ID_IH = 0xa,
++ DBG_BLOCK_ID_SC = 0xb,
++ DBG_BLOCK_ID_SQ = 0xc,
++ DBG_BLOCK_ID_UVDU = 0xd,
++ DBG_BLOCK_ID_SQA = 0xe,
++ DBG_BLOCK_ID_SDMA0 = 0xf,
++ DBG_BLOCK_ID_SDMA1 = 0x10,
++ DBG_BLOCK_ID_SPIM = 0x11,
++ DBG_BLOCK_ID_GDS = 0x12,
++ DBG_BLOCK_ID_VC0 = 0x13,
++ DBG_BLOCK_ID_VC1 = 0x14,
++ DBG_BLOCK_ID_PA0 = 0x15,
++ DBG_BLOCK_ID_PA1 = 0x16,
++ DBG_BLOCK_ID_CP0 = 0x17,
++ DBG_BLOCK_ID_CP1 = 0x18,
++ DBG_BLOCK_ID_CP2 = 0x19,
++ DBG_BLOCK_ID_XBR = 0x1a,
++ DBG_BLOCK_ID_UVDM = 0x1b,
++ DBG_BLOCK_ID_VGT0 = 0x1c,
++ DBG_BLOCK_ID_VGT1 = 0x1d,
++ DBG_BLOCK_ID_IA = 0x1e,
++ DBG_BLOCK_ID_SXM0 = 0x1f,
++ DBG_BLOCK_ID_SXM1 = 0x20,
++ DBG_BLOCK_ID_SCT0 = 0x21,
++ DBG_BLOCK_ID_SCT1 = 0x22,
++ DBG_BLOCK_ID_SPM0 = 0x23,
++ DBG_BLOCK_ID_SPM1 = 0x24,
++ DBG_BLOCK_ID_UNUSED0 = 0x25,
++ DBG_BLOCK_ID_UNUSED1 = 0x26,
++ DBG_BLOCK_ID_TCAA = 0x27,
++ DBG_BLOCK_ID_TCAB = 0x28,
++ DBG_BLOCK_ID_TCCA = 0x29,
++ DBG_BLOCK_ID_TCCB = 0x2a,
++ DBG_BLOCK_ID_MCC0 = 0x2b,
++ DBG_BLOCK_ID_MCC1 = 0x2c,
++ DBG_BLOCK_ID_MCC2 = 0x2d,
++ DBG_BLOCK_ID_MCC3 = 0x2e,
++ DBG_BLOCK_ID_SXS0 = 0x2f,
++ DBG_BLOCK_ID_SXS1 = 0x30,
++ DBG_BLOCK_ID_SXS2 = 0x31,
++ DBG_BLOCK_ID_SXS3 = 0x32,
++ DBG_BLOCK_ID_SXS4 = 0x33,
++ DBG_BLOCK_ID_SXS5 = 0x34,
++ DBG_BLOCK_ID_SXS6 = 0x35,
++ DBG_BLOCK_ID_SXS7 = 0x36,
++ DBG_BLOCK_ID_SXS8 = 0x37,
++ DBG_BLOCK_ID_SXS9 = 0x38,
++ DBG_BLOCK_ID_BCI0 = 0x39,
++ DBG_BLOCK_ID_BCI1 = 0x3a,
++ DBG_BLOCK_ID_BCI2 = 0x3b,
++ DBG_BLOCK_ID_BCI3 = 0x3c,
++ DBG_BLOCK_ID_MCB = 0x3d,
++ DBG_BLOCK_ID_UNUSED6 = 0x3e,
++ DBG_BLOCK_ID_SQA00 = 0x3f,
++ DBG_BLOCK_ID_SQA01 = 0x40,
++ DBG_BLOCK_ID_SQA02 = 0x41,
++ DBG_BLOCK_ID_SQA10 = 0x42,
++ DBG_BLOCK_ID_SQA11 = 0x43,
++ DBG_BLOCK_ID_SQA12 = 0x44,
++ DBG_BLOCK_ID_UNUSED7 = 0x45,
++ DBG_BLOCK_ID_UNUSED8 = 0x46,
++ DBG_BLOCK_ID_SQB00 = 0x47,
++ DBG_BLOCK_ID_SQB01 = 0x48,
++ DBG_BLOCK_ID_SQB10 = 0x49,
++ DBG_BLOCK_ID_SQB11 = 0x4a,
++ DBG_BLOCK_ID_SQ00 = 0x4b,
++ DBG_BLOCK_ID_SQ01 = 0x4c,
++ DBG_BLOCK_ID_SQ10 = 0x4d,
++ DBG_BLOCK_ID_SQ11 = 0x4e,
++ DBG_BLOCK_ID_CB00 = 0x4f,
++ DBG_BLOCK_ID_CB01 = 0x50,
++ DBG_BLOCK_ID_CB02 = 0x51,
++ DBG_BLOCK_ID_CB03 = 0x52,
++ DBG_BLOCK_ID_CB04 = 0x53,
++ DBG_BLOCK_ID_UNUSED9 = 0x54,
++ DBG_BLOCK_ID_UNUSED10 = 0x55,
++ DBG_BLOCK_ID_UNUSED11 = 0x56,
++ DBG_BLOCK_ID_CB10 = 0x57,
++ DBG_BLOCK_ID_CB11 = 0x58,
++ DBG_BLOCK_ID_CB12 = 0x59,
++ DBG_BLOCK_ID_CB13 = 0x5a,
++ DBG_BLOCK_ID_CB14 = 0x5b,
++ DBG_BLOCK_ID_UNUSED12 = 0x5c,
++ DBG_BLOCK_ID_UNUSED13 = 0x5d,
++ DBG_BLOCK_ID_UNUSED14 = 0x5e,
++ DBG_BLOCK_ID_TCP0 = 0x5f,
++ DBG_BLOCK_ID_TCP1 = 0x60,
++ DBG_BLOCK_ID_TCP2 = 0x61,
++ DBG_BLOCK_ID_TCP3 = 0x62,
++ DBG_BLOCK_ID_TCP4 = 0x63,
++ DBG_BLOCK_ID_TCP5 = 0x64,
++ DBG_BLOCK_ID_TCP6 = 0x65,
++ DBG_BLOCK_ID_TCP7 = 0x66,
++ DBG_BLOCK_ID_TCP8 = 0x67,
++ DBG_BLOCK_ID_TCP9 = 0x68,
++ DBG_BLOCK_ID_TCP10 = 0x69,
++ DBG_BLOCK_ID_TCP11 = 0x6a,
++ DBG_BLOCK_ID_TCP12 = 0x6b,
++ DBG_BLOCK_ID_TCP13 = 0x6c,
++ DBG_BLOCK_ID_TCP14 = 0x6d,
++ DBG_BLOCK_ID_TCP15 = 0x6e,
++ DBG_BLOCK_ID_TCP16 = 0x6f,
++ DBG_BLOCK_ID_TCP17 = 0x70,
++ DBG_BLOCK_ID_TCP18 = 0x71,
++ DBG_BLOCK_ID_TCP19 = 0x72,
++ DBG_BLOCK_ID_TCP20 = 0x73,
++ DBG_BLOCK_ID_TCP21 = 0x74,
++ DBG_BLOCK_ID_TCP22 = 0x75,
++ DBG_BLOCK_ID_TCP23 = 0x76,
++ DBG_BLOCK_ID_TCP_RESERVED0 = 0x77,
++ DBG_BLOCK_ID_TCP_RESERVED1 = 0x78,
++ DBG_BLOCK_ID_TCP_RESERVED2 = 0x79,
++ DBG_BLOCK_ID_TCP_RESERVED3 = 0x7a,
++ DBG_BLOCK_ID_TCP_RESERVED4 = 0x7b,
++ DBG_BLOCK_ID_TCP_RESERVED5 = 0x7c,
++ DBG_BLOCK_ID_TCP_RESERVED6 = 0x7d,
++ DBG_BLOCK_ID_TCP_RESERVED7 = 0x7e,
++ DBG_BLOCK_ID_DB00 = 0x7f,
++ DBG_BLOCK_ID_DB01 = 0x80,
++ DBG_BLOCK_ID_DB02 = 0x81,
++ DBG_BLOCK_ID_DB03 = 0x82,
++ DBG_BLOCK_ID_DB04 = 0x83,
++ DBG_BLOCK_ID_UNUSED15 = 0x84,
++ DBG_BLOCK_ID_UNUSED16 = 0x85,
++ DBG_BLOCK_ID_UNUSED17 = 0x86,
++ DBG_BLOCK_ID_DB10 = 0x87,
++ DBG_BLOCK_ID_DB11 = 0x88,
++ DBG_BLOCK_ID_DB12 = 0x89,
++ DBG_BLOCK_ID_DB13 = 0x8a,
++ DBG_BLOCK_ID_DB14 = 0x8b,
++ DBG_BLOCK_ID_UNUSED18 = 0x8c,
++ DBG_BLOCK_ID_UNUSED19 = 0x8d,
++ DBG_BLOCK_ID_UNUSED20 = 0x8e,
++ DBG_BLOCK_ID_TCC0 = 0x8f,
++ DBG_BLOCK_ID_TCC1 = 0x90,
++ DBG_BLOCK_ID_TCC2 = 0x91,
++ DBG_BLOCK_ID_TCC3 = 0x92,
++ DBG_BLOCK_ID_TCC4 = 0x93,
++ DBG_BLOCK_ID_TCC5 = 0x94,
++ DBG_BLOCK_ID_TCC6 = 0x95,
++ DBG_BLOCK_ID_TCC7 = 0x96,
++ DBG_BLOCK_ID_SPS00 = 0x97,
++ DBG_BLOCK_ID_SPS01 = 0x98,
++ DBG_BLOCK_ID_SPS02 = 0x99,
++ DBG_BLOCK_ID_SPS10 = 0x9a,
++ DBG_BLOCK_ID_SPS11 = 0x9b,
++ DBG_BLOCK_ID_SPS12 = 0x9c,
++ DBG_BLOCK_ID_UNUSED21 = 0x9d,
++ DBG_BLOCK_ID_UNUSED22 = 0x9e,
++ DBG_BLOCK_ID_TA00 = 0x9f,
++ DBG_BLOCK_ID_TA01 = 0xa0,
++ DBG_BLOCK_ID_TA02 = 0xa1,
++ DBG_BLOCK_ID_TA03 = 0xa2,
++ DBG_BLOCK_ID_TA04 = 0xa3,
++ DBG_BLOCK_ID_TA05 = 0xa4,
++ DBG_BLOCK_ID_TA06 = 0xa5,
++ DBG_BLOCK_ID_TA07 = 0xa6,
++ DBG_BLOCK_ID_TA08 = 0xa7,
++ DBG_BLOCK_ID_TA09 = 0xa8,
++ DBG_BLOCK_ID_TA0A = 0xa9,
++ DBG_BLOCK_ID_TA0B = 0xaa,
++ DBG_BLOCK_ID_UNUSED23 = 0xab,
++ DBG_BLOCK_ID_UNUSED24 = 0xac,
++ DBG_BLOCK_ID_UNUSED25 = 0xad,
++ DBG_BLOCK_ID_UNUSED26 = 0xae,
++ DBG_BLOCK_ID_TA10 = 0xaf,
++ DBG_BLOCK_ID_TA11 = 0xb0,
++ DBG_BLOCK_ID_TA12 = 0xb1,
++ DBG_BLOCK_ID_TA13 = 0xb2,
++ DBG_BLOCK_ID_TA14 = 0xb3,
++ DBG_BLOCK_ID_TA15 = 0xb4,
++ DBG_BLOCK_ID_TA16 = 0xb5,
++ DBG_BLOCK_ID_TA17 = 0xb6,
++ DBG_BLOCK_ID_TA18 = 0xb7,
++ DBG_BLOCK_ID_TA19 = 0xb8,
++ DBG_BLOCK_ID_TA1A = 0xb9,
++ DBG_BLOCK_ID_TA1B = 0xba,
++ DBG_BLOCK_ID_UNUSED27 = 0xbb,
++ DBG_BLOCK_ID_UNUSED28 = 0xbc,
++ DBG_BLOCK_ID_UNUSED29 = 0xbd,
++ DBG_BLOCK_ID_UNUSED30 = 0xbe,
++ DBG_BLOCK_ID_TD00 = 0xbf,
++ DBG_BLOCK_ID_TD01 = 0xc0,
++ DBG_BLOCK_ID_TD02 = 0xc1,
++ DBG_BLOCK_ID_TD03 = 0xc2,
++ DBG_BLOCK_ID_TD04 = 0xc3,
++ DBG_BLOCK_ID_TD05 = 0xc4,
++ DBG_BLOCK_ID_TD06 = 0xc5,
++ DBG_BLOCK_ID_TD07 = 0xc6,
++ DBG_BLOCK_ID_TD08 = 0xc7,
++ DBG_BLOCK_ID_TD09 = 0xc8,
++ DBG_BLOCK_ID_TD0A = 0xc9,
++ DBG_BLOCK_ID_TD0B = 0xca,
++ DBG_BLOCK_ID_UNUSED31 = 0xcb,
++ DBG_BLOCK_ID_UNUSED32 = 0xcc,
++ DBG_BLOCK_ID_UNUSED33 = 0xcd,
++ DBG_BLOCK_ID_UNUSED34 = 0xce,
++ DBG_BLOCK_ID_TD10 = 0xcf,
++ DBG_BLOCK_ID_TD11 = 0xd0,
++ DBG_BLOCK_ID_TD12 = 0xd1,
++ DBG_BLOCK_ID_TD13 = 0xd2,
++ DBG_BLOCK_ID_TD14 = 0xd3,
++ DBG_BLOCK_ID_TD15 = 0xd4,
++ DBG_BLOCK_ID_TD16 = 0xd5,
++ DBG_BLOCK_ID_TD17 = 0xd6,
++ DBG_BLOCK_ID_TD18 = 0xd7,
++ DBG_BLOCK_ID_TD19 = 0xd8,
++ DBG_BLOCK_ID_TD1A = 0xd9,
++ DBG_BLOCK_ID_TD1B = 0xda,
++ DBG_BLOCK_ID_UNUSED35 = 0xdb,
++ DBG_BLOCK_ID_UNUSED36 = 0xdc,
++ DBG_BLOCK_ID_UNUSED37 = 0xdd,
++ DBG_BLOCK_ID_UNUSED38 = 0xde,
++ DBG_BLOCK_ID_LDS00 = 0xdf,
++ DBG_BLOCK_ID_LDS01 = 0xe0,
++ DBG_BLOCK_ID_LDS02 = 0xe1,
++ DBG_BLOCK_ID_LDS03 = 0xe2,
++ DBG_BLOCK_ID_LDS04 = 0xe3,
++ DBG_BLOCK_ID_LDS05 = 0xe4,
++ DBG_BLOCK_ID_LDS06 = 0xe5,
++ DBG_BLOCK_ID_LDS07 = 0xe6,
++ DBG_BLOCK_ID_LDS08 = 0xe7,
++ DBG_BLOCK_ID_LDS09 = 0xe8,
++ DBG_BLOCK_ID_LDS0A = 0xe9,
++ DBG_BLOCK_ID_LDS0B = 0xea,
++ DBG_BLOCK_ID_UNUSED39 = 0xeb,
++ DBG_BLOCK_ID_UNUSED40 = 0xec,
++ DBG_BLOCK_ID_UNUSED41 = 0xed,
++ DBG_BLOCK_ID_UNUSED42 = 0xee,
++ DBG_BLOCK_ID_LDS10 = 0xef,
++ DBG_BLOCK_ID_LDS11 = 0xf0,
++ DBG_BLOCK_ID_LDS12 = 0xf1,
++ DBG_BLOCK_ID_LDS13 = 0xf2,
++ DBG_BLOCK_ID_LDS14 = 0xf3,
++ DBG_BLOCK_ID_LDS15 = 0xf4,
++ DBG_BLOCK_ID_LDS16 = 0xf5,
++ DBG_BLOCK_ID_LDS17 = 0xf6,
++ DBG_BLOCK_ID_LDS18 = 0xf7,
++ DBG_BLOCK_ID_LDS19 = 0xf8,
++ DBG_BLOCK_ID_LDS1A = 0xf9,
++ DBG_BLOCK_ID_LDS1B = 0xfa,
++ DBG_BLOCK_ID_UNUSED43 = 0xfb,
++ DBG_BLOCK_ID_UNUSED44 = 0xfc,
++ DBG_BLOCK_ID_UNUSED45 = 0xfd,
++ DBG_BLOCK_ID_UNUSED46 = 0xfe,
++} DebugBlockId;
++typedef enum DebugBlockId_BY2 {
++ DBG_BLOCK_ID_RESERVED_BY2 = 0x0,
++ DBG_BLOCK_ID_VMC_BY2 = 0x1,
++ DBG_BLOCK_ID_UNUSED0_BY2 = 0x2,
++ DBG_BLOCK_ID_GRBM_BY2 = 0x3,
++ DBG_BLOCK_ID_CSC_BY2 = 0x4,
++ DBG_BLOCK_ID_IH_BY2 = 0x5,
++ DBG_BLOCK_ID_SQ_BY2 = 0x6,
++ DBG_BLOCK_ID_UVD_BY2 = 0x7,
++ DBG_BLOCK_ID_SDMA0_BY2 = 0x8,
++ DBG_BLOCK_ID_SPIM_BY2 = 0x9,
++ DBG_BLOCK_ID_VC0_BY2 = 0xa,
++ DBG_BLOCK_ID_PA_BY2 = 0xb,
++ DBG_BLOCK_ID_CP0_BY2 = 0xc,
++ DBG_BLOCK_ID_CP2_BY2 = 0xd,
++ DBG_BLOCK_ID_PC0_BY2 = 0xe,
++ DBG_BLOCK_ID_BCI0_BY2 = 0xf,
++ DBG_BLOCK_ID_SXM0_BY2 = 0x10,
++ DBG_BLOCK_ID_SCT0_BY2 = 0x11,
++ DBG_BLOCK_ID_SPM0_BY2 = 0x12,
++ DBG_BLOCK_ID_BCI2_BY2 = 0x13,
++ DBG_BLOCK_ID_TCA_BY2 = 0x14,
++ DBG_BLOCK_ID_TCCA_BY2 = 0x15,
++ DBG_BLOCK_ID_MCC_BY2 = 0x16,
++ DBG_BLOCK_ID_MCC2_BY2 = 0x17,
++ DBG_BLOCK_ID_MCD_BY2 = 0x18,
++ DBG_BLOCK_ID_MCD2_BY2 = 0x19,
++ DBG_BLOCK_ID_MCD4_BY2 = 0x1a,
++ DBG_BLOCK_ID_MCB_BY2 = 0x1b,
++ DBG_BLOCK_ID_SQA_BY2 = 0x1c,
++ DBG_BLOCK_ID_SQA02_BY2 = 0x1d,
++ DBG_BLOCK_ID_SQA11_BY2 = 0x1e,
++ DBG_BLOCK_ID_UNUSED8_BY2 = 0x1f,
++ DBG_BLOCK_ID_SQB_BY2 = 0x20,
++ DBG_BLOCK_ID_SQB10_BY2 = 0x21,
++ DBG_BLOCK_ID_UNUSED10_BY2 = 0x22,
++ DBG_BLOCK_ID_UNUSED12_BY2 = 0x23,
++ DBG_BLOCK_ID_CB_BY2 = 0x24,
++ DBG_BLOCK_ID_CB02_BY2 = 0x25,
++ DBG_BLOCK_ID_CB10_BY2 = 0x26,
++ DBG_BLOCK_ID_CB12_BY2 = 0x27,
++ DBG_BLOCK_ID_SXS_BY2 = 0x28,
++ DBG_BLOCK_ID_SXS2_BY2 = 0x29,
++ DBG_BLOCK_ID_SXS4_BY2 = 0x2a,
++ DBG_BLOCK_ID_SXS6_BY2 = 0x2b,
++ DBG_BLOCK_ID_DB_BY2 = 0x2c,
++ DBG_BLOCK_ID_DB02_BY2 = 0x2d,
++ DBG_BLOCK_ID_DB10_BY2 = 0x2e,
++ DBG_BLOCK_ID_DB12_BY2 = 0x2f,
++ DBG_BLOCK_ID_TCP_BY2 = 0x30,
++ DBG_BLOCK_ID_TCP2_BY2 = 0x31,
++ DBG_BLOCK_ID_TCP4_BY2 = 0x32,
++ DBG_BLOCK_ID_TCP6_BY2 = 0x33,
++ DBG_BLOCK_ID_TCP8_BY2 = 0x34,
++ DBG_BLOCK_ID_TCP10_BY2 = 0x35,
++ DBG_BLOCK_ID_TCP12_BY2 = 0x36,
++ DBG_BLOCK_ID_TCP14_BY2 = 0x37,
++ DBG_BLOCK_ID_TCP16_BY2 = 0x38,
++ DBG_BLOCK_ID_TCP18_BY2 = 0x39,
++ DBG_BLOCK_ID_TCP20_BY2 = 0x3a,
++ DBG_BLOCK_ID_TCP22_BY2 = 0x3b,
++ DBG_BLOCK_ID_TCP_RESERVED0_BY2 = 0x3c,
++ DBG_BLOCK_ID_TCP_RESERVED2_BY2 = 0x3d,
++ DBG_BLOCK_ID_TCP_RESERVED4_BY2 = 0x3e,
++ DBG_BLOCK_ID_TCP_RESERVED6_BY2 = 0x3f,
++ DBG_BLOCK_ID_TCC_BY2 = 0x40,
++ DBG_BLOCK_ID_TCC2_BY2 = 0x41,
++ DBG_BLOCK_ID_TCC4_BY2 = 0x42,
++ DBG_BLOCK_ID_TCC6_BY2 = 0x43,
++ DBG_BLOCK_ID_SPS_BY2 = 0x44,
++ DBG_BLOCK_ID_SPS02_BY2 = 0x45,
++ DBG_BLOCK_ID_SPS11_BY2 = 0x46,
++ DBG_BLOCK_ID_UNUSED14_BY2 = 0x47,
++ DBG_BLOCK_ID_TA_BY2 = 0x48,
++ DBG_BLOCK_ID_TA02_BY2 = 0x49,
++ DBG_BLOCK_ID_TA04_BY2 = 0x4a,
++ DBG_BLOCK_ID_TA06_BY2 = 0x4b,
++ DBG_BLOCK_ID_TA08_BY2 = 0x4c,
++ DBG_BLOCK_ID_TA0A_BY2 = 0x4d,
++ DBG_BLOCK_ID_UNUSED20_BY2 = 0x4e,
++ DBG_BLOCK_ID_UNUSED22_BY2 = 0x4f,
++ DBG_BLOCK_ID_TA10_BY2 = 0x50,
++ DBG_BLOCK_ID_TA12_BY2 = 0x51,
++ DBG_BLOCK_ID_TA14_BY2 = 0x52,
++ DBG_BLOCK_ID_TA16_BY2 = 0x53,
++ DBG_BLOCK_ID_TA18_BY2 = 0x54,
++ DBG_BLOCK_ID_TA1A_BY2 = 0x55,
++ DBG_BLOCK_ID_UNUSED24_BY2 = 0x56,
++ DBG_BLOCK_ID_UNUSED26_BY2 = 0x57,
++ DBG_BLOCK_ID_TD_BY2 = 0x58,
++ DBG_BLOCK_ID_TD02_BY2 = 0x59,
++ DBG_BLOCK_ID_TD04_BY2 = 0x5a,
++ DBG_BLOCK_ID_TD06_BY2 = 0x5b,
++ DBG_BLOCK_ID_TD08_BY2 = 0x5c,
++ DBG_BLOCK_ID_TD0A_BY2 = 0x5d,
++ DBG_BLOCK_ID_UNUSED28_BY2 = 0x5e,
++ DBG_BLOCK_ID_UNUSED30_BY2 = 0x5f,
++ DBG_BLOCK_ID_TD10_BY2 = 0x60,
++ DBG_BLOCK_ID_TD12_BY2 = 0x61,
++ DBG_BLOCK_ID_TD14_BY2 = 0x62,
++ DBG_BLOCK_ID_TD16_BY2 = 0x63,
++ DBG_BLOCK_ID_TD18_BY2 = 0x64,
++ DBG_BLOCK_ID_TD1A_BY2 = 0x65,
++ DBG_BLOCK_ID_UNUSED32_BY2 = 0x66,
++ DBG_BLOCK_ID_UNUSED34_BY2 = 0x67,
++ DBG_BLOCK_ID_LDS_BY2 = 0x68,
++ DBG_BLOCK_ID_LDS02_BY2 = 0x69,
++ DBG_BLOCK_ID_LDS04_BY2 = 0x6a,
++ DBG_BLOCK_ID_LDS06_BY2 = 0x6b,
++ DBG_BLOCK_ID_LDS08_BY2 = 0x6c,
++ DBG_BLOCK_ID_LDS0A_BY2 = 0x6d,
++ DBG_BLOCK_ID_UNUSED36_BY2 = 0x6e,
++ DBG_BLOCK_ID_UNUSED38_BY2 = 0x6f,
++ DBG_BLOCK_ID_LDS10_BY2 = 0x70,
++ DBG_BLOCK_ID_LDS12_BY2 = 0x71,
++ DBG_BLOCK_ID_LDS14_BY2 = 0x72,
++ DBG_BLOCK_ID_LDS16_BY2 = 0x73,
++ DBG_BLOCK_ID_LDS18_BY2 = 0x74,
++ DBG_BLOCK_ID_LDS1A_BY2 = 0x75,
++ DBG_BLOCK_ID_UNUSED40_BY2 = 0x76,
++ DBG_BLOCK_ID_UNUSED42_BY2 = 0x77,
++} DebugBlockId_BY2;
++typedef enum DebugBlockId_BY4 {
++ DBG_BLOCK_ID_RESERVED_BY4 = 0x0,
++ DBG_BLOCK_ID_UNUSED0_BY4 = 0x1,
++ DBG_BLOCK_ID_CSC_BY4 = 0x2,
++ DBG_BLOCK_ID_SQ_BY4 = 0x3,
++ DBG_BLOCK_ID_SDMA0_BY4 = 0x4,
++ DBG_BLOCK_ID_VC0_BY4 = 0x5,
++ DBG_BLOCK_ID_CP0_BY4 = 0x6,
++ DBG_BLOCK_ID_UNUSED1_BY4 = 0x7,
++ DBG_BLOCK_ID_SXM0_BY4 = 0x8,
++ DBG_BLOCK_ID_SPM0_BY4 = 0x9,
++ DBG_BLOCK_ID_TCAA_BY4 = 0xa,
++ DBG_BLOCK_ID_MCC_BY4 = 0xb,
++ DBG_BLOCK_ID_MCD_BY4 = 0xc,
++ DBG_BLOCK_ID_MCD4_BY4 = 0xd,
++ DBG_BLOCK_ID_SQA_BY4 = 0xe,
++ DBG_BLOCK_ID_SQA11_BY4 = 0xf,
++ DBG_BLOCK_ID_SQB_BY4 = 0x10,
++ DBG_BLOCK_ID_UNUSED10_BY4 = 0x11,
++ DBG_BLOCK_ID_CB_BY4 = 0x12,
++ DBG_BLOCK_ID_CB10_BY4 = 0x13,
++ DBG_BLOCK_ID_SXS_BY4 = 0x14,
++ DBG_BLOCK_ID_SXS4_BY4 = 0x15,
++ DBG_BLOCK_ID_DB_BY4 = 0x16,
++ DBG_BLOCK_ID_DB10_BY4 = 0x17,
++ DBG_BLOCK_ID_TCP_BY4 = 0x18,
++ DBG_BLOCK_ID_TCP4_BY4 = 0x19,
++ DBG_BLOCK_ID_TCP8_BY4 = 0x1a,
++ DBG_BLOCK_ID_TCP12_BY4 = 0x1b,
++ DBG_BLOCK_ID_TCP16_BY4 = 0x1c,
++ DBG_BLOCK_ID_TCP20_BY4 = 0x1d,
++ DBG_BLOCK_ID_TCP_RESERVED0_BY4 = 0x1e,
++ DBG_BLOCK_ID_TCP_RESERVED4_BY4 = 0x1f,
++ DBG_BLOCK_ID_TCC_BY4 = 0x20,
++ DBG_BLOCK_ID_TCC4_BY4 = 0x21,
++ DBG_BLOCK_ID_SPS_BY4 = 0x22,
++ DBG_BLOCK_ID_SPS11_BY4 = 0x23,
++ DBG_BLOCK_ID_TA_BY4 = 0x24,
++ DBG_BLOCK_ID_TA04_BY4 = 0x25,
++ DBG_BLOCK_ID_TA08_BY4 = 0x26,
++ DBG_BLOCK_ID_UNUSED20_BY4 = 0x27,
++ DBG_BLOCK_ID_TA10_BY4 = 0x28,
++ DBG_BLOCK_ID_TA14_BY4 = 0x29,
++ DBG_BLOCK_ID_TA18_BY4 = 0x2a,
++ DBG_BLOCK_ID_UNUSED24_BY4 = 0x2b,
++ DBG_BLOCK_ID_TD_BY4 = 0x2c,
++ DBG_BLOCK_ID_TD04_BY4 = 0x2d,
++ DBG_BLOCK_ID_TD08_BY4 = 0x2e,
++ DBG_BLOCK_ID_UNUSED28_BY4 = 0x2f,
++ DBG_BLOCK_ID_TD10_BY4 = 0x30,
++ DBG_BLOCK_ID_TD14_BY4 = 0x31,
++ DBG_BLOCK_ID_TD18_BY4 = 0x32,
++ DBG_BLOCK_ID_UNUSED32_BY4 = 0x33,
++ DBG_BLOCK_ID_LDS_BY4 = 0x34,
++ DBG_BLOCK_ID_LDS04_BY4 = 0x35,
++ DBG_BLOCK_ID_LDS08_BY4 = 0x36,
++ DBG_BLOCK_ID_UNUSED36_BY4 = 0x37,
++ DBG_BLOCK_ID_LDS10_BY4 = 0x38,
++ DBG_BLOCK_ID_LDS14_BY4 = 0x39,
++ DBG_BLOCK_ID_LDS18_BY4 = 0x3a,
++ DBG_BLOCK_ID_UNUSED40_BY4 = 0x3b,
++} DebugBlockId_BY4;
++typedef enum DebugBlockId_BY8 {
++ DBG_BLOCK_ID_RESERVED_BY8 = 0x0,
++ DBG_BLOCK_ID_CSC_BY8 = 0x1,
++ DBG_BLOCK_ID_SDMA0_BY8 = 0x2,
++ DBG_BLOCK_ID_CP0_BY8 = 0x3,
++ DBG_BLOCK_ID_SXM0_BY8 = 0x4,
++ DBG_BLOCK_ID_TCA_BY8 = 0x5,
++ DBG_BLOCK_ID_MCD_BY8 = 0x6,
++ DBG_BLOCK_ID_SQA_BY8 = 0x7,
++ DBG_BLOCK_ID_SQB_BY8 = 0x8,
++ DBG_BLOCK_ID_CB_BY8 = 0x9,
++ DBG_BLOCK_ID_SXS_BY8 = 0xa,
++ DBG_BLOCK_ID_DB_BY8 = 0xb,
++ DBG_BLOCK_ID_TCP_BY8 = 0xc,
++ DBG_BLOCK_ID_TCP8_BY8 = 0xd,
++ DBG_BLOCK_ID_TCP16_BY8 = 0xe,
++ DBG_BLOCK_ID_TCP_RESERVED0_BY8 = 0xf,
++ DBG_BLOCK_ID_TCC_BY8 = 0x10,
++ DBG_BLOCK_ID_SPS_BY8 = 0x11,
++ DBG_BLOCK_ID_TA_BY8 = 0x12,
++ DBG_BLOCK_ID_TA08_BY8 = 0x13,
++ DBG_BLOCK_ID_TA10_BY8 = 0x14,
++ DBG_BLOCK_ID_TA18_BY8 = 0x15,
++ DBG_BLOCK_ID_TD_BY8 = 0x16,
++ DBG_BLOCK_ID_TD08_BY8 = 0x17,
++ DBG_BLOCK_ID_TD10_BY8 = 0x18,
++ DBG_BLOCK_ID_TD18_BY8 = 0x19,
++ DBG_BLOCK_ID_LDS_BY8 = 0x1a,
++ DBG_BLOCK_ID_LDS08_BY8 = 0x1b,
++ DBG_BLOCK_ID_LDS10_BY8 = 0x1c,
++ DBG_BLOCK_ID_LDS18_BY8 = 0x1d,
++} DebugBlockId_BY8;
++typedef enum DebugBlockId_BY16 {
++ DBG_BLOCK_ID_RESERVED_BY16 = 0x0,
++ DBG_BLOCK_ID_SDMA0_BY16 = 0x1,
++ DBG_BLOCK_ID_SXM_BY16 = 0x2,
++ DBG_BLOCK_ID_MCD_BY16 = 0x3,
++ DBG_BLOCK_ID_SQB_BY16 = 0x4,
++ DBG_BLOCK_ID_SXS_BY16 = 0x5,
++ DBG_BLOCK_ID_TCP_BY16 = 0x6,
++ DBG_BLOCK_ID_TCP16_BY16 = 0x7,
++ DBG_BLOCK_ID_TCC_BY16 = 0x8,
++ DBG_BLOCK_ID_TA_BY16 = 0x9,
++ DBG_BLOCK_ID_TA10_BY16 = 0xa,
++ DBG_BLOCK_ID_TD_BY16 = 0xb,
++ DBG_BLOCK_ID_TD10_BY16 = 0xc,
++ DBG_BLOCK_ID_LDS_BY16 = 0xd,
++ DBG_BLOCK_ID_LDS10_BY16 = 0xe,
++} DebugBlockId_BY16;
++typedef enum SurfaceEndian {
++ ENDIAN_NONE = 0x0,
++ ENDIAN_8IN16 = 0x1,
++ ENDIAN_8IN32 = 0x2,
++ ENDIAN_8IN64 = 0x3,
++} SurfaceEndian;
++typedef enum ArrayMode {
++ ARRAY_LINEAR_GENERAL = 0x0,
++ ARRAY_LINEAR_ALIGNED = 0x1,
++ ARRAY_1D_TILED_THIN1 = 0x2,
++ ARRAY_1D_TILED_THICK = 0x3,
++ ARRAY_2D_TILED_THIN1 = 0x4,
++ ARRAY_PRT_TILED_THIN1 = 0x5,
++ ARRAY_PRT_2D_TILED_THIN1 = 0x6,
++ ARRAY_2D_TILED_THICK = 0x7,
++ ARRAY_2D_TILED_XTHICK = 0x8,
++ ARRAY_PRT_TILED_THICK = 0x9,
++ ARRAY_PRT_2D_TILED_THICK = 0xa,
++ ARRAY_PRT_3D_TILED_THIN1 = 0xb,
++ ARRAY_3D_TILED_THIN1 = 0xc,
++ ARRAY_3D_TILED_THICK = 0xd,
++ ARRAY_3D_TILED_XTHICK = 0xe,
++ ARRAY_PRT_3D_TILED_THICK = 0xf,
++} ArrayMode;
++typedef enum PipeTiling {
++ CONFIG_1_PIPE = 0x0,
++ CONFIG_2_PIPE = 0x1,
++ CONFIG_4_PIPE = 0x2,
++ CONFIG_8_PIPE = 0x3,
++} PipeTiling;
++typedef enum BankTiling {
++ CONFIG_4_BANK = 0x0,
++ CONFIG_8_BANK = 0x1,
++} BankTiling;
++typedef enum GroupInterleave {
++ CONFIG_256B_GROUP = 0x0,
++ CONFIG_512B_GROUP = 0x1,
++} GroupInterleave;
++typedef enum RowTiling {
++ CONFIG_1KB_ROW = 0x0,
++ CONFIG_2KB_ROW = 0x1,
++ CONFIG_4KB_ROW = 0x2,
++ CONFIG_8KB_ROW = 0x3,
++ CONFIG_1KB_ROW_OPT = 0x4,
++ CONFIG_2KB_ROW_OPT = 0x5,
++ CONFIG_4KB_ROW_OPT = 0x6,
++ CONFIG_8KB_ROW_OPT = 0x7,
++} RowTiling;
++typedef enum BankSwapBytes {
++ CONFIG_128B_SWAPS = 0x0,
++ CONFIG_256B_SWAPS = 0x1,
++ CONFIG_512B_SWAPS = 0x2,
++ CONFIG_1KB_SWAPS = 0x3,
++} BankSwapBytes;
++typedef enum SampleSplitBytes {
++ CONFIG_1KB_SPLIT = 0x0,
++ CONFIG_2KB_SPLIT = 0x1,
++ CONFIG_4KB_SPLIT = 0x2,
++ CONFIG_8KB_SPLIT = 0x3,
++} SampleSplitBytes;
++typedef enum NumPipes {
++ ADDR_CONFIG_1_PIPE = 0x0,
++ ADDR_CONFIG_2_PIPE = 0x1,
++ ADDR_CONFIG_4_PIPE = 0x2,
++ ADDR_CONFIG_8_PIPE = 0x3,
++} NumPipes;
++typedef enum PipeInterleaveSize {
++ ADDR_CONFIG_PIPE_INTERLEAVE_256B = 0x0,
++ ADDR_CONFIG_PIPE_INTERLEAVE_512B = 0x1,
++} PipeInterleaveSize;
++typedef enum BankInterleaveSize {
++ ADDR_CONFIG_BANK_INTERLEAVE_1 = 0x0,
++ ADDR_CONFIG_BANK_INTERLEAVE_2 = 0x1,
++ ADDR_CONFIG_BANK_INTERLEAVE_4 = 0x2,
++ ADDR_CONFIG_BANK_INTERLEAVE_8 = 0x3,
++} BankInterleaveSize;
++typedef enum NumShaderEngines {
++ ADDR_CONFIG_1_SHADER_ENGINE = 0x0,
++ ADDR_CONFIG_2_SHADER_ENGINE = 0x1,
++} NumShaderEngines;
++typedef enum ShaderEngineTileSize {
++ ADDR_CONFIG_SE_TILE_16 = 0x0,
++ ADDR_CONFIG_SE_TILE_32 = 0x1,
++} ShaderEngineTileSize;
++typedef enum NumGPUs {
++ ADDR_CONFIG_1_GPU = 0x0,
++ ADDR_CONFIG_2_GPU = 0x1,
++ ADDR_CONFIG_4_GPU = 0x2,
++} NumGPUs;
++typedef enum MultiGPUTileSize {
++ ADDR_CONFIG_GPU_TILE_16 = 0x0,
++ ADDR_CONFIG_GPU_TILE_32 = 0x1,
++ ADDR_CONFIG_GPU_TILE_64 = 0x2,
++ ADDR_CONFIG_GPU_TILE_128 = 0x3,
++} MultiGPUTileSize;
++typedef enum RowSize {
++ ADDR_CONFIG_1KB_ROW = 0x0,
++ ADDR_CONFIG_2KB_ROW = 0x1,
++ ADDR_CONFIG_4KB_ROW = 0x2,
++} RowSize;
++typedef enum NumLowerPipes {
++ ADDR_CONFIG_1_LOWER_PIPES = 0x0,
++ ADDR_CONFIG_2_LOWER_PIPES = 0x1,
++} NumLowerPipes;
++typedef enum ColorTransform {
++ DCC_CT_AUTO = 0x0,
++ DCC_CT_NONE = 0x1,
++ ABGR_TO_A_BG_G_RB = 0x2,
++ BGRA_TO_BG_G_RB_A = 0x3,
++} ColorTransform;
++typedef enum CompareRef {
++ REF_NEVER = 0x0,
++ REF_LESS = 0x1,
++ REF_EQUAL = 0x2,
++ REF_LEQUAL = 0x3,
++ REF_GREATER = 0x4,
++ REF_NOTEQUAL = 0x5,
++ REF_GEQUAL = 0x6,
++ REF_ALWAYS = 0x7,
++} CompareRef;
++typedef enum ReadSize {
++ READ_256_BITS = 0x0,
++ READ_512_BITS = 0x1,
++} ReadSize;
++typedef enum DepthFormat {
++ DEPTH_INVALID = 0x0,
++ DEPTH_16 = 0x1,
++ DEPTH_X8_24 = 0x2,
++ DEPTH_8_24 = 0x3,
++ DEPTH_X8_24_FLOAT = 0x4,
++ DEPTH_8_24_FLOAT = 0x5,
++ DEPTH_32_FLOAT = 0x6,
++ DEPTH_X24_8_32_FLOAT = 0x7,
++} DepthFormat;
++typedef enum ZFormat {
++ Z_INVALID = 0x0,
++ Z_16 = 0x1,
++ Z_24 = 0x2,
++ Z_32_FLOAT = 0x3,
++} ZFormat;
++typedef enum StencilFormat {
++ STENCIL_INVALID = 0x0,
++ STENCIL_8 = 0x1,
++} StencilFormat;
++typedef enum CmaskMode {
++ CMASK_CLEAR_NONE = 0x0,
++ CMASK_CLEAR_ONE = 0x1,
++ CMASK_CLEAR_ALL = 0x2,
++ CMASK_ANY_EXPANDED = 0x3,
++ CMASK_ALPHA0_FRAG1 = 0x4,
++ CMASK_ALPHA0_FRAG2 = 0x5,
++ CMASK_ALPHA0_FRAG4 = 0x6,
++ CMASK_ALPHA0_FRAGS = 0x7,
++ CMASK_ALPHA1_FRAG1 = 0x8,
++ CMASK_ALPHA1_FRAG2 = 0x9,
++ CMASK_ALPHA1_FRAG4 = 0xa,
++ CMASK_ALPHA1_FRAGS = 0xb,
++ CMASK_ALPHAX_FRAG1 = 0xc,
++ CMASK_ALPHAX_FRAG2 = 0xd,
++ CMASK_ALPHAX_FRAG4 = 0xe,
++ CMASK_ALPHAX_FRAGS = 0xf,
++} CmaskMode;
++typedef enum QuadExportFormat {
++ EXPORT_UNUSED = 0x0,
++ EXPORT_32_R = 0x1,
++ EXPORT_32_GR = 0x2,
++ EXPORT_32_AR = 0x3,
++ EXPORT_FP16_ABGR = 0x4,
++ EXPORT_UNSIGNED16_ABGR = 0x5,
++ EXPORT_SIGNED16_ABGR = 0x6,
++ EXPORT_32_ABGR = 0x7,
++} QuadExportFormat;
++typedef enum QuadExportFormatOld {
++ EXPORT_4P_32BPC_ABGR = 0x0,
++ EXPORT_4P_16BPC_ABGR = 0x1,
++ EXPORT_4P_32BPC_GR = 0x2,
++ EXPORT_4P_32BPC_AR = 0x3,
++ EXPORT_2P_32BPC_ABGR = 0x4,
++ EXPORT_8P_32BPC_R = 0x5,
++} QuadExportFormatOld;
++typedef enum ColorFormat {
++ COLOR_INVALID = 0x0,
++ COLOR_8 = 0x1,
++ COLOR_16 = 0x2,
++ COLOR_8_8 = 0x3,
++ COLOR_32 = 0x4,
++ COLOR_16_16 = 0x5,
++ COLOR_10_11_11 = 0x6,
++ COLOR_11_11_10 = 0x7,
++ COLOR_10_10_10_2 = 0x8,
++ COLOR_2_10_10_10 = 0x9,
++ COLOR_8_8_8_8 = 0xa,
++ COLOR_32_32 = 0xb,
++ COLOR_16_16_16_16 = 0xc,
++ COLOR_RESERVED_13 = 0xd,
++ COLOR_32_32_32_32 = 0xe,
++ COLOR_RESERVED_15 = 0xf,
++ COLOR_5_6_5 = 0x10,
++ COLOR_1_5_5_5 = 0x11,
++ COLOR_5_5_5_1 = 0x12,
++ COLOR_4_4_4_4 = 0x13,
++ COLOR_8_24 = 0x14,
++ COLOR_24_8 = 0x15,
++ COLOR_X24_8_32_FLOAT = 0x16,
++ COLOR_RESERVED_23 = 0x17,
++} ColorFormat;
++typedef enum SurfaceFormat {
++ FMT_INVALID = 0x0,
++ FMT_8 = 0x1,
++ FMT_16 = 0x2,
++ FMT_8_8 = 0x3,
++ FMT_32 = 0x4,
++ FMT_16_16 = 0x5,
++ FMT_10_11_11 = 0x6,
++ FMT_11_11_10 = 0x7,
++ FMT_10_10_10_2 = 0x8,
++ FMT_2_10_10_10 = 0x9,
++ FMT_8_8_8_8 = 0xa,
++ FMT_32_32 = 0xb,
++ FMT_16_16_16_16 = 0xc,
++ FMT_32_32_32 = 0xd,
++ FMT_32_32_32_32 = 0xe,
++ FMT_RESERVED_4 = 0xf,
++ FMT_5_6_5 = 0x10,
++ FMT_1_5_5_5 = 0x11,
++ FMT_5_5_5_1 = 0x12,
++ FMT_4_4_4_4 = 0x13,
++ FMT_8_24 = 0x14,
++ FMT_24_8 = 0x15,
++ FMT_X24_8_32_FLOAT = 0x16,
++ FMT_RESERVED_33 = 0x17,
++ FMT_11_11_10_FLOAT = 0x18,
++ FMT_16_FLOAT = 0x19,
++ FMT_32_FLOAT = 0x1a,
++ FMT_16_16_FLOAT = 0x1b,
++ FMT_8_24_FLOAT = 0x1c,
++ FMT_24_8_FLOAT = 0x1d,
++ FMT_32_32_FLOAT = 0x1e,
++ FMT_10_11_11_FLOAT = 0x1f,
++ FMT_16_16_16_16_FLOAT = 0x20,
++ FMT_3_3_2 = 0x21,
++ FMT_6_5_5 = 0x22,
++ FMT_32_32_32_32_FLOAT = 0x23,
++ FMT_RESERVED_36 = 0x24,
++ FMT_1 = 0x25,
++ FMT_1_REVERSED = 0x26,
++ FMT_GB_GR = 0x27,
++ FMT_BG_RG = 0x28,
++ FMT_32_AS_8 = 0x29,
++ FMT_32_AS_8_8 = 0x2a,
++ FMT_5_9_9_9_SHAREDEXP = 0x2b,
++ FMT_8_8_8 = 0x2c,
++ FMT_16_16_16 = 0x2d,
++ FMT_16_16_16_FLOAT = 0x2e,
++ FMT_4_4 = 0x2f,
++ FMT_32_32_32_FLOAT = 0x30,
++ FMT_BC1 = 0x31,
++ FMT_BC2 = 0x32,
++ FMT_BC3 = 0x33,
++ FMT_BC4 = 0x34,
++ FMT_BC5 = 0x35,
++ FMT_BC6 = 0x36,
++ FMT_BC7 = 0x37,
++ FMT_32_AS_32_32_32_32 = 0x38,
++ FMT_APC3 = 0x39,
++ FMT_APC4 = 0x3a,
++ FMT_APC5 = 0x3b,
++ FMT_APC6 = 0x3c,
++ FMT_APC7 = 0x3d,
++ FMT_CTX1 = 0x3e,
++ FMT_RESERVED_63 = 0x3f,
++} SurfaceFormat;
++typedef enum BUF_DATA_FORMAT {
++ BUF_DATA_FORMAT_INVALID = 0x0,
++ BUF_DATA_FORMAT_8 = 0x1,
++ BUF_DATA_FORMAT_16 = 0x2,
++ BUF_DATA_FORMAT_8_8 = 0x3,
++ BUF_DATA_FORMAT_32 = 0x4,
++ BUF_DATA_FORMAT_16_16 = 0x5,
++ BUF_DATA_FORMAT_10_11_11 = 0x6,
++ BUF_DATA_FORMAT_11_11_10 = 0x7,
++ BUF_DATA_FORMAT_10_10_10_2 = 0x8,
++ BUF_DATA_FORMAT_2_10_10_10 = 0x9,
++ BUF_DATA_FORMAT_8_8_8_8 = 0xa,
++ BUF_DATA_FORMAT_32_32 = 0xb,
++ BUF_DATA_FORMAT_16_16_16_16 = 0xc,
++ BUF_DATA_FORMAT_32_32_32 = 0xd,
++ BUF_DATA_FORMAT_32_32_32_32 = 0xe,
++ BUF_DATA_FORMAT_RESERVED_15 = 0xf,
++} BUF_DATA_FORMAT;
++typedef enum IMG_DATA_FORMAT {
++ IMG_DATA_FORMAT_INVALID = 0x0,
++ IMG_DATA_FORMAT_8 = 0x1,
++ IMG_DATA_FORMAT_16 = 0x2,
++ IMG_DATA_FORMAT_8_8 = 0x3,
++ IMG_DATA_FORMAT_32 = 0x4,
++ IMG_DATA_FORMAT_16_16 = 0x5,
++ IMG_DATA_FORMAT_10_11_11 = 0x6,
++ IMG_DATA_FORMAT_11_11_10 = 0x7,
++ IMG_DATA_FORMAT_10_10_10_2 = 0x8,
++ IMG_DATA_FORMAT_2_10_10_10 = 0x9,
++ IMG_DATA_FORMAT_8_8_8_8 = 0xa,
++ IMG_DATA_FORMAT_32_32 = 0xb,
++ IMG_DATA_FORMAT_16_16_16_16 = 0xc,
++ IMG_DATA_FORMAT_32_32_32 = 0xd,
++ IMG_DATA_FORMAT_32_32_32_32 = 0xe,
++ IMG_DATA_FORMAT_RESERVED_15 = 0xf,
++ IMG_DATA_FORMAT_5_6_5 = 0x10,
++ IMG_DATA_FORMAT_1_5_5_5 = 0x11,
++ IMG_DATA_FORMAT_5_5_5_1 = 0x12,
++ IMG_DATA_FORMAT_4_4_4_4 = 0x13,
++ IMG_DATA_FORMAT_8_24 = 0x14,
++ IMG_DATA_FORMAT_24_8 = 0x15,
++ IMG_DATA_FORMAT_X24_8_32 = 0x16,
++ IMG_DATA_FORMAT_RESERVED_23 = 0x17,
++ IMG_DATA_FORMAT_RESERVED_24 = 0x18,
++ IMG_DATA_FORMAT_RESERVED_25 = 0x19,
++ IMG_DATA_FORMAT_RESERVED_26 = 0x1a,
++ IMG_DATA_FORMAT_RESERVED_27 = 0x1b,
++ IMG_DATA_FORMAT_RESERVED_28 = 0x1c,
++ IMG_DATA_FORMAT_RESERVED_29 = 0x1d,
++ IMG_DATA_FORMAT_RESERVED_30 = 0x1e,
++ IMG_DATA_FORMAT_RESERVED_31 = 0x1f,
++ IMG_DATA_FORMAT_GB_GR = 0x20,
++ IMG_DATA_FORMAT_BG_RG = 0x21,
++ IMG_DATA_FORMAT_5_9_9_9 = 0x22,
++ IMG_DATA_FORMAT_BC1 = 0x23,
++ IMG_DATA_FORMAT_BC2 = 0x24,
++ IMG_DATA_FORMAT_BC3 = 0x25,
++ IMG_DATA_FORMAT_BC4 = 0x26,
++ IMG_DATA_FORMAT_BC5 = 0x27,
++ IMG_DATA_FORMAT_BC6 = 0x28,
++ IMG_DATA_FORMAT_BC7 = 0x29,
++ IMG_DATA_FORMAT_RESERVED_42 = 0x2a,
++ IMG_DATA_FORMAT_RESERVED_43 = 0x2b,
++ IMG_DATA_FORMAT_FMASK8_S2_F1 = 0x2c,
++ IMG_DATA_FORMAT_FMASK8_S4_F1 = 0x2d,
++ IMG_DATA_FORMAT_FMASK8_S8_F1 = 0x2e,
++ IMG_DATA_FORMAT_FMASK8_S2_F2 = 0x2f,
++ IMG_DATA_FORMAT_FMASK8_S4_F2 = 0x30,
++ IMG_DATA_FORMAT_FMASK8_S4_F4 = 0x31,
++ IMG_DATA_FORMAT_FMASK16_S16_F1 = 0x32,
++ IMG_DATA_FORMAT_FMASK16_S8_F2 = 0x33,
++ IMG_DATA_FORMAT_FMASK32_S16_F2 = 0x34,
++ IMG_DATA_FORMAT_FMASK32_S8_F4 = 0x35,
++ IMG_DATA_FORMAT_FMASK32_S8_F8 = 0x36,
++ IMG_DATA_FORMAT_FMASK64_S16_F4 = 0x37,
++ IMG_DATA_FORMAT_FMASK64_S16_F8 = 0x38,
++ IMG_DATA_FORMAT_4_4 = 0x39,
++ IMG_DATA_FORMAT_6_5_5 = 0x3a,
++ IMG_DATA_FORMAT_1 = 0x3b,
++ IMG_DATA_FORMAT_1_REVERSED = 0x3c,
++ IMG_DATA_FORMAT_32_AS_8 = 0x3d,
++ IMG_DATA_FORMAT_32_AS_8_8 = 0x3e,
++ IMG_DATA_FORMAT_32_AS_32_32_32_32 = 0x3f,
++} IMG_DATA_FORMAT;
++typedef enum BUF_NUM_FORMAT {
++ BUF_NUM_FORMAT_UNORM = 0x0,
++ BUF_NUM_FORMAT_SNORM = 0x1,
++ BUF_NUM_FORMAT_USCALED = 0x2,
++ BUF_NUM_FORMAT_SSCALED = 0x3,
++ BUF_NUM_FORMAT_UINT = 0x4,
++ BUF_NUM_FORMAT_SINT = 0x5,
++ BUF_NUM_FORMAT_RESERVED_6 = 0x6,
++ BUF_NUM_FORMAT_FLOAT = 0x7,
++} BUF_NUM_FORMAT;
++typedef enum IMG_NUM_FORMAT {
++ IMG_NUM_FORMAT_UNORM = 0x0,
++ IMG_NUM_FORMAT_SNORM = 0x1,
++ IMG_NUM_FORMAT_USCALED = 0x2,
++ IMG_NUM_FORMAT_SSCALED = 0x3,
++ IMG_NUM_FORMAT_UINT = 0x4,
++ IMG_NUM_FORMAT_SINT = 0x5,
++ IMG_NUM_FORMAT_RESERVED_6 = 0x6,
++ IMG_NUM_FORMAT_FLOAT = 0x7,
++ IMG_NUM_FORMAT_RESERVED_8 = 0x8,
++ IMG_NUM_FORMAT_SRGB = 0x9,
++ IMG_NUM_FORMAT_RESERVED_10 = 0xa,
++ IMG_NUM_FORMAT_RESERVED_11 = 0xb,
++ IMG_NUM_FORMAT_RESERVED_12 = 0xc,
++ IMG_NUM_FORMAT_RESERVED_13 = 0xd,
++ IMG_NUM_FORMAT_RESERVED_14 = 0xe,
++ IMG_NUM_FORMAT_RESERVED_15 = 0xf,
++} IMG_NUM_FORMAT;
++typedef enum TileType {
++ ARRAY_COLOR_TILE = 0x0,
++ ARRAY_DEPTH_TILE = 0x1,
++} TileType;
++typedef enum NonDispTilingOrder {
++ ADDR_SURF_MICRO_TILING_DISPLAY = 0x0,
++ ADDR_SURF_MICRO_TILING_NON_DISPLAY = 0x1,
++} NonDispTilingOrder;
++typedef enum MicroTileMode {
++ ADDR_SURF_DISPLAY_MICRO_TILING = 0x0,
++ ADDR_SURF_THIN_MICRO_TILING = 0x1,
++ ADDR_SURF_DEPTH_MICRO_TILING = 0x2,
++ ADDR_SURF_ROTATED_MICRO_TILING = 0x3,
++ ADDR_SURF_THICK_MICRO_TILING = 0x4,
++} MicroTileMode;
++typedef enum TileSplit {
++ ADDR_SURF_TILE_SPLIT_64B = 0x0,
++ ADDR_SURF_TILE_SPLIT_128B = 0x1,
++ ADDR_SURF_TILE_SPLIT_256B = 0x2,
++ ADDR_SURF_TILE_SPLIT_512B = 0x3,
++ ADDR_SURF_TILE_SPLIT_1KB = 0x4,
++ ADDR_SURF_TILE_SPLIT_2KB = 0x5,
++ ADDR_SURF_TILE_SPLIT_4KB = 0x6,
++} TileSplit;
++typedef enum SampleSplit {
++ ADDR_SURF_SAMPLE_SPLIT_1 = 0x0,
++ ADDR_SURF_SAMPLE_SPLIT_2 = 0x1,
++ ADDR_SURF_SAMPLE_SPLIT_4 = 0x2,
++ ADDR_SURF_SAMPLE_SPLIT_8 = 0x3,
++} SampleSplit;
++typedef enum PipeConfig {
++ ADDR_SURF_P2 = 0x0,
++ ADDR_SURF_P2_RESERVED0 = 0x1,
++ ADDR_SURF_P2_RESERVED1 = 0x2,
++ ADDR_SURF_P2_RESERVED2 = 0x3,
++ ADDR_SURF_P4_8x16 = 0x4,
++ ADDR_SURF_P4_16x16 = 0x5,
++ ADDR_SURF_P4_16x32 = 0x6,
++ ADDR_SURF_P4_32x32 = 0x7,
++ ADDR_SURF_P8_16x16_8x16 = 0x8,
++ ADDR_SURF_P8_16x32_8x16 = 0x9,
++ ADDR_SURF_P8_32x32_8x16 = 0xa,
++ ADDR_SURF_P8_16x32_16x16 = 0xb,
++ ADDR_SURF_P8_32x32_16x16 = 0xc,
++ ADDR_SURF_P8_32x32_16x32 = 0xd,
++ ADDR_SURF_P8_32x64_32x32 = 0xe,
++ ADDR_SURF_P8_RESERVED0 = 0xf,
++ ADDR_SURF_P16_32x32_8x16 = 0x10,
++ ADDR_SURF_P16_32x32_16x16 = 0x11,
++} PipeConfig;
++typedef enum NumBanks {
++ ADDR_SURF_2_BANK = 0x0,
++ ADDR_SURF_4_BANK = 0x1,
++ ADDR_SURF_8_BANK = 0x2,
++ ADDR_SURF_16_BANK = 0x3,
++} NumBanks;
++typedef enum BankWidth {
++ ADDR_SURF_BANK_WIDTH_1 = 0x0,
++ ADDR_SURF_BANK_WIDTH_2 = 0x1,
++ ADDR_SURF_BANK_WIDTH_4 = 0x2,
++ ADDR_SURF_BANK_WIDTH_8 = 0x3,
++} BankWidth;
++typedef enum BankHeight {
++ ADDR_SURF_BANK_HEIGHT_1 = 0x0,
++ ADDR_SURF_BANK_HEIGHT_2 = 0x1,
++ ADDR_SURF_BANK_HEIGHT_4 = 0x2,
++ ADDR_SURF_BANK_HEIGHT_8 = 0x3,
++} BankHeight;
++typedef enum BankWidthHeight {
++ ADDR_SURF_BANK_WH_1 = 0x0,
++ ADDR_SURF_BANK_WH_2 = 0x1,
++ ADDR_SURF_BANK_WH_4 = 0x2,
++ ADDR_SURF_BANK_WH_8 = 0x3,
++} BankWidthHeight;
++typedef enum MacroTileAspect {
++ ADDR_SURF_MACRO_ASPECT_1 = 0x0,
++ ADDR_SURF_MACRO_ASPECT_2 = 0x1,
++ ADDR_SURF_MACRO_ASPECT_4 = 0x2,
++ ADDR_SURF_MACRO_ASPECT_8 = 0x3,
++} MacroTileAspect;
++typedef enum GATCL1RequestType {
++ GATCL1_TYPE_NORMAL = 0x0,
++ GATCL1_TYPE_SHOOTDOWN = 0x1,
++ GATCL1_TYPE_BYPASS = 0x2,
++} GATCL1RequestType;
++typedef enum TCC_CACHE_POLICIES {
++ TCC_CACHE_POLICY_LRU = 0x0,
++ TCC_CACHE_POLICY_STREAM = 0x1,
++} TCC_CACHE_POLICIES;
++typedef enum MTYPE {
++ MTYPE_NC_NV = 0x0,
++ MTYPE_NC = 0x1,
++ MTYPE_CC = 0x2,
++ MTYPE_UC = 0x3,
++} MTYPE;
++typedef enum PERFMON_COUNTER_MODE {
++ PERFMON_COUNTER_MODE_ACCUM = 0x0,
++ PERFMON_COUNTER_MODE_ACTIVE_CYCLES = 0x1,
++ PERFMON_COUNTER_MODE_MAX = 0x2,
++ PERFMON_COUNTER_MODE_DIRTY = 0x3,
++ PERFMON_COUNTER_MODE_SAMPLE = 0x4,
++ PERFMON_COUNTER_MODE_CYCLES_SINCE_FIRST_EVENT = 0x5,
++ PERFMON_COUNTER_MODE_CYCLES_SINCE_LAST_EVENT = 0x6,
++ PERFMON_COUNTER_MODE_CYCLES_GE_HI = 0x7,
++ PERFMON_COUNTER_MODE_CYCLES_EQ_HI = 0x8,
++ PERFMON_COUNTER_MODE_INACTIVE_CYCLES = 0x9,
++ PERFMON_COUNTER_MODE_RESERVED = 0xf,
++} PERFMON_COUNTER_MODE;
++typedef enum PERFMON_SPM_MODE {
++ PERFMON_SPM_MODE_OFF = 0x0,
++ PERFMON_SPM_MODE_16BIT_CLAMP = 0x1,
++ PERFMON_SPM_MODE_16BIT_NO_CLAMP = 0x2,
++ PERFMON_SPM_MODE_32BIT_CLAMP = 0x3,
++ PERFMON_SPM_MODE_32BIT_NO_CLAMP = 0x4,
++ PERFMON_SPM_MODE_RESERVED_5 = 0x5,
++ PERFMON_SPM_MODE_RESERVED_6 = 0x6,
++ PERFMON_SPM_MODE_RESERVED_7 = 0x7,
++ PERFMON_SPM_MODE_TEST_MODE_0 = 0x8,
++ PERFMON_SPM_MODE_TEST_MODE_1 = 0x9,
++ PERFMON_SPM_MODE_TEST_MODE_2 = 0xa,
++} PERFMON_SPM_MODE;
++typedef enum SurfaceTiling {
++ ARRAY_LINEAR = 0x0,
++ ARRAY_TILED = 0x1,
++} SurfaceTiling;
++typedef enum SurfaceArray {
++ ARRAY_1D = 0x0,
++ ARRAY_2D = 0x1,
++ ARRAY_3D = 0x2,
++ ARRAY_3D_SLICE = 0x3,
++} SurfaceArray;
++typedef enum ColorArray {
++ ARRAY_2D_ALT_COLOR = 0x0,
++ ARRAY_2D_COLOR = 0x1,
++ ARRAY_3D_SLICE_COLOR = 0x3,
++} ColorArray;
++typedef enum DepthArray {
++ ARRAY_2D_ALT_DEPTH = 0x0,
++ ARRAY_2D_DEPTH = 0x1,
++} DepthArray;
++typedef enum ENUM_NUM_SIMD_PER_CU {
++ NUM_SIMD_PER_CU = 0x4,
++} ENUM_NUM_SIMD_PER_CU;
++typedef enum MEM_PWR_FORCE_CTRL {
++ NO_FORCE_REQUEST = 0x0,
++ FORCE_LIGHT_SLEEP_REQUEST = 0x1,
++ FORCE_DEEP_SLEEP_REQUEST = 0x2,
++ FORCE_SHUT_DOWN_REQUEST = 0x3,
++} MEM_PWR_FORCE_CTRL;
++typedef enum MEM_PWR_FORCE_CTRL2 {
++ NO_FORCE_REQ = 0x0,
++ FORCE_LIGHT_SLEEP_REQ = 0x1,
++} MEM_PWR_FORCE_CTRL2;
++typedef enum MEM_PWR_DIS_CTRL {
++ ENABLE_MEM_PWR_CTRL = 0x0,
++ DISABLE_MEM_PWR_CTRL = 0x1,
++} MEM_PWR_DIS_CTRL;
++typedef enum MEM_PWR_SEL_CTRL {
++ DYNAMIC_SHUT_DOWN_ENABLE = 0x0,
++ DYNAMIC_DEEP_SLEEP_ENABLE = 0x1,
++ DYNAMIC_LIGHT_SLEEP_ENABLE = 0x2,
++} MEM_PWR_SEL_CTRL;
++typedef enum MEM_PWR_SEL_CTRL2 {
++ DYNAMIC_DEEP_SLEEP_EN = 0x0,
++ DYNAMIC_LIGHT_SLEEP_EN = 0x1,
++} MEM_PWR_SEL_CTRL2;
++#define CG_SRBM_START_ADDR 0x600
++#define CG_SRBM_END_ADDR 0x8ff
++#define CG_SRBM_DEC0_START_ADDR 0x200
++#define CG_SRBM_DEC0_END_ADDR 0x2ff
++
++#endif /* SMU_8_0_ENUM_H */
+diff --git a/drivers/gpu/drm/amd/include/asic_reg/smu/smu_8_0_sh_mask.h b/drivers/gpu/drm/amd/include/asic_reg/smu/smu_8_0_sh_mask.h
+new file mode 100644
+index 0000000..3dbe24d
+--- /dev/null
++++ b/drivers/gpu/drm/amd/include/asic_reg/smu/smu_8_0_sh_mask.h
+@@ -0,0 +1,2964 @@
++/*
++ * SMU_8_0 Register documentation
++ *
++ * Copyright (C) 2014 Advanced Micro Devices, Inc.
++ *
++ * Permission is hereby granted, free of charge, to any person obtaining a
++ * copy of this software and associated documentation files (the "Software"),
++ * to deal in the Software without restriction, including without limitation
++ * the rights to use, copy, modify, merge, publish, distribute, sublicense,
++ * and/or sell copies of the Software, and to permit persons to whom the
++ * Software is furnished to do so, subject to the following conditions:
++ *
++ * The above copyright notice and this permission notice shall be included
++ * in all copies or substantial portions of the Software.
++ *
++ * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
++ * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
++ * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
++ * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN
++ * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
++ * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
++ */
++
++#ifndef SMU_8_0_SH_MASK_H
++#define SMU_8_0_SH_MASK_H
++
++#define THM_TCON_CSR_CONFIG__TCC_ADDR_MASK 0x3ff
++#define THM_TCON_CSR_CONFIG__TCC_ADDR__SHIFT 0x0
++#define THM_TCON_CSR_CONFIG__TCC_READ_OP_MASK 0x400
++#define THM_TCON_CSR_CONFIG__TCC_READ_OP__SHIFT 0xa
++#define THM_TCON_CSR_DATA__TCC_DATA_MASK 0xfff
++#define THM_TCON_CSR_DATA__TCC_DATA__SHIFT 0x0
++#define THM_TCON_CSR_DATA__TCC_REQ_DONE_MASK 0x1000
++#define THM_TCON_CSR_DATA__TCC_REQ_DONE__SHIFT 0xc
++#define THM_TCON_HTC__HTC_EN_MASK 0x1
++#define THM_TCON_HTC__HTC_EN__SHIFT 0x0
++#define THM_TCON_HTC__RSVD0_MASK 0x2
++#define THM_TCON_HTC__RSVD0__SHIFT 0x1
++#define THM_TCON_HTC__HTC_P_STATE_EN_MASK 0x4
++#define THM_TCON_HTC__HTC_P_STATE_EN__SHIFT 0x2
++#define THM_TCON_HTC__RSVD1_MASK 0x8
++#define THM_TCON_HTC__RSVD1__SHIFT 0x3
++#define THM_TCON_HTC__HTC_ACTIVE_MASK 0x10
++#define THM_TCON_HTC__HTC_ACTIVE__SHIFT 0x4
++#define THM_TCON_HTC__HTC_ACTIVE_LOG_MASK 0x20
++#define THM_TCON_HTC__HTC_ACTIVE_LOG__SHIFT 0x5
++#define THM_TCON_HTC__HTC_APIC_HI_EN_MASK 0x40
++#define THM_TCON_HTC__HTC_APIC_HI_EN__SHIFT 0x6
++#define THM_TCON_HTC__HTC_APIC_LO_EN_MASK 0x80
++#define THM_TCON_HTC__HTC_APIC_LO_EN__SHIFT 0x7
++#define THM_TCON_HTC__HTC_DIAG_MASK 0x100
++#define THM_TCON_HTC__HTC_DIAG__SHIFT 0x8
++#define THM_TCON_HTC__DIS_PROCHOT_PIN_MASK 0x200
++#define THM_TCON_HTC__DIS_PROCHOT_PIN__SHIFT 0x9
++#define THM_TCON_HTC__HTC_TO_GNB_EN_MASK 0x400
++#define THM_TCON_HTC__HTC_TO_GNB_EN__SHIFT 0xa
++#define THM_TCON_HTC__PROCHOT_TO_GNB_EN_MASK 0x800
++#define THM_TCON_HTC__PROCHOT_TO_GNB_EN__SHIFT 0xb
++#define THM_TCON_HTC__RSVD2_MASK 0xf000
++#define THM_TCON_HTC__RSVD2__SHIFT 0xc
++#define THM_TCON_HTC__HTC_TMP_LMT_MASK 0x7f0000
++#define THM_TCON_HTC__HTC_TMP_LMT__SHIFT 0x10
++#define THM_TCON_HTC__HTC_SLEW_SEL_MASK 0x800000
++#define THM_TCON_HTC__HTC_SLEW_SEL__SHIFT 0x17
++#define THM_TCON_HTC__HTC_HYST_LMT_MASK 0xf000000
++#define THM_TCON_HTC__HTC_HYST_LMT__SHIFT 0x18
++#define THM_TCON_HTC__HTC_PSTATE_LIMIT_MASK 0x70000000
++#define THM_TCON_HTC__HTC_PSTATE_LIMIT__SHIFT 0x1c
++#define THM_TCON_CUR_TMP__PER_STEP_TIME_UP_MASK 0x1f
++#define THM_TCON_CUR_TMP__PER_STEP_TIME_UP__SHIFT 0x0
++#define THM_TCON_CUR_TMP__TMP_MAX_DIFF_UP_MASK 0x60
++#define THM_TCON_CUR_TMP__TMP_MAX_DIFF_UP__SHIFT 0x5
++#define THM_TCON_CUR_TMP__TMP_SLEW_DN_EN_MASK 0x80
++#define THM_TCON_CUR_TMP__TMP_SLEW_DN_EN__SHIFT 0x7
++#define THM_TCON_CUR_TMP__PER_STEP_TIME_DN_MASK 0x1f00
++#define THM_TCON_CUR_TMP__PER_STEP_TIME_DN__SHIFT 0x8
++#define THM_TCON_CUR_TMP__CUR_TEMP_TJ_SEL_MASK 0x30000
++#define THM_TCON_CUR_TMP__CUR_TEMP_TJ_SEL__SHIFT 0x10
++#define THM_TCON_CUR_TMP__CUR_TEMP_TJ_SLEW_SEL_MASK 0x40000
++#define THM_TCON_CUR_TMP__CUR_TEMP_TJ_SLEW_SEL__SHIFT 0x12
++#define THM_TCON_CUR_TMP__CUR_TEMP_RANGE_SEL_MASK 0x80000
++#define THM_TCON_CUR_TMP__CUR_TEMP_RANGE_SEL__SHIFT 0x13
++#define THM_TCON_CUR_TMP__CUR_TEMP_MASK 0xffe00000
++#define THM_TCON_CUR_TMP__CUR_TEMP__SHIFT 0x15
++#define THM_TCON_THERM_TRIP__RSVD0_MASK 0x1
++#define THM_TCON_THERM_TRIP__RSVD0__SHIFT 0x0
++#define THM_TCON_THERM_TRIP__THERM_TP_MASK 0x2
++#define THM_TCON_THERM_TRIP__THERM_TP__SHIFT 0x1
++#define THM_TCON_THERM_TRIP__RSVD1_MASK 0x4
++#define THM_TCON_THERM_TRIP__RSVD1__SHIFT 0x2
++#define THM_TCON_THERM_TRIP__THERM_TP_SENSE_MASK 0x8
++#define THM_TCON_THERM_TRIP__THERM_TP_SENSE__SHIFT 0x3
++#define THM_TCON_THERM_TRIP__RSVD2_MASK 0x10
++#define THM_TCON_THERM_TRIP__RSVD2__SHIFT 0x4
++#define THM_TCON_THERM_TRIP__THERM_TP_EN_MASK 0x20
++#define THM_TCON_THERM_TRIP__THERM_TP_EN__SHIFT 0x5
++#define THM_TCON_THERM_TRIP__RSVD3_MASK 0x7fffffc0
++#define THM_TCON_THERM_TRIP__RSVD3__SHIFT 0x6
++#define THM_TCON_THERM_TRIP__SW_THERM_TP_MASK 0x80000000
++#define THM_TCON_THERM_TRIP__SW_THERM_TP__SHIFT 0x1f
++#define THM_GPIO_PROCHOT_CTRL__TX12_EN_MASK 0x1
++#define THM_GPIO_PROCHOT_CTRL__TX12_EN__SHIFT 0x0
++#define THM_GPIO_PROCHOT_CTRL__PD_MASK 0x2
++#define THM_GPIO_PROCHOT_CTRL__PD__SHIFT 0x1
++#define THM_GPIO_PROCHOT_CTRL__PU_MASK 0x4
++#define THM_GPIO_PROCHOT_CTRL__PU__SHIFT 0x2
++#define THM_GPIO_PROCHOT_CTRL__SCHMEN_MASK 0x8
++#define THM_GPIO_PROCHOT_CTRL__SCHMEN__SHIFT 0x3
++#define THM_GPIO_PROCHOT_CTRL__SN_MASK 0x10
++#define THM_GPIO_PROCHOT_CTRL__SN__SHIFT 0x4
++#define THM_GPIO_PROCHOT_CTRL__OE_OVERRIDE_MASK 0x100
++#define THM_GPIO_PROCHOT_CTRL__OE_OVERRIDE__SHIFT 0x8
++#define THM_GPIO_PROCHOT_CTRL__OE_MASK 0x200
++#define THM_GPIO_PROCHOT_CTRL__OE__SHIFT 0x9
++#define THM_GPIO_PROCHOT_CTRL__A_OVERRIDE_MASK 0x400
++#define THM_GPIO_PROCHOT_CTRL__A_OVERRIDE__SHIFT 0xa
++#define THM_GPIO_PROCHOT_CTRL__A_MASK 0x800
++#define THM_GPIO_PROCHOT_CTRL__A__SHIFT 0xb
++#define THM_GPIO_PROCHOT_CTRL__Y_MASK 0x1000
++#define THM_GPIO_PROCHOT_CTRL__Y__SHIFT 0xc
++#define THM_GPIO_THERMTRIP_CTRL__TX12_EN_MASK 0x1
++#define THM_GPIO_THERMTRIP_CTRL__TX12_EN__SHIFT 0x0
++#define THM_GPIO_THERMTRIP_CTRL__PD_MASK 0x2
++#define THM_GPIO_THERMTRIP_CTRL__PD__SHIFT 0x1
++#define THM_GPIO_THERMTRIP_CTRL__PU_MASK 0x4
++#define THM_GPIO_THERMTRIP_CTRL__PU__SHIFT 0x2
++#define THM_GPIO_THERMTRIP_CTRL__SCHMEN_MASK 0x8
++#define THM_GPIO_THERMTRIP_CTRL__SCHMEN__SHIFT 0x3
++#define THM_GPIO_THERMTRIP_CTRL__SN_MASK 0x10
++#define THM_GPIO_THERMTRIP_CTRL__SN__SHIFT 0x4
++#define THM_GPIO_THERMTRIP_CTRL__OE_OVERRIDE_MASK 0x100
++#define THM_GPIO_THERMTRIP_CTRL__OE_OVERRIDE__SHIFT 0x8
++#define THM_GPIO_THERMTRIP_CTRL__OE_MASK 0x200
++#define THM_GPIO_THERMTRIP_CTRL__OE__SHIFT 0x9
++#define THM_GPIO_THERMTRIP_CTRL__A_OVERRIDE_MASK 0x400
++#define THM_GPIO_THERMTRIP_CTRL__A_OVERRIDE__SHIFT 0xa
++#define THM_GPIO_THERMTRIP_CTRL__A_MASK 0x800
++#define THM_GPIO_THERMTRIP_CTRL__A__SHIFT 0xb
++#define THM_GPIO_THERMTRIP_CTRL__Y_MASK 0x1000
++#define THM_GPIO_THERMTRIP_CTRL__Y__SHIFT 0xc
++#define THM_THERMAL_INT_ENA__THERM_INTH_SET_MASK 0x1
++#define THM_THERMAL_INT_ENA__THERM_INTH_SET__SHIFT 0x0
++#define THM_THERMAL_INT_ENA__THERM_INTL_SET_MASK 0x2
++#define THM_THERMAL_INT_ENA__THERM_INTL_SET__SHIFT 0x1
++#define THM_THERMAL_INT_ENA__THERM_TRIGGER_SET_MASK 0x4
++#define THM_THERMAL_INT_ENA__THERM_TRIGGER_SET__SHIFT 0x2
++#define THM_THERMAL_INT_ENA__THERM_INTH_CLR_MASK 0x8
++#define THM_THERMAL_INT_ENA__THERM_INTH_CLR__SHIFT 0x3
++#define THM_THERMAL_INT_ENA__THERM_INTL_CLR_MASK 0x10
++#define THM_THERMAL_INT_ENA__THERM_INTL_CLR__SHIFT 0x4
++#define THM_THERMAL_INT_ENA__THERM_TRIGGER_CLR_MASK 0x20
++#define THM_THERMAL_INT_ENA__THERM_TRIGGER_CLR__SHIFT 0x5
++#define THM_THERMAL_INT_CTRL__DIG_THERM_INTH_MASK 0xff
++#define THM_THERMAL_INT_CTRL__DIG_THERM_INTH__SHIFT 0x0
++#define THM_THERMAL_INT_CTRL__DIG_THERM_INTL_MASK 0xff00
++#define THM_THERMAL_INT_CTRL__DIG_THERM_INTL__SHIFT 0x8
++#define THM_THERMAL_INT_CTRL__GNB_TEMP_THRESHOLD_MASK 0xff0000
++#define THM_THERMAL_INT_CTRL__GNB_TEMP_THRESHOLD__SHIFT 0x10
++#define THM_THERMAL_INT_CTRL__THERM_INTH_MASK_MASK 0x1000000
++#define THM_THERMAL_INT_CTRL__THERM_INTH_MASK__SHIFT 0x18
++#define THM_THERMAL_INT_CTRL__THERM_INTL_MASK_MASK 0x2000000
++#define THM_THERMAL_INT_CTRL__THERM_INTL_MASK__SHIFT 0x19
++#define THM_THERMAL_INT_CTRL__THERM_TRIGGER_MASK_MASK 0x4000000
++#define THM_THERMAL_INT_CTRL__THERM_TRIGGER_MASK__SHIFT 0x1a
++#define THM_THERMAL_INT_CTRL__THERM_TRIGGER_CNB_MASK_MASK 0x8000000
++#define THM_THERMAL_INT_CTRL__THERM_TRIGGER_CNB_MASK__SHIFT 0x1b
++#define THM_THERMAL_INT_CTRL__THERM_GNB_HW_ENA_MASK 0x10000000
++#define THM_THERMAL_INT_CTRL__THERM_GNB_HW_ENA__SHIFT 0x1c
++#define THM_THERMAL_INT_STATUS__THERM_INTH_DETECT_MASK 0x1
++#define THM_THERMAL_INT_STATUS__THERM_INTH_DETECT__SHIFT 0x0
++#define THM_THERMAL_INT_STATUS__THERM_INTL_DETECT_MASK 0x2
++#define THM_THERMAL_INT_STATUS__THERM_INTL_DETECT__SHIFT 0x1
++#define THM_THERMAL_INT_STATUS__THERM_TRIGGER_DETECT_MASK 0x4
++#define THM_THERMAL_INT_STATUS__THERM_TRIGGER_DETECT__SHIFT 0x2
++#define THM_THERMAL_INT_STATUS__THERM_TRIGGER_CNB_DETECT_MASK 0x8
++#define THM_THERMAL_INT_STATUS__THERM_TRIGGER_CNB_DETECT__SHIFT 0x3
++#define TMON0_RDIL0_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON0_RDIL0_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON0_RDIL1_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON0_RDIL1_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON0_RDIL2_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON0_RDIL2_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON0_RDIL3_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON0_RDIL3_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON0_RDIL4_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON0_RDIL4_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON0_RDIL5_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON0_RDIL5_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON0_RDIL6_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON0_RDIL6_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON0_RDIL7_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON0_RDIL7_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON0_RDIL8_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON0_RDIL8_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON0_RDIL9_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON0_RDIL9_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON0_RDIL10_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON0_RDIL10_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON0_RDIL11_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON0_RDIL11_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON0_RDIL12_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON0_RDIL12_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON0_RDIL13_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON0_RDIL13_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON0_RDIL14_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON0_RDIL14_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON0_RDIL15_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON0_RDIL15_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON0_RDIR0_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON0_RDIR0_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON0_RDIR1_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON0_RDIR1_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON0_RDIR2_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON0_RDIR2_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON0_RDIR3_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON0_RDIR3_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON0_RDIR4_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON0_RDIR4_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON0_RDIR5_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON0_RDIR5_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON0_RDIR6_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON0_RDIR6_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON0_RDIR7_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON0_RDIR7_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON0_RDIR8_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON0_RDIR8_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON0_RDIR9_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON0_RDIR9_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON0_RDIR10_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON0_RDIR10_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON0_RDIR11_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON0_RDIR11_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON0_RDIR12_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON0_RDIR12_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON0_RDIR13_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON0_RDIR13_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON0_RDIR14_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON0_RDIR14_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON0_RDIR15_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON0_RDIR15_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON0_INT_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON0_INT_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON0_RDIL_PRESENT0__RDIL_PRESENT_7_0_MASK 0xff
++#define TMON0_RDIL_PRESENT0__RDIL_PRESENT_7_0__SHIFT 0x0
++#define TMON0_RDIL_PRESENT1__RDIL_PRESENT_15_8_MASK 0xff
++#define TMON0_RDIL_PRESENT1__RDIL_PRESENT_15_8__SHIFT 0x0
++#define TMON0_RDIR_PRESENT0__RDIR_PRESENT_7_0_MASK 0xff
++#define TMON0_RDIR_PRESENT0__RDIR_PRESENT_7_0__SHIFT 0x0
++#define TMON0_RDIR_PRESENT1__RDIR_PRESENT_15_8_MASK 0xff
++#define TMON0_RDIR_PRESENT1__RDIR_PRESENT_15_8__SHIFT 0x0
++#define TMON0_CONFIG__NUM_ACQ_MASK 0x7
++#define TMON0_CONFIG__NUM_ACQ__SHIFT 0x0
++#define TMON0_CONFIG__FORCE_MAX_ACQ_MASK 0x8
++#define TMON0_CONFIG__FORCE_MAX_ACQ__SHIFT 0x3
++#define TMON0_CONFIG__RDI_INTERLEAVE_MASK 0x10
++#define TMON0_CONFIG__RDI_INTERLEAVE__SHIFT 0x4
++#define TMON0_CONFIG__RE_CALIB_EN_MASK 0x40
++#define TMON0_CONFIG__RE_CALIB_EN__SHIFT 0x6
++#define TMON0_TEMP_CALC_COEFF0__Z_MASK 0x7ff
++#define TMON0_TEMP_CALC_COEFF0__Z__SHIFT 0x0
++#define TMON0_TEMP_CALC_COEFF1__A_MASK 0xfff
++#define TMON0_TEMP_CALC_COEFF1__A__SHIFT 0x0
++#define TMON0_TEMP_CALC_COEFF2__B_MASK 0x3f
++#define TMON0_TEMP_CALC_COEFF2__B__SHIFT 0x0
++#define TMON0_TEMP_CALC_COEFF3__C_MASK 0x7ff
++#define TMON0_TEMP_CALC_COEFF3__C__SHIFT 0x0
++#define TMON0_TEMP_CALC_COEFF4__K_MASK 0x1
++#define TMON0_TEMP_CALC_COEFF4__K__SHIFT 0x0
++#define TMON0_DEBUG0__DEBUG_Z_MASK 0x7ff
++#define TMON0_DEBUG0__DEBUG_Z__SHIFT 0x0
++#define TMON0_DEBUG0__DEBUG_Z_EN_MASK 0x800
++#define TMON0_DEBUG0__DEBUG_Z_EN__SHIFT 0xb
++#define TMON0_DEBUG1__DEBUG_RDI_MASK 0x1f
++#define TMON0_DEBUG1__DEBUG_RDI__SHIFT 0x0
++#define TMON1_RDIL0_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON1_RDIL0_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON1_RDIL1_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON1_RDIL1_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON1_RDIL2_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON1_RDIL2_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON1_RDIL3_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON1_RDIL3_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON1_RDIL4_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON1_RDIL4_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON1_RDIL5_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON1_RDIL5_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON1_RDIL6_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON1_RDIL6_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON1_RDIL7_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON1_RDIL7_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON1_RDIL8_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON1_RDIL8_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON1_RDIL9_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON1_RDIL9_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON1_RDIL10_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON1_RDIL10_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON1_RDIL11_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON1_RDIL11_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON1_RDIL12_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON1_RDIL12_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON1_RDIL13_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON1_RDIL13_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON1_RDIL14_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON1_RDIL14_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON1_RDIL15_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON1_RDIL15_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON1_RDIR0_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON1_RDIR0_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON1_RDIR1_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON1_RDIR1_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON1_RDIR2_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON1_RDIR2_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON1_RDIR3_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON1_RDIR3_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON1_RDIR4_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON1_RDIR4_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON1_RDIR5_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON1_RDIR5_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON1_RDIR6_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON1_RDIR6_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON1_RDIR7_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON1_RDIR7_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON1_RDIR8_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON1_RDIR8_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON1_RDIR9_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON1_RDIR9_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON1_RDIR10_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON1_RDIR10_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON1_RDIR11_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON1_RDIR11_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON1_RDIR12_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON1_RDIR12_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON1_RDIR13_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON1_RDIR13_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON1_RDIR14_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON1_RDIR14_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON1_RDIR15_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON1_RDIR15_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON1_INT_DATA__TEMP_Z_DATA_MASK 0xfff
++#define TMON1_INT_DATA__TEMP_Z_DATA__SHIFT 0x0
++#define TMON1_RDIL_PRESENT0__RDIL_PRESENT_7_0_MASK 0xff
++#define TMON1_RDIL_PRESENT0__RDIL_PRESENT_7_0__SHIFT 0x0
++#define TMON1_RDIL_PRESENT1__RDIL_PRESENT_15_8_MASK 0xff
++#define TMON1_RDIL_PRESENT1__RDIL_PRESENT_15_8__SHIFT 0x0
++#define TMON1_RDIR_PRESENT0__RDIR_PRESENT_7_0_MASK 0xff
++#define TMON1_RDIR_PRESENT0__RDIR_PRESENT_7_0__SHIFT 0x0
++#define TMON1_RDIR_PRESENT1__RDIR_PRESENT_15_8_MASK 0xff
++#define TMON1_RDIR_PRESENT1__RDIR_PRESENT_15_8__SHIFT 0x0
++#define TMON1_CONFIG__NUM_ACQ_MASK 0x7
++#define TMON1_CONFIG__NUM_ACQ__SHIFT 0x0
++#define TMON1_CONFIG__FORCE_MAX_ACQ_MASK 0x8
++#define TMON1_CONFIG__FORCE_MAX_ACQ__SHIFT 0x3
++#define TMON1_CONFIG__RDI_INTERLEAVE_MASK 0x10
++#define TMON1_CONFIG__RDI_INTERLEAVE__SHIFT 0x4
++#define TMON1_CONFIG__RE_CALIB_EN_MASK 0x40
++#define TMON1_CONFIG__RE_CALIB_EN__SHIFT 0x6
++#define TMON1_TEMP_CALC_COEFF0__Z_MASK 0x7ff
++#define TMON1_TEMP_CALC_COEFF0__Z__SHIFT 0x0
++#define TMON1_TEMP_CALC_COEFF1__A_MASK 0xfff
++#define TMON1_TEMP_CALC_COEFF1__A__SHIFT 0x0
++#define TMON1_TEMP_CALC_COEFF2__B_MASK 0x3f
++#define TMON1_TEMP_CALC_COEFF2__B__SHIFT 0x0
++#define TMON1_TEMP_CALC_COEFF3__C_MASK 0x7ff
++#define TMON1_TEMP_CALC_COEFF3__C__SHIFT 0x0
++#define TMON1_TEMP_CALC_COEFF4__K_MASK 0x1
++#define TMON1_TEMP_CALC_COEFF4__K__SHIFT 0x0
++#define TMON1_DEBUG0__DEBUG_Z_MASK 0x7ff
++#define TMON1_DEBUG0__DEBUG_Z__SHIFT 0x0
++#define TMON1_DEBUG0__DEBUG_Z_EN_MASK 0x800
++#define TMON1_DEBUG0__DEBUG_Z_EN__SHIFT 0xb
++#define TMON1_DEBUG1__DEBUG_RDI_MASK 0x1f
++#define TMON1_DEBUG1__DEBUG_RDI__SHIFT 0x0
++#define THM_TMON0_REMOTE_START__DATA_MASK 0xffffffff
++#define THM_TMON0_REMOTE_START__DATA__SHIFT 0x0
++#define THM_TMON0_REMOTE_END__DATA_MASK 0xffffffff
++#define THM_TMON0_REMOTE_END__DATA__SHIFT 0x0
++#define THM_TMON1_REMOTE_START__DATA_MASK 0xffffffff
++#define THM_TMON1_REMOTE_START__DATA__SHIFT 0x0
++#define THM_TMON1_REMOTE_END__DATA_MASK 0xffffffff
++#define THM_TMON1_REMOTE_END__DATA__SHIFT 0x0
++#define THM_TCON_LOCAL0__HaltPolling_MASK 0x1
++#define THM_TCON_LOCAL0__HaltPolling__SHIFT 0x0
++#define THM_TCON_LOCAL0__TMON0_PwrDn_Dis_MASK 0x2
++#define THM_TCON_LOCAL0__TMON0_PwrDn_Dis__SHIFT 0x1
++#define THM_TCON_LOCAL0__TMON1_PwrDn_Dis_MASK 0x4
++#define THM_TCON_LOCAL0__TMON1_PwrDn_Dis__SHIFT 0x2
++#define THM_TCON_LOCAL1__PwrDn_Limit_Temp_MASK 0x7
++#define THM_TCON_LOCAL1__PwrDn_Limit_Temp__SHIFT 0x0
++#define THM_TCON_LOCAL1__PwrDn_DelaySlope_MASK 0x38
++#define THM_TCON_LOCAL1__PwrDn_DelaySlope__SHIFT 0x3
++#define THM_TCON_LOCAL1__PwrDn_MinDelay_MASK 0x1c0
++#define THM_TCON_LOCAL1__PwrDn_MinDelay__SHIFT 0x6
++#define THM_TCON_LOCAL2__PwrDn_MaxDlyMult_MASK 0x3
++#define THM_TCON_LOCAL2__PwrDn_MaxDlyMult__SHIFT 0x0
++#define THM_TCON_LOCAL2__PwrDn_NumSensors_MASK 0xc
++#define THM_TCON_LOCAL2__PwrDn_NumSensors__SHIFT 0x2
++#define THM_TCON_LOCAL2__start_mission_polling_MASK 0x10
++#define THM_TCON_LOCAL2__start_mission_polling__SHIFT 0x4
++#define THM_TCON_LOCAL2__short_stagger_count_MASK 0x20
++#define THM_TCON_LOCAL2__short_stagger_count__SHIFT 0x5
++#define THM_TCON_LOCAL2__sbtsi_use_corrected_MASK 0x40
++#define THM_TCON_LOCAL2__sbtsi_use_corrected__SHIFT 0x6
++#define THM_TCON_LOCAL2__csrslave_use_corrected_MASK 0x80
++#define THM_TCON_LOCAL2__csrslave_use_corrected__SHIFT 0x7
++#define THM_TCON_LOCAL2__smu_use_corrected_MASK 0x100
++#define THM_TCON_LOCAL2__smu_use_corrected__SHIFT 0x8
++#define THM_TCON_LOCAL2__skip_scale_correction_MASK 0x800
++#define THM_TCON_LOCAL2__skip_scale_correction__SHIFT 0xb
++#define THM_TCON_LOCAL3__Global_TMAX_MASK 0x7ff
++#define THM_TCON_LOCAL3__Global_TMAX__SHIFT 0x0
++#define THM_TCON_LOCAL4__Global_TMAX_ID_MASK 0xff
++#define THM_TCON_LOCAL4__Global_TMAX_ID__SHIFT 0x0
++#define THM_TCON_LOCAL5__Global_TMIN_MASK 0x7ff
++#define THM_TCON_LOCAL5__Global_TMIN__SHIFT 0x0
++#define THM_TCON_LOCAL6__Global_TMIN_ID_MASK 0xff
++#define THM_TCON_LOCAL6__Global_TMIN_ID__SHIFT 0x0
++#define THM_TCON_LOCAL7__THERMID_MASK 0xff
++#define THM_TCON_LOCAL7__THERMID__SHIFT 0x0
++#define THM_TCON_LOCAL8__THERMMAX_MASK 0x7ff
++#define THM_TCON_LOCAL8__THERMMAX__SHIFT 0x0
++#define THM_TCON_LOCAL9__Tj_Max_TMON0_MASK 0x7ff
++#define THM_TCON_LOCAL9__Tj_Max_TMON0__SHIFT 0x0
++#define THM_TCON_LOCAL10__TMON0_Tj_Max_RS_ID_MASK 0xf
++#define THM_TCON_LOCAL10__TMON0_Tj_Max_RS_ID__SHIFT 0x0
++#define THM_TCON_LOCAL11__Tj_Max_TMON1_MASK 0x7ff
++#define THM_TCON_LOCAL11__Tj_Max_TMON1__SHIFT 0x0
++#define THM_TCON_LOCAL12__TMON1_Tj_Max_RS_ID_MASK 0xf
++#define THM_TCON_LOCAL12__TMON1_Tj_Max_RS_ID__SHIFT 0x0
++#define THM_TCON_LOCAL13__PowerDownTmon0_MASK 0x1
++#define THM_TCON_LOCAL13__PowerDownTmon0__SHIFT 0x0
++#define THM_TCON_LOCAL13__PowerDownTmon1_MASK 0x2
++#define THM_TCON_LOCAL13__PowerDownTmon1__SHIFT 0x1
++#define THM_TCON_LOCAL14__boot_done_MASK 0x1
++#define THM_TCON_LOCAL14__boot_done__SHIFT 0x0
++#define THM_FUSE0__FUSE_TmonRsInterleave_MASK 0x1
++#define THM_FUSE0__FUSE_TmonRsInterleave__SHIFT 0x0
++#define THM_FUSE0__FUSE_TmonNumAcq_MASK 0xe
++#define THM_FUSE0__FUSE_TmonNumAcq__SHIFT 0x1
++#define THM_FUSE0__FUSE_TmonForceMaxAcq_MASK 0x10
++#define THM_FUSE0__FUSE_TmonForceMaxAcq__SHIFT 0x4
++#define THM_FUSE0__FUSE_TmonClkDiv_MASK 0x60
++#define THM_FUSE0__FUSE_TmonClkDiv__SHIFT 0x5
++#define THM_FUSE0__FUSE_TmonBGAdj1_MASK 0x7f80
++#define THM_FUSE0__FUSE_TmonBGAdj1__SHIFT 0x7
++#define THM_FUSE0__FUSE_TmonBGAdj0_MASK 0x7f8000
++#define THM_FUSE0__FUSE_TmonBGAdj0__SHIFT 0xf
++#define THM_FUSE0__FUSE_TconZtValue_MASK 0xff800000
++#define THM_FUSE0__FUSE_TconZtValue__SHIFT 0x17
++#define THM_FUSE1__FUSE_TconZtValue_MASK 0x3
++#define THM_FUSE1__FUSE_TconZtValue__SHIFT 0x0
++#define THM_FUSE1__FUSE_TconUseSecondary_MASK 0xc
++#define THM_FUSE1__FUSE_TconUseSecondary__SHIFT 0x2
++#define THM_FUSE1__FUSE_TconTmpAdjLoRes_MASK 0x10
++#define THM_FUSE1__FUSE_TconTmpAdjLoRes__SHIFT 0x4
++#define THM_FUSE1__FUSE_TconPwrUpStaggerTime_MASK 0x60
++#define THM_FUSE1__FUSE_TconPwrUpStaggerTime__SHIFT 0x5
++#define THM_FUSE1__FUSE_TconPwrDnTmpLmt_MASK 0x380
++#define THM_FUSE1__FUSE_TconPwrDnTmpLmt__SHIFT 0x7
++#define THM_FUSE1__FUSE_TconPwrDnNumSensors_MASK 0xc00
++#define THM_FUSE1__FUSE_TconPwrDnNumSensors__SHIFT 0xa
++#define THM_FUSE1__FUSE_TconPwrDnMinDelay_MASK 0x7000
++#define THM_FUSE1__FUSE_TconPwrDnMinDelay__SHIFT 0xc
++#define THM_FUSE1__FUSE_TconPwrDnMaxDelayMult_MASK 0x18000
++#define THM_FUSE1__FUSE_TconPwrDnMaxDelayMult__SHIFT 0xf
++#define THM_FUSE1__FUSE_TconPwrDnDelaySlope_MASK 0xe0000
++#define THM_FUSE1__FUSE_TconPwrDnDelaySlope__SHIFT 0x11
++#define THM_FUSE1__FUSE_TconKValue_MASK 0x100000
++#define THM_FUSE1__FUSE_TconKValue__SHIFT 0x14
++#define THM_FUSE1__FUSE_TconDtValue31_MASK 0x7e00000
++#define THM_FUSE1__FUSE_TconDtValue31__SHIFT 0x15
++#define THM_FUSE1__FUSE_TconDtValue30_MASK 0xf8000000
++#define THM_FUSE1__FUSE_TconDtValue30__SHIFT 0x1b
++#define THM_FUSE2__FUSE_TconDtValue30_MASK 0x1
++#define THM_FUSE2__FUSE_TconDtValue30__SHIFT 0x0
++#define THM_FUSE2__FUSE_TconDtValue29_MASK 0x7e
++#define THM_FUSE2__FUSE_TconDtValue29__SHIFT 0x1
++#define THM_FUSE2__FUSE_TconDtValue28_MASK 0x1f80
++#define THM_FUSE2__FUSE_TconDtValue28__SHIFT 0x7
++#define THM_FUSE2__FUSE_TconDtValue27_MASK 0x7e000
++#define THM_FUSE2__FUSE_TconDtValue27__SHIFT 0xd
++#define THM_FUSE2__FUSE_TconDtValue26_MASK 0x1f80000
++#define THM_FUSE2__FUSE_TconDtValue26__SHIFT 0x13
++#define THM_FUSE2__FUSE_TconDtValue25_MASK 0x7e000000
++#define THM_FUSE2__FUSE_TconDtValue25__SHIFT 0x19
++#define THM_FUSE2__FUSE_TconDtValue24_MASK 0x80000000
++#define THM_FUSE2__FUSE_TconDtValue24__SHIFT 0x1f
++#define THM_FUSE3__FUSE_TconDtValue24_MASK 0x1f
++#define THM_FUSE3__FUSE_TconDtValue24__SHIFT 0x0
++#define THM_FUSE3__FUSE_TconDtValue23_MASK 0x7e0
++#define THM_FUSE3__FUSE_TconDtValue23__SHIFT 0x5
++#define THM_FUSE3__FUSE_TconDtValue22_MASK 0x1f800
++#define THM_FUSE3__FUSE_TconDtValue22__SHIFT 0xb
++#define THM_FUSE3__FUSE_TconDtValue21_MASK 0x7e0000
++#define THM_FUSE3__FUSE_TconDtValue21__SHIFT 0x11
++#define THM_FUSE3__FUSE_TconDtValue20_MASK 0x1f800000
++#define THM_FUSE3__FUSE_TconDtValue20__SHIFT 0x17
++#define THM_FUSE3__FUSE_TconDtValue19_MASK 0xe0000000
++#define THM_FUSE3__FUSE_TconDtValue19__SHIFT 0x1d
++#define THM_FUSE4__FUSE_TconDtValue19_MASK 0x7
++#define THM_FUSE4__FUSE_TconDtValue19__SHIFT 0x0
++#define THM_FUSE4__FUSE_TconDtValue18_MASK 0x1f8
++#define THM_FUSE4__FUSE_TconDtValue18__SHIFT 0x3
++#define THM_FUSE4__FUSE_TconDtValue17_MASK 0x7e00
++#define THM_FUSE4__FUSE_TconDtValue17__SHIFT 0x9
++#define THM_FUSE4__FUSE_TconDtValue16_MASK 0x1f8000
++#define THM_FUSE4__FUSE_TconDtValue16__SHIFT 0xf
++#define THM_FUSE4__FUSE_TconDtValue15_MASK 0x7e00000
++#define THM_FUSE4__FUSE_TconDtValue15__SHIFT 0x15
++#define THM_FUSE4__FUSE_TconDtValue14_MASK 0xf8000000
++#define THM_FUSE4__FUSE_TconDtValue14__SHIFT 0x1b
++#define THM_FUSE5__FUSE_TconDtValue14_MASK 0x1
++#define THM_FUSE5__FUSE_TconDtValue14__SHIFT 0x0
++#define THM_FUSE5__FUSE_TconDtValue13_MASK 0x7e
++#define THM_FUSE5__FUSE_TconDtValue13__SHIFT 0x1
++#define THM_FUSE5__FUSE_TconDtValue12_MASK 0x1f80
++#define THM_FUSE5__FUSE_TconDtValue12__SHIFT 0x7
++#define THM_FUSE5__FUSE_TconDtValue11_MASK 0x7e000
++#define THM_FUSE5__FUSE_TconDtValue11__SHIFT 0xd
++#define THM_FUSE5__FUSE_TconDtValue10_MASK 0x1f80000
++#define THM_FUSE5__FUSE_TconDtValue10__SHIFT 0x13
++#define THM_FUSE5__FUSE_TconDtValue9_MASK 0x7e000000
++#define THM_FUSE5__FUSE_TconDtValue9__SHIFT 0x19
++#define THM_FUSE5__FUSE_TconDtValue8_MASK 0x80000000
++#define THM_FUSE5__FUSE_TconDtValue8__SHIFT 0x1f
++#define THM_FUSE6__FUSE_TconDtValue8_MASK 0x1f
++#define THM_FUSE6__FUSE_TconDtValue8__SHIFT 0x0
++#define THM_FUSE6__FUSE_TconDtValue7_MASK 0x7e0
++#define THM_FUSE6__FUSE_TconDtValue7__SHIFT 0x5
++#define THM_FUSE6__FUSE_TconDtValue6_MASK 0x1f800
++#define THM_FUSE6__FUSE_TconDtValue6__SHIFT 0xb
++#define THM_FUSE6__FUSE_TconDtValue5_MASK 0x7e0000
++#define THM_FUSE6__FUSE_TconDtValue5__SHIFT 0x11
++#define THM_FUSE6__FUSE_TconDtValue4_MASK 0x1f800000
++#define THM_FUSE6__FUSE_TconDtValue4__SHIFT 0x17
++#define THM_FUSE6__FUSE_TconDtValue3_MASK 0xe0000000
++#define THM_FUSE6__FUSE_TconDtValue3__SHIFT 0x1d
++#define THM_FUSE7__FUSE_TconDtValue3_MASK 0x7
++#define THM_FUSE7__FUSE_TconDtValue3__SHIFT 0x0
++#define THM_FUSE7__FUSE_TconDtValue2_MASK 0x1f8
++#define THM_FUSE7__FUSE_TconDtValue2__SHIFT 0x3
++#define THM_FUSE7__FUSE_TconDtValue1_MASK 0x7e00
++#define THM_FUSE7__FUSE_TconDtValue1__SHIFT 0x9
++#define THM_FUSE7__FUSE_TconDtValue0_MASK 0x1f8000
++#define THM_FUSE7__FUSE_TconDtValue0__SHIFT 0xf
++#define THM_FUSE7__FUSE_TconCtValue1_MASK 0xffe00000
++#define THM_FUSE7__FUSE_TconCtValue1__SHIFT 0x15
++#define THM_FUSE8__FUSE_TconCtValue0_MASK 0x7ff
++#define THM_FUSE8__FUSE_TconCtValue0__SHIFT 0x0
++#define THM_FUSE8__FUSE_TconBtValue_MASK 0x1f800
++#define THM_FUSE8__FUSE_TconBtValue__SHIFT 0xb
++#define THM_FUSE8__FUSE_TconBootDelay_MASK 0x60000
++#define THM_FUSE8__FUSE_TconBootDelay__SHIFT 0x11
++#define THM_FUSE8__FUSE_TconAtValue1_MASK 0x7ff80000
++#define THM_FUSE8__FUSE_TconAtValue1__SHIFT 0x13
++#define THM_FUSE8__FUSE_TconAtValue0_MASK 0x80000000
++#define THM_FUSE8__FUSE_TconAtValue0__SHIFT 0x1f
++#define THM_FUSE9__FUSE_TconAtValue0_MASK 0x7ff
++#define THM_FUSE9__FUSE_TconAtValue0__SHIFT 0x0
++#define THM_FUSE9__FUSE_ThermTripLimit_MASK 0x7f800
++#define THM_FUSE9__FUSE_ThermTripLimit__SHIFT 0xb
++#define THM_FUSE9__FUSE_ThermTripEn_MASK 0x80000
++#define THM_FUSE9__FUSE_ThermTripEn__SHIFT 0x13
++#define THM_FUSE9__FUSE_HtcTmpLmt_MASK 0x7f00000
++#define THM_FUSE9__FUSE_HtcTmpLmt__SHIFT 0x14
++#define THM_FUSE9__FUSE_HtcMsrLock_MASK 0x8000000
++#define THM_FUSE9__FUSE_HtcMsrLock__SHIFT 0x1b
++#define THM_FUSE9__FUSE_HtcHystLmt_MASK 0xf0000000
++#define THM_FUSE9__FUSE_HtcHystLmt__SHIFT 0x1c
++#define THM_FUSE10__FUSE_HtcDis_MASK 0x1
++#define THM_FUSE10__FUSE_HtcDis__SHIFT 0x0
++#define THM_FUSE10__FUSE_HtcClkInact_MASK 0xe
++#define THM_FUSE10__FUSE_HtcClkInact__SHIFT 0x1
++#define THM_FUSE10__FUSE_HtcClkAct_MASK 0x70
++#define THM_FUSE10__FUSE_HtcClkAct__SHIFT 0x4
++#define THM_FUSE10__FUSE_UnusedBits_MASK 0xffffff80
++#define THM_FUSE10__FUSE_UnusedBits__SHIFT 0x7
++#define THM_FUSE11__PA_SPARE_MASK 0xff
++#define THM_FUSE11__PA_SPARE__SHIFT 0x0
++#define THM_FUSE12__FusesValid_MASK 0x1
++#define THM_FUSE12__FusesValid__SHIFT 0x0
++#define MP0PUB_IND_INDEX__MP0PUB_IND_ADDR_MASK 0xffffffff
++#define MP0PUB_IND_INDEX__MP0PUB_IND_ADDR__SHIFT 0x0
++#define MP0PUB_IND_DATA__MP0PUB_IND_DATA_MASK 0xffffffff
++#define MP0PUB_IND_DATA__MP0PUB_IND_DATA__SHIFT 0x0
++#define MP0PUB_IND_INDEX_0__MP0PUB_IND_ADDR_MASK 0xffffffff
++#define MP0PUB_IND_INDEX_0__MP0PUB_IND_ADDR__SHIFT 0x0
++#define MP0PUB_IND_DATA_0__MP0PUB_IND_DATA_MASK 0xffffffff
++#define MP0PUB_IND_DATA_0__MP0PUB_IND_DATA__SHIFT 0x0
++#define MP0PUB_IND_INDEX_1__MP0PUB_IND_ADDR_MASK 0xffffffff
++#define MP0PUB_IND_INDEX_1__MP0PUB_IND_ADDR__SHIFT 0x0
++#define MP0PUB_IND_DATA_1__MP0PUB_IND_DATA_MASK 0xffffffff
++#define MP0PUB_IND_DATA_1__MP0PUB_IND_DATA__SHIFT 0x0
++#define MP0PUB_IND_INDEX_2__MP0PUB_IND_ADDR_MASK 0xffffffff
++#define MP0PUB_IND_INDEX_2__MP0PUB_IND_ADDR__SHIFT 0x0
++#define MP0PUB_IND_DATA_2__MP0PUB_IND_DATA_MASK 0xffffffff
++#define MP0PUB_IND_DATA_2__MP0PUB_IND_DATA__SHIFT 0x0
++#define MP0PUB_IND_INDEX_3__MP0PUB_IND_ADDR_MASK 0xffffffff
++#define MP0PUB_IND_INDEX_3__MP0PUB_IND_ADDR__SHIFT 0x0
++#define MP0PUB_IND_DATA_3__MP0PUB_IND_DATA_MASK 0xffffffff
++#define MP0PUB_IND_DATA_3__MP0PUB_IND_DATA__SHIFT 0x0
++#define MP0PUB_IND_INDEX_4__MP0PUB_IND_ADDR_MASK 0xffffffff
++#define MP0PUB_IND_INDEX_4__MP0PUB_IND_ADDR__SHIFT 0x0
++#define MP0PUB_IND_DATA_4__MP0PUB_IND_DATA_MASK 0xffffffff
++#define MP0PUB_IND_DATA_4__MP0PUB_IND_DATA__SHIFT 0x0
++#define MP0PUB_IND_INDEX_5__MP0PUB_IND_ADDR_MASK 0xffffffff
++#define MP0PUB_IND_INDEX_5__MP0PUB_IND_ADDR__SHIFT 0x0
++#define MP0PUB_IND_DATA_5__MP0PUB_IND_DATA_MASK 0xffffffff
++#define MP0PUB_IND_DATA_5__MP0PUB_IND_DATA__SHIFT 0x0
++#define MP0PUB_IND_INDEX_6__MP0PUB_IND_ADDR_MASK 0xffffffff
++#define MP0PUB_IND_INDEX_6__MP0PUB_IND_ADDR__SHIFT 0x0
++#define MP0PUB_IND_DATA_6__MP0PUB_IND_DATA_MASK 0xffffffff
++#define MP0PUB_IND_DATA_6__MP0PUB_IND_DATA__SHIFT 0x0
++#define MP0PUB_IND_INDEX_7__MP0PUB_IND_ADDR_MASK 0xffffffff
++#define MP0PUB_IND_INDEX_7__MP0PUB_IND_ADDR__SHIFT 0x0
++#define MP0PUB_IND_DATA_7__MP0PUB_IND_DATA_MASK 0xffffffff
++#define MP0PUB_IND_DATA_7__MP0PUB_IND_DATA__SHIFT 0x0
++#define MP0PUB_IND_INDEX_8__MP0PUB_IND_ADDR_MASK 0xffffffff
++#define MP0PUB_IND_INDEX_8__MP0PUB_IND_ADDR__SHIFT 0x0
++#define MP0PUB_IND_DATA_8__MP0PUB_IND_DATA_MASK 0xffffffff
++#define MP0PUB_IND_DATA_8__MP0PUB_IND_DATA__SHIFT 0x0
++#define MP0PUB_IND_INDEX_9__MP0PUB_IND_ADDR_MASK 0xffffffff
++#define MP0PUB_IND_INDEX_9__MP0PUB_IND_ADDR__SHIFT 0x0
++#define MP0PUB_IND_DATA_9__MP0PUB_IND_DATA_MASK 0xffffffff
++#define MP0PUB_IND_DATA_9__MP0PUB_IND_DATA__SHIFT 0x0
++#define MP0PUB_IND_INDEX_10__MP0PUB_IND_ADDR_MASK 0xffffffff
++#define MP0PUB_IND_INDEX_10__MP0PUB_IND_ADDR__SHIFT 0x0
++#define MP0PUB_IND_DATA_10__MP0PUB_IND_DATA_MASK 0xffffffff
++#define MP0PUB_IND_DATA_10__MP0PUB_IND_DATA__SHIFT 0x0
++#define MP0PUB_IND_INDEX_11__MP0PUB_IND_ADDR_MASK 0xffffffff
++#define MP0PUB_IND_INDEX_11__MP0PUB_IND_ADDR__SHIFT 0x0
++#define MP0PUB_IND_DATA_11__MP0PUB_IND_DATA_MASK 0xffffffff
++#define MP0PUB_IND_DATA_11__MP0PUB_IND_DATA__SHIFT 0x0
++#define MP0PUB_IND_INDEX_12__MP0PUB_IND_ADDR_MASK 0xffffffff
++#define MP0PUB_IND_INDEX_12__MP0PUB_IND_ADDR__SHIFT 0x0
++#define MP0PUB_IND_DATA_12__MP0PUB_IND_DATA_MASK 0xffffffff
++#define MP0PUB_IND_DATA_12__MP0PUB_IND_DATA__SHIFT 0x0
++#define MP0PUB_IND_INDEX_13__MP0PUB_IND_ADDR_MASK 0xffffffff
++#define MP0PUB_IND_INDEX_13__MP0PUB_IND_ADDR__SHIFT 0x0
++#define MP0PUB_IND_DATA_13__MP0PUB_IND_DATA_MASK 0xffffffff
++#define MP0PUB_IND_DATA_13__MP0PUB_IND_DATA__SHIFT 0x0
++#define MP0PUB_IND_INDEX_14__MP0PUB_IND_ADDR_MASK 0xffffffff
++#define MP0PUB_IND_INDEX_14__MP0PUB_IND_ADDR__SHIFT 0x0
++#define MP0PUB_IND_DATA_14__MP0PUB_IND_DATA_MASK 0xffffffff
++#define MP0PUB_IND_DATA_14__MP0PUB_IND_DATA__SHIFT 0x0
++#define MP0PUB_IND_INDEX_15__MP0PUB_IND_ADDR_MASK 0xffffffff
++#define MP0PUB_IND_INDEX_15__MP0PUB_IND_ADDR__SHIFT 0x0
++#define MP0PUB_IND_DATA_15__MP0PUB_IND_DATA_MASK 0xffffffff
++#define MP0PUB_IND_DATA_15__MP0PUB_IND_DATA__SHIFT 0x0
++#define MP0_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_0_MASK 0x1
++#define MP0_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_0__SHIFT 0x0
++#define MP0_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_1_MASK 0x2
++#define MP0_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_1__SHIFT 0x1
++#define MP0_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_2_MASK 0x4
++#define MP0_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_2__SHIFT 0x2
++#define MP0_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_3_MASK 0x8
++#define MP0_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_3__SHIFT 0x3
++#define MP0_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_4_MASK 0x10
++#define MP0_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_4__SHIFT 0x4
++#define MP0_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_5_MASK 0x20
++#define MP0_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_5__SHIFT 0x5
++#define MP0_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_6_MASK 0x40
++#define MP0_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_6__SHIFT 0x6
++#define MP0_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_7_MASK 0x80
++#define MP0_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_7__SHIFT 0x7
++#define MP0_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_8_MASK 0x100
++#define MP0_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_8__SHIFT 0x8
++#define MP0_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_9_MASK 0x200
++#define MP0_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_9__SHIFT 0x9
++#define MP0_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_10_MASK 0x400
++#define MP0_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_10__SHIFT 0xa
++#define MP0_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_11_MASK 0x800
++#define MP0_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_11__SHIFT 0xb
++#define MP0_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_12_MASK 0x1000
++#define MP0_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_12__SHIFT 0xc
++#define MP0_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_13_MASK 0x2000
++#define MP0_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_13__SHIFT 0xd
++#define MP0_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_14_MASK 0x4000
++#define MP0_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_14__SHIFT 0xe
++#define MP0_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_15_MASK 0x8000
++#define MP0_IND_ACCESS_CNTL__AUTO_INCREMENT_IND_15__SHIFT 0xf
++#define MP0_MSP_MESSAGE_0__MP0_MSP_MSG_MASK 0xffffffff
++#define MP0_MSP_MESSAGE_0__MP0_MSP_MSG__SHIFT 0x0
++#define MP0_MSP_MESSAGE_1__MP0_MSP_MSG_MASK 0xffffffff
++#define MP0_MSP_MESSAGE_1__MP0_MSP_MSG__SHIFT 0x0
++#define MP0_MSP_MESSAGE_2__MP0_MSP_MSG_MASK 0xffffffff
++#define MP0_MSP_MESSAGE_2__MP0_MSP_MSG__SHIFT 0x0
++#define MP0_MSP_MESSAGE_3__MP0_MSP_MSG_MASK 0xffffffff
++#define MP0_MSP_MESSAGE_3__MP0_MSP_MSG__SHIFT 0x0
++#define MP0_MSP_MESSAGE_4__MP0_MSP_MSG_MASK 0xffffffff
++#define MP0_MSP_MESSAGE_4__MP0_MSP_MSG__SHIFT 0x0
++#define MP0_MSP_MESSAGE_5__MP0_MSP_MSG_MASK 0xffffffff
++#define MP0_MSP_MESSAGE_5__MP0_MSP_MSG__SHIFT 0x0
++#define MP0_MSP_MESSAGE_6__MP0_MSP_MSG_MASK 0xffffffff
++#define MP0_MSP_MESSAGE_6__MP0_MSP_MSG__SHIFT 0x0
++#define MP0_MSP_MESSAGE_7__MP0_MSP_MSG_MASK 0xffffffff
++#define MP0_MSP_MESSAGE_7__MP0_MSP_MSG__SHIFT 0x0
++#define SAM_IH_EXT_ERR_INTR__UVD_MASK 0x1
++#define SAM_IH_EXT_ERR_INTR__UVD__SHIFT 0x0
++#define SAM_IH_EXT_ERR_INTR__VCE_MASK 0x2
++#define SAM_IH_EXT_ERR_INTR__VCE__SHIFT 0x1
++#define SAM_IH_EXT_ERR_INTR__ISP_MASK 0x4
++#define SAM_IH_EXT_ERR_INTR__ISP__SHIFT 0x2
++#define SAM_IH_EXT_ERR_INTR__RESERVED_MASK 0xfffffff8
++#define SAM_IH_EXT_ERR_INTR__RESERVED__SHIFT 0x3
++#define SAM_IH_EXT_ERR_INTR_STATUS__UVD_MASK 0x1
++#define SAM_IH_EXT_ERR_INTR_STATUS__UVD__SHIFT 0x0
++#define SAM_IH_EXT_ERR_INTR_STATUS__VCE_MASK 0x2
++#define SAM_IH_EXT_ERR_INTR_STATUS__VCE__SHIFT 0x1
++#define SAM_IH_EXT_ERR_INTR_STATUS__ISP_MASK 0x4
++#define SAM_IH_EXT_ERR_INTR_STATUS__ISP__SHIFT 0x2
++#define SAM_IH_EXT_ERR_INTR_STATUS__RESERVED_MASK 0xfffffff8
++#define SAM_IH_EXT_ERR_INTR_STATUS__RESERVED__SHIFT 0x3
++#define MP0_DISP_TIMER0_CTRL0__START_MASK 0x1
++#define MP0_DISP_TIMER0_CTRL0__START__SHIFT 0x0
++#define MP0_DISP_TIMER0_CTRL0__CLEAR_MASK 0x100
++#define MP0_DISP_TIMER0_CTRL0__CLEAR__SHIFT 0x8
++#define MP0_DISP_TIMER0_CTRL0__DEC_MASK 0x10000
++#define MP0_DISP_TIMER0_CTRL0__DEC__SHIFT 0x10
++#define MP0_DISP_TIMER0_CTRL0__PULSE_COUNT_MODE_MASK 0x1000000
++#define MP0_DISP_TIMER0_CTRL0__PULSE_COUNT_MODE__SHIFT 0x18
++#define MP0_DISP_TIMER0_CTRL1__PWM_OUTPUT_EN_MASK 0x1
++#define MP0_DISP_TIMER0_CTRL1__PWM_OUTPUT_EN__SHIFT 0x0
++#define MP0_DISP_TIMER0_CTRL1__TIME_SLICE_MODE_EN_MASK 0x100
++#define MP0_DISP_TIMER0_CTRL1__TIME_SLICE_MODE_EN__SHIFT 0x8
++#define MP0_DISP_TIMER0_CTRL1__TIMER_SATURATION_EN_MASK 0x10000
++#define MP0_DISP_TIMER0_CTRL1__TIMER_SATURATION_EN__SHIFT 0x10
++#define MP0_DISP_TIMER0_CTRL1__RESERVED_MASK 0xff000000
++#define MP0_DISP_TIMER0_CTRL1__RESERVED__SHIFT 0x18
++#define MP0_DISP_TIMER0_CMP_AUTOINC__AUTOINC_MASK 0xf
++#define MP0_DISP_TIMER0_CMP_AUTOINC__AUTOINC__SHIFT 0x0
++#define MP0_DISP_TIMER0_CMP_AUTOINC__RESERVED_MASK 0xfffffff0
++#define MP0_DISP_TIMER0_CMP_AUTOINC__RESERVED__SHIFT 0x4
++#define MP0_DISP_TIMER0_INTEN__INTEN_MASK 0xf
++#define MP0_DISP_TIMER0_INTEN__INTEN__SHIFT 0x0
++#define MP0_DISP_TIMER0_INTEN__RESERVED_MASK 0xfffffff0
++#define MP0_DISP_TIMER0_INTEN__RESERVED__SHIFT 0x4
++#define MP0_DISP_TIMER0_OCMP_0_0__OCMP_MASK 0xffffffff
++#define MP0_DISP_TIMER0_OCMP_0_0__OCMP__SHIFT 0x0
++#define MP0_DISP_TIMER0_OCMP_0_1__OCMP_MASK 0xffffffff
++#define MP0_DISP_TIMER0_OCMP_0_1__OCMP__SHIFT 0x0
++#define MP0_DISP_TIMER0_CNT__COUNT_MASK 0xffffffff
++#define MP0_DISP_TIMER0_CNT__COUNT__SHIFT 0x0
++#define MP0_DISP_TIMER1_CTRL0__START_MASK 0x1
++#define MP0_DISP_TIMER1_CTRL0__START__SHIFT 0x0
++#define MP0_DISP_TIMER1_CTRL0__CLEAR_MASK 0x100
++#define MP0_DISP_TIMER1_CTRL0__CLEAR__SHIFT 0x8
++#define MP0_DISP_TIMER1_CTRL0__DEC_MASK 0x10000
++#define MP0_DISP_TIMER1_CTRL0__DEC__SHIFT 0x10
++#define MP0_DISP_TIMER1_CTRL0__PULSE_COUNT_MODE_MASK 0x1000000
++#define MP0_DISP_TIMER1_CTRL0__PULSE_COUNT_MODE__SHIFT 0x18
++#define MP0_DISP_TIMER1_CTRL1__PWM_OUTPUT_EN_MASK 0x1
++#define MP0_DISP_TIMER1_CTRL1__PWM_OUTPUT_EN__SHIFT 0x0
++#define MP0_DISP_TIMER1_CTRL1__TIME_SLICE_MODE_EN_MASK 0x100
++#define MP0_DISP_TIMER1_CTRL1__TIME_SLICE_MODE_EN__SHIFT 0x8
++#define MP0_DISP_TIMER1_CTRL1__TIMER_SATURATION_EN_MASK 0x10000
++#define MP0_DISP_TIMER1_CTRL1__TIMER_SATURATION_EN__SHIFT 0x10
++#define MP0_DISP_TIMER1_CTRL1__RESERVED_MASK 0xff000000
++#define MP0_DISP_TIMER1_CTRL1__RESERVED__SHIFT 0x18
++#define MP0_DISP_TIMER1_CMP_AUTOINC__AUTOINC_MASK 0xf
++#define MP0_DISP_TIMER1_CMP_AUTOINC__AUTOINC__SHIFT 0x0
++#define MP0_DISP_TIMER1_CMP_AUTOINC__RESERVED_MASK 0xfffffff0
++#define MP0_DISP_TIMER1_CMP_AUTOINC__RESERVED__SHIFT 0x4
++#define MP0_DISP_TIMER1_INTEN__INTEN_MASK 0xf
++#define MP0_DISP_TIMER1_INTEN__INTEN__SHIFT 0x0
++#define MP0_DISP_TIMER1_INTEN__RESERVED_MASK 0xfffffff0
++#define MP0_DISP_TIMER1_INTEN__RESERVED__SHIFT 0x4
++#define MP0_DISP_TIMER1_OCMP_0_0__OCMP_MASK 0xffffffff
++#define MP0_DISP_TIMER1_OCMP_0_0__OCMP__SHIFT 0x0
++#define MP0_DISP_TIMER1_OCMP_0_1__OCMP_MASK 0xffffffff
++#define MP0_DISP_TIMER1_OCMP_0_1__OCMP__SHIFT 0x0
++#define MP0_DISP_TIMER1_CNT__COUNT_MASK 0xffffffff
++#define MP0_DISP_TIMER1_CNT__COUNT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_MSG_0__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_MSG_0__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_MSG_1__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_MSG_1__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_MSG_2__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_MSG_2__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_MSG_3__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_MSG_3__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_MSG_4__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_MSG_4__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_MSG_5__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_MSG_5__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_MSG_6__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_MSG_6__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_MSG_7__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_MSG_7__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_MSG_8__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_MSG_8__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_MSG_9__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_MSG_9__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_MSG_10__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_MSG_10__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_MSG_11__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_MSG_11__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_MSG_12__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_MSG_12__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_MSG_13__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_MSG_13__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_MSG_14__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_MSG_14__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_MSG_15__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_MSG_15__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_RESP_0__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_RESP_0__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_RESP_1__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_RESP_1__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_RESP_2__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_RESP_2__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_RESP_3__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_RESP_3__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_RESP_4__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_RESP_4__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_RESP_5__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_RESP_5__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_RESP_6__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_RESP_6__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_RESP_7__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_RESP_7__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_RESP_8__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_RESP_8__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_RESP_9__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_RESP_9__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_RESP_10__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_RESP_10__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_RESP_11__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_RESP_11__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_RESP_12__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_RESP_12__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_RESP_13__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_RESP_13__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_RESP_14__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_RESP_14__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_RESP_15__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_RESP_15__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_ARG_0__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_ARG_0__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_ARG_1__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_ARG_1__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_ARG_2__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_ARG_2__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_ARG_3__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_ARG_3__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_ARG_4__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_ARG_4__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_ARG_5__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_ARG_5__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_ARG_6__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_ARG_6__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_ARG_7__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_ARG_7__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_ARG_8__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_ARG_8__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_ARG_9__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_ARG_9__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_ARG_10__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_ARG_10__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_ARG_11__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_ARG_11__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_ARG_12__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_ARG_12__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_ARG_13__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_ARG_13__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_ARG_14__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_ARG_14__CONTENT__SHIFT 0x0
++#define SMU_MP1_SRBM2P_ARG_15__CONTENT_MASK 0xffffffff
++#define SMU_MP1_SRBM2P_ARG_15__CONTENT__SHIFT 0x0
++#define SMU_MP1_ACP2MP_RESP__CONTENT_MASK 0xffffffff
++#define SMU_MP1_ACP2MP_RESP__CONTENT__SHIFT 0x0
++#define SMU_MP1_DC2MP_RESP__CONTENT_MASK 0xffffffff
++#define SMU_MP1_DC2MP_RESP__CONTENT__SHIFT 0x0
++#define SMU_MP1_UVD2MP_RESP__CONTENT_MASK 0xffffffff
++#define SMU_MP1_UVD2MP_RESP__CONTENT__SHIFT 0x0
++#define SMU_MP1_VCE2MP_RESP__CONTENT_MASK 0xffffffff
++#define SMU_MP1_VCE2MP_RESP__CONTENT__SHIFT 0x0
++#define SMU_MP1_RLC2MP_RESP__CONTENT_MASK 0xffffffff
++#define SMU_MP1_RLC2MP_RESP__CONTENT__SHIFT 0x0
++#define MP_FPS_CNT__FPS_CNT_MASK 0xffffffff
++#define MP_FPS_CNT__FPS_CNT__SHIFT 0x0
++#define SMU_DISP0_TIMER_INT_CONTROL__INT_STAT_MASK 0x1
++#define SMU_DISP0_TIMER_INT_CONTROL__INT_STAT__SHIFT 0x0
++#define SMU_DISP0_TIMER_INT_CONTROL__INT_UNMASK_MASK 0x2
++#define SMU_DISP0_TIMER_INT_CONTROL__INT_UNMASK__SHIFT 0x1
++#define SMU_DISP0_TIMER_INT_CONTROL__INT_TYPE_MASK 0x4
++#define SMU_DISP0_TIMER_INT_CONTROL__INT_TYPE__SHIFT 0x2
++#define SMU_DISP0_TIMER_INT_CONTROL__INT_ACK_MASK 0x8
++#define SMU_DISP0_TIMER_INT_CONTROL__INT_ACK__SHIFT 0x3
++#define SMU_DISP0_TIMER_INT_CONTROL__MASK_MASK 0x10
++#define SMU_DISP0_TIMER_INT_CONTROL__MASK__SHIFT 0x4
++#define SMU_DISP1_TIMER_INT_CONTROL__INT_STAT_MASK 0x1
++#define SMU_DISP1_TIMER_INT_CONTROL__INT_STAT__SHIFT 0x0
++#define SMU_DISP1_TIMER_INT_CONTROL__INT_UNMASK_MASK 0x2
++#define SMU_DISP1_TIMER_INT_CONTROL__INT_UNMASK__SHIFT 0x1
++#define SMU_DISP1_TIMER_INT_CONTROL__INT_TYPE_MASK 0x4
++#define SMU_DISP1_TIMER_INT_CONTROL__INT_TYPE__SHIFT 0x2
++#define SMU_DISP1_TIMER_INT_CONTROL__INT_ACK_MASK 0x8
++#define SMU_DISP1_TIMER_INT_CONTROL__INT_ACK__SHIFT 0x3
++#define SMU_DISP1_TIMER_INT_CONTROL__MASK_MASK 0x10
++#define SMU_DISP1_TIMER_INT_CONTROL__MASK__SHIFT 0x4
++#define SMU_SRBM_CONFIG__MSTR_CREDITS_MASK 0x1f
++#define SMU_SRBM_CONFIG__MSTR_CREDITS__SHIFT 0x0
++#define MP_FPS_CNT_XBAR__FPS_CNT_MASK 0xffffffff
++#define MP_FPS_CNT_XBAR__FPS_CNT__SHIFT 0x0
++#define MP_SRBM_CONFIG_XBAR__MSTR_CREDITS_MASK 0x1f
++#define MP_SRBM_CONFIG_XBAR__MSTR_CREDITS__SHIFT 0x0
++#define MP_SRBM_CONTROL__ACC_VIO_EN_MASK 0x1
++#define MP_SRBM_CONTROL__ACC_VIO_EN__SHIFT 0x0
++#define MP_SRBM_CONTROL__ALLOW_NS_ACC_MASK 0x2
++#define MP_SRBM_CONTROL__ALLOW_NS_ACC__SHIFT 0x1
++#define MP_SRBM_CONTROL__SOFT_RST_MASK_MASK 0x4
++#define MP_SRBM_CONTROL__SOFT_RST_MASK__SHIFT 0x2
++#define MP_SRBM_CONTROL__SOFT_RST_STS_MASK 0x8
++#define MP_SRBM_CONTROL__SOFT_RST_STS__SHIFT 0x3
++#define MP_SRBM_ACCVIO_LOG__ACC_VIO_OP_MASK 0x1
++#define MP_SRBM_ACCVIO_LOG__ACC_VIO_OP__SHIFT 0x0
++#define MP_SRBM_ACCVIO_LOG__ACC_VIO_SRCID_MASK 0xe
++#define MP_SRBM_ACCVIO_LOG__ACC_VIO_SRCID__SHIFT 0x1
++#define MP_SRBM_ACCVIO_LOG__ACC_VIO_VALID_MASK 0x80000000
++#define MP_SRBM_ACCVIO_LOG__ACC_VIO_VALID__SHIFT 0x1f
++#define MP_SRBM_ACCVIO_ADDR__ACC_VIO_ADDR_MASK 0xffffffff
++#define MP_SRBM_ACCVIO_ADDR__ACC_VIO_ADDR__SHIFT 0x0
++#define MP_CRBBM_CONTROL__ACC_VIO_EN_MASK 0x1
++#define MP_CRBBM_CONTROL__ACC_VIO_EN__SHIFT 0x0
++#define MP_CRBBM_CONTROL__MP0_ACCESS_MASK 0x2
++#define MP_CRBBM_CONTROL__MP0_ACCESS__SHIFT 0x1
++#define MP_CRBBM_CONTROL__ALLOW_NS_ACC_MASK 0x4
++#define MP_CRBBM_CONTROL__ALLOW_NS_ACC__SHIFT 0x2
++#define MP_CRBBM_ACCVIO_LOG__ACC_VIO_OP_MASK 0x1
++#define MP_CRBBM_ACCVIO_LOG__ACC_VIO_OP__SHIFT 0x0
++#define MP_CRBBM_ACCVIO_LOG__ACC_VIO_INTF_MASK 0x2
++#define MP_CRBBM_ACCVIO_LOG__ACC_VIO_INTF__SHIFT 0x1
++#define MP_CRBBM_ACCVIO_LOG__ACC_VIO_VALID_MASK 0x80000000
++#define MP_CRBBM_ACCVIO_LOG__ACC_VIO_VALID__SHIFT 0x1f
++#define MP_CRBBM_ACCVIO_ADDR__ACC_VIO_ADDR_MASK 0xffffffff
++#define MP_CRBBM_ACCVIO_ADDR__ACC_VIO_ADDR__SHIFT 0x0
++#define MP_DRAM_CNTL_WRREQ_CNTL__tag_MASK 0x1ffff
++#define MP_DRAM_CNTL_WRREQ_CNTL__tag__SHIFT 0x0
++#define MP_DRAM_CNTL_WRREQ_CNTL__urg_MASK 0x1e0000
++#define MP_DRAM_CNTL_WRREQ_CNTL__urg__SHIFT 0x11
++#define MP_DRAM_CNTL_WRREQ_CNTL__stall_MASK 0x200000
++#define MP_DRAM_CNTL_WRREQ_CNTL__stall__SHIFT 0x15
++#define MP_DRAM_CNTL_WRREQ_CNTL__priv_MASK 0x400000
++#define MP_DRAM_CNTL_WRREQ_CNTL__priv__SHIFT 0x16
++#define MP_DRAM_CNTL_WRREQ_CNTL__cid_MASK 0xff800000
++#define MP_DRAM_CNTL_WRREQ_CNTL__cid__SHIFT 0x17
++#define MP_DRAM_CNTL_WRREQ_CNTL_1__vf_MASK 0x1
++#define MP_DRAM_CNTL_WRREQ_CNTL_1__vf__SHIFT 0x0
++#define MP_DRAM_CNTL_WRREQ_CNTL_1__vfid_MASK 0xfe
++#define MP_DRAM_CNTL_WRREQ_CNTL_1__vfid__SHIFT 0x1
++#define MP_DRAM_CNTL_WRREQ_CNTL_1__physical_MASK 0x100
++#define MP_DRAM_CNTL_WRREQ_CNTL_1__physical__SHIFT 0x8
++#define MP_DRAM_CNTL_WRREQ_CNTL_1__snoop_MASK 0x200
++#define MP_DRAM_CNTL_WRREQ_CNTL_1__snoop__SHIFT 0x9
++#define MP_DRAM_CNTL_WRREQ_CNTL_1__inval_MASK 0x400
++#define MP_DRAM_CNTL_WRREQ_CNTL_1__inval__SHIFT 0xa
++#define MP_DRAM_CNTL_WRREQ_CNTL_1__op_MASK 0x3f800
++#define MP_DRAM_CNTL_WRREQ_CNTL_1__op__SHIFT 0xb
++#define MP_DRAM_CNTL_WRREQ_CNTL_1__swap_MASK 0x300000
++#define MP_DRAM_CNTL_WRREQ_CNTL_1__swap__SHIFT 0x14
++#define MP_DRAM_CNTL_WRREQ_CNTL_1__vmid_MASK 0x3c00000
++#define MP_DRAM_CNTL_WRREQ_CNTL_1__vmid__SHIFT 0x16
++#define MP_DRAM_CNTL_WRREQ_CNTL_1__atc_MASK 0x4000000
++#define MP_DRAM_CNTL_WRREQ_CNTL_1__atc__SHIFT 0x1a
++#define MP_DRAM_CNTL_WRREQ_CNTL_1__fed_MASK 0x8000000
++#define MP_DRAM_CNTL_WRREQ_CNTL_1__fed__SHIFT 0x1b
++#define MP_DRAM_CNTL_WRREQ_LOW_ADDR__addr_MASK 0xffffffff
++#define MP_DRAM_CNTL_WRREQ_LOW_ADDR__addr__SHIFT 0x0
++#define MP_DRAM_CNTL_WRREQ_HIGH_ADDR__addr_47_37_MASK 0x7ff
++#define MP_DRAM_CNTL_WRREQ_HIGH_ADDR__addr_47_37__SHIFT 0x0
++#define MP_DRAM_CNTL_WRREQ_HIGH_ADDR__reserved_MASK 0xfffff800
++#define MP_DRAM_CNTL_WRREQ_HIGH_ADDR__reserved__SHIFT 0xb
++#define MP_DRAM_CNTL_WRREQ_MASK__mask_MASK 0xffffffff
++#define MP_DRAM_CNTL_WRREQ_MASK__mask__SHIFT 0x0
++#define MP_DRAM_CNTL_WRREQ_DATA_0__data_MASK 0xffffffff
++#define MP_DRAM_CNTL_WRREQ_DATA_0__data__SHIFT 0x0
++#define MP_DRAM_CNTL_WRREQ_DATA_1__data_MASK 0xffffffff
++#define MP_DRAM_CNTL_WRREQ_DATA_1__data__SHIFT 0x0
++#define MP_DRAM_CNTL_WRREQ_DATA_2__data_MASK 0xffffffff
++#define MP_DRAM_CNTL_WRREQ_DATA_2__data__SHIFT 0x0
++#define MP_DRAM_CNTL_WRREQ_DATA_3__data_MASK 0xffffffff
++#define MP_DRAM_CNTL_WRREQ_DATA_3__data__SHIFT 0x0
++#define MP_DRAM_CNTL_WRREQ_DATA_4__data_MASK 0xffffffff
++#define MP_DRAM_CNTL_WRREQ_DATA_4__data__SHIFT 0x0
++#define MP_DRAM_CNTL_WRREQ_DATA_5__data_MASK 0xffffffff
++#define MP_DRAM_CNTL_WRREQ_DATA_5__data__SHIFT 0x0
++#define MP_DRAM_CNTL_WRREQ_DATA_6__data_MASK 0xffffffff
++#define MP_DRAM_CNTL_WRREQ_DATA_6__data__SHIFT 0x0
++#define MP_DRAM_CNTL_WRREQ_DATA_7__data_MASK 0xffffffff
++#define MP_DRAM_CNTL_WRREQ_DATA_7__data__SHIFT 0x0
++#define MP_DRAM_CNTL_WRREQ_STATUS__credit_counter_MASK 0x1f
++#define MP_DRAM_CNTL_WRREQ_STATUS__credit_counter__SHIFT 0x0
++#define MP_DRAM_CNTL_WRREQ_STATUS__reserved0_MASK 0xe0
++#define MP_DRAM_CNTL_WRREQ_STATUS__reserved0__SHIFT 0x5
++#define MP_DRAM_CNTL_WRREQ_STATUS__fifo_not_empty_MASK 0x100
++#define MP_DRAM_CNTL_WRREQ_STATUS__fifo_not_empty__SHIFT 0x8
++#define MP_DRAM_CNTL_WRREQ_STATUS__reserved1_MASK 0xfe00
++#define MP_DRAM_CNTL_WRREQ_STATUS__reserved1__SHIFT 0x9
++#define MP_DRAM_CNTL_WRREQ_STATUS__tag_pointer_MASK 0xf0000
++#define MP_DRAM_CNTL_WRREQ_STATUS__tag_pointer__SHIFT 0x10
++#define MP_DRAM_CNTL_WRREQ_STATUS__reserved2_MASK 0xfff00000
++#define MP_DRAM_CNTL_WRREQ_STATUS__reserved2__SHIFT 0x14
++#define MP_DRAM_CNTL_WRRET_STATUS_0__valid_MASK 0x1
++#define MP_DRAM_CNTL_WRRET_STATUS_0__valid__SHIFT 0x0
++#define MP_DRAM_CNTL_WRRET_STATUS_0__nack_MASK 0x6
++#define MP_DRAM_CNTL_WRRET_STATUS_0__nack__SHIFT 0x1
++#define MP_DRAM_CNTL_WRRET_STATUS_0__reserved_MASK 0xfff8
++#define MP_DRAM_CNTL_WRRET_STATUS_0__reserved__SHIFT 0x3
++#define MP_DRAM_CNTL_WRRET_STATUS_0__tag_MASK 0xffff0000
++#define MP_DRAM_CNTL_WRRET_STATUS_0__tag__SHIFT 0x10
++#define MP_DRAM_CNTL_RDREQ_ADDR__addr_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDREQ_ADDR__addr__SHIFT 0x0
++#define MP_DRAM_CNTL_RDREQ_CNTL__tag_MASK 0xffff
++#define MP_DRAM_CNTL_RDREQ_CNTL__tag__SHIFT 0x0
++#define MP_DRAM_CNTL_RDREQ_CNTL__mask_MASK 0xff0000
++#define MP_DRAM_CNTL_RDREQ_CNTL__mask__SHIFT 0x10
++#define MP_DRAM_CNTL_RDREQ_CNTL__addr_47_40_MASK 0xff000000
++#define MP_DRAM_CNTL_RDREQ_CNTL__addr_47_40__SHIFT 0x18
++#define MP_DRAM_CNTL_RDREQ_CNTL_1__urg_MASK 0xf
++#define MP_DRAM_CNTL_RDREQ_CNTL_1__urg__SHIFT 0x0
++#define MP_DRAM_CNTL_RDREQ_CNTL_1__stall_MASK 0x10
++#define MP_DRAM_CNTL_RDREQ_CNTL_1__stall__SHIFT 0x4
++#define MP_DRAM_CNTL_RDREQ_CNTL_1__priv_MASK 0x20
++#define MP_DRAM_CNTL_RDREQ_CNTL_1__priv__SHIFT 0x5
++#define MP_DRAM_CNTL_RDREQ_CNTL_1__swap_MASK 0xc0
++#define MP_DRAM_CNTL_RDREQ_CNTL_1__swap__SHIFT 0x6
++#define MP_DRAM_CNTL_RDREQ_CNTL_1__cid_MASK 0x1ff00
++#define MP_DRAM_CNTL_RDREQ_CNTL_1__cid__SHIFT 0x8
++#define MP_DRAM_CNTL_RDREQ_CNTL_1__vmid_MASK 0x1e0000
++#define MP_DRAM_CNTL_RDREQ_CNTL_1__vmid__SHIFT 0x11
++#define MP_DRAM_CNTL_RDREQ_CNTL_1__atc_MASK 0x200000
++#define MP_DRAM_CNTL_RDREQ_CNTL_1__atc__SHIFT 0x15
++#define MP_DRAM_CNTL_RDREQ_CNTL_1__physical_MASK 0x400000
++#define MP_DRAM_CNTL_RDREQ_CNTL_1__physical__SHIFT 0x16
++#define MP_DRAM_CNTL_RDREQ_CNTL_1__exe_MASK 0x800000
++#define MP_DRAM_CNTL_RDREQ_CNTL_1__exe__SHIFT 0x17
++#define MP_DRAM_CNTL_RDREQ_CNTL_1__snoop_MASK 0x1000000
++#define MP_DRAM_CNTL_RDREQ_CNTL_1__snoop__SHIFT 0x18
++#define MP_DRAM_CNTL_RDREQ_CNTL_1__shared_MASK 0x2000000
++#define MP_DRAM_CNTL_RDREQ_CNTL_1__shared__SHIFT 0x19
++#define MP_DRAM_CNTL_RDREQ_CNTL_1__vf_MASK 0x4000000
++#define MP_DRAM_CNTL_RDREQ_CNTL_1__vf__SHIFT 0x1a
++#define MP_DRAM_CNTL_RDREQ_CNTL_1__vfid_MASK 0xf8000000
++#define MP_DRAM_CNTL_RDREQ_CNTL_1__vfid__SHIFT 0x1b
++#define MP_DRAM_CNTL_RDRET_VALID__vld_0_MASK 0x1
++#define MP_DRAM_CNTL_RDRET_VALID__vld_0__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_VALID__vld_1_MASK 0x2
++#define MP_DRAM_CNTL_RDRET_VALID__vld_1__SHIFT 0x1
++#define MP_DRAM_CNTL_RDRET_VALID__vld_2_MASK 0x4
++#define MP_DRAM_CNTL_RDRET_VALID__vld_2__SHIFT 0x2
++#define MP_DRAM_CNTL_RDRET_VALID__vld_3_MASK 0x8
++#define MP_DRAM_CNTL_RDRET_VALID__vld_3__SHIFT 0x3
++#define MP_DRAM_CNTL_RDRET_VALID__vld_4_MASK 0x10
++#define MP_DRAM_CNTL_RDRET_VALID__vld_4__SHIFT 0x4
++#define MP_DRAM_CNTL_RDRET_VALID__vld_5_MASK 0x20
++#define MP_DRAM_CNTL_RDRET_VALID__vld_5__SHIFT 0x5
++#define MP_DRAM_CNTL_RDRET_VALID__vld_6_MASK 0x40
++#define MP_DRAM_CNTL_RDRET_VALID__vld_6__SHIFT 0x6
++#define MP_DRAM_CNTL_RDRET_VALID__vld_7_MASK 0x80
++#define MP_DRAM_CNTL_RDRET_VALID__vld_7__SHIFT 0x7
++#define MP_DRAM_CNTL_RDRET_VALID__reserved_MASK 0xffff00
++#define MP_DRAM_CNTL_RDRET_VALID__reserved__SHIFT 0x8
++#define MP_DRAM_CNTL_RDRET_VALID__atomic_MASK 0xff000000
++#define MP_DRAM_CNTL_RDRET_VALID__atomic__SHIFT 0x18
++#define MP_DRAM_CNTL_RDRET_NACK__nack_0_MASK 0x3
++#define MP_DRAM_CNTL_RDRET_NACK__nack_0__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_NACK__nack_1_MASK 0xc
++#define MP_DRAM_CNTL_RDRET_NACK__nack_1__SHIFT 0x2
++#define MP_DRAM_CNTL_RDRET_NACK__nack_2_MASK 0x30
++#define MP_DRAM_CNTL_RDRET_NACK__nack_2__SHIFT 0x4
++#define MP_DRAM_CNTL_RDRET_NACK__nack_3_MASK 0xc0
++#define MP_DRAM_CNTL_RDRET_NACK__nack_3__SHIFT 0x6
++#define MP_DRAM_CNTL_RDRET_NACK__nack_4_MASK 0x300
++#define MP_DRAM_CNTL_RDRET_NACK__nack_4__SHIFT 0x8
++#define MP_DRAM_CNTL_RDRET_NACK__nack_5_MASK 0xc00
++#define MP_DRAM_CNTL_RDRET_NACK__nack_5__SHIFT 0xa
++#define MP_DRAM_CNTL_RDRET_NACK__nack_6_MASK 0x3000
++#define MP_DRAM_CNTL_RDRET_NACK__nack_6__SHIFT 0xc
++#define MP_DRAM_CNTL_RDRET_NACK__nack_7_MASK 0xc000
++#define MP_DRAM_CNTL_RDRET_NACK__nack_7__SHIFT 0xe
++#define MP_DRAM_CNTL_RDRET_NACK__reserved_MASK 0xffff0000
++#define MP_DRAM_CNTL_RDRET_NACK__reserved__SHIFT 0x10
++#define MP_DRAM_CNTL_RDRET_DATA_0__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_0__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_1__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_1__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_2__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_2__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_3__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_3__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_4__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_4__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_5__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_5__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_6__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_6__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_7__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_7__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_8__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_8__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_9__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_9__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_10__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_10__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_11__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_11__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_12__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_12__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_13__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_13__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_14__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_14__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_15__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_15__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_16__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_16__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_17__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_17__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_18__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_18__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_19__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_19__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_20__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_20__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_21__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_21__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_22__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_22__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_23__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_23__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_24__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_24__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_25__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_25__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_26__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_26__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_27__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_27__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_28__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_28__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_29__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_29__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_30__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_30__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_31__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_31__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_32__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_32__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_33__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_33__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_34__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_34__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_35__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_35__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_36__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_36__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_37__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_37__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_38__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_38__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_39__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_39__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_40__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_40__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_41__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_41__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_42__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_42__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_43__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_43__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_44__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_44__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_45__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_45__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_46__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_46__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_47__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_47__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_48__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_48__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_49__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_49__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_50__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_50__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_51__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_51__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_52__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_52__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_53__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_53__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_54__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_54__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_55__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_55__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_56__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_56__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_57__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_57__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_58__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_58__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_59__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_59__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_60__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_60__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_61__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_61__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_62__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_62__DATA__SHIFT 0x0
++#define MP_DRAM_CNTL_RDRET_DATA_63__DATA_MASK 0xffffffff
++#define MP_DRAM_CNTL_RDRET_DATA_63__DATA__SHIFT 0x0
++#define MP_IOC_CTRL__IOC_mst_send_MASK 0x1
++#define MP_IOC_CTRL__IOC_mst_send__SHIFT 0x0
++#define MP_IOC_CTRL__IOC_mst_stop_MASK 0x2
++#define MP_IOC_CTRL__IOC_mst_stop__SHIFT 0x1
++#define MP_IOC_CTRL__IOC_mst_force_active_MASK 0x4
++#define MP_IOC_CTRL__IOC_mst_force_active__SHIFT 0x2
++#define MP_IOC_CTRL__IOC_mst_rdValid_MASK 0x8
++#define MP_IOC_CTRL__IOC_mst_rdValid__SHIFT 0x3
++#define MP_IOC_CTRL__IOC_mst_busy_MASK 0x10
++#define MP_IOC_CTRL__IOC_mst_busy__SHIFT 0x4
++#define MP_IOC_CTRL__IOC_mst_disabled_MASK 0x20
++#define MP_IOC_CTRL__IOC_mst_disabled__SHIFT 0x5
++#define MP_IOC_CTRL__IOC_mst_debug_rst_MASK 0x40
++#define MP_IOC_CTRL__IOC_mst_debug_rst__SHIFT 0x6
++#define MP_IOC_CTRL__IOC_mst_stop_ack_MASK 0x80
++#define MP_IOC_CTRL__IOC_mst_stop_ack__SHIFT 0x7
++#define MP_IOC_CTRL__IOC_mst_rderr_MASK 0x300
++#define MP_IOC_CTRL__IOC_mst_rderr__SHIFT 0x8
++#define MP_IOC_RDDATA__IOC_mst_rdData_MASK 0xffffffff
++#define MP_IOC_RDDATA__IOC_mst_rdData__SHIFT 0x0
++#define MP_IOC_PHASE1__BiuCqfC_AwqReqCommit_MASK 0x2
++#define MP_IOC_PHASE1__BiuCqfC_AwqReqCommit__SHIFT 0x1
++#define MP_IOC_PHASE1__BiuCqfC_AltReqRdCmd_MASK 0x4
++#define MP_IOC_PHASE1__BiuCqfC_AltReqRdCmd__SHIFT 0x2
++#define MP_IOC_PHASE1__BiuCqfC_AltReqAddrLo_MASK 0xfffffff8
++#define MP_IOC_PHASE1__BiuCqfC_AltReqAddrLo__SHIFT 0x3
++#define MP_IOC_PHASE2__BiuCqfC_AltReqAddrMid_MASK 0xff
++#define MP_IOC_PHASE2__BiuCqfC_AltReqAddrMid__SHIFT 0x0
++#define MP_IOC_PHASE2__BiuCqfC_AltReqMask_MASK 0xff00
++#define MP_IOC_PHASE2__BiuCqfC_AltReqMask__SHIFT 0x8
++#define MP_IOC_PHASE2__BiuCqfC_AltReqSize_MASK 0x30000
++#define MP_IOC_PHASE2__BiuCqfC_AltReqSize__SHIFT 0x10
++#define MP_IOC_PHASE2__BiuCqfC_AltReqAddrHi_MASK 0xff000000
++#define MP_IOC_PHASE2__BiuCqfC_AltReqAddrHi__SHIFT 0x18
++#define MP_IOC_PHASE3__BiuDbfC_C2aDataOut_MASK 0xffffffff
++#define MP_IOC_PHASE3__BiuDbfC_C2aDataOut__SHIFT 0x0
++#define MP_IOC_READ_0__data_MASK 0xffffffff
++#define MP_IOC_READ_0__data__SHIFT 0x0
++#define MP_IOC_READ_1__data_MASK 0xffffffff
++#define MP_IOC_READ_1__data__SHIFT 0x0
++#define MP_IOC_READ_2__data_MASK 0xffffffff
++#define MP_IOC_READ_2__data__SHIFT 0x0
++#define MP_IOC_READ_3__data_MASK 0xffffffff
++#define MP_IOC_READ_3__data__SHIFT 0x0
++#define MP_IOC_READ_4__data_MASK 0xffffffff
++#define MP_IOC_READ_4__data__SHIFT 0x0
++#define MP_IOC_READ_5__data_MASK 0xffffffff
++#define MP_IOC_READ_5__data__SHIFT 0x0
++#define MP_IOC_READ_6__data_MASK 0xffffffff
++#define MP_IOC_READ_6__data__SHIFT 0x0
++#define MP_IOC_READ_7__data_MASK 0xffffffff
++#define MP_IOC_READ_7__data__SHIFT 0x0
++#define MP_IOC_READ_8__data_MASK 0xffffffff
++#define MP_IOC_READ_8__data__SHIFT 0x0
++#define MP_IOC_READ_9__data_MASK 0xffffffff
++#define MP_IOC_READ_9__data__SHIFT 0x0
++#define MP_IOC_READ_10__data_MASK 0xffffffff
++#define MP_IOC_READ_10__data__SHIFT 0x0
++#define MP_IOC_READ_11__data_MASK 0xffffffff
++#define MP_IOC_READ_11__data__SHIFT 0x0
++#define MP_IOC_READ_12__data_MASK 0xffffffff
++#define MP_IOC_READ_12__data__SHIFT 0x0
++#define MP_IOC_READ_13__data_MASK 0xffffffff
++#define MP_IOC_READ_13__data__SHIFT 0x0
++#define MP_IOC_READ_14__data_MASK 0xffffffff
++#define MP_IOC_READ_14__data__SHIFT 0x0
++#define MP_IOC_READ_15__data_MASK 0xffffffff
++#define MP_IOC_READ_15__data__SHIFT 0x0
++#define MP_IOC_WRITE_0__data_MASK 0xffffffff
++#define MP_IOC_WRITE_0__data__SHIFT 0x0
++#define MP_IOC_WRITE_1__data_MASK 0xffffffff
++#define MP_IOC_WRITE_1__data__SHIFT 0x0
++#define MP_IOC_WRITE_2__data_MASK 0xffffffff
++#define MP_IOC_WRITE_2__data__SHIFT 0x0
++#define MP_IOC_WRITE_3__data_MASK 0xffffffff
++#define MP_IOC_WRITE_3__data__SHIFT 0x0
++#define MP_IOC_WRITE_4__data_MASK 0xffffffff
++#define MP_IOC_WRITE_4__data__SHIFT 0x0
++#define MP_IOC_WRITE_5__data_MASK 0xffffffff
++#define MP_IOC_WRITE_5__data__SHIFT 0x0
++#define MP_IOC_WRITE_6__data_MASK 0xffffffff
++#define MP_IOC_WRITE_6__data__SHIFT 0x0
++#define MP_IOC_WRITE_7__data_MASK 0xffffffff
++#define MP_IOC_WRITE_7__data__SHIFT 0x0
++#define MP_IOC_WRITE_8__data_MASK 0xffffffff
++#define MP_IOC_WRITE_8__data__SHIFT 0x0
++#define MP_IOC_WRITE_9__data_MASK 0xffffffff
++#define MP_IOC_WRITE_9__data__SHIFT 0x0
++#define MP_IOC_WRITE_10__data_MASK 0xffffffff
++#define MP_IOC_WRITE_10__data__SHIFT 0x0
++#define MP_IOC_WRITE_11__data_MASK 0xffffffff
++#define MP_IOC_WRITE_11__data__SHIFT 0x0
++#define MP_IOC_WRITE_12__data_MASK 0xffffffff
++#define MP_IOC_WRITE_12__data__SHIFT 0x0
++#define MP_IOC_WRITE_13__data_MASK 0xffffffff
++#define MP_IOC_WRITE_13__data__SHIFT 0x0
++#define MP_IOC_WRITE_14__data_MASK 0xffffffff
++#define MP_IOC_WRITE_14__data__SHIFT 0x0
++#define MP_IOC_WRITE_15__data_MASK 0xffffffff
++#define MP_IOC_WRITE_15__data__SHIFT 0x0
++#define MP_INTERRUPT_CONTROL__MAX_CREDIT_VALUE_MASK 0x1f
++#define MP_INTERRUPT_CONTROL__MAX_CREDIT_VALUE__SHIFT 0x0
++#define MP_INTERRUPT_CONTROL__MP0_SW_TRIG_MASK_MASK 0x20
++#define MP_INTERRUPT_CONTROL__MP0_SW_TRIG_MASK__SHIFT 0x5
++#define MP_INTERRUPT_CONTROL__MP0_SW_INT_ACK_MASK 0x40
++#define MP_INTERRUPT_CONTROL__MP0_SW_INT_ACK__SHIFT 0x6
++#define MP_INTERRUPT_CONTROL__MP1_SW_TRIG_MASK_MASK 0x80
++#define MP_INTERRUPT_CONTROL__MP1_SW_TRIG_MASK__SHIFT 0x7
++#define MP_INTERRUPT_CONTROL__MP1_SW_INT_ACK_MASK 0x100
++#define MP_INTERRUPT_CONTROL__MP1_SW_INT_ACK__SHIFT 0x8
++#define MP0_SW_INT__VALID_MASK 0x1
++#define MP0_SW_INT__VALID__SHIFT 0x0
++#define MP0_SW_INT__INT_ID_MASK 0x1fe
++#define MP0_SW_INT__INT_ID__SHIFT 0x1
++#define MP0_SW_INT_CTXID__CTXID_MASK 0xfffffff
++#define MP0_SW_INT_CTXID__CTXID__SHIFT 0x0
++#define MP1_SW_INT__VALID_MASK 0x1
++#define MP1_SW_INT__VALID__SHIFT 0x0
++#define MP1_SW_INT__INT_ID_MASK 0x1fe
++#define MP1_SW_INT__INT_ID__SHIFT 0x1
++#define MP1_SW_INT_CTXID__CTXID_MASK 0xfffffff
++#define MP1_SW_INT_CTXID__CTXID__SHIFT 0x0
++#define DISP_TIMER_ID__DISP_T0_INT_ID_MASK 0xff
++#define DISP_TIMER_ID__DISP_T0_INT_ID__SHIFT 0x0
++#define DISP_TIMER_ID__DISP_T1_INT_ID_MASK 0xff00
++#define DISP_TIMER_ID__DISP_T1_INT_ID__SHIFT 0x8
++#define PWRHW_SMC_IND_INDEX__SMC_IND_ADDR_MASK 0xffffffff
++#define PWRHW_SMC_IND_INDEX__SMC_IND_ADDR__SHIFT 0x0
++#define PWRHW_SMC_IND_DATA__SMC_IND_DATA_MASK 0xffffffff
++#define PWRHW_SMC_IND_DATA__SMC_IND_DATA__SHIFT 0x0
++#define CURRENT_STATE_CPU0__CURRENT_PSTATE_ID_MASK 0x7
++#define CURRENT_STATE_CPU0__CURRENT_PSTATE_ID__SHIFT 0x0
++#define CURRENT_STATE_CPU0__CURRENT_DID_MASK 0x38
++#define CURRENT_STATE_CPU0__CURRENT_DID__SHIFT 0x3
++#define CURRENT_STATE_CPU0__CURRENT_FID_MASK 0xfc0
++#define CURRENT_STATE_CPU0__CURRENT_FID__SHIFT 0x6
++#define CURRENT_STATE_CPU0__CPU_COF_MASK 0xfff000
++#define CURRENT_STATE_CPU0__CPU_COF__SHIFT 0xc
++#define CURRENT_STATE_CPU0__CPU_COF_IND_PROG_MASK 0x7f000000
++#define CURRENT_STATE_CPU0__CPU_COF_IND_PROG__SHIFT 0x18
++#define CURRENT_STATE_CPU1__CURRENT_PSTATE_ID_MASK 0x7
++#define CURRENT_STATE_CPU1__CURRENT_PSTATE_ID__SHIFT 0x0
++#define CURRENT_STATE_CPU1__CURRENT_DID_MASK 0x38
++#define CURRENT_STATE_CPU1__CURRENT_DID__SHIFT 0x3
++#define CURRENT_STATE_CPU1__CURRENT_FID_MASK 0xfc0
++#define CURRENT_STATE_CPU1__CURRENT_FID__SHIFT 0x6
++#define CURRENT_STATE_CPU1__CPU_COF_MASK 0xfff000
++#define CURRENT_STATE_CPU1__CPU_COF__SHIFT 0xc
++#define CURRENT_STATE_CPU1__CPU_COF_IND_PROG_MASK 0x7f000000
++#define CURRENT_STATE_CPU1__CPU_COF_IND_PROG__SHIFT 0x18
++#define CPU_REDUN_DONE0__CPU_REDUN_DONE_MASK 0x1
++#define CPU_REDUN_DONE0__CPU_REDUN_DONE__SHIFT 0x0
++#define CPU_REDUN_DONE1__CPU_REDUN_DONE_MASK 0x1
++#define CPU_REDUN_DONE1__CPU_REDUN_DONE__SHIFT 0x0
++#define CURRENT_VID_CPU0__CURRENT_VID_MASK 0xff
++#define CURRENT_VID_CPU0__CURRENT_VID__SHIFT 0x0
++#define CURRENT_VID_CPU1__CURRENT_VID_MASK 0xff
++#define CURRENT_VID_CPU1__CURRENT_VID__SHIFT 0x0
++#define UNBPM_PWRMGT_ACK__REQUESTOR_CODE_MASK 0x1f
++#define UNBPM_PWRMGT_ACK__REQUESTOR_CODE__SHIFT 0x0
++#define UNBPM_PWRMGT_ACK__REQUEST_ACK_MASK 0x100
++#define UNBPM_PWRMGT_ACK__REQUEST_ACK__SHIFT 0x8
++#define UNBPM_PWRMGT_ACK__REQUEST_NACK_MASK 0x10000
++#define UNBPM_PWRMGT_ACK__REQUEST_NACK__SHIFT 0x10
++#define UNBPM_PWRMGT_ACK__ERROR_CODE_MASK 0xff000000
++#define UNBPM_PWRMGT_ACK__ERROR_CODE__SHIFT 0x18
++#define CURRENT_FREQ_STATE_NB__CURRENT_FID_MASK 0xff
++#define CURRENT_FREQ_STATE_NB__CURRENT_FID__SHIFT 0x0
++#define CURRENT_FREQ_STATE_NB__CURRENT_DID_MASK 0xff00
++#define CURRENT_FREQ_STATE_NB__CURRENT_DID__SHIFT 0x8
++#define CURRENT_FREQ_STATE_NB__NB_LOW_POWER_MASK 0xff0000
++#define CURRENT_FREQ_STATE_NB__NB_LOW_POWER__SHIFT 0x10
++#define CURRENT_FREQ_STATE_NB__NB_STUTTER_MODE_MASK 0xff000000
++#define CURRENT_FREQ_STATE_NB__NB_STUTTER_MODE__SHIFT 0x18
++#define CURRENT_PSTATE_NB__CURRENT_PSTATE_ID_MASK 0xff
++#define CURRENT_PSTATE_NB__CURRENT_PSTATE_ID__SHIFT 0x0
++#define CURRENT_PSTATE_NB__CURRENT_PSTATE_LO_MASK 0x100
++#define CURRENT_PSTATE_NB__CURRENT_PSTATE_LO__SHIFT 0x8
++#define CURRENT_PSTATE_NB__CURRENT_MEM_PSTATE_ID_MASK 0x200
++#define CURRENT_PSTATE_NB__CURRENT_MEM_PSTATE_ID__SHIFT 0x9
++#define UNBPM_MSG_INT_CONFIG__MSG_REG_TARGET_ADDR_MASK 0xffffffff
++#define UNBPM_MSG_INT_CONFIG__MSG_REG_TARGET_ADDR__SHIFT 0x0
++#define UNBPM_NBPWRMGT_CMD__TARGET_BLOCK_MASK 0x3
++#define UNBPM_NBPWRMGT_CMD__TARGET_BLOCK__SHIFT 0x0
++#define UNBPM_NBPWRMGT_CMD__TARGET_CMD_MASK 0x100
++#define UNBPM_NBPWRMGT_CMD__TARGET_CMD__SHIFT 0x8
++#define UNBPM_NBPWRMGT_CMD__DCT_SR_MAP_MASK 0xff0000
++#define UNBPM_NBPWRMGT_CMD__DCT_SR_MAP__SHIFT 0x10
++#define UNBPM_NBPWRMGT_CMD__RETURN_NB_ACK_MASK 0x1000000
++#define UNBPM_NBPWRMGT_CMD__RETURN_NB_ACK__SHIFT 0x18
++#define UNBPM_NBPWRMGT_CMD__OVERRIDE_PARAMS_MASK 0x2000000
++#define UNBPM_NBPWRMGT_CMD__OVERRIDE_PARAMS__SHIFT 0x19
++#define UNBPM_NBPWRMGT_CMD__SET_NB_LOW_POWER_MASK 0x4000000
++#define UNBPM_NBPWRMGT_CMD__SET_NB_LOW_POWER__SHIFT 0x1a
++#define UNBPM_NBPWRMGT_CMD__SET_NB_STUTTER_MODE_MASK 0x8000000
++#define UNBPM_NBPWRMGT_CMD__SET_NB_STUTTER_MODE__SHIFT 0x1b
++#define UNBPM_NBPWRMGT_FSM_CFG__DIS_AUTO_PWRGATE_ON_EXIT_MASK 0x2
++#define UNBPM_NBPWRMGT_FSM_CFG__DIS_AUTO_PWRGATE_ON_EXIT__SHIFT 0x1
++#define DDR0_FUSE_SSB_XFER__START_STATUS_XFER_MASK 0x1
++#define DDR0_FUSE_SSB_XFER__START_STATUS_XFER__SHIFT 0x0
++#define DDR0_FUSE_SSB_XFER_CFG__FUSE_DDR0_LAST_ADDR_MASK 0x7ff
++#define DDR0_FUSE_SSB_XFER_CFG__FUSE_DDR0_LAST_ADDR__SHIFT 0x0
++#define DDR1_FUSE_SSB_XFER__START_STATUS_XFER_MASK 0x1
++#define DDR1_FUSE_SSB_XFER__START_STATUS_XFER__SHIFT 0x0
++#define DDR1_FUSE_SSB_XFER_CFG__FUSE_DDR1_LAST_ADDR_MASK 0x7ff
++#define DDR1_FUSE_SSB_XFER_CFG__FUSE_DDR1_LAST_ADDR__SHIFT 0x0
++#define UNBPM_FUSES_VAL_PWROK__CK_FUSES_VAL_PWROK_MASK 0x1
++#define UNBPM_FUSES_VAL_PWROK__CK_FUSES_VAL_PWROK__SHIFT 0x0
++#define SYNFIFO_CLK_RATIO__CK_CCLK_IS_FASTER0_MASK 0x1
++#define SYNFIFO_CLK_RATIO__CK_CCLK_IS_FASTER0__SHIFT 0x0
++#define SYNFIFO_CLK_RATIO__CK_CCLK_IS_FASTER1_MASK 0x2
++#define SYNFIFO_CLK_RATIO__CK_CCLK_IS_FASTER1__SHIFT 0x1
++#define SYNFIFO_CLK_RATIO__CK_NCLK_IS_FASTER0_MASK 0x4
++#define SYNFIFO_CLK_RATIO__CK_NCLK_IS_FASTER0__SHIFT 0x2
++#define SYNFIFO_CLK_RATIO__CK_NCLK_IS_FASTER1_MASK 0x8
++#define SYNFIFO_CLK_RATIO__CK_NCLK_IS_FASTER1__SHIFT 0x3
++#define SYNFIFO_CLK_RATIO__CK_SYNFIFO_ASYNC_EN0_MASK 0x10
++#define SYNFIFO_CLK_RATIO__CK_SYNFIFO_ASYNC_EN0__SHIFT 0x4
++#define SYNFIFO_CLK_RATIO__CK_SYNFIFO_ASYNC_EN1_MASK 0x20
++#define SYNFIFO_CLK_RATIO__CK_SYNFIFO_ASYNC_EN1__SHIFT 0x5
++#define MISC_SMU_PWRMGT_CFG0__TARGET_ADDR_MASK 0xffffffff
++#define MISC_SMU_PWRMGT_CFG0__TARGET_ADDR__SHIFT 0x0
++#define MISC_GNB_PWRMGT_CFG1__TIMER_EN_MASK 0x1
++#define MISC_GNB_PWRMGT_CFG1__TIMER_EN__SHIFT 0x0
++#define MISC_GNB_PWRMGT_CFG1__TIMER_INTERVAL_MASK 0x1fffe
++#define MISC_GNB_PWRMGT_CFG1__TIMER_INTERVAL__SHIFT 0x1
++#define MISC_GNB_PWRMGT_CFG1__INT_GEN_EN_MASK 0x20000
++#define MISC_GNB_PWRMGT_CFG1__INT_GEN_EN__SHIFT 0x11
++#define MISC_SMU_PWRMGT_CFG1__TIMER_EN_MASK 0x1
++#define MISC_SMU_PWRMGT_CFG1__TIMER_EN__SHIFT 0x0
++#define MISC_SMU_PWRMGT_CFG1__TIMER_INTERVAL_MASK 0x1fffe
++#define MISC_SMU_PWRMGT_CFG1__TIMER_INTERVAL__SHIFT 0x1
++#define MISC_SMU_PWRMGT_CFG1__INT_GEN_EN_MASK 0x20000
++#define MISC_SMU_PWRMGT_CFG1__INT_GEN_EN__SHIFT 0x11
++#define MISC_GNB_PWRMGT_DATA__GN_ON_INB_WAKE_MASK 0x1
++#define MISC_GNB_PWRMGT_DATA__GN_ON_INB_WAKE__SHIFT 0x0
++#define MISC_GNB_PWRMGT_DATA__GN_ALLOW_NB_PSTATES_MASK 0x2
++#define MISC_GNB_PWRMGT_DATA__GN_ALLOW_NB_PSTATES__SHIFT 0x1
++#define MISC_GNB_PWRMGT_DATA__GN_FLUSH_REQ_TOGGLE_MASK 0x4
++#define MISC_GNB_PWRMGT_DATA__GN_FLUSH_REQ_TOGGLE__SHIFT 0x2
++#define MISC_GNB_PWRMGT_DATA__GN_CROSS_TRIGGER_MASK 0x78
++#define MISC_GNB_PWRMGT_DATA__GN_CROSS_TRIGGER__SHIFT 0x3
++#define MISC_GNB_PWRMGT_DATA__GN_STOP_CLOCKS_MASK 0x80
++#define MISC_GNB_PWRMGT_DATA__GN_STOP_CLOCKS__SHIFT 0x7
++#define MISC_GNB_PWRMGT_DATA__GN_ON3_CH0LINK_WAKE_MASK 0x100
++#define MISC_GNB_PWRMGT_DATA__GN_ON3_CH0LINK_WAKE__SHIFT 0x8
++#define MISC_GNB_PWRMGT_DATA__GN_ON3_CH1LINK_WAKE_MASK 0x200
++#define MISC_GNB_PWRMGT_DATA__GN_ON3_CH1LINK_WAKE__SHIFT 0x9
++#define GN_GNB_SLOW__GN_GNB_SLOW_DATA_MASK 0x1
++#define GN_GNB_SLOW__GN_GNB_SLOW_DATA__SHIFT 0x0
++#define GN_FORCE_NBPS1__GN_FORCE_NBPS1_DATA_MASK 0x1
++#define GN_FORCE_NBPS1__GN_FORCE_NBPS1_DATA__SHIFT 0x0
++#define MISC_SMU_PWRMGT_DATA__NB_NBPS_MASK 0x1
++#define MISC_SMU_PWRMGT_DATA__NB_NBPS__SHIFT 0x0
++#define MISC_SMU_PWRMGT_DATA__NB_MEMPS_MASK 0x2
++#define MISC_SMU_PWRMGT_DATA__NB_MEMPS__SHIFT 0x1
++#define NB_COF__NB_COF_MASK 0xffff
++#define NB_COF__NB_COF__SHIFT 0x0
++#define UNBPM_CK_IRESET__CK_IRESET_LOCAL_MASK 0x1
++#define UNBPM_CK_IRESET__CK_IRESET_LOCAL__SHIFT 0x0
++#define CURRENT_VID_NB__CURRENT_VID_MASK 0xff
++#define CURRENT_VID_NB__CURRENT_VID__SHIFT 0x0
++#define SPR_FUSE_PSTATEPWR1__PwrValue0_MASK 0xff
++#define SPR_FUSE_PSTATEPWR1__PwrValue0__SHIFT 0x0
++#define SPR_FUSE_PSTATEPWR1__PwrValue1_MASK 0xff00
++#define SPR_FUSE_PSTATEPWR1__PwrValue1__SHIFT 0x8
++#define SPR_FUSE_PSTATEPWR1__PwrValue2_MASK 0xff0000
++#define SPR_FUSE_PSTATEPWR1__PwrValue2__SHIFT 0x10
++#define SPR_FUSE_PSTATEPWR1__PwrValue3_MASK 0xff000000
++#define SPR_FUSE_PSTATEPWR1__PwrValue3__SHIFT 0x18
++#define SPR_FUSE_PSTATEPWR2__PwrValue4_MASK 0xff
++#define SPR_FUSE_PSTATEPWR2__PwrValue4__SHIFT 0x0
++#define SPR_FUSE_PSTATEPWR2__PwrDiv0_MASK 0x300
++#define SPR_FUSE_PSTATEPWR2__PwrDiv0__SHIFT 0x8
++#define SPR_FUSE_PSTATEPWR2__PwrDiv1_MASK 0xc00
++#define SPR_FUSE_PSTATEPWR2__PwrDiv1__SHIFT 0xa
++#define SPR_FUSE_PSTATEPWR2__PwrDiv2_MASK 0x3000
++#define SPR_FUSE_PSTATEPWR2__PwrDiv2__SHIFT 0xc
++#define SPR_FUSE_PSTATEPWR2__PwrDiv3_MASK 0xc000
++#define SPR_FUSE_PSTATEPWR2__PwrDiv3__SHIFT 0xe
++#define SPR_FUSE_PSTATEPWR2__PwrDiv4_MASK 0x30000
++#define SPR_FUSE_PSTATEPWR2__PwrDiv4__SHIFT 0x10
++#define SPR_FUSE_PSTATEPWR2__PwrDiv5_MASK 0xc0000
++#define SPR_FUSE_PSTATEPWR2__PwrDiv5__SHIFT 0x12
++#define SPR_FUSE_PSTATEPWR2__PwrDiv6_MASK 0x300000
++#define SPR_FUSE_PSTATEPWR2__PwrDiv6__SHIFT 0x14
++#define SPR_FUSE_PSTATEPWR2__PwrDiv7_MASK 0xc00000
++#define SPR_FUSE_PSTATEPWR2__PwrDiv7__SHIFT 0x16
++#define SPR_FUSE_PSTATEPWR2__Reserved_MASK 0xff000000
++#define SPR_FUSE_PSTATEPWR2__Reserved__SHIFT 0x18
++#define SPR_FUSE_PSTATEPWR3__PwrValue5_MASK 0xff
++#define SPR_FUSE_PSTATEPWR3__PwrValue5__SHIFT 0x0
++#define SPR_FUSE_PSTATEPWR3__PwrValue6_MASK 0xff00
++#define SPR_FUSE_PSTATEPWR3__PwrValue6__SHIFT 0x8
++#define SPR_FUSE_PSTATEPWR3__PwrValue7_MASK 0xff0000
++#define SPR_FUSE_PSTATEPWR3__PwrValue7__SHIFT 0x10
++#define SPR_FUSE_PSTATEPWR3__Reserved_MASK 0xff000000
++#define SPR_FUSE_PSTATEPWR3__Reserved__SHIFT 0x18
++#define SPR_FUSE_THERMAL_SCRATCH__ThermalScratch_MASK 0xffffffff
++#define SPR_FUSE_THERMAL_SCRATCH__ThermalScratch__SHIFT 0x0
++#define SPR_PRODUCT_INFO0__BrandId_MASK 0xffff
++#define SPR_PRODUCT_INFO0__BrandId__SHIFT 0x0
++#define SPR_PRODUCT_INFO0__Reserved0_MASK 0x70000
++#define SPR_PRODUCT_INFO0__Reserved0__SHIFT 0x10
++#define SPR_PRODUCT_INFO0__SerialNumRdDis_MASK 0x80000
++#define SPR_PRODUCT_INFO0__SerialNumRdDis__SHIFT 0x13
++#define SPR_PRODUCT_INFO0__Reserved1_MASK 0xfff00000
++#define SPR_PRODUCT_INFO0__Reserved1__SHIFT 0x14
++#define SPR_SERIALNUM_REG1__SPR_SERIALNUM_REG1_MASK 0xffffffff
++#define SPR_SERIALNUM_REG1__SPR_SERIALNUM_REG1__SHIFT 0x0
++#define SPR_SERIALNUM_REG2__SPR_SERIALNUM_REG2_MASK 0xffffffff
++#define SPR_SERIALNUM_REG2__SPR_SERIALNUM_REG2__SHIFT 0x0
++#define SPR_PRODUCT_INFO1__DiDtMode_MASK 0x1
++#define SPR_PRODUCT_INFO1__DiDtMode__SHIFT 0x0
++#define SPR_PRODUCT_INFO1__DiDtCfg0_MASK 0x3e
++#define SPR_PRODUCT_INFO1__DiDtCfg0__SHIFT 0x1
++#define SPR_PRODUCT_INFO1__DiDtCfg1_MASK 0x3fc0
++#define SPR_PRODUCT_INFO1__DiDtCfg1__SHIFT 0x6
++#define SPR_PRODUCT_INFO1__DiDtCfg2_MASK 0xc000
++#define SPR_PRODUCT_INFO1__DiDtCfg2__SHIFT 0xe
++#define SPR_PRODUCT_INFO1__DiDtCfg3_MASK 0x10000
++#define SPR_PRODUCT_INFO1__DiDtCfg3__SHIFT 0x10
++#define SPR_PRODUCT_INFO1__DiDtCfg4_MASK 0x1e0000
++#define SPR_PRODUCT_INFO1__DiDtCfg4__SHIFT 0x11
++#define SPR_PRODUCT_INFO1__Reserved_MASK 0xffe00000
++#define SPR_PRODUCT_INFO1__Reserved__SHIFT 0x15
++#define SPR_EXT_PRODUCT_INFO__Reserved_MASK 0xffffffff
++#define SPR_EXT_PRODUCT_INFO__Reserved__SHIFT 0x0
++#define SPR_MSIDFUSE__MSID_MASK 0xffffff
++#define SPR_MSIDFUSE__MSID__SHIFT 0x0
++#define SPR_MSIDFUSE__Reserved_MASK 0xff000000
++#define SPR_MSIDFUSE__Reserved__SHIFT 0x18
++#define SPR_LINK_PRODUCT_INFO__Reserved_MASK 0xffffffff
++#define SPR_LINK_PRODUCT_INFO__Reserved__SHIFT 0x0
++#define SPR_BRAND_NAME_ADDR__Index_MASK 0xf
++#define SPR_BRAND_NAME_ADDR__Index__SHIFT 0x0
++#define SPR_BRAND_NAME_ADDR__Reserved_MASK 0xfffffff0
++#define SPR_BRAND_NAME_ADDR__Reserved__SHIFT 0x4
++#define SPR_BRAND_NAME_DATA__DATA_MASK 0xffffffff
++#define SPR_BRAND_NAME_DATA__DATA__SHIFT 0x0
++#define SPR_COMBO_PHY_PRODUCT_INFO__SPR_COMBO_PHY_PRODUCT_INFO_MASK 0xffffffff
++#define SPR_COMBO_PHY_PRODUCT_INFO__SPR_COMBO_PHY_PRODUCT_INFO__SHIFT 0x0
++#define MISC_GNB_PWRMGT_CFG0__TARGET_ADDR_MASK 0xffffffff
++#define MISC_GNB_PWRMGT_CFG0__TARGET_ADDR__SHIFT 0x0
++#define UNBPM_EXIT_TO_PSTATE__EXIT_TO_PSTATE_MASK 0x1
++#define UNBPM_EXIT_TO_PSTATE__EXIT_TO_PSTATE__SHIFT 0x0
++#define UNBPM_WARM_RESET_HS_STATUS__NB_CSTATE_ACTIVE_MASK 0x1
++#define UNBPM_WARM_RESET_HS_STATUS__NB_CSTATE_ACTIVE__SHIFT 0x0
++#define UNBPM_WARM_RESET_HS_STATUS__WARM_RESET_HS_DONE_MASK 0x2
++#define UNBPM_WARM_RESET_HS_STATUS__WARM_RESET_HS_DONE__SHIFT 0x1
++#define UNBPM_VOLTAGE_CNTL__VOLTAGE_EN_MASK 0x1
++#define UNBPM_VOLTAGE_CNTL__VOLTAGE_EN__SHIFT 0x0
++#define UNBPM_VOLTAGE_CNTL__VOLTAGE_LEVEL_MASK 0x1fe
++#define UNBPM_VOLTAGE_CNTL__VOLTAGE_LEVEL__SHIFT 0x1
++#define UNBPM_VOLTAGE_STATUS__VOLTAGE_STATUS_MASK 0x1
++#define UNBPM_VOLTAGE_STATUS__VOLTAGE_STATUS__SHIFT 0x0
++#define UNBPM_VOLTAGE_STATUS__VOLTAGE_CURRENT_LEVEL_MASK 0x1fe
++#define UNBPM_VOLTAGE_STATUS__VOLTAGE_CURRENT_LEVEL__SHIFT 0x1
++#define NUM_BOOST_STATES__NUM_BOOST_STATES_MASK 0x7
++#define NUM_BOOST_STATES__NUM_BOOST_STATES__SHIFT 0x0
++#define WARM_RESET_NB_CONTROL__WARM_RESET_CPU_VID_MASK 0xff
++#define WARM_RESET_NB_CONTROL__WARM_RESET_CPU_VID__SHIFT 0x0
++#define WARM_RESET_NB_CONTROL__NB_DISABLE_CORE_MASK 0xff00
++#define WARM_RESET_NB_CONTROL__NB_DISABLE_CORE__SHIFT 0x8
++#define ONION_NO_STREAMS_PEND__ONION_NO_STREAMS_PEND_MASK 0x1
++#define ONION_NO_STREAMS_PEND__ONION_NO_STREAMS_PEND__SHIFT 0x0
++#define ONION_NO_STREAMS_PEND__ONION3_NO_STREAMS_PEND_0_MASK 0x2
++#define ONION_NO_STREAMS_PEND__ONION3_NO_STREAMS_PEND_0__SHIFT 0x1
++#define ONION_NO_STREAMS_PEND__ONION3_NO_STREAMS_PEND_1_MASK 0x4
++#define ONION_NO_STREAMS_PEND__ONION3_NO_STREAMS_PEND_1__SHIFT 0x2
++#define SPR_PROGRAMMABLE_CTRL__PllRegUpTime_MASK 0x3
++#define SPR_PROGRAMMABLE_CTRL__PllRegUpTime__SHIFT 0x0
++#define SPR_PROGRAMMABLE_CTRL__PllVddOutUpTime_MASK 0xc
++#define SPR_PROGRAMMABLE_CTRL__PllVddOutUpTime__SHIFT 0x2
++#define SPR_PROGRAMMABLE_CTRL__ResonanceTime_MASK 0x30
++#define SPR_PROGRAMMABLE_CTRL__ResonanceTime__SHIFT 0x4
++#define SPR_PROGRAMMABLE_CTRL__C6PLLPwrDnReg_MASK 0x40
++#define SPR_PROGRAMMABLE_CTRL__C6PLLPwrDnReg__SHIFT 0x6
++#define SPR_PROGRAMMABLE_CTRL__CC6PLLPwrDnVCO_MASK 0x80
++#define SPR_PROGRAMMABLE_CTRL__CC6PLLPwrDnVCO__SHIFT 0x7
++#define SPR_PROGRAMMABLE_CTRL__CC6PLLPwrDnReg_MASK 0x100
++#define SPR_PROGRAMMABLE_CTRL__CC6PLLPwrDnReg__SHIFT 0x8
++#define SPR_PROGRAMMABLE_CTRL__NbPLLPwrDnReg_MASK 0x200
++#define SPR_PROGRAMMABLE_CTRL__NbPLLPwrDnReg__SHIFT 0x9
++#define SPR_PROGRAMMABLE_CTRL__SOIWait_MASK 0x3c00
++#define SPR_PROGRAMMABLE_CTRL__SOIWait__SHIFT 0xa
++#define PHN_FUSERX_MISC_FUSES__Spare_MASK 0xff
++#define PHN_FUSERX_MISC_FUSES__Spare__SHIFT 0x0
++#define PHN_FUSERX_MISC_FUSES__OverClockRefClkDis_MASK 0x100
++#define PHN_FUSERX_MISC_FUSES__OverClockRefClkDis__SHIFT 0x8
++#define PHN_FUSERX_MISC_FUSES__MemPstate_MASK 0x1e00
++#define PHN_FUSERX_MISC_FUSES__MemPstate__SHIFT 0x9
++#define PHN_FUSERX_MISC_FUSES__NbPstateHi_MASK 0x6000
++#define PHN_FUSERX_MISC_FUSES__NbPstateHi__SHIFT 0xd
++#define PHN_FUSERX_MISC_FUSES__NbPstateLo_MASK 0x18000
++#define PHN_FUSERX_MISC_FUSES__NbPstateLo__SHIFT 0xf
++#define PHN_FUSERX_MISC_FUSES__ScanCLK400MHz_MASK 0x20000
++#define PHN_FUSERX_MISC_FUSES__ScanCLK400MHz__SHIFT 0x11
++#define PHN_FUSERX_MISC_FUSES__CoreDis_MASK 0x3c0000
++#define PHN_FUSERX_MISC_FUSES__CoreDis__SHIFT 0x12
++#define PHN_FUSERX_MISC_FUSES__PHN_FusesValid_MASK 0x80000000
++#define PHN_FUSERX_MISC_FUSES__PHN_FusesValid__SHIFT 0x1f
++#define UNBPM_PWRCTRL_MISC__PWRGATEMASTERDIS_MASK 0x1
++#define UNBPM_PWRCTRL_MISC__PWRGATEMASTERDIS__SHIFT 0x0
++#define CSTATE_ACTIVE_SAMPLER__SAMPLE_TIME_MASK 0x1f
++#define CSTATE_ACTIVE_SAMPLER__SAMPLE_TIME__SHIFT 0x0
++#define UNBPM_DEBUG_CONFIG_STATUS__AXI_MASTER_QOS_MASK 0xf
++#define UNBPM_DEBUG_CONFIG_STATUS__AXI_MASTER_QOS__SHIFT 0x0
++#define UNBPM_DEBUG_CONFIG_STATUS__FIFO_BUFF_FLUSH_MASK 0x10
++#define UNBPM_DEBUG_CONFIG_STATUS__FIFO_BUFF_FLUSH__SHIFT 0x4
++#define UNBPM_DEBUG_CONFIG_STATUS__MASTER_DEBUG_EN_MASK 0x20
++#define UNBPM_DEBUG_CONFIG_STATUS__MASTER_DEBUG_EN__SHIFT 0x5
++#define UNBPM_DEBUG_CONFIG_STATUS__AXI_MASTER_ACTIVE_MASK 0x100
++#define UNBPM_DEBUG_CONFIG_STATUS__AXI_MASTER_ACTIVE__SHIFT 0x8
++#define UNBPM_DEBUG_CONFIG_STATUS__AXI_MASTER_BUSY_MASK 0x200
++#define UNBPM_DEBUG_CONFIG_STATUS__AXI_MASTER_BUSY__SHIFT 0x9
++#define UNBPM_DEBUG_CONFIG_STATUS__FIFO_DATA_COUNT_MASK 0x3c00
++#define UNBPM_DEBUG_CONFIG_STATUS__FIFO_DATA_COUNT__SHIFT 0xa
++#define UNBPM_DEBUG_CONFIG_STATUS__MST_OUTSTANDING_TRANS_MASK 0xff0000
++#define UNBPM_DEBUG_CONFIG_STATUS__MST_OUTSTANDING_TRANS__SHIFT 0x10
++#define UNBPM_AXIMST_LAST_CMD__AXI_MASTER_LAST_CMD_MASK 0xffffffff
++#define UNBPM_AXIMST_LAST_CMD__AXI_MASTER_LAST_CMD__SHIFT 0x0
++#define UNB_IF_INTRGEN_LAST_SENT__GNBPM_LAST_DATA_SENT_MASK 0xffff
++#define UNB_IF_INTRGEN_LAST_SENT__GNBPM_LAST_DATA_SENT__SHIFT 0x0
++#define UNB_IF_INTRGEN_LAST_SENT__SMUPM_LAST_DATA_SENT_MASK 0xffff0000
++#define UNB_IF_INTRGEN_LAST_SENT__SMUPM_LAST_DATA_SENT__SHIFT 0x10
++#define UNBPM_DEBUG_BUS_CNTL__DEBUG_BUS_LOGGING_EN_MASK 0x1
++#define UNBPM_DEBUG_BUS_CNTL__DEBUG_BUS_LOGGING_EN__SHIFT 0x0
++#define UNBPM_DEBUG_BUS_CNTL__DEBUG_BUS_CYCLE_NUM_MASK 0x1fe
++#define UNBPM_DEBUG_BUS_CNTL__DEBUG_BUS_CYCLE_NUM__SHIFT 0x1
++#define UNBPM_PWRMGT_REQ_DBG_STATUS__NB_PwrMgtReqNb_MASK 0x1
++#define UNBPM_PWRMGT_REQ_DBG_STATUS__NB_PwrMgtReqNb__SHIFT 0x0
++#define UNBPM_PWRMGT_REQ_DBG_STATUS__NB_PwrMgtReqDct_MASK 0x6
++#define UNBPM_PWRMGT_REQ_DBG_STATUS__NB_PwrMgtReqDct__SHIFT 0x1
++#define UNBPM_PWRMGT_REQ_DBG_STATUS__NB_PwrMgtReqCpu_MASK 0x38
++#define UNBPM_PWRMGT_REQ_DBG_STATUS__NB_PwrMgtReqCpu__SHIFT 0x3
++#define UNBPM_PWRMGT_REQ_DBG_STATUS__NB_PwrMgtReqCpuPwrTog_MASK 0x40
++#define UNBPM_PWRMGT_REQ_DBG_STATUS__NB_PwrMgtReqCpuPwrTog__SHIFT 0x6
++#define UNBPM_PWRMGT_REQ_DBG_STATUS__NB_PwrMgtReqNbPstateLo_MASK 0x80
++#define UNBPM_PWRMGT_REQ_DBG_STATUS__NB_PwrMgtReqNbPstateLo__SHIFT 0x7
++#define UNBPM_PWRMGT_REQ_DBG_STATUS__NB_PwrMgtReqNbMemPstate_MASK 0x100
++#define UNBPM_PWRMGT_REQ_DBG_STATUS__NB_PwrMgtReqNbMemPstate__SHIFT 0x8
++#define UNBPM_PWRMGT_REQ_DBG_STATUS__NB_PwrMgtReqCpuNbFid_MASK 0x7e00
++#define UNBPM_PWRMGT_REQ_DBG_STATUS__NB_PwrMgtReqCpuNbFid__SHIFT 0x9
++#define UNBPM_PWRMGT_REQ_DBG_STATUS__NB_PwrMgtReqDid_MASK 0x38000
++#define UNBPM_PWRMGT_REQ_DBG_STATUS__NB_PwrMgtReqDid__SHIFT 0xf
++#define UNBPM_PWRMGT_REQ_DBG_STATUS__NB_PwrMgtReqPstate_MASK 0x40000
++#define UNBPM_PWRMGT_REQ_DBG_STATUS__NB_PwrMgtReqPstate__SHIFT 0x12
++#define UNBPM_PWRMGT_REQ_DBG_STATUS__NB_PwrMgtReqPstateId_MASK 0x380000
++#define UNBPM_PWRMGT_REQ_DBG_STATUS__NB_PwrMgtReqPstateId__SHIFT 0x13
++#define UNBPM_PWRMGT_REQ_DBG_STATUS__NB_PwrMgtReqGateEn_MASK 0x400000
++#define UNBPM_PWRMGT_REQ_DBG_STATUS__NB_PwrMgtReqGateEn__SHIFT 0x16
++#define UNBPM_PWRMGT_REQ_DBG_STATUS__NB_PwrMgtReqCpuPrbEn_MASK 0x800000
++#define UNBPM_PWRMGT_REQ_DBG_STATUS__NB_PwrMgtReqCpuPrbEn__SHIFT 0x17
++#define UNBPM_PWRMGT_REQ_DBG_STATUS__NbPwrMgtReqOutstanding_MASK 0x7000000
++#define UNBPM_PWRMGT_REQ_DBG_STATUS__NbPwrMgtReqOutstanding__SHIFT 0x18
++#define UNBPM_VIDCHG_REQ_DBG_STATUS__NB_VidChgZeroVid_MASK 0x1
++#define UNBPM_VIDCHG_REQ_DBG_STATUS__NB_VidChgZeroVid__SHIFT 0x0
++#define UNBPM_VIDCHG_REQ_DBG_STATUS__NB_VidPlane_MASK 0x6
++#define UNBPM_VIDCHG_REQ_DBG_STATUS__NB_VidPlane__SHIFT 0x1
++#define UNBPM_VIDCHG_REQ_DBG_STATUS__NB_VidChgRamp_MASK 0x8
++#define UNBPM_VIDCHG_REQ_DBG_STATUS__NB_VidChgRamp__SHIFT 0x3
++#define UNBPM_VIDCHG_REQ_DBG_STATUS__NB_Vid_MASK 0xff0
++#define UNBPM_VIDCHG_REQ_DBG_STATUS__NB_Vid__SHIFT 0x4
++#define UNBPM_VIDCHG_REQ_DBG_STATUS__NB_VSTime_MASK 0x7000
++#define UNBPM_VIDCHG_REQ_DBG_STATUS__NB_VSTime__SHIFT 0xc
++#define UNBPM_VIDCHG_REQ_DBG_STATUS__CK_VidChgBusy_MASK 0x10000
++#define UNBPM_VIDCHG_REQ_DBG_STATUS__CK_VidChgBusy__SHIFT 0x10
++#define UNBPM_SCRATCH_0__DATA_MASK 0xffffffff
++#define UNBPM_SCRATCH_0__DATA__SHIFT 0x0
++#define UNBPM_SCRATCH_1__DATA_MASK 0xffffffff
++#define UNBPM_SCRATCH_1__DATA__SHIFT 0x0
++#define POWERON_CPU_0__POWERON_MASK 0x1
++#define POWERON_CPU_0__POWERON__SHIFT 0x0
++#define POWERREADY_CPU_0__POWERREADY_MASK 0x1
++#define POWERREADY_CPU_0__POWERREADY__SHIFT 0x0
++#define PGRUNFEEDBACK_CPU_0__PG_RUNFEEDBACK_MASK 0x1
++#define PGRUNFEEDBACK_CPU_0__PG_RUNFEEDBACK__SHIFT 0x0
++#define RCC3ON_CPU_0__CK_RCC3ON_MASK 0x1
++#define RCC3ON_CPU_0__CK_RCC3ON__SHIFT 0x0
++#define RCC3ON_CPU_0__RCC3_PSM_EN_MASK 0x2
++#define RCC3ON_CPU_0__RCC3_PSM_EN__SHIFT 0x1
++#define RCC3ON_CPU_0__RCC3_PSM_CLK_DIV_MASK 0xc
++#define RCC3ON_CPU_0__RCC3_PSM_CLK_DIV__SHIFT 0x2
++#define RCC3ON_CPU_0__RCC3_AVG_EN_MASK 0x10
++#define RCC3ON_CPU_0__RCC3_AVG_EN__SHIFT 0x4
++#define RCC3ON_CPU_0__RCC3_AVG_DIV_MASK 0x7e0
++#define RCC3ON_CPU_0__RCC3_AVG_DIV__SHIFT 0x5
++#define RCC3ON_CPU_0__RCC3_DIDT_TIMER_MASK 0x1f800
++#define RCC3ON_CPU_0__RCC3_DIDT_TIMER__SHIFT 0xb
++#define RCC3ON_CPU_0__RCC3_WAKE_MIN_14_0_MASK 0xfffe0000
++#define RCC3ON_CPU_0__RCC3_WAKE_MIN_14_0__SHIFT 0x11
++#define RCC3EXITDONE_CPU_0__RCC3EXITDONE_MASK 0x1
++#define RCC3EXITDONE_CPU_0__RCC3EXITDONE__SHIFT 0x0
++#define CORE_FUNC_LATE_SSB_XFER_0__START_STATUS_XFER_MASK 0x1
++#define CORE_FUNC_LATE_SSB_XFER_0__START_STATUS_XFER__SHIFT 0x0
++#define CORE_FUNC_LATE_SSB_XFER_CFG_0__FUSE_FUNC_LAST_ADDR_MASK 0x7ff
++#define CORE_FUNC_LATE_SSB_XFER_CFG_0__FUSE_FUNC_LAST_ADDR__SHIFT 0x0
++#define CORE_FUNC_LATE_SSB_XFER_CFG_0__FUSE_LATE_LAST_ADDR_MASK 0x7ff0000
++#define CORE_FUNC_LATE_SSB_XFER_CFG_0__FUSE_LATE_LAST_ADDR__SHIFT 0x10
++#define CORE_REDUN_SSB_XFER_0__START_STATUS_XFER_MASK 0x1
++#define CORE_REDUN_SSB_XFER_0__START_STATUS_XFER__SHIFT 0x0
++#define CORE_REDUN_SSB_XFER_CFG_0__FUSE_REDUN_LAST_ADDR_MASK 0x7ff
++#define CORE_REDUN_SSB_XFER_CFG_0__FUSE_REDUN_LAST_ADDR__SHIFT 0x0
++#define CORE_APM_SSB_XFER_0__START_STATUS_XFER_MASK 0x1
++#define CORE_APM_SSB_XFER_0__START_STATUS_XFER__SHIFT 0x0
++#define CORE_APM_SSB_XFER_CFG_0__FUSE_APM_LAST_ADDR_MASK 0x7ff
++#define CORE_APM_SSB_XFER_CFG_0__FUSE_APM_LAST_ADDR__SHIFT 0x0
++#define COREPM_PWRCTRL_MISC_0__PWRGATEMASTERDIS_MASK 0x1
++#define COREPM_PWRCTRL_MISC_0__PWRGATEMASTERDIS__SHIFT 0x0
++#define LDOIVRON_CPU_0__CK_LDOIVRON_MASK 0x1
++#define LDOIVRON_CPU_0__CK_LDOIVRON__SHIFT 0x0
++#define LDOIVREXITDONE_CPU_0__LDOIVREXITDONE_MASK 0x1
++#define LDOIVREXITDONE_CPU_0__LDOIVREXITDONE__SHIFT 0x0
++#define RCC3_TARGETPSMREF_CPU_0__RCC3_TARGETPSMREF_MASK 0x3fff
++#define RCC3_TARGETPSMREF_CPU_0__RCC3_TARGETPSMREF__SHIFT 0x0
++#define IVR_TARGETPSMREF_CPU_0__IVR_TARGETPSMREF_MASK 0x3fff
++#define IVR_TARGETPSMREF_CPU_0__IVR_TARGETPSMREF__SHIFT 0x0
++#define CK_JTCOOLRESET_LATCHED_CPU_0__CK_JTCOOLRESET_LATCHED_MASK 0x1
++#define CK_JTCOOLRESET_LATCHED_CPU_0__CK_JTCOOLRESET_LATCHED__SHIFT 0x0
++#define CK_DISABLECORE_CPU_0__CK_DISABLECORE_MASK 0x1
++#define CK_DISABLECORE_CPU_0__CK_DISABLECORE__SHIFT 0x0
++#define COREPM_ID_0__COREPM_INDEX_MASK 0x1
++#define COREPM_ID_0__COREPM_INDEX__SHIFT 0x0
++#define COREPM_SCRATCH_0__SCRATCH_DATA_MASK 0xffffffff
++#define COREPM_SCRATCH_0__SCRATCH_DATA__SHIFT 0x0
++#define RCC3_WAKEMIN_CPU_0__RCC3_WAKE_MIN_46_15_MASK 0xffffffff
++#define RCC3_WAKEMIN_CPU_0__RCC3_WAKE_MIN_46_15__SHIFT 0x0
++#define SPMI_CONFIG0_0__SPMI_ENABLE_MASK 0x1
++#define SPMI_CONFIG0_0__SPMI_ENABLE__SHIFT 0x0
++#define SPMI_CONFIG0_0__SPMI_PATH_NUM_TIMING_FLOPS_MASK 0x7c
++#define SPMI_CONFIG0_0__SPMI_PATH_NUM_TIMING_FLOPS__SHIFT 0x2
++#define SPMI_CONFIG0_0__SPMI_SIGNALING_DELAY_CYCLES_MASK 0xf80
++#define SPMI_CONFIG0_0__SPMI_SIGNALING_DELAY_CYCLES__SHIFT 0x7
++#define SPMI_CONFIG0_0__SPMI_SIGNALING_HOLD_CYCLES_MASK 0x1f000
++#define SPMI_CONFIG0_0__SPMI_SIGNALING_HOLD_CYCLES__SHIFT 0xc
++#define SPMI_CONFIG0_0__SPMI_PATH_ENABLE_DELAY_CYCLES_MASK 0x3e0000
++#define SPMI_CONFIG0_0__SPMI_PATH_ENABLE_DELAY_CYCLES__SHIFT 0x11
++#define SPMI_CONFIG0_0__SPMI_PATH_DISABLE_DELAY_CYCLES_MASK 0x7c00000
++#define SPMI_CONFIG0_0__SPMI_PATH_DISABLE_DELAY_CYCLES__SHIFT 0x16
++#define SPMI_CONFIG1_0__SPMI_SIGNALING_RESET_HOLD_CYCLES_MASK 0x1f
++#define SPMI_CONFIG1_0__SPMI_SIGNALING_RESET_HOLD_CYCLES__SHIFT 0x0
++#define SPMI_CONFIG1_0__SPMI_CHAIN_SIZE_MASK 0xffe0
++#define SPMI_CONFIG1_0__SPMI_CHAIN_SIZE__SHIFT 0x5
++#define SPMI_FSM_READ_TRIGGER_0__FSM_READ_TRIGGER_MASK 0x1
++#define SPMI_FSM_READ_TRIGGER_0__FSM_READ_TRIGGER__SHIFT 0x0
++#define SPMI_FSM_WRITE_TRIGGER_0__FSM_WRITE_TRIGGER_MASK 0x1
++#define SPMI_FSM_WRITE_TRIGGER_0__FSM_WRITE_TRIGGER__SHIFT 0x0
++#define SPMI_FSM_RESET_TRIGGER_0__FSM_RESET_TRIGGER_MASK 0x1
++#define SPMI_FSM_RESET_TRIGGER_0__FSM_RESET_TRIGGER__SHIFT 0x0
++#define SPMI_FSM_BUSY_0__FSM_BUSY_MASK 0x1
++#define SPMI_FSM_BUSY_0__FSM_BUSY__SHIFT 0x0
++#define SPMI_PATH_0__PATH_ENABLE_REQ_MASK 0x1
++#define SPMI_PATH_0__PATH_ENABLE_REQ__SHIFT 0x0
++#define SPMI_PATH_0__PATH_ENABLE_ACK_MASK 0x2
++#define SPMI_PATH_0__PATH_ENABLE_ACK__SHIFT 0x1
++#define SPMI_PATH_0__PATH_ENABLE_REQ_auto_clear_MASK 0x10
++#define SPMI_PATH_0__PATH_ENABLE_REQ_auto_clear__SHIFT 0x4
++#define SPMI_C6_STATE_0__SPMI_IF_C6_STATE_ENTERED_MASK 0x1
++#define SPMI_C6_STATE_0__SPMI_IF_C6_STATE_ENTERED__SHIFT 0x0
++#define SPMI_C6_STATE_0__SPMI_IF_C6_STATE_ENTERED_WHEN_FSM_BUSY_MASK 0x2
++#define SPMI_C6_STATE_0__SPMI_IF_C6_STATE_ENTERED_WHEN_FSM_BUSY__SHIFT 0x1
++#define SPMI_C6_STATE_0__SPMI_IF_COUNTER_ADDRESS_C6_MASK 0xfffc
++#define SPMI_C6_STATE_0__SPMI_IF_COUNTER_ADDRESS_C6__SHIFT 0x2
++#define SPMI_JTAG_OVER_0__SPMI_IF_JTAG_OVER_HAPPENED_MASK 0x1
++#define SPMI_JTAG_OVER_0__SPMI_IF_JTAG_OVER_HAPPENED__SHIFT 0x0
++#define SPMI_SRAM_ADDRESS_0__SRAM_ADDRESS_MASK 0xffffffff
++#define SPMI_SRAM_ADDRESS_0__SRAM_ADDRESS__SHIFT 0x0
++#define SPMI_SRAM_DATA_0__SRAM_DATA_MASK 0xffffffff
++#define SPMI_SRAM_DATA_0__SRAM_DATA__SHIFT 0x0
++#define SPMI_RESET_0__ASYNC_RESET_0_MASK 0x1
++#define SPMI_RESET_0__ASYNC_RESET_0__SHIFT 0x0
++#define SPMI_RESET_0__SYNC_RESET_MASK 0x80000000
++#define SPMI_RESET_0__SYNC_RESET__SHIFT 0x1f
++#define SPMI_FORCE_CLOCK_GATERS_0__CLOCK_GATER_0_FORCE_MASK 0x1
++#define SPMI_FORCE_CLOCK_GATERS_0__CLOCK_GATER_0_FORCE__SHIFT 0x0
++#define SPMI_FORCE_CLOCK_GATERS_0__SRAM_CLOCK_GATER_FORCE_MASK 0x100
++#define SPMI_FORCE_CLOCK_GATERS_0__SRAM_CLOCK_GATER_FORCE__SHIFT 0x8
++#define SPMI_SPARE_0__SPARE_DATA_MASK 0xffffffff
++#define SPMI_SPARE_0__SPARE_DATA__SHIFT 0x0
++#define SPMI_SPARE_EX_0__SPARE_DATA_EX_MASK 0xffffffff
++#define SPMI_SPARE_EX_0__SPARE_DATA_EX__SHIFT 0x0
++#define SPMI_SRAM_CLK_GATER_0__SRAM_CLK_GATER_EN_MASK 0x1
++#define SPMI_SRAM_CLK_GATER_0__SRAM_CLK_GATER_EN__SHIFT 0x0
++#define SPMI_SRAM_CLK_GATER_0__SRAM_CLK_GATER_TIMER_MASK 0x7fe
++#define SPMI_SRAM_CLK_GATER_0__SRAM_CLK_GATER_TIMER__SHIFT 0x1
++#define POWERON_CPU_1__POWERON_MASK 0x1
++#define POWERON_CPU_1__POWERON__SHIFT 0x0
++#define POWERREADY_CPU_1__POWERREADY_MASK 0x1
++#define POWERREADY_CPU_1__POWERREADY__SHIFT 0x0
++#define PGRUNFEEDBACK_CPU_1__PG_RUNFEEDBACK_MASK 0x1
++#define PGRUNFEEDBACK_CPU_1__PG_RUNFEEDBACK__SHIFT 0x0
++#define RCC3ON_CPU_1__CK_RCC3ON_MASK 0x1
++#define RCC3ON_CPU_1__CK_RCC3ON__SHIFT 0x0
++#define RCC3ON_CPU_1__RCC3_PSM_EN_MASK 0x2
++#define RCC3ON_CPU_1__RCC3_PSM_EN__SHIFT 0x1
++#define RCC3ON_CPU_1__RCC3_PSM_CLK_DIV_MASK 0xc
++#define RCC3ON_CPU_1__RCC3_PSM_CLK_DIV__SHIFT 0x2
++#define RCC3ON_CPU_1__RCC3_AVG_EN_MASK 0x10
++#define RCC3ON_CPU_1__RCC3_AVG_EN__SHIFT 0x4
++#define RCC3ON_CPU_1__RCC3_AVG_DIV_MASK 0x7e0
++#define RCC3ON_CPU_1__RCC3_AVG_DIV__SHIFT 0x5
++#define RCC3ON_CPU_1__RCC3_DIDT_TIMER_MASK 0x1f800
++#define RCC3ON_CPU_1__RCC3_DIDT_TIMER__SHIFT 0xb
++#define RCC3ON_CPU_1__RCC3_WAKE_MIN_14_0_MASK 0xfffe0000
++#define RCC3ON_CPU_1__RCC3_WAKE_MIN_14_0__SHIFT 0x11
++#define RCC3EXITDONE_CPU_1__RCC3EXITDONE_MASK 0x1
++#define RCC3EXITDONE_CPU_1__RCC3EXITDONE__SHIFT 0x0
++#define CORE_FUNC_LATE_SSB_XFER_1__START_STATUS_XFER_MASK 0x1
++#define CORE_FUNC_LATE_SSB_XFER_1__START_STATUS_XFER__SHIFT 0x0
++#define CORE_FUNC_LATE_SSB_XFER_CFG_1__FUSE_FUNC_LAST_ADDR_MASK 0x7ff
++#define CORE_FUNC_LATE_SSB_XFER_CFG_1__FUSE_FUNC_LAST_ADDR__SHIFT 0x0
++#define CORE_FUNC_LATE_SSB_XFER_CFG_1__FUSE_LATE_LAST_ADDR_MASK 0x7ff0000
++#define CORE_FUNC_LATE_SSB_XFER_CFG_1__FUSE_LATE_LAST_ADDR__SHIFT 0x10
++#define CORE_REDUN_SSB_XFER_1__START_STATUS_XFER_MASK 0x1
++#define CORE_REDUN_SSB_XFER_1__START_STATUS_XFER__SHIFT 0x0
++#define CORE_REDUN_SSB_XFER_CFG_1__FUSE_REDUN_LAST_ADDR_MASK 0x7ff
++#define CORE_REDUN_SSB_XFER_CFG_1__FUSE_REDUN_LAST_ADDR__SHIFT 0x0
++#define CORE_APM_SSB_XFER_1__START_STATUS_XFER_MASK 0x1
++#define CORE_APM_SSB_XFER_1__START_STATUS_XFER__SHIFT 0x0
++#define CORE_APM_SSB_XFER_CFG_1__FUSE_APM_LAST_ADDR_MASK 0x7ff
++#define CORE_APM_SSB_XFER_CFG_1__FUSE_APM_LAST_ADDR__SHIFT 0x0
++#define COREPM_PWRCTRL_MISC_1__PWRGATEMASTERDIS_MASK 0x1
++#define COREPM_PWRCTRL_MISC_1__PWRGATEMASTERDIS__SHIFT 0x0
++#define LDOIVRON_CPU_1__CK_LDOIVRON_MASK 0x1
++#define LDOIVRON_CPU_1__CK_LDOIVRON__SHIFT 0x0
++#define LDOIVREXITDONE_CPU_1__LDOIVREXITDONE_MASK 0x1
++#define LDOIVREXITDONE_CPU_1__LDOIVREXITDONE__SHIFT 0x0
++#define RCC3_TARGETPSMREF_CPU_1__RCC3_TARGETPSMREF_MASK 0x3fff
++#define RCC3_TARGETPSMREF_CPU_1__RCC3_TARGETPSMREF__SHIFT 0x0
++#define IVR_TARGETPSMREF_CPU_1__IVR_TARGETPSMREF_MASK 0x3fff
++#define IVR_TARGETPSMREF_CPU_1__IVR_TARGETPSMREF__SHIFT 0x0
++#define CK_JTCOOLRESET_LATCHED_CPU_1__CK_JTCOOLRESET_LATCHED_MASK 0x1
++#define CK_JTCOOLRESET_LATCHED_CPU_1__CK_JTCOOLRESET_LATCHED__SHIFT 0x0
++#define CK_DISABLECORE_CPU_1__CK_DISABLECORE_MASK 0x1
++#define CK_DISABLECORE_CPU_1__CK_DISABLECORE__SHIFT 0x0
++#define COREPM_ID_1__COREPM_INDEX_MASK 0x1
++#define COREPM_ID_1__COREPM_INDEX__SHIFT 0x0
++#define COREPM_SCRATCH_1__SCRATCH_DATA_MASK 0xffffffff
++#define COREPM_SCRATCH_1__SCRATCH_DATA__SHIFT 0x0
++#define RCC3_WAKEMIN_CPU_1__RCC3_WAKE_MIN_46_15_MASK 0xffffffff
++#define RCC3_WAKEMIN_CPU_1__RCC3_WAKE_MIN_46_15__SHIFT 0x0
++#define SPMI_CONFIG0_1__SPMI_ENABLE_MASK 0x1
++#define SPMI_CONFIG0_1__SPMI_ENABLE__SHIFT 0x0
++#define SPMI_CONFIG0_1__SPMI_PATH_NUM_TIMING_FLOPS_MASK 0x7c
++#define SPMI_CONFIG0_1__SPMI_PATH_NUM_TIMING_FLOPS__SHIFT 0x2
++#define SPMI_CONFIG0_1__SPMI_SIGNALING_DELAY_CYCLES_MASK 0xf80
++#define SPMI_CONFIG0_1__SPMI_SIGNALING_DELAY_CYCLES__SHIFT 0x7
++#define SPMI_CONFIG0_1__SPMI_SIGNALING_HOLD_CYCLES_MASK 0x1f000
++#define SPMI_CONFIG0_1__SPMI_SIGNALING_HOLD_CYCLES__SHIFT 0xc
++#define SPMI_CONFIG0_1__SPMI_PATH_ENABLE_DELAY_CYCLES_MASK 0x3e0000
++#define SPMI_CONFIG0_1__SPMI_PATH_ENABLE_DELAY_CYCLES__SHIFT 0x11
++#define SPMI_CONFIG0_1__SPMI_PATH_DISABLE_DELAY_CYCLES_MASK 0x7c00000
++#define SPMI_CONFIG0_1__SPMI_PATH_DISABLE_DELAY_CYCLES__SHIFT 0x16
++#define SPMI_CONFIG1_1__SPMI_SIGNALING_RESET_HOLD_CYCLES_MASK 0x1f
++#define SPMI_CONFIG1_1__SPMI_SIGNALING_RESET_HOLD_CYCLES__SHIFT 0x0
++#define SPMI_CONFIG1_1__SPMI_CHAIN_SIZE_MASK 0xffe0
++#define SPMI_CONFIG1_1__SPMI_CHAIN_SIZE__SHIFT 0x5
++#define SPMI_FSM_READ_TRIGGER_1__FSM_READ_TRIGGER_MASK 0x1
++#define SPMI_FSM_READ_TRIGGER_1__FSM_READ_TRIGGER__SHIFT 0x0
++#define SPMI_FSM_WRITE_TRIGGER_1__FSM_WRITE_TRIGGER_MASK 0x1
++#define SPMI_FSM_WRITE_TRIGGER_1__FSM_WRITE_TRIGGER__SHIFT 0x0
++#define SPMI_FSM_RESET_TRIGGER_1__FSM_RESET_TRIGGER_MASK 0x1
++#define SPMI_FSM_RESET_TRIGGER_1__FSM_RESET_TRIGGER__SHIFT 0x0
++#define SPMI_FSM_BUSY_1__FSM_BUSY_MASK 0x1
++#define SPMI_FSM_BUSY_1__FSM_BUSY__SHIFT 0x0
++#define SPMI_PATH_1__PATH_ENABLE_REQ_MASK 0x1
++#define SPMI_PATH_1__PATH_ENABLE_REQ__SHIFT 0x0
++#define SPMI_PATH_1__PATH_ENABLE_ACK_MASK 0x2
++#define SPMI_PATH_1__PATH_ENABLE_ACK__SHIFT 0x1
++#define SPMI_PATH_1__PATH_ENABLE_REQ_auto_clear_MASK 0x10
++#define SPMI_PATH_1__PATH_ENABLE_REQ_auto_clear__SHIFT 0x4
++#define SPMI_C6_STATE_1__SPMI_IF_C6_STATE_ENTERED_MASK 0x1
++#define SPMI_C6_STATE_1__SPMI_IF_C6_STATE_ENTERED__SHIFT 0x0
++#define SPMI_C6_STATE_1__SPMI_IF_C6_STATE_ENTERED_WHEN_FSM_BUSY_MASK 0x2
++#define SPMI_C6_STATE_1__SPMI_IF_C6_STATE_ENTERED_WHEN_FSM_BUSY__SHIFT 0x1
++#define SPMI_C6_STATE_1__SPMI_IF_COUNTER_ADDRESS_C6_MASK 0xfffc
++#define SPMI_C6_STATE_1__SPMI_IF_COUNTER_ADDRESS_C6__SHIFT 0x2
++#define SPMI_JTAG_OVER_1__SPMI_IF_JTAG_OVER_HAPPENED_MASK 0x1
++#define SPMI_JTAG_OVER_1__SPMI_IF_JTAG_OVER_HAPPENED__SHIFT 0x0
++#define SPMI_SRAM_ADDRESS_1__SRAM_ADDRESS_MASK 0xffffffff
++#define SPMI_SRAM_ADDRESS_1__SRAM_ADDRESS__SHIFT 0x0
++#define SPMI_SRAM_DATA_1__SRAM_DATA_MASK 0xffffffff
++#define SPMI_SRAM_DATA_1__SRAM_DATA__SHIFT 0x0
++#define SPMI_RESET_1__ASYNC_RESET_0_MASK 0x1
++#define SPMI_RESET_1__ASYNC_RESET_0__SHIFT 0x0
++#define SPMI_RESET_1__SYNC_RESET_MASK 0x80000000
++#define SPMI_RESET_1__SYNC_RESET__SHIFT 0x1f
++#define SPMI_FORCE_CLOCK_GATERS_1__CLOCK_GATER_0_FORCE_MASK 0x1
++#define SPMI_FORCE_CLOCK_GATERS_1__CLOCK_GATER_0_FORCE__SHIFT 0x0
++#define SPMI_FORCE_CLOCK_GATERS_1__SRAM_CLOCK_GATER_FORCE_MASK 0x100
++#define SPMI_FORCE_CLOCK_GATERS_1__SRAM_CLOCK_GATER_FORCE__SHIFT 0x8
++#define SPMI_SPARE_1__SPARE_DATA_MASK 0xffffffff
++#define SPMI_SPARE_1__SPARE_DATA__SHIFT 0x0
++#define SPMI_SPARE_EX_1__SPARE_DATA_EX_MASK 0xffffffff
++#define SPMI_SPARE_EX_1__SPARE_DATA_EX__SHIFT 0x0
++#define SPMI_SRAM_CLK_GATER_1__SRAM_CLK_GATER_EN_MASK 0x1
++#define SPMI_SRAM_CLK_GATER_1__SRAM_CLK_GATER_EN__SHIFT 0x0
++#define SPMI_SRAM_CLK_GATER_1__SRAM_CLK_GATER_TIMER_MASK 0x7fe
++#define SPMI_SRAM_CLK_GATER_1__SRAM_CLK_GATER_TIMER__SHIFT 0x1
++#define GENERAL_PWRMGT__GLOBAL_PWRMGT_EN_MASK 0x1
++#define GENERAL_PWRMGT__GLOBAL_PWRMGT_EN__SHIFT 0x0
++#define GENERAL_PWRMGT__STATIC_PM_EN_MASK 0x2
++#define GENERAL_PWRMGT__STATIC_PM_EN__SHIFT 0x1
++#define GENERAL_PWRMGT__THERMAL_PROTECTION_DIS_MASK 0x4
++#define GENERAL_PWRMGT__THERMAL_PROTECTION_DIS__SHIFT 0x2
++#define GENERAL_PWRMGT__THERMAL_PROTECTION_TYPE_MASK 0x8
++#define GENERAL_PWRMGT__THERMAL_PROTECTION_TYPE__SHIFT 0x3
++#define GENERAL_PWRMGT__SW_SMIO_INDEX_MASK 0x40
++#define GENERAL_PWRMGT__SW_SMIO_INDEX__SHIFT 0x6
++#define GENERAL_PWRMGT__LOW_VOLT_D2_ACPI_MASK 0x100
++#define GENERAL_PWRMGT__LOW_VOLT_D2_ACPI__SHIFT 0x8
++#define GENERAL_PWRMGT__LOW_VOLT_D3_ACPI_MASK 0x200
++#define GENERAL_PWRMGT__LOW_VOLT_D3_ACPI__SHIFT 0x9
++#define GENERAL_PWRMGT__VOLT_PWRMGT_EN_MASK 0x400
++#define GENERAL_PWRMGT__VOLT_PWRMGT_EN__SHIFT 0xa
++#define GENERAL_PWRMGT__SPARE11_MASK 0x800
++#define GENERAL_PWRMGT__SPARE11__SHIFT 0xb
++#define GENERAL_PWRMGT__GPU_COUNTER_ACPI_MASK 0x4000
++#define GENERAL_PWRMGT__GPU_COUNTER_ACPI__SHIFT 0xe
++#define GENERAL_PWRMGT__GPU_COUNTER_CLK_MASK 0x8000
++#define GENERAL_PWRMGT__GPU_COUNTER_CLK__SHIFT 0xf
++#define GENERAL_PWRMGT__GPU_COUNTER_OFF_MASK 0x10000
++#define GENERAL_PWRMGT__GPU_COUNTER_OFF__SHIFT 0x10
++#define GENERAL_PWRMGT__GPU_COUNTER_INTF_OFF_MASK 0x20000
++#define GENERAL_PWRMGT__GPU_COUNTER_INTF_OFF__SHIFT 0x11
++#define GENERAL_PWRMGT__SPARE18_MASK 0x40000
++#define GENERAL_PWRMGT__SPARE18__SHIFT 0x12
++#define GENERAL_PWRMGT__ACPI_D3_VID_MASK 0x180000
++#define GENERAL_PWRMGT__ACPI_D3_VID__SHIFT 0x13
++#define GENERAL_PWRMGT__DYN_SPREAD_SPECTRUM_EN_MASK 0x800000
++#define GENERAL_PWRMGT__DYN_SPREAD_SPECTRUM_EN__SHIFT 0x17
++#define GENERAL_PWRMGT__SPARE27_MASK 0x8000000
++#define GENERAL_PWRMGT__SPARE27__SHIFT 0x1b
++#define GENERAL_PWRMGT__SPARE_MASK 0xf0000000
++#define GENERAL_PWRMGT__SPARE__SHIFT 0x1c
++#define CNB_PWRMGT_CNTL__GNB_SLOW_MODE_MASK 0x3
++#define CNB_PWRMGT_CNTL__GNB_SLOW_MODE__SHIFT 0x0
++#define CNB_PWRMGT_CNTL__GNB_SLOW_MASK 0x4
++#define CNB_PWRMGT_CNTL__GNB_SLOW__SHIFT 0x2
++#define CNB_PWRMGT_CNTL__FORCE_NB_PS1_MASK 0x8
++#define CNB_PWRMGT_CNTL__FORCE_NB_PS1__SHIFT 0x3
++#define CNB_PWRMGT_CNTL__DPM_ENABLED_MASK 0x10
++#define CNB_PWRMGT_CNTL__DPM_ENABLED__SHIFT 0x4
++#define CNB_PWRMGT_CNTL__SPARE_MASK 0xffffffe0
++#define CNB_PWRMGT_CNTL__SPARE__SHIFT 0x5
++#define SCLK_PWRMGT_CNTL__RESET_BUSY_CNT_MASK 0x10
++#define SCLK_PWRMGT_CNTL__RESET_BUSY_CNT__SHIFT 0x4
++#define SCLK_PWRMGT_CNTL__RESET_SCLK_CNT_MASK 0x20
++#define SCLK_PWRMGT_CNTL__RESET_SCLK_CNT__SHIFT 0x5
++#define SCLK_PWRMGT_CNTL__RESERVED_0_MASK 0x40
++#define SCLK_PWRMGT_CNTL__RESERVED_0__SHIFT 0x6
++#define SCLK_PWRMGT_CNTL__RESERVED_3_MASK 0x1000000
++#define SCLK_PWRMGT_CNTL__RESERVED_3__SHIFT 0x18
++#define TARGET_AND_CURRENT_PROFILE_INDEX__TARG_ACPI_INDEX_MASK 0xf
++#define TARGET_AND_CURRENT_PROFILE_INDEX__TARG_ACPI_INDEX__SHIFT 0x0
++#define TARGET_AND_CURRENT_PROFILE_INDEX__CURR_ACPI_INDEX_MASK 0xf0
++#define TARGET_AND_CURRENT_PROFILE_INDEX__CURR_ACPI_INDEX__SHIFT 0x4
++#define TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX_MASK 0xf00
++#define TARGET_AND_CURRENT_PROFILE_INDEX__CURR_MCLK_INDEX__SHIFT 0x8
++#define TARGET_AND_CURRENT_PROFILE_INDEX__TARG_MCLK_INDEX_MASK 0xf000
++#define TARGET_AND_CURRENT_PROFILE_INDEX__TARG_MCLK_INDEX__SHIFT 0xc
++#define TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX_MASK 0x1f0000
++#define TARGET_AND_CURRENT_PROFILE_INDEX__CURR_SCLK_INDEX__SHIFT 0x10
++#define TARGET_AND_CURRENT_PROFILE_INDEX__TARG_SCLK_INDEX_MASK 0x3e00000
++#define TARGET_AND_CURRENT_PROFILE_INDEX__TARG_SCLK_INDEX__SHIFT 0x15
++#define TARGET_AND_CURRENT_PROFILE_INDEX__CURR_LCLK_INDEX_MASK 0x1c000000
++#define TARGET_AND_CURRENT_PROFILE_INDEX__CURR_LCLK_INDEX__SHIFT 0x1a
++#define TARGET_AND_CURRENT_PROFILE_INDEX__TARG_LCLK_INDEX_MASK 0xe0000000
++#define TARGET_AND_CURRENT_PROFILE_INDEX__TARG_LCLK_INDEX__SHIFT 0x1d
++#define TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_VDDCI_INDEX_MASK 0xf
++#define TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_VDDCI_INDEX__SHIFT 0x0
++#define TARGET_AND_CURRENT_PROFILE_INDEX_1__TARG_VDDCI_INDEX_MASK 0xf0
++#define TARGET_AND_CURRENT_PROFILE_INDEX_1__TARG_VDDCI_INDEX__SHIFT 0x4
++#define TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_MVDD_INDEX_MASK 0xf00
++#define TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_MVDD_INDEX__SHIFT 0x8
++#define TARGET_AND_CURRENT_PROFILE_INDEX_1__TARG_MVDD_INDEX_MASK 0xf000
++#define TARGET_AND_CURRENT_PROFILE_INDEX_1__TARG_MVDD_INDEX__SHIFT 0xc
++#define TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_VDDC_INDEX_MASK 0xf0000
++#define TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_VDDC_INDEX__SHIFT 0x10
++#define TARGET_AND_CURRENT_PROFILE_INDEX_1__TARG_VDDC_INDEX_MASK 0xf00000
++#define TARGET_AND_CURRENT_PROFILE_INDEX_1__TARG_VDDC_INDEX__SHIFT 0x14
++#define TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX_MASK 0xf000000
++#define TARGET_AND_CURRENT_PROFILE_INDEX_1__CURR_PCIE_INDEX__SHIFT 0x18
++#define TARGET_AND_CURRENT_PROFILE_INDEX_1__TARG_PCIE_INDEX_MASK 0xf0000000
++#define TARGET_AND_CURRENT_PROFILE_INDEX_1__TARG_PCIE_INDEX__SHIFT 0x1c
++#define TARGET_AND_CURRENT_PROFILE_INDEX_2__CURR_UVD_INDEX_MASK 0xf
++#define TARGET_AND_CURRENT_PROFILE_INDEX_2__CURR_UVD_INDEX__SHIFT 0x0
++#define TARGET_AND_CURRENT_PROFILE_INDEX_2__TARG_UVD_INDEX_MASK 0xf0
++#define TARGET_AND_CURRENT_PROFILE_INDEX_2__TARG_UVD_INDEX__SHIFT 0x4
++#define TARGET_AND_CURRENT_PROFILE_INDEX_2__CURR_VCE_INDEX_MASK 0xf00
++#define TARGET_AND_CURRENT_PROFILE_INDEX_2__CURR_VCE_INDEX__SHIFT 0x8
++#define TARGET_AND_CURRENT_PROFILE_INDEX_2__TARG_VCE_INDEX_MASK 0xf000
++#define TARGET_AND_CURRENT_PROFILE_INDEX_2__TARG_VCE_INDEX__SHIFT 0xc
++#define TARGET_AND_CURRENT_PROFILE_INDEX_2__CURR_ACP_INDEX_MASK 0xf0000
++#define TARGET_AND_CURRENT_PROFILE_INDEX_2__CURR_ACP_INDEX__SHIFT 0x10
++#define TARGET_AND_CURRENT_PROFILE_INDEX_2__TARG_ACP_INDEX_MASK 0xf00000
++#define TARGET_AND_CURRENT_PROFILE_INDEX_2__TARG_ACP_INDEX__SHIFT 0x14
++#define TARGET_AND_CURRENT_PROFILE_INDEX_2__CURR_SAMU_INDEX_MASK 0xf000000
++#define TARGET_AND_CURRENT_PROFILE_INDEX_2__CURR_SAMU_INDEX__SHIFT 0x18
++#define TARGET_AND_CURRENT_PROFILE_INDEX_2__TARG_SAMU_INDEX_MASK 0xf0000000
++#define TARGET_AND_CURRENT_PROFILE_INDEX_2__TARG_SAMU_INDEX__SHIFT 0x1c
++#define CG_FREQ_TRAN_VOTING_0__BIF_FREQ_THROTTLING_VOTE_EN_MASK 0x1
++#define CG_FREQ_TRAN_VOTING_0__BIF_FREQ_THROTTLING_VOTE_EN__SHIFT 0x0
++#define CG_FREQ_TRAN_VOTING_0__HDP_FREQ_THROTTLING_VOTE_EN_MASK 0x2
++#define CG_FREQ_TRAN_VOTING_0__HDP_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1
++#define CG_FREQ_TRAN_VOTING_0__ROM_FREQ_THROTTLING_VOTE_EN_MASK 0x4
++#define CG_FREQ_TRAN_VOTING_0__ROM_FREQ_THROTTLING_VOTE_EN__SHIFT 0x2
++#define CG_FREQ_TRAN_VOTING_0__IH_SEM_FREQ_THROTTLING_VOTE_EN_MASK 0x8
++#define CG_FREQ_TRAN_VOTING_0__IH_SEM_FREQ_THROTTLING_VOTE_EN__SHIFT 0x3
++#define CG_FREQ_TRAN_VOTING_0__PDMA_FREQ_THROTTLING_VOTE_EN_MASK 0x10
++#define CG_FREQ_TRAN_VOTING_0__PDMA_FREQ_THROTTLING_VOTE_EN__SHIFT 0x4
++#define CG_FREQ_TRAN_VOTING_0__DRM_FREQ_THROTTLING_VOTE_EN_MASK 0x20
++#define CG_FREQ_TRAN_VOTING_0__DRM_FREQ_THROTTLING_VOTE_EN__SHIFT 0x5
++#define CG_FREQ_TRAN_VOTING_0__IDCT_FREQ_THROTTLING_VOTE_EN_MASK 0x40
++#define CG_FREQ_TRAN_VOTING_0__IDCT_FREQ_THROTTLING_VOTE_EN__SHIFT 0x6
++#define CG_FREQ_TRAN_VOTING_0__ACP_FREQ_THROTTLING_VOTE_EN_MASK 0x80
++#define CG_FREQ_TRAN_VOTING_0__ACP_FREQ_THROTTLING_VOTE_EN__SHIFT 0x7
++#define CG_FREQ_TRAN_VOTING_0__SDMA_FREQ_THROTTLING_VOTE_EN_MASK 0x100
++#define CG_FREQ_TRAN_VOTING_0__SDMA_FREQ_THROTTLING_VOTE_EN__SHIFT 0x8
++#define CG_FREQ_TRAN_VOTING_0__UVD_FREQ_THROTTLING_VOTE_EN_MASK 0x200
++#define CG_FREQ_TRAN_VOTING_0__UVD_FREQ_THROTTLING_VOTE_EN__SHIFT 0x9
++#define CG_FREQ_TRAN_VOTING_0__VCE_0_FREQ_THROTTLING_VOTE_EN_MASK 0x400
++#define CG_FREQ_TRAN_VOTING_0__VCE_0_FREQ_THROTTLING_VOTE_EN__SHIFT 0xa
++#define CG_FREQ_TRAN_VOTING_0__DC_AZ_FREQ_THROTTLING_VOTE_EN_MASK 0x800
++#define CG_FREQ_TRAN_VOTING_0__DC_AZ_FREQ_THROTTLING_VOTE_EN__SHIFT 0xb
++#define CG_FREQ_TRAN_VOTING_0__AVP_FREQ_THROTTLING_VOTE_EN_MASK 0x2000
++#define CG_FREQ_TRAN_VOTING_0__AVP_FREQ_THROTTLING_VOTE_EN__SHIFT 0xd
++#define CG_FREQ_TRAN_VOTING_0__GRBM_0_FREQ_THROTTLING_VOTE_EN_MASK 0x4000
++#define CG_FREQ_TRAN_VOTING_0__GRBM_0_FREQ_THROTTLING_VOTE_EN__SHIFT 0xe
++#define CG_FREQ_TRAN_VOTING_0__GRBM_1_FREQ_THROTTLING_VOTE_EN_MASK 0x8000
++#define CG_FREQ_TRAN_VOTING_0__GRBM_1_FREQ_THROTTLING_VOTE_EN__SHIFT 0xf
++#define CG_FREQ_TRAN_VOTING_0__GRBM_2_FREQ_THROTTLING_VOTE_EN_MASK 0x10000
++#define CG_FREQ_TRAN_VOTING_0__GRBM_2_FREQ_THROTTLING_VOTE_EN__SHIFT 0x10
++#define CG_FREQ_TRAN_VOTING_0__GRBM_3_FREQ_THROTTLING_VOTE_EN_MASK 0x20000
++#define CG_FREQ_TRAN_VOTING_0__GRBM_3_FREQ_THROTTLING_VOTE_EN__SHIFT 0x11
++#define CG_FREQ_TRAN_VOTING_0__GRBM_4_FREQ_THROTTLING_VOTE_EN_MASK 0x40000
++#define CG_FREQ_TRAN_VOTING_0__GRBM_4_FREQ_THROTTLING_VOTE_EN__SHIFT 0x12
++#define CG_FREQ_TRAN_VOTING_0__GRBM_5_FREQ_THROTTLING_VOTE_EN_MASK 0x80000
++#define CG_FREQ_TRAN_VOTING_0__GRBM_5_FREQ_THROTTLING_VOTE_EN__SHIFT 0x13
++#define CG_FREQ_TRAN_VOTING_0__GRBM_6_FREQ_THROTTLING_VOTE_EN_MASK 0x100000
++#define CG_FREQ_TRAN_VOTING_0__GRBM_6_FREQ_THROTTLING_VOTE_EN__SHIFT 0x14
++#define CG_FREQ_TRAN_VOTING_0__GRBM_7_FREQ_THROTTLING_VOTE_EN_MASK 0x200000
++#define CG_FREQ_TRAN_VOTING_0__GRBM_7_FREQ_THROTTLING_VOTE_EN__SHIFT 0x15
++#define CG_FREQ_TRAN_VOTING_0__GRBM_8_FREQ_THROTTLING_VOTE_EN_MASK 0x400000
++#define CG_FREQ_TRAN_VOTING_0__GRBM_8_FREQ_THROTTLING_VOTE_EN__SHIFT 0x16
++#define CG_FREQ_TRAN_VOTING_0__GRBM_9_FREQ_THROTTLING_VOTE_EN_MASK 0x800000
++#define CG_FREQ_TRAN_VOTING_0__GRBM_9_FREQ_THROTTLING_VOTE_EN__SHIFT 0x17
++#define CG_FREQ_TRAN_VOTING_0__GRBM_10_FREQ_THROTTLING_VOTE_EN_MASK 0x1000000
++#define CG_FREQ_TRAN_VOTING_0__GRBM_10_FREQ_THROTTLING_VOTE_EN__SHIFT 0x18
++#define CG_FREQ_TRAN_VOTING_0__GRBM_11_FREQ_THROTTLING_VOTE_EN_MASK 0x2000000
++#define CG_FREQ_TRAN_VOTING_0__GRBM_11_FREQ_THROTTLING_VOTE_EN__SHIFT 0x19
++#define CG_FREQ_TRAN_VOTING_0__GRBM_12_FREQ_THROTTLING_VOTE_EN_MASK 0x4000000
++#define CG_FREQ_TRAN_VOTING_0__GRBM_12_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1a
++#define CG_FREQ_TRAN_VOTING_0__GRBM_13_FREQ_THROTTLING_VOTE_EN_MASK 0x8000000
++#define CG_FREQ_TRAN_VOTING_0__GRBM_13_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1b
++#define CG_FREQ_TRAN_VOTING_0__GRBM_14_FREQ_THROTTLING_VOTE_EN_MASK 0x10000000
++#define CG_FREQ_TRAN_VOTING_0__GRBM_14_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1c
++#define CG_FREQ_TRAN_VOTING_0__GRBM_15_FREQ_THROTTLING_VOTE_EN_MASK 0x20000000
++#define CG_FREQ_TRAN_VOTING_0__GRBM_15_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1d
++#define CG_FREQ_TRAN_VOTING_0__RLC_FREQ_THROTTLING_VOTE_EN_MASK 0x40000000
++#define CG_FREQ_TRAN_VOTING_0__RLC_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1e
++#define CG_FREQ_TRAN_VOTING_0__VCE_1_FREQ_THROTTLING_VOTE_EN_MASK 0x80000000
++#define CG_FREQ_TRAN_VOTING_0__VCE_1_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1f
++#define CG_FREQ_TRAN_VOTING_1__BIF_FREQ_THROTTLING_VOTE_EN_MASK 0x1
++#define CG_FREQ_TRAN_VOTING_1__BIF_FREQ_THROTTLING_VOTE_EN__SHIFT 0x0
++#define CG_FREQ_TRAN_VOTING_1__HDP_FREQ_THROTTLING_VOTE_EN_MASK 0x2
++#define CG_FREQ_TRAN_VOTING_1__HDP_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1
++#define CG_FREQ_TRAN_VOTING_1__ROM_FREQ_THROTTLING_VOTE_EN_MASK 0x4
++#define CG_FREQ_TRAN_VOTING_1__ROM_FREQ_THROTTLING_VOTE_EN__SHIFT 0x2
++#define CG_FREQ_TRAN_VOTING_1__IH_SEM_FREQ_THROTTLING_VOTE_EN_MASK 0x8
++#define CG_FREQ_TRAN_VOTING_1__IH_SEM_FREQ_THROTTLING_VOTE_EN__SHIFT 0x3
++#define CG_FREQ_TRAN_VOTING_1__PDMA_FREQ_THROTTLING_VOTE_EN_MASK 0x10
++#define CG_FREQ_TRAN_VOTING_1__PDMA_FREQ_THROTTLING_VOTE_EN__SHIFT 0x4
++#define CG_FREQ_TRAN_VOTING_1__DRM_FREQ_THROTTLING_VOTE_EN_MASK 0x20
++#define CG_FREQ_TRAN_VOTING_1__DRM_FREQ_THROTTLING_VOTE_EN__SHIFT 0x5
++#define CG_FREQ_TRAN_VOTING_1__IDCT_FREQ_THROTTLING_VOTE_EN_MASK 0x40
++#define CG_FREQ_TRAN_VOTING_1__IDCT_FREQ_THROTTLING_VOTE_EN__SHIFT 0x6
++#define CG_FREQ_TRAN_VOTING_1__ACP_FREQ_THROTTLING_VOTE_EN_MASK 0x80
++#define CG_FREQ_TRAN_VOTING_1__ACP_FREQ_THROTTLING_VOTE_EN__SHIFT 0x7
++#define CG_FREQ_TRAN_VOTING_1__SDMA_FREQ_THROTTLING_VOTE_EN_MASK 0x100
++#define CG_FREQ_TRAN_VOTING_1__SDMA_FREQ_THROTTLING_VOTE_EN__SHIFT 0x8
++#define CG_FREQ_TRAN_VOTING_1__UVD_FREQ_THROTTLING_VOTE_EN_MASK 0x200
++#define CG_FREQ_TRAN_VOTING_1__UVD_FREQ_THROTTLING_VOTE_EN__SHIFT 0x9
++#define CG_FREQ_TRAN_VOTING_1__VCE_0_FREQ_THROTTLING_VOTE_EN_MASK 0x400
++#define CG_FREQ_TRAN_VOTING_1__VCE_0_FREQ_THROTTLING_VOTE_EN__SHIFT 0xa
++#define CG_FREQ_TRAN_VOTING_1__DC_AZ_FREQ_THROTTLING_VOTE_EN_MASK 0x800
++#define CG_FREQ_TRAN_VOTING_1__DC_AZ_FREQ_THROTTLING_VOTE_EN__SHIFT 0xb
++#define CG_FREQ_TRAN_VOTING_1__AVP_FREQ_THROTTLING_VOTE_EN_MASK 0x2000
++#define CG_FREQ_TRAN_VOTING_1__AVP_FREQ_THROTTLING_VOTE_EN__SHIFT 0xd
++#define CG_FREQ_TRAN_VOTING_1__GRBM_0_FREQ_THROTTLING_VOTE_EN_MASK 0x4000
++#define CG_FREQ_TRAN_VOTING_1__GRBM_0_FREQ_THROTTLING_VOTE_EN__SHIFT 0xe
++#define CG_FREQ_TRAN_VOTING_1__GRBM_1_FREQ_THROTTLING_VOTE_EN_MASK 0x8000
++#define CG_FREQ_TRAN_VOTING_1__GRBM_1_FREQ_THROTTLING_VOTE_EN__SHIFT 0xf
++#define CG_FREQ_TRAN_VOTING_1__GRBM_2_FREQ_THROTTLING_VOTE_EN_MASK 0x10000
++#define CG_FREQ_TRAN_VOTING_1__GRBM_2_FREQ_THROTTLING_VOTE_EN__SHIFT 0x10
++#define CG_FREQ_TRAN_VOTING_1__GRBM_3_FREQ_THROTTLING_VOTE_EN_MASK 0x20000
++#define CG_FREQ_TRAN_VOTING_1__GRBM_3_FREQ_THROTTLING_VOTE_EN__SHIFT 0x11
++#define CG_FREQ_TRAN_VOTING_1__GRBM_4_FREQ_THROTTLING_VOTE_EN_MASK 0x40000
++#define CG_FREQ_TRAN_VOTING_1__GRBM_4_FREQ_THROTTLING_VOTE_EN__SHIFT 0x12
++#define CG_FREQ_TRAN_VOTING_1__GRBM_5_FREQ_THROTTLING_VOTE_EN_MASK 0x80000
++#define CG_FREQ_TRAN_VOTING_1__GRBM_5_FREQ_THROTTLING_VOTE_EN__SHIFT 0x13
++#define CG_FREQ_TRAN_VOTING_1__GRBM_6_FREQ_THROTTLING_VOTE_EN_MASK 0x100000
++#define CG_FREQ_TRAN_VOTING_1__GRBM_6_FREQ_THROTTLING_VOTE_EN__SHIFT 0x14
++#define CG_FREQ_TRAN_VOTING_1__GRBM_7_FREQ_THROTTLING_VOTE_EN_MASK 0x200000
++#define CG_FREQ_TRAN_VOTING_1__GRBM_7_FREQ_THROTTLING_VOTE_EN__SHIFT 0x15
++#define CG_FREQ_TRAN_VOTING_1__GRBM_8_FREQ_THROTTLING_VOTE_EN_MASK 0x400000
++#define CG_FREQ_TRAN_VOTING_1__GRBM_8_FREQ_THROTTLING_VOTE_EN__SHIFT 0x16
++#define CG_FREQ_TRAN_VOTING_1__GRBM_9_FREQ_THROTTLING_VOTE_EN_MASK 0x800000
++#define CG_FREQ_TRAN_VOTING_1__GRBM_9_FREQ_THROTTLING_VOTE_EN__SHIFT 0x17
++#define CG_FREQ_TRAN_VOTING_1__GRBM_10_FREQ_THROTTLING_VOTE_EN_MASK 0x1000000
++#define CG_FREQ_TRAN_VOTING_1__GRBM_10_FREQ_THROTTLING_VOTE_EN__SHIFT 0x18
++#define CG_FREQ_TRAN_VOTING_1__GRBM_11_FREQ_THROTTLING_VOTE_EN_MASK 0x2000000
++#define CG_FREQ_TRAN_VOTING_1__GRBM_11_FREQ_THROTTLING_VOTE_EN__SHIFT 0x19
++#define CG_FREQ_TRAN_VOTING_1__GRBM_12_FREQ_THROTTLING_VOTE_EN_MASK 0x4000000
++#define CG_FREQ_TRAN_VOTING_1__GRBM_12_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1a
++#define CG_FREQ_TRAN_VOTING_1__GRBM_13_FREQ_THROTTLING_VOTE_EN_MASK 0x8000000
++#define CG_FREQ_TRAN_VOTING_1__GRBM_13_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1b
++#define CG_FREQ_TRAN_VOTING_1__GRBM_14_FREQ_THROTTLING_VOTE_EN_MASK 0x10000000
++#define CG_FREQ_TRAN_VOTING_1__GRBM_14_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1c
++#define CG_FREQ_TRAN_VOTING_1__GRBM_15_FREQ_THROTTLING_VOTE_EN_MASK 0x20000000
++#define CG_FREQ_TRAN_VOTING_1__GRBM_15_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1d
++#define CG_FREQ_TRAN_VOTING_1__RLC_FREQ_THROTTLING_VOTE_EN_MASK 0x40000000
++#define CG_FREQ_TRAN_VOTING_1__RLC_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1e
++#define CG_FREQ_TRAN_VOTING_1__VCE_1_FREQ_THROTTLING_VOTE_EN_MASK 0x80000000
++#define CG_FREQ_TRAN_VOTING_1__VCE_1_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1f
++#define CG_FREQ_TRAN_VOTING_2__BIF_FREQ_THROTTLING_VOTE_EN_MASK 0x1
++#define CG_FREQ_TRAN_VOTING_2__BIF_FREQ_THROTTLING_VOTE_EN__SHIFT 0x0
++#define CG_FREQ_TRAN_VOTING_2__HDP_FREQ_THROTTLING_VOTE_EN_MASK 0x2
++#define CG_FREQ_TRAN_VOTING_2__HDP_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1
++#define CG_FREQ_TRAN_VOTING_2__ROM_FREQ_THROTTLING_VOTE_EN_MASK 0x4
++#define CG_FREQ_TRAN_VOTING_2__ROM_FREQ_THROTTLING_VOTE_EN__SHIFT 0x2
++#define CG_FREQ_TRAN_VOTING_2__IH_SEM_FREQ_THROTTLING_VOTE_EN_MASK 0x8
++#define CG_FREQ_TRAN_VOTING_2__IH_SEM_FREQ_THROTTLING_VOTE_EN__SHIFT 0x3
++#define CG_FREQ_TRAN_VOTING_2__PDMA_FREQ_THROTTLING_VOTE_EN_MASK 0x10
++#define CG_FREQ_TRAN_VOTING_2__PDMA_FREQ_THROTTLING_VOTE_EN__SHIFT 0x4
++#define CG_FREQ_TRAN_VOTING_2__DRM_FREQ_THROTTLING_VOTE_EN_MASK 0x20
++#define CG_FREQ_TRAN_VOTING_2__DRM_FREQ_THROTTLING_VOTE_EN__SHIFT 0x5
++#define CG_FREQ_TRAN_VOTING_2__IDCT_FREQ_THROTTLING_VOTE_EN_MASK 0x40
++#define CG_FREQ_TRAN_VOTING_2__IDCT_FREQ_THROTTLING_VOTE_EN__SHIFT 0x6
++#define CG_FREQ_TRAN_VOTING_2__ACP_FREQ_THROTTLING_VOTE_EN_MASK 0x80
++#define CG_FREQ_TRAN_VOTING_2__ACP_FREQ_THROTTLING_VOTE_EN__SHIFT 0x7
++#define CG_FREQ_TRAN_VOTING_2__SDMA_FREQ_THROTTLING_VOTE_EN_MASK 0x100
++#define CG_FREQ_TRAN_VOTING_2__SDMA_FREQ_THROTTLING_VOTE_EN__SHIFT 0x8
++#define CG_FREQ_TRAN_VOTING_2__UVD_FREQ_THROTTLING_VOTE_EN_MASK 0x200
++#define CG_FREQ_TRAN_VOTING_2__UVD_FREQ_THROTTLING_VOTE_EN__SHIFT 0x9
++#define CG_FREQ_TRAN_VOTING_2__VCE_0_FREQ_THROTTLING_VOTE_EN_MASK 0x400
++#define CG_FREQ_TRAN_VOTING_2__VCE_0_FREQ_THROTTLING_VOTE_EN__SHIFT 0xa
++#define CG_FREQ_TRAN_VOTING_2__DC_AZ_FREQ_THROTTLING_VOTE_EN_MASK 0x800
++#define CG_FREQ_TRAN_VOTING_2__DC_AZ_FREQ_THROTTLING_VOTE_EN__SHIFT 0xb
++#define CG_FREQ_TRAN_VOTING_2__AVP_FREQ_THROTTLING_VOTE_EN_MASK 0x2000
++#define CG_FREQ_TRAN_VOTING_2__AVP_FREQ_THROTTLING_VOTE_EN__SHIFT 0xd
++#define CG_FREQ_TRAN_VOTING_2__GRBM_0_FREQ_THROTTLING_VOTE_EN_MASK 0x4000
++#define CG_FREQ_TRAN_VOTING_2__GRBM_0_FREQ_THROTTLING_VOTE_EN__SHIFT 0xe
++#define CG_FREQ_TRAN_VOTING_2__GRBM_1_FREQ_THROTTLING_VOTE_EN_MASK 0x8000
++#define CG_FREQ_TRAN_VOTING_2__GRBM_1_FREQ_THROTTLING_VOTE_EN__SHIFT 0xf
++#define CG_FREQ_TRAN_VOTING_2__GRBM_2_FREQ_THROTTLING_VOTE_EN_MASK 0x10000
++#define CG_FREQ_TRAN_VOTING_2__GRBM_2_FREQ_THROTTLING_VOTE_EN__SHIFT 0x10
++#define CG_FREQ_TRAN_VOTING_2__GRBM_3_FREQ_THROTTLING_VOTE_EN_MASK 0x20000
++#define CG_FREQ_TRAN_VOTING_2__GRBM_3_FREQ_THROTTLING_VOTE_EN__SHIFT 0x11
++#define CG_FREQ_TRAN_VOTING_2__GRBM_4_FREQ_THROTTLING_VOTE_EN_MASK 0x40000
++#define CG_FREQ_TRAN_VOTING_2__GRBM_4_FREQ_THROTTLING_VOTE_EN__SHIFT 0x12
++#define CG_FREQ_TRAN_VOTING_2__GRBM_5_FREQ_THROTTLING_VOTE_EN_MASK 0x80000
++#define CG_FREQ_TRAN_VOTING_2__GRBM_5_FREQ_THROTTLING_VOTE_EN__SHIFT 0x13
++#define CG_FREQ_TRAN_VOTING_2__GRBM_6_FREQ_THROTTLING_VOTE_EN_MASK 0x100000
++#define CG_FREQ_TRAN_VOTING_2__GRBM_6_FREQ_THROTTLING_VOTE_EN__SHIFT 0x14
++#define CG_FREQ_TRAN_VOTING_2__GRBM_7_FREQ_THROTTLING_VOTE_EN_MASK 0x200000
++#define CG_FREQ_TRAN_VOTING_2__GRBM_7_FREQ_THROTTLING_VOTE_EN__SHIFT 0x15
++#define CG_FREQ_TRAN_VOTING_2__GRBM_8_FREQ_THROTTLING_VOTE_EN_MASK 0x400000
++#define CG_FREQ_TRAN_VOTING_2__GRBM_8_FREQ_THROTTLING_VOTE_EN__SHIFT 0x16
++#define CG_FREQ_TRAN_VOTING_2__GRBM_9_FREQ_THROTTLING_VOTE_EN_MASK 0x800000
++#define CG_FREQ_TRAN_VOTING_2__GRBM_9_FREQ_THROTTLING_VOTE_EN__SHIFT 0x17
++#define CG_FREQ_TRAN_VOTING_2__GRBM_10_FREQ_THROTTLING_VOTE_EN_MASK 0x1000000
++#define CG_FREQ_TRAN_VOTING_2__GRBM_10_FREQ_THROTTLING_VOTE_EN__SHIFT 0x18
++#define CG_FREQ_TRAN_VOTING_2__GRBM_11_FREQ_THROTTLING_VOTE_EN_MASK 0x2000000
++#define CG_FREQ_TRAN_VOTING_2__GRBM_11_FREQ_THROTTLING_VOTE_EN__SHIFT 0x19
++#define CG_FREQ_TRAN_VOTING_2__GRBM_12_FREQ_THROTTLING_VOTE_EN_MASK 0x4000000
++#define CG_FREQ_TRAN_VOTING_2__GRBM_12_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1a
++#define CG_FREQ_TRAN_VOTING_2__GRBM_13_FREQ_THROTTLING_VOTE_EN_MASK 0x8000000
++#define CG_FREQ_TRAN_VOTING_2__GRBM_13_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1b
++#define CG_FREQ_TRAN_VOTING_2__GRBM_14_FREQ_THROTTLING_VOTE_EN_MASK 0x10000000
++#define CG_FREQ_TRAN_VOTING_2__GRBM_14_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1c
++#define CG_FREQ_TRAN_VOTING_2__GRBM_15_FREQ_THROTTLING_VOTE_EN_MASK 0x20000000
++#define CG_FREQ_TRAN_VOTING_2__GRBM_15_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1d
++#define CG_FREQ_TRAN_VOTING_2__RLC_FREQ_THROTTLING_VOTE_EN_MASK 0x40000000
++#define CG_FREQ_TRAN_VOTING_2__RLC_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1e
++#define CG_FREQ_TRAN_VOTING_2__VCE_1_FREQ_THROTTLING_VOTE_EN_MASK 0x80000000
++#define CG_FREQ_TRAN_VOTING_2__VCE_1_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1f
++#define CG_FREQ_TRAN_VOTING_3__BIF_FREQ_THROTTLING_VOTE_EN_MASK 0x1
++#define CG_FREQ_TRAN_VOTING_3__BIF_FREQ_THROTTLING_VOTE_EN__SHIFT 0x0
++#define CG_FREQ_TRAN_VOTING_3__HDP_FREQ_THROTTLING_VOTE_EN_MASK 0x2
++#define CG_FREQ_TRAN_VOTING_3__HDP_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1
++#define CG_FREQ_TRAN_VOTING_3__ROM_FREQ_THROTTLING_VOTE_EN_MASK 0x4
++#define CG_FREQ_TRAN_VOTING_3__ROM_FREQ_THROTTLING_VOTE_EN__SHIFT 0x2
++#define CG_FREQ_TRAN_VOTING_3__IH_SEM_FREQ_THROTTLING_VOTE_EN_MASK 0x8
++#define CG_FREQ_TRAN_VOTING_3__IH_SEM_FREQ_THROTTLING_VOTE_EN__SHIFT 0x3
++#define CG_FREQ_TRAN_VOTING_3__PDMA_FREQ_THROTTLING_VOTE_EN_MASK 0x10
++#define CG_FREQ_TRAN_VOTING_3__PDMA_FREQ_THROTTLING_VOTE_EN__SHIFT 0x4
++#define CG_FREQ_TRAN_VOTING_3__DRM_FREQ_THROTTLING_VOTE_EN_MASK 0x20
++#define CG_FREQ_TRAN_VOTING_3__DRM_FREQ_THROTTLING_VOTE_EN__SHIFT 0x5
++#define CG_FREQ_TRAN_VOTING_3__IDCT_FREQ_THROTTLING_VOTE_EN_MASK 0x40
++#define CG_FREQ_TRAN_VOTING_3__IDCT_FREQ_THROTTLING_VOTE_EN__SHIFT 0x6
++#define CG_FREQ_TRAN_VOTING_3__ACP_FREQ_THROTTLING_VOTE_EN_MASK 0x80
++#define CG_FREQ_TRAN_VOTING_3__ACP_FREQ_THROTTLING_VOTE_EN__SHIFT 0x7
++#define CG_FREQ_TRAN_VOTING_3__SDMA_FREQ_THROTTLING_VOTE_EN_MASK 0x100
++#define CG_FREQ_TRAN_VOTING_3__SDMA_FREQ_THROTTLING_VOTE_EN__SHIFT 0x8
++#define CG_FREQ_TRAN_VOTING_3__UVD_FREQ_THROTTLING_VOTE_EN_MASK 0x200
++#define CG_FREQ_TRAN_VOTING_3__UVD_FREQ_THROTTLING_VOTE_EN__SHIFT 0x9
++#define CG_FREQ_TRAN_VOTING_3__VCE_0_FREQ_THROTTLING_VOTE_EN_MASK 0x400
++#define CG_FREQ_TRAN_VOTING_3__VCE_0_FREQ_THROTTLING_VOTE_EN__SHIFT 0xa
++#define CG_FREQ_TRAN_VOTING_3__DC_AZ_FREQ_THROTTLING_VOTE_EN_MASK 0x800
++#define CG_FREQ_TRAN_VOTING_3__DC_AZ_FREQ_THROTTLING_VOTE_EN__SHIFT 0xb
++#define CG_FREQ_TRAN_VOTING_3__AVP_FREQ_THROTTLING_VOTE_EN_MASK 0x2000
++#define CG_FREQ_TRAN_VOTING_3__AVP_FREQ_THROTTLING_VOTE_EN__SHIFT 0xd
++#define CG_FREQ_TRAN_VOTING_3__GRBM_0_FREQ_THROTTLING_VOTE_EN_MASK 0x4000
++#define CG_FREQ_TRAN_VOTING_3__GRBM_0_FREQ_THROTTLING_VOTE_EN__SHIFT 0xe
++#define CG_FREQ_TRAN_VOTING_3__GRBM_1_FREQ_THROTTLING_VOTE_EN_MASK 0x8000
++#define CG_FREQ_TRAN_VOTING_3__GRBM_1_FREQ_THROTTLING_VOTE_EN__SHIFT 0xf
++#define CG_FREQ_TRAN_VOTING_3__GRBM_2_FREQ_THROTTLING_VOTE_EN_MASK 0x10000
++#define CG_FREQ_TRAN_VOTING_3__GRBM_2_FREQ_THROTTLING_VOTE_EN__SHIFT 0x10
++#define CG_FREQ_TRAN_VOTING_3__GRBM_3_FREQ_THROTTLING_VOTE_EN_MASK 0x20000
++#define CG_FREQ_TRAN_VOTING_3__GRBM_3_FREQ_THROTTLING_VOTE_EN__SHIFT 0x11
++#define CG_FREQ_TRAN_VOTING_3__GRBM_4_FREQ_THROTTLING_VOTE_EN_MASK 0x40000
++#define CG_FREQ_TRAN_VOTING_3__GRBM_4_FREQ_THROTTLING_VOTE_EN__SHIFT 0x12
++#define CG_FREQ_TRAN_VOTING_3__GRBM_5_FREQ_THROTTLING_VOTE_EN_MASK 0x80000
++#define CG_FREQ_TRAN_VOTING_3__GRBM_5_FREQ_THROTTLING_VOTE_EN__SHIFT 0x13
++#define CG_FREQ_TRAN_VOTING_3__GRBM_6_FREQ_THROTTLING_VOTE_EN_MASK 0x100000
++#define CG_FREQ_TRAN_VOTING_3__GRBM_6_FREQ_THROTTLING_VOTE_EN__SHIFT 0x14
++#define CG_FREQ_TRAN_VOTING_3__GRBM_7_FREQ_THROTTLING_VOTE_EN_MASK 0x200000
++#define CG_FREQ_TRAN_VOTING_3__GRBM_7_FREQ_THROTTLING_VOTE_EN__SHIFT 0x15
++#define CG_FREQ_TRAN_VOTING_3__GRBM_8_FREQ_THROTTLING_VOTE_EN_MASK 0x400000
++#define CG_FREQ_TRAN_VOTING_3__GRBM_8_FREQ_THROTTLING_VOTE_EN__SHIFT 0x16
++#define CG_FREQ_TRAN_VOTING_3__GRBM_9_FREQ_THROTTLING_VOTE_EN_MASK 0x800000
++#define CG_FREQ_TRAN_VOTING_3__GRBM_9_FREQ_THROTTLING_VOTE_EN__SHIFT 0x17
++#define CG_FREQ_TRAN_VOTING_3__GRBM_10_FREQ_THROTTLING_VOTE_EN_MASK 0x1000000
++#define CG_FREQ_TRAN_VOTING_3__GRBM_10_FREQ_THROTTLING_VOTE_EN__SHIFT 0x18
++#define CG_FREQ_TRAN_VOTING_3__GRBM_11_FREQ_THROTTLING_VOTE_EN_MASK 0x2000000
++#define CG_FREQ_TRAN_VOTING_3__GRBM_11_FREQ_THROTTLING_VOTE_EN__SHIFT 0x19
++#define CG_FREQ_TRAN_VOTING_3__GRBM_12_FREQ_THROTTLING_VOTE_EN_MASK 0x4000000
++#define CG_FREQ_TRAN_VOTING_3__GRBM_12_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1a
++#define CG_FREQ_TRAN_VOTING_3__GRBM_13_FREQ_THROTTLING_VOTE_EN_MASK 0x8000000
++#define CG_FREQ_TRAN_VOTING_3__GRBM_13_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1b
++#define CG_FREQ_TRAN_VOTING_3__GRBM_14_FREQ_THROTTLING_VOTE_EN_MASK 0x10000000
++#define CG_FREQ_TRAN_VOTING_3__GRBM_14_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1c
++#define CG_FREQ_TRAN_VOTING_3__GRBM_15_FREQ_THROTTLING_VOTE_EN_MASK 0x20000000
++#define CG_FREQ_TRAN_VOTING_3__GRBM_15_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1d
++#define CG_FREQ_TRAN_VOTING_3__RLC_FREQ_THROTTLING_VOTE_EN_MASK 0x40000000
++#define CG_FREQ_TRAN_VOTING_3__RLC_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1e
++#define CG_FREQ_TRAN_VOTING_3__VCE_1_FREQ_THROTTLING_VOTE_EN_MASK 0x80000000
++#define CG_FREQ_TRAN_VOTING_3__VCE_1_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1f
++#define CG_FREQ_TRAN_VOTING_4__BIF_FREQ_THROTTLING_VOTE_EN_MASK 0x1
++#define CG_FREQ_TRAN_VOTING_4__BIF_FREQ_THROTTLING_VOTE_EN__SHIFT 0x0
++#define CG_FREQ_TRAN_VOTING_4__HDP_FREQ_THROTTLING_VOTE_EN_MASK 0x2
++#define CG_FREQ_TRAN_VOTING_4__HDP_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1
++#define CG_FREQ_TRAN_VOTING_4__ROM_FREQ_THROTTLING_VOTE_EN_MASK 0x4
++#define CG_FREQ_TRAN_VOTING_4__ROM_FREQ_THROTTLING_VOTE_EN__SHIFT 0x2
++#define CG_FREQ_TRAN_VOTING_4__IH_SEM_FREQ_THROTTLING_VOTE_EN_MASK 0x8
++#define CG_FREQ_TRAN_VOTING_4__IH_SEM_FREQ_THROTTLING_VOTE_EN__SHIFT 0x3
++#define CG_FREQ_TRAN_VOTING_4__PDMA_FREQ_THROTTLING_VOTE_EN_MASK 0x10
++#define CG_FREQ_TRAN_VOTING_4__PDMA_FREQ_THROTTLING_VOTE_EN__SHIFT 0x4
++#define CG_FREQ_TRAN_VOTING_4__DRM_FREQ_THROTTLING_VOTE_EN_MASK 0x20
++#define CG_FREQ_TRAN_VOTING_4__DRM_FREQ_THROTTLING_VOTE_EN__SHIFT 0x5
++#define CG_FREQ_TRAN_VOTING_4__IDCT_FREQ_THROTTLING_VOTE_EN_MASK 0x40
++#define CG_FREQ_TRAN_VOTING_4__IDCT_FREQ_THROTTLING_VOTE_EN__SHIFT 0x6
++#define CG_FREQ_TRAN_VOTING_4__ACP_FREQ_THROTTLING_VOTE_EN_MASK 0x80
++#define CG_FREQ_TRAN_VOTING_4__ACP_FREQ_THROTTLING_VOTE_EN__SHIFT 0x7
++#define CG_FREQ_TRAN_VOTING_4__SDMA_FREQ_THROTTLING_VOTE_EN_MASK 0x100
++#define CG_FREQ_TRAN_VOTING_4__SDMA_FREQ_THROTTLING_VOTE_EN__SHIFT 0x8
++#define CG_FREQ_TRAN_VOTING_4__UVD_FREQ_THROTTLING_VOTE_EN_MASK 0x200
++#define CG_FREQ_TRAN_VOTING_4__UVD_FREQ_THROTTLING_VOTE_EN__SHIFT 0x9
++#define CG_FREQ_TRAN_VOTING_4__VCE_0_FREQ_THROTTLING_VOTE_EN_MASK 0x400
++#define CG_FREQ_TRAN_VOTING_4__VCE_0_FREQ_THROTTLING_VOTE_EN__SHIFT 0xa
++#define CG_FREQ_TRAN_VOTING_4__DC_AZ_FREQ_THROTTLING_VOTE_EN_MASK 0x800
++#define CG_FREQ_TRAN_VOTING_4__DC_AZ_FREQ_THROTTLING_VOTE_EN__SHIFT 0xb
++#define CG_FREQ_TRAN_VOTING_4__AVP_FREQ_THROTTLING_VOTE_EN_MASK 0x2000
++#define CG_FREQ_TRAN_VOTING_4__AVP_FREQ_THROTTLING_VOTE_EN__SHIFT 0xd
++#define CG_FREQ_TRAN_VOTING_4__GRBM_0_FREQ_THROTTLING_VOTE_EN_MASK 0x4000
++#define CG_FREQ_TRAN_VOTING_4__GRBM_0_FREQ_THROTTLING_VOTE_EN__SHIFT 0xe
++#define CG_FREQ_TRAN_VOTING_4__GRBM_1_FREQ_THROTTLING_VOTE_EN_MASK 0x8000
++#define CG_FREQ_TRAN_VOTING_4__GRBM_1_FREQ_THROTTLING_VOTE_EN__SHIFT 0xf
++#define CG_FREQ_TRAN_VOTING_4__GRBM_2_FREQ_THROTTLING_VOTE_EN_MASK 0x10000
++#define CG_FREQ_TRAN_VOTING_4__GRBM_2_FREQ_THROTTLING_VOTE_EN__SHIFT 0x10
++#define CG_FREQ_TRAN_VOTING_4__GRBM_3_FREQ_THROTTLING_VOTE_EN_MASK 0x20000
++#define CG_FREQ_TRAN_VOTING_4__GRBM_3_FREQ_THROTTLING_VOTE_EN__SHIFT 0x11
++#define CG_FREQ_TRAN_VOTING_4__GRBM_4_FREQ_THROTTLING_VOTE_EN_MASK 0x40000
++#define CG_FREQ_TRAN_VOTING_4__GRBM_4_FREQ_THROTTLING_VOTE_EN__SHIFT 0x12
++#define CG_FREQ_TRAN_VOTING_4__GRBM_5_FREQ_THROTTLING_VOTE_EN_MASK 0x80000
++#define CG_FREQ_TRAN_VOTING_4__GRBM_5_FREQ_THROTTLING_VOTE_EN__SHIFT 0x13
++#define CG_FREQ_TRAN_VOTING_4__GRBM_6_FREQ_THROTTLING_VOTE_EN_MASK 0x100000
++#define CG_FREQ_TRAN_VOTING_4__GRBM_6_FREQ_THROTTLING_VOTE_EN__SHIFT 0x14
++#define CG_FREQ_TRAN_VOTING_4__GRBM_7_FREQ_THROTTLING_VOTE_EN_MASK 0x200000
++#define CG_FREQ_TRAN_VOTING_4__GRBM_7_FREQ_THROTTLING_VOTE_EN__SHIFT 0x15
++#define CG_FREQ_TRAN_VOTING_4__GRBM_8_FREQ_THROTTLING_VOTE_EN_MASK 0x400000
++#define CG_FREQ_TRAN_VOTING_4__GRBM_8_FREQ_THROTTLING_VOTE_EN__SHIFT 0x16
++#define CG_FREQ_TRAN_VOTING_4__GRBM_9_FREQ_THROTTLING_VOTE_EN_MASK 0x800000
++#define CG_FREQ_TRAN_VOTING_4__GRBM_9_FREQ_THROTTLING_VOTE_EN__SHIFT 0x17
++#define CG_FREQ_TRAN_VOTING_4__GRBM_10_FREQ_THROTTLING_VOTE_EN_MASK 0x1000000
++#define CG_FREQ_TRAN_VOTING_4__GRBM_10_FREQ_THROTTLING_VOTE_EN__SHIFT 0x18
++#define CG_FREQ_TRAN_VOTING_4__GRBM_11_FREQ_THROTTLING_VOTE_EN_MASK 0x2000000
++#define CG_FREQ_TRAN_VOTING_4__GRBM_11_FREQ_THROTTLING_VOTE_EN__SHIFT 0x19
++#define CG_FREQ_TRAN_VOTING_4__GRBM_12_FREQ_THROTTLING_VOTE_EN_MASK 0x4000000
++#define CG_FREQ_TRAN_VOTING_4__GRBM_12_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1a
++#define CG_FREQ_TRAN_VOTING_4__GRBM_13_FREQ_THROTTLING_VOTE_EN_MASK 0x8000000
++#define CG_FREQ_TRAN_VOTING_4__GRBM_13_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1b
++#define CG_FREQ_TRAN_VOTING_4__GRBM_14_FREQ_THROTTLING_VOTE_EN_MASK 0x10000000
++#define CG_FREQ_TRAN_VOTING_4__GRBM_14_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1c
++#define CG_FREQ_TRAN_VOTING_4__GRBM_15_FREQ_THROTTLING_VOTE_EN_MASK 0x20000000
++#define CG_FREQ_TRAN_VOTING_4__GRBM_15_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1d
++#define CG_FREQ_TRAN_VOTING_4__RLC_FREQ_THROTTLING_VOTE_EN_MASK 0x40000000
++#define CG_FREQ_TRAN_VOTING_4__RLC_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1e
++#define CG_FREQ_TRAN_VOTING_4__VCE_1_FREQ_THROTTLING_VOTE_EN_MASK 0x80000000
++#define CG_FREQ_TRAN_VOTING_4__VCE_1_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1f
++#define CG_FREQ_TRAN_VOTING_5__BIF_FREQ_THROTTLING_VOTE_EN_MASK 0x1
++#define CG_FREQ_TRAN_VOTING_5__BIF_FREQ_THROTTLING_VOTE_EN__SHIFT 0x0
++#define CG_FREQ_TRAN_VOTING_5__HDP_FREQ_THROTTLING_VOTE_EN_MASK 0x2
++#define CG_FREQ_TRAN_VOTING_5__HDP_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1
++#define CG_FREQ_TRAN_VOTING_5__ROM_FREQ_THROTTLING_VOTE_EN_MASK 0x4
++#define CG_FREQ_TRAN_VOTING_5__ROM_FREQ_THROTTLING_VOTE_EN__SHIFT 0x2
++#define CG_FREQ_TRAN_VOTING_5__IH_SEM_FREQ_THROTTLING_VOTE_EN_MASK 0x8
++#define CG_FREQ_TRAN_VOTING_5__IH_SEM_FREQ_THROTTLING_VOTE_EN__SHIFT 0x3
++#define CG_FREQ_TRAN_VOTING_5__PDMA_FREQ_THROTTLING_VOTE_EN_MASK 0x10
++#define CG_FREQ_TRAN_VOTING_5__PDMA_FREQ_THROTTLING_VOTE_EN__SHIFT 0x4
++#define CG_FREQ_TRAN_VOTING_5__DRM_FREQ_THROTTLING_VOTE_EN_MASK 0x20
++#define CG_FREQ_TRAN_VOTING_5__DRM_FREQ_THROTTLING_VOTE_EN__SHIFT 0x5
++#define CG_FREQ_TRAN_VOTING_5__IDCT_FREQ_THROTTLING_VOTE_EN_MASK 0x40
++#define CG_FREQ_TRAN_VOTING_5__IDCT_FREQ_THROTTLING_VOTE_EN__SHIFT 0x6
++#define CG_FREQ_TRAN_VOTING_5__ACP_FREQ_THROTTLING_VOTE_EN_MASK 0x80
++#define CG_FREQ_TRAN_VOTING_5__ACP_FREQ_THROTTLING_VOTE_EN__SHIFT 0x7
++#define CG_FREQ_TRAN_VOTING_5__SDMA_FREQ_THROTTLING_VOTE_EN_MASK 0x100
++#define CG_FREQ_TRAN_VOTING_5__SDMA_FREQ_THROTTLING_VOTE_EN__SHIFT 0x8
++#define CG_FREQ_TRAN_VOTING_5__UVD_FREQ_THROTTLING_VOTE_EN_MASK 0x200
++#define CG_FREQ_TRAN_VOTING_5__UVD_FREQ_THROTTLING_VOTE_EN__SHIFT 0x9
++#define CG_FREQ_TRAN_VOTING_5__VCE_0_FREQ_THROTTLING_VOTE_EN_MASK 0x400
++#define CG_FREQ_TRAN_VOTING_5__VCE_0_FREQ_THROTTLING_VOTE_EN__SHIFT 0xa
++#define CG_FREQ_TRAN_VOTING_5__DC_AZ_FREQ_THROTTLING_VOTE_EN_MASK 0x800
++#define CG_FREQ_TRAN_VOTING_5__DC_AZ_FREQ_THROTTLING_VOTE_EN__SHIFT 0xb
++#define CG_FREQ_TRAN_VOTING_5__AVP_FREQ_THROTTLING_VOTE_EN_MASK 0x2000
++#define CG_FREQ_TRAN_VOTING_5__AVP_FREQ_THROTTLING_VOTE_EN__SHIFT 0xd
++#define CG_FREQ_TRAN_VOTING_5__GRBM_0_FREQ_THROTTLING_VOTE_EN_MASK 0x4000
++#define CG_FREQ_TRAN_VOTING_5__GRBM_0_FREQ_THROTTLING_VOTE_EN__SHIFT 0xe
++#define CG_FREQ_TRAN_VOTING_5__GRBM_1_FREQ_THROTTLING_VOTE_EN_MASK 0x8000
++#define CG_FREQ_TRAN_VOTING_5__GRBM_1_FREQ_THROTTLING_VOTE_EN__SHIFT 0xf
++#define CG_FREQ_TRAN_VOTING_5__GRBM_2_FREQ_THROTTLING_VOTE_EN_MASK 0x10000
++#define CG_FREQ_TRAN_VOTING_5__GRBM_2_FREQ_THROTTLING_VOTE_EN__SHIFT 0x10
++#define CG_FREQ_TRAN_VOTING_5__GRBM_3_FREQ_THROTTLING_VOTE_EN_MASK 0x20000
++#define CG_FREQ_TRAN_VOTING_5__GRBM_3_FREQ_THROTTLING_VOTE_EN__SHIFT 0x11
++#define CG_FREQ_TRAN_VOTING_5__GRBM_4_FREQ_THROTTLING_VOTE_EN_MASK 0x40000
++#define CG_FREQ_TRAN_VOTING_5__GRBM_4_FREQ_THROTTLING_VOTE_EN__SHIFT 0x12
++#define CG_FREQ_TRAN_VOTING_5__GRBM_5_FREQ_THROTTLING_VOTE_EN_MASK 0x80000
++#define CG_FREQ_TRAN_VOTING_5__GRBM_5_FREQ_THROTTLING_VOTE_EN__SHIFT 0x13
++#define CG_FREQ_TRAN_VOTING_5__GRBM_6_FREQ_THROTTLING_VOTE_EN_MASK 0x100000
++#define CG_FREQ_TRAN_VOTING_5__GRBM_6_FREQ_THROTTLING_VOTE_EN__SHIFT 0x14
++#define CG_FREQ_TRAN_VOTING_5__GRBM_7_FREQ_THROTTLING_VOTE_EN_MASK 0x200000
++#define CG_FREQ_TRAN_VOTING_5__GRBM_7_FREQ_THROTTLING_VOTE_EN__SHIFT 0x15
++#define CG_FREQ_TRAN_VOTING_5__GRBM_8_FREQ_THROTTLING_VOTE_EN_MASK 0x400000
++#define CG_FREQ_TRAN_VOTING_5__GRBM_8_FREQ_THROTTLING_VOTE_EN__SHIFT 0x16
++#define CG_FREQ_TRAN_VOTING_5__GRBM_9_FREQ_THROTTLING_VOTE_EN_MASK 0x800000
++#define CG_FREQ_TRAN_VOTING_5__GRBM_9_FREQ_THROTTLING_VOTE_EN__SHIFT 0x17
++#define CG_FREQ_TRAN_VOTING_5__GRBM_10_FREQ_THROTTLING_VOTE_EN_MASK 0x1000000
++#define CG_FREQ_TRAN_VOTING_5__GRBM_10_FREQ_THROTTLING_VOTE_EN__SHIFT 0x18
++#define CG_FREQ_TRAN_VOTING_5__GRBM_11_FREQ_THROTTLING_VOTE_EN_MASK 0x2000000
++#define CG_FREQ_TRAN_VOTING_5__GRBM_11_FREQ_THROTTLING_VOTE_EN__SHIFT 0x19
++#define CG_FREQ_TRAN_VOTING_5__GRBM_12_FREQ_THROTTLING_VOTE_EN_MASK 0x4000000
++#define CG_FREQ_TRAN_VOTING_5__GRBM_12_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1a
++#define CG_FREQ_TRAN_VOTING_5__GRBM_13_FREQ_THROTTLING_VOTE_EN_MASK 0x8000000
++#define CG_FREQ_TRAN_VOTING_5__GRBM_13_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1b
++#define CG_FREQ_TRAN_VOTING_5__GRBM_14_FREQ_THROTTLING_VOTE_EN_MASK 0x10000000
++#define CG_FREQ_TRAN_VOTING_5__GRBM_14_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1c
++#define CG_FREQ_TRAN_VOTING_5__GRBM_15_FREQ_THROTTLING_VOTE_EN_MASK 0x20000000
++#define CG_FREQ_TRAN_VOTING_5__GRBM_15_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1d
++#define CG_FREQ_TRAN_VOTING_5__RLC_FREQ_THROTTLING_VOTE_EN_MASK 0x40000000
++#define CG_FREQ_TRAN_VOTING_5__RLC_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1e
++#define CG_FREQ_TRAN_VOTING_5__VCE_1_FREQ_THROTTLING_VOTE_EN_MASK 0x80000000
++#define CG_FREQ_TRAN_VOTING_5__VCE_1_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1f
++#define CG_FREQ_TRAN_VOTING_6__BIF_FREQ_THROTTLING_VOTE_EN_MASK 0x1
++#define CG_FREQ_TRAN_VOTING_6__BIF_FREQ_THROTTLING_VOTE_EN__SHIFT 0x0
++#define CG_FREQ_TRAN_VOTING_6__HDP_FREQ_THROTTLING_VOTE_EN_MASK 0x2
++#define CG_FREQ_TRAN_VOTING_6__HDP_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1
++#define CG_FREQ_TRAN_VOTING_6__ROM_FREQ_THROTTLING_VOTE_EN_MASK 0x4
++#define CG_FREQ_TRAN_VOTING_6__ROM_FREQ_THROTTLING_VOTE_EN__SHIFT 0x2
++#define CG_FREQ_TRAN_VOTING_6__IH_SEM_FREQ_THROTTLING_VOTE_EN_MASK 0x8
++#define CG_FREQ_TRAN_VOTING_6__IH_SEM_FREQ_THROTTLING_VOTE_EN__SHIFT 0x3
++#define CG_FREQ_TRAN_VOTING_6__PDMA_FREQ_THROTTLING_VOTE_EN_MASK 0x10
++#define CG_FREQ_TRAN_VOTING_6__PDMA_FREQ_THROTTLING_VOTE_EN__SHIFT 0x4
++#define CG_FREQ_TRAN_VOTING_6__DRM_FREQ_THROTTLING_VOTE_EN_MASK 0x20
++#define CG_FREQ_TRAN_VOTING_6__DRM_FREQ_THROTTLING_VOTE_EN__SHIFT 0x5
++#define CG_FREQ_TRAN_VOTING_6__IDCT_FREQ_THROTTLING_VOTE_EN_MASK 0x40
++#define CG_FREQ_TRAN_VOTING_6__IDCT_FREQ_THROTTLING_VOTE_EN__SHIFT 0x6
++#define CG_FREQ_TRAN_VOTING_6__ACP_FREQ_THROTTLING_VOTE_EN_MASK 0x80
++#define CG_FREQ_TRAN_VOTING_6__ACP_FREQ_THROTTLING_VOTE_EN__SHIFT 0x7
++#define CG_FREQ_TRAN_VOTING_6__SDMA_FREQ_THROTTLING_VOTE_EN_MASK 0x100
++#define CG_FREQ_TRAN_VOTING_6__SDMA_FREQ_THROTTLING_VOTE_EN__SHIFT 0x8
++#define CG_FREQ_TRAN_VOTING_6__UVD_FREQ_THROTTLING_VOTE_EN_MASK 0x200
++#define CG_FREQ_TRAN_VOTING_6__UVD_FREQ_THROTTLING_VOTE_EN__SHIFT 0x9
++#define CG_FREQ_TRAN_VOTING_6__VCE_0_FREQ_THROTTLING_VOTE_EN_MASK 0x400
++#define CG_FREQ_TRAN_VOTING_6__VCE_0_FREQ_THROTTLING_VOTE_EN__SHIFT 0xa
++#define CG_FREQ_TRAN_VOTING_6__DC_AZ_FREQ_THROTTLING_VOTE_EN_MASK 0x800
++#define CG_FREQ_TRAN_VOTING_6__DC_AZ_FREQ_THROTTLING_VOTE_EN__SHIFT 0xb
++#define CG_FREQ_TRAN_VOTING_6__AVP_FREQ_THROTTLING_VOTE_EN_MASK 0x2000
++#define CG_FREQ_TRAN_VOTING_6__AVP_FREQ_THROTTLING_VOTE_EN__SHIFT 0xd
++#define CG_FREQ_TRAN_VOTING_6__GRBM_0_FREQ_THROTTLING_VOTE_EN_MASK 0x4000
++#define CG_FREQ_TRAN_VOTING_6__GRBM_0_FREQ_THROTTLING_VOTE_EN__SHIFT 0xe
++#define CG_FREQ_TRAN_VOTING_6__GRBM_1_FREQ_THROTTLING_VOTE_EN_MASK 0x8000
++#define CG_FREQ_TRAN_VOTING_6__GRBM_1_FREQ_THROTTLING_VOTE_EN__SHIFT 0xf
++#define CG_FREQ_TRAN_VOTING_6__GRBM_2_FREQ_THROTTLING_VOTE_EN_MASK 0x10000
++#define CG_FREQ_TRAN_VOTING_6__GRBM_2_FREQ_THROTTLING_VOTE_EN__SHIFT 0x10
++#define CG_FREQ_TRAN_VOTING_6__GRBM_3_FREQ_THROTTLING_VOTE_EN_MASK 0x20000
++#define CG_FREQ_TRAN_VOTING_6__GRBM_3_FREQ_THROTTLING_VOTE_EN__SHIFT 0x11
++#define CG_FREQ_TRAN_VOTING_6__GRBM_4_FREQ_THROTTLING_VOTE_EN_MASK 0x40000
++#define CG_FREQ_TRAN_VOTING_6__GRBM_4_FREQ_THROTTLING_VOTE_EN__SHIFT 0x12
++#define CG_FREQ_TRAN_VOTING_6__GRBM_5_FREQ_THROTTLING_VOTE_EN_MASK 0x80000
++#define CG_FREQ_TRAN_VOTING_6__GRBM_5_FREQ_THROTTLING_VOTE_EN__SHIFT 0x13
++#define CG_FREQ_TRAN_VOTING_6__GRBM_6_FREQ_THROTTLING_VOTE_EN_MASK 0x100000
++#define CG_FREQ_TRAN_VOTING_6__GRBM_6_FREQ_THROTTLING_VOTE_EN__SHIFT 0x14
++#define CG_FREQ_TRAN_VOTING_6__GRBM_7_FREQ_THROTTLING_VOTE_EN_MASK 0x200000
++#define CG_FREQ_TRAN_VOTING_6__GRBM_7_FREQ_THROTTLING_VOTE_EN__SHIFT 0x15
++#define CG_FREQ_TRAN_VOTING_6__GRBM_8_FREQ_THROTTLING_VOTE_EN_MASK 0x400000
++#define CG_FREQ_TRAN_VOTING_6__GRBM_8_FREQ_THROTTLING_VOTE_EN__SHIFT 0x16
++#define CG_FREQ_TRAN_VOTING_6__GRBM_9_FREQ_THROTTLING_VOTE_EN_MASK 0x800000
++#define CG_FREQ_TRAN_VOTING_6__GRBM_9_FREQ_THROTTLING_VOTE_EN__SHIFT 0x17
++#define CG_FREQ_TRAN_VOTING_6__GRBM_10_FREQ_THROTTLING_VOTE_EN_MASK 0x1000000
++#define CG_FREQ_TRAN_VOTING_6__GRBM_10_FREQ_THROTTLING_VOTE_EN__SHIFT 0x18
++#define CG_FREQ_TRAN_VOTING_6__GRBM_11_FREQ_THROTTLING_VOTE_EN_MASK 0x2000000
++#define CG_FREQ_TRAN_VOTING_6__GRBM_11_FREQ_THROTTLING_VOTE_EN__SHIFT 0x19
++#define CG_FREQ_TRAN_VOTING_6__GRBM_12_FREQ_THROTTLING_VOTE_EN_MASK 0x4000000
++#define CG_FREQ_TRAN_VOTING_6__GRBM_12_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1a
++#define CG_FREQ_TRAN_VOTING_6__GRBM_13_FREQ_THROTTLING_VOTE_EN_MASK 0x8000000
++#define CG_FREQ_TRAN_VOTING_6__GRBM_13_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1b
++#define CG_FREQ_TRAN_VOTING_6__GRBM_14_FREQ_THROTTLING_VOTE_EN_MASK 0x10000000
++#define CG_FREQ_TRAN_VOTING_6__GRBM_14_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1c
++#define CG_FREQ_TRAN_VOTING_6__GRBM_15_FREQ_THROTTLING_VOTE_EN_MASK 0x20000000
++#define CG_FREQ_TRAN_VOTING_6__GRBM_15_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1d
++#define CG_FREQ_TRAN_VOTING_6__RLC_FREQ_THROTTLING_VOTE_EN_MASK 0x40000000
++#define CG_FREQ_TRAN_VOTING_6__RLC_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1e
++#define CG_FREQ_TRAN_VOTING_6__VCE_1_FREQ_THROTTLING_VOTE_EN_MASK 0x80000000
++#define CG_FREQ_TRAN_VOTING_6__VCE_1_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1f
++#define CG_FREQ_TRAN_VOTING_7__BIF_FREQ_THROTTLING_VOTE_EN_MASK 0x1
++#define CG_FREQ_TRAN_VOTING_7__BIF_FREQ_THROTTLING_VOTE_EN__SHIFT 0x0
++#define CG_FREQ_TRAN_VOTING_7__HDP_FREQ_THROTTLING_VOTE_EN_MASK 0x2
++#define CG_FREQ_TRAN_VOTING_7__HDP_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1
++#define CG_FREQ_TRAN_VOTING_7__ROM_FREQ_THROTTLING_VOTE_EN_MASK 0x4
++#define CG_FREQ_TRAN_VOTING_7__ROM_FREQ_THROTTLING_VOTE_EN__SHIFT 0x2
++#define CG_FREQ_TRAN_VOTING_7__IH_SEM_FREQ_THROTTLING_VOTE_EN_MASK 0x8
++#define CG_FREQ_TRAN_VOTING_7__IH_SEM_FREQ_THROTTLING_VOTE_EN__SHIFT 0x3
++#define CG_FREQ_TRAN_VOTING_7__PDMA_FREQ_THROTTLING_VOTE_EN_MASK 0x10
++#define CG_FREQ_TRAN_VOTING_7__PDMA_FREQ_THROTTLING_VOTE_EN__SHIFT 0x4
++#define CG_FREQ_TRAN_VOTING_7__DRM_FREQ_THROTTLING_VOTE_EN_MASK 0x20
++#define CG_FREQ_TRAN_VOTING_7__DRM_FREQ_THROTTLING_VOTE_EN__SHIFT 0x5
++#define CG_FREQ_TRAN_VOTING_7__IDCT_FREQ_THROTTLING_VOTE_EN_MASK 0x40
++#define CG_FREQ_TRAN_VOTING_7__IDCT_FREQ_THROTTLING_VOTE_EN__SHIFT 0x6
++#define CG_FREQ_TRAN_VOTING_7__ACP_FREQ_THROTTLING_VOTE_EN_MASK 0x80
++#define CG_FREQ_TRAN_VOTING_7__ACP_FREQ_THROTTLING_VOTE_EN__SHIFT 0x7
++#define CG_FREQ_TRAN_VOTING_7__SDMA_FREQ_THROTTLING_VOTE_EN_MASK 0x100
++#define CG_FREQ_TRAN_VOTING_7__SDMA_FREQ_THROTTLING_VOTE_EN__SHIFT 0x8
++#define CG_FREQ_TRAN_VOTING_7__UVD_FREQ_THROTTLING_VOTE_EN_MASK 0x200
++#define CG_FREQ_TRAN_VOTING_7__UVD_FREQ_THROTTLING_VOTE_EN__SHIFT 0x9
++#define CG_FREQ_TRAN_VOTING_7__VCE_0_FREQ_THROTTLING_VOTE_EN_MASK 0x400
++#define CG_FREQ_TRAN_VOTING_7__VCE_0_FREQ_THROTTLING_VOTE_EN__SHIFT 0xa
++#define CG_FREQ_TRAN_VOTING_7__DC_AZ_FREQ_THROTTLING_VOTE_EN_MASK 0x800
++#define CG_FREQ_TRAN_VOTING_7__DC_AZ_FREQ_THROTTLING_VOTE_EN__SHIFT 0xb
++#define CG_FREQ_TRAN_VOTING_7__AVP_FREQ_THROTTLING_VOTE_EN_MASK 0x2000
++#define CG_FREQ_TRAN_VOTING_7__AVP_FREQ_THROTTLING_VOTE_EN__SHIFT 0xd
++#define CG_FREQ_TRAN_VOTING_7__GRBM_0_FREQ_THROTTLING_VOTE_EN_MASK 0x4000
++#define CG_FREQ_TRAN_VOTING_7__GRBM_0_FREQ_THROTTLING_VOTE_EN__SHIFT 0xe
++#define CG_FREQ_TRAN_VOTING_7__GRBM_1_FREQ_THROTTLING_VOTE_EN_MASK 0x8000
++#define CG_FREQ_TRAN_VOTING_7__GRBM_1_FREQ_THROTTLING_VOTE_EN__SHIFT 0xf
++#define CG_FREQ_TRAN_VOTING_7__GRBM_2_FREQ_THROTTLING_VOTE_EN_MASK 0x10000
++#define CG_FREQ_TRAN_VOTING_7__GRBM_2_FREQ_THROTTLING_VOTE_EN__SHIFT 0x10
++#define CG_FREQ_TRAN_VOTING_7__GRBM_3_FREQ_THROTTLING_VOTE_EN_MASK 0x20000
++#define CG_FREQ_TRAN_VOTING_7__GRBM_3_FREQ_THROTTLING_VOTE_EN__SHIFT 0x11
++#define CG_FREQ_TRAN_VOTING_7__GRBM_4_FREQ_THROTTLING_VOTE_EN_MASK 0x40000
++#define CG_FREQ_TRAN_VOTING_7__GRBM_4_FREQ_THROTTLING_VOTE_EN__SHIFT 0x12
++#define CG_FREQ_TRAN_VOTING_7__GRBM_5_FREQ_THROTTLING_VOTE_EN_MASK 0x80000
++#define CG_FREQ_TRAN_VOTING_7__GRBM_5_FREQ_THROTTLING_VOTE_EN__SHIFT 0x13
++#define CG_FREQ_TRAN_VOTING_7__GRBM_6_FREQ_THROTTLING_VOTE_EN_MASK 0x100000
++#define CG_FREQ_TRAN_VOTING_7__GRBM_6_FREQ_THROTTLING_VOTE_EN__SHIFT 0x14
++#define CG_FREQ_TRAN_VOTING_7__GRBM_7_FREQ_THROTTLING_VOTE_EN_MASK 0x200000
++#define CG_FREQ_TRAN_VOTING_7__GRBM_7_FREQ_THROTTLING_VOTE_EN__SHIFT 0x15
++#define CG_FREQ_TRAN_VOTING_7__GRBM_8_FREQ_THROTTLING_VOTE_EN_MASK 0x400000
++#define CG_FREQ_TRAN_VOTING_7__GRBM_8_FREQ_THROTTLING_VOTE_EN__SHIFT 0x16
++#define CG_FREQ_TRAN_VOTING_7__GRBM_9_FREQ_THROTTLING_VOTE_EN_MASK 0x800000
++#define CG_FREQ_TRAN_VOTING_7__GRBM_9_FREQ_THROTTLING_VOTE_EN__SHIFT 0x17
++#define CG_FREQ_TRAN_VOTING_7__GRBM_10_FREQ_THROTTLING_VOTE_EN_MASK 0x1000000
++#define CG_FREQ_TRAN_VOTING_7__GRBM_10_FREQ_THROTTLING_VOTE_EN__SHIFT 0x18
++#define CG_FREQ_TRAN_VOTING_7__GRBM_11_FREQ_THROTTLING_VOTE_EN_MASK 0x2000000
++#define CG_FREQ_TRAN_VOTING_7__GRBM_11_FREQ_THROTTLING_VOTE_EN__SHIFT 0x19
++#define CG_FREQ_TRAN_VOTING_7__GRBM_12_FREQ_THROTTLING_VOTE_EN_MASK 0x4000000
++#define CG_FREQ_TRAN_VOTING_7__GRBM_12_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1a
++#define CG_FREQ_TRAN_VOTING_7__GRBM_13_FREQ_THROTTLING_VOTE_EN_MASK 0x8000000
++#define CG_FREQ_TRAN_VOTING_7__GRBM_13_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1b
++#define CG_FREQ_TRAN_VOTING_7__GRBM_14_FREQ_THROTTLING_VOTE_EN_MASK 0x10000000
++#define CG_FREQ_TRAN_VOTING_7__GRBM_14_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1c
++#define CG_FREQ_TRAN_VOTING_7__GRBM_15_FREQ_THROTTLING_VOTE_EN_MASK 0x20000000
++#define CG_FREQ_TRAN_VOTING_7__GRBM_15_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1d
++#define CG_FREQ_TRAN_VOTING_7__RLC_FREQ_THROTTLING_VOTE_EN_MASK 0x40000000
++#define CG_FREQ_TRAN_VOTING_7__RLC_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1e
++#define CG_FREQ_TRAN_VOTING_7__VCE_1_FREQ_THROTTLING_VOTE_EN_MASK 0x80000000
++#define CG_FREQ_TRAN_VOTING_7__VCE_1_FREQ_THROTTLING_VOTE_EN__SHIFT 0x1f
++#define CG_STATIC_SCREEN_PARAMETER__STATIC_SCREEN_THRESHOLD_MASK 0xffff
++#define CG_STATIC_SCREEN_PARAMETER__STATIC_SCREEN_THRESHOLD__SHIFT 0x0
++#define CG_STATIC_SCREEN_PARAMETER__STATIC_SCREEN_THRESHOLD_UNIT_MASK 0xf0000
++#define CG_STATIC_SCREEN_PARAMETER__STATIC_SCREEN_THRESHOLD_UNIT__SHIFT 0x10
++#define CG_ACPI_CNTL__SCLK_ACPI_DIV_MASK 0x7f
++#define CG_ACPI_CNTL__SCLK_ACPI_DIV__SHIFT 0x0
++#define CG_ACPI_CNTL__SCLK_CHANGE_SKIP_MASK 0x80
++#define CG_ACPI_CNTL__SCLK_CHANGE_SKIP__SHIFT 0x7
++#define SCLK_DEEP_SLEEP_CNTL__DIV_ID_MASK 0x7
++#define SCLK_DEEP_SLEEP_CNTL__DIV_ID__SHIFT 0x0
++#define SCLK_DEEP_SLEEP_CNTL__RAMP_DIS_MASK 0x8
++#define SCLK_DEEP_SLEEP_CNTL__RAMP_DIS__SHIFT 0x3
++#define SCLK_DEEP_SLEEP_CNTL__HYSTERESIS_MASK 0xfff0
++#define SCLK_DEEP_SLEEP_CNTL__HYSTERESIS__SHIFT 0x4
++#define SCLK_DEEP_SLEEP_CNTL__SCLK_RUNNING_MASK_MASK 0x10000
++#define SCLK_DEEP_SLEEP_CNTL__SCLK_RUNNING_MASK__SHIFT 0x10
++#define SCLK_DEEP_SLEEP_CNTL__SELF_REFRESH_MASK_MASK 0x20000
++#define SCLK_DEEP_SLEEP_CNTL__SELF_REFRESH_MASK__SHIFT 0x11
++#define SCLK_DEEP_SLEEP_CNTL__ALLOW_NBPSTATE_MASK_MASK 0x40000
++#define SCLK_DEEP_SLEEP_CNTL__ALLOW_NBPSTATE_MASK__SHIFT 0x12
++#define SCLK_DEEP_SLEEP_CNTL__BIF_BUSY_MASK_MASK 0x80000
++#define SCLK_DEEP_SLEEP_CNTL__BIF_BUSY_MASK__SHIFT 0x13
++#define SCLK_DEEP_SLEEP_CNTL__UVD_BUSY_MASK_MASK 0x100000
++#define SCLK_DEEP_SLEEP_CNTL__UVD_BUSY_MASK__SHIFT 0x14
++#define SCLK_DEEP_SLEEP_CNTL__MC0SRBM_BUSY_MASK_MASK 0x200000
++#define SCLK_DEEP_SLEEP_CNTL__MC0SRBM_BUSY_MASK__SHIFT 0x15
++#define SCLK_DEEP_SLEEP_CNTL__MC1SRBM_BUSY_MASK_MASK 0x400000
++#define SCLK_DEEP_SLEEP_CNTL__MC1SRBM_BUSY_MASK__SHIFT 0x16
++#define SCLK_DEEP_SLEEP_CNTL__MC_ALLOW_MASK_MASK 0x800000
++#define SCLK_DEEP_SLEEP_CNTL__MC_ALLOW_MASK__SHIFT 0x17
++#define SCLK_DEEP_SLEEP_CNTL__SMU_BUSY_MASK_MASK 0x1000000
++#define SCLK_DEEP_SLEEP_CNTL__SMU_BUSY_MASK__SHIFT 0x18
++#define SCLK_DEEP_SLEEP_CNTL__SELF_REFRESH_NLC_MASK_MASK 0x2000000
++#define SCLK_DEEP_SLEEP_CNTL__SELF_REFRESH_NLC_MASK__SHIFT 0x19
++#define SCLK_DEEP_SLEEP_CNTL__FAST_EXIT_REQ_NBPSTATE_MASK 0x4000000
++#define SCLK_DEEP_SLEEP_CNTL__FAST_EXIT_REQ_NBPSTATE__SHIFT 0x1a
++#define SCLK_DEEP_SLEEP_CNTL__DEEP_SLEEP_ENTRY_MODE_MASK 0x8000000
++#define SCLK_DEEP_SLEEP_CNTL__DEEP_SLEEP_ENTRY_MODE__SHIFT 0x1b
++#define SCLK_DEEP_SLEEP_CNTL__MBUS2_ACTIVE_MASK_MASK 0x10000000
++#define SCLK_DEEP_SLEEP_CNTL__MBUS2_ACTIVE_MASK__SHIFT 0x1c
++#define SCLK_DEEP_SLEEP_CNTL__VCE_0_BUSY_MASK_MASK 0x20000000
++#define SCLK_DEEP_SLEEP_CNTL__VCE_0_BUSY_MASK__SHIFT 0x1d
++#define SCLK_DEEP_SLEEP_CNTL__AZ_BUSY_MASK_MASK 0x40000000
++#define SCLK_DEEP_SLEEP_CNTL__AZ_BUSY_MASK__SHIFT 0x1e
++#define SCLK_DEEP_SLEEP_CNTL__ENABLE_DS_MASK 0x80000000
++#define SCLK_DEEP_SLEEP_CNTL__ENABLE_DS__SHIFT 0x1f
++#define SCLK_DEEP_SLEEP_CNTL2__RLC_BUSY_MASK_MASK 0x1
++#define SCLK_DEEP_SLEEP_CNTL2__RLC_BUSY_MASK__SHIFT 0x0
++#define SCLK_DEEP_SLEEP_CNTL2__HDP_BUSY_MASK_MASK 0x2
++#define SCLK_DEEP_SLEEP_CNTL2__HDP_BUSY_MASK__SHIFT 0x1
++#define SCLK_DEEP_SLEEP_CNTL2__ROM_BUSY_MASK_MASK 0x4
++#define SCLK_DEEP_SLEEP_CNTL2__ROM_BUSY_MASK__SHIFT 0x2
++#define SCLK_DEEP_SLEEP_CNTL2__IH_SEM_BUSY_MASK_MASK 0x8
++#define SCLK_DEEP_SLEEP_CNTL2__IH_SEM_BUSY_MASK__SHIFT 0x3
++#define SCLK_DEEP_SLEEP_CNTL2__PDMA_BUSY_MASK_MASK 0x10
++#define SCLK_DEEP_SLEEP_CNTL2__PDMA_BUSY_MASK__SHIFT 0x4
++#define SCLK_DEEP_SLEEP_CNTL2__IDCT_BUSY_MASK_MASK 0x40
++#define SCLK_DEEP_SLEEP_CNTL2__IDCT_BUSY_MASK__SHIFT 0x6
++#define SCLK_DEEP_SLEEP_CNTL2__SDMA_BUSY_MASK_MASK 0x80
++#define SCLK_DEEP_SLEEP_CNTL2__SDMA_BUSY_MASK__SHIFT 0x7
++#define SCLK_DEEP_SLEEP_CNTL2__DC_AZ_BUSY_MASK_MASK 0x100
++#define SCLK_DEEP_SLEEP_CNTL2__DC_AZ_BUSY_MASK__SHIFT 0x8
++#define SCLK_DEEP_SLEEP_CNTL2__ACP_SMU_ALLOW_DSLEEP_STUTTER_MASK_MASK 0x200
++#define SCLK_DEEP_SLEEP_CNTL2__ACP_SMU_ALLOW_DSLEEP_STUTTER_MASK__SHIFT 0x9
++#define SCLK_DEEP_SLEEP_CNTL2__UVD_CG_MC_STAT_BUSY_MASK_MASK 0x400
++#define SCLK_DEEP_SLEEP_CNTL2__UVD_CG_MC_STAT_BUSY_MASK__SHIFT 0xa
++#define SCLK_DEEP_SLEEP_CNTL2__VCE_0_CG_MC_STAT_BUSY_MASK_MASK 0x800
++#define SCLK_DEEP_SLEEP_CNTL2__VCE_0_CG_MC_STAT_BUSY_MASK__SHIFT 0xb
++#define SCLK_DEEP_SLEEP_CNTL2__VCE_1_BUSY_MASK_MASK 0x200000
++#define SCLK_DEEP_SLEEP_CNTL2__VCE_1_BUSY_MASK__SHIFT 0x15
++#define SCLK_DEEP_SLEEP_CNTL2__VCE_1_CG_MC_STAT_BUSY_MASK_MASK 0x400000
++#define SCLK_DEEP_SLEEP_CNTL2__VCE_1_CG_MC_STAT_BUSY_MASK__SHIFT 0x16
++#define SCLK_DEEP_SLEEP_CNTL2__REG_SCLK_DEEP_SLEEP_MASK_MASK 0x800000
++#define SCLK_DEEP_SLEEP_CNTL2__REG_SCLK_DEEP_SLEEP_MASK__SHIFT 0x17
++#define SCLK_DEEP_SLEEP_CNTL2__INOUT_CUSHION_MASK 0xff000000
++#define SCLK_DEEP_SLEEP_CNTL2__INOUT_CUSHION__SHIFT 0x18
++#define SCLK_DEEP_SLEEP_CNTL3__GRBM_0_SMU_BUSY_MASK_MASK 0x1
++#define SCLK_DEEP_SLEEP_CNTL3__GRBM_0_SMU_BUSY_MASK__SHIFT 0x0
++#define SCLK_DEEP_SLEEP_CNTL3__GRBM_1_SMU_BUSY_MASK_MASK 0x2
++#define SCLK_DEEP_SLEEP_CNTL3__GRBM_1_SMU_BUSY_MASK__SHIFT 0x1
++#define SCLK_DEEP_SLEEP_CNTL3__GRBM_2_SMU_BUSY_MASK_MASK 0x4
++#define SCLK_DEEP_SLEEP_CNTL3__GRBM_2_SMU_BUSY_MASK__SHIFT 0x2
++#define SCLK_DEEP_SLEEP_CNTL3__GRBM_3_SMU_BUSY_MASK_MASK 0x8
++#define SCLK_DEEP_SLEEP_CNTL3__GRBM_3_SMU_BUSY_MASK__SHIFT 0x3
++#define SCLK_DEEP_SLEEP_CNTL3__GRBM_4_SMU_BUSY_MASK_MASK 0x10
++#define SCLK_DEEP_SLEEP_CNTL3__GRBM_4_SMU_BUSY_MASK__SHIFT 0x4
++#define SCLK_DEEP_SLEEP_CNTL3__GRBM_5_SMU_BUSY_MASK_MASK 0x20
++#define SCLK_DEEP_SLEEP_CNTL3__GRBM_5_SMU_BUSY_MASK__SHIFT 0x5
++#define SCLK_DEEP_SLEEP_CNTL3__GRBM_6_SMU_BUSY_MASK_MASK 0x40
++#define SCLK_DEEP_SLEEP_CNTL3__GRBM_6_SMU_BUSY_MASK__SHIFT 0x6
++#define SCLK_DEEP_SLEEP_CNTL3__GRBM_7_SMU_BUSY_MASK_MASK 0x80
++#define SCLK_DEEP_SLEEP_CNTL3__GRBM_7_SMU_BUSY_MASK__SHIFT 0x7
++#define SCLK_DEEP_SLEEP_CNTL3__GRBM_8_SMU_BUSY_MASK_MASK 0x100
++#define SCLK_DEEP_SLEEP_CNTL3__GRBM_8_SMU_BUSY_MASK__SHIFT 0x8
++#define SCLK_DEEP_SLEEP_CNTL3__GRBM_9_SMU_BUSY_MASK_MASK 0x200
++#define SCLK_DEEP_SLEEP_CNTL3__GRBM_9_SMU_BUSY_MASK__SHIFT 0x9
++#define SCLK_DEEP_SLEEP_CNTL3__GRBM_10_SMU_BUSY_MASK_MASK 0x400
++#define SCLK_DEEP_SLEEP_CNTL3__GRBM_10_SMU_BUSY_MASK__SHIFT 0xa
++#define SCLK_DEEP_SLEEP_CNTL3__GRBM_11_SMU_BUSY_MASK_MASK 0x800
++#define SCLK_DEEP_SLEEP_CNTL3__GRBM_11_SMU_BUSY_MASK__SHIFT 0xb
++#define SCLK_DEEP_SLEEP_CNTL3__GRBM_12_SMU_BUSY_MASK_MASK 0x1000
++#define SCLK_DEEP_SLEEP_CNTL3__GRBM_12_SMU_BUSY_MASK__SHIFT 0xc
++#define SCLK_DEEP_SLEEP_CNTL3__GRBM_13_SMU_BUSY_MASK_MASK 0x2000
++#define SCLK_DEEP_SLEEP_CNTL3__GRBM_13_SMU_BUSY_MASK__SHIFT 0xd
++#define SCLK_DEEP_SLEEP_CNTL3__GRBM_14_SMU_BUSY_MASK_MASK 0x4000
++#define SCLK_DEEP_SLEEP_CNTL3__GRBM_14_SMU_BUSY_MASK__SHIFT 0xe
++#define SCLK_DEEP_SLEEP_CNTL3__GRBM_15_SMU_BUSY_MASK_MASK 0x8000
++#define SCLK_DEEP_SLEEP_CNTL3__GRBM_15_SMU_BUSY_MASK__SHIFT 0xf
++#define SCLK_DEEP_SLEEP_CNTL3__SMUIF_SLAVE_SCLK_BUSY_MASK_MASK 0x10000
++#define SCLK_DEEP_SLEEP_CNTL3__SMUIF_SLAVE_SCLK_BUSY_MASK__SHIFT 0x10
++#define SCLK_DEEP_SLEEP_CNTL3__SMUIF_MASTER_SCLK_BUSY_MASK_MASK 0x20000
++#define SCLK_DEEP_SLEEP_CNTL3__SMUIF_MASTER_SCLK_BUSY_MASK__SHIFT 0x11
++#define SCLK_DEEP_SLEEP_MISC_CNTL__DPM_DS_DIV_ID_MASK 0x7
++#define SCLK_DEEP_SLEEP_MISC_CNTL__DPM_DS_DIV_ID__SHIFT 0x0
++#define SCLK_DEEP_SLEEP_MISC_CNTL__DPM_SS_DIV_ID_MASK 0x38
++#define SCLK_DEEP_SLEEP_MISC_CNTL__DPM_SS_DIV_ID__SHIFT 0x3
++#define SCLK_DEEP_SLEEP_MISC_CNTL__OCP_ENABLE_MASK 0x10000
++#define SCLK_DEEP_SLEEP_MISC_CNTL__OCP_ENABLE__SHIFT 0x10
++#define SCLK_DEEP_SLEEP_MISC_CNTL__OCP_DS_DIV_ID_MASK 0xe0000
++#define SCLK_DEEP_SLEEP_MISC_CNTL__OCP_DS_DIV_ID__SHIFT 0x11
++#define SCLK_DEEP_SLEEP_MISC_CNTL__OCP_SS_DIV_ID_MASK 0x700000
++#define SCLK_DEEP_SLEEP_MISC_CNTL__OCP_SS_DIV_ID__SHIFT 0x14
++#define LCLK_DEEP_SLEEP_CNTL__DIV_ID_MASK 0x7
++#define LCLK_DEEP_SLEEP_CNTL__DIV_ID__SHIFT 0x0
++#define LCLK_DEEP_SLEEP_CNTL__RAMP_DIS_MASK 0x8
++#define LCLK_DEEP_SLEEP_CNTL__RAMP_DIS__SHIFT 0x3
++#define LCLK_DEEP_SLEEP_CNTL__HYSTERESIS_MASK 0xfff0
++#define LCLK_DEEP_SLEEP_CNTL__HYSTERESIS__SHIFT 0x4
++#define LCLK_DEEP_SLEEP_CNTL__RESERVED_MASK 0x7fff0000
++#define LCLK_DEEP_SLEEP_CNTL__RESERVED__SHIFT 0x10
++#define LCLK_DEEP_SLEEP_CNTL__ENABLE_DS_MASK 0x80000000
++#define LCLK_DEEP_SLEEP_CNTL__ENABLE_DS__SHIFT 0x1f
++#define LCLK_DEEP_SLEEP_CNTL2__RFE_BUSY_MASK_MASK 0x1
++#define LCLK_DEEP_SLEEP_CNTL2__RFE_BUSY_MASK__SHIFT 0x0
++#define LCLK_DEEP_SLEEP_CNTL2__BIF_CG_LCLK_BUSY_MASK_MASK 0x2
++#define LCLK_DEEP_SLEEP_CNTL2__BIF_CG_LCLK_BUSY_MASK__SHIFT 0x1
++#define LCLK_DEEP_SLEEP_CNTL2__L1IMU_SMU_IDLE_MASK_MASK 0x4
++#define LCLK_DEEP_SLEEP_CNTL2__L1IMU_SMU_IDLE_MASK__SHIFT 0x2
++#define LCLK_DEEP_SLEEP_CNTL2__RESERVED_BIT3_MASK 0x8
++#define LCLK_DEEP_SLEEP_CNTL2__RESERVED_BIT3__SHIFT 0x3
++#define LCLK_DEEP_SLEEP_CNTL2__SCLK_RUNNING_MASK_MASK 0x10
++#define LCLK_DEEP_SLEEP_CNTL2__SCLK_RUNNING_MASK__SHIFT 0x4
++#define LCLK_DEEP_SLEEP_CNTL2__SMU_BUSY_MASK_MASK 0x20
++#define LCLK_DEEP_SLEEP_CNTL2__SMU_BUSY_MASK__SHIFT 0x5
++#define LCLK_DEEP_SLEEP_CNTL2__PCIE_LCLK_IDLE1_MASK_MASK 0x40
++#define LCLK_DEEP_SLEEP_CNTL2__PCIE_LCLK_IDLE1_MASK__SHIFT 0x6
++#define LCLK_DEEP_SLEEP_CNTL2__PCIE_LCLK_IDLE2_MASK_MASK 0x80
++#define LCLK_DEEP_SLEEP_CNTL2__PCIE_LCLK_IDLE2_MASK__SHIFT 0x7
++#define LCLK_DEEP_SLEEP_CNTL2__PCIE_LCLK_IDLE3_MASK_MASK 0x100
++#define LCLK_DEEP_SLEEP_CNTL2__PCIE_LCLK_IDLE3_MASK__SHIFT 0x8
++#define LCLK_DEEP_SLEEP_CNTL2__PCIE_LCLK_IDLE4_MASK_MASK 0x200
++#define LCLK_DEEP_SLEEP_CNTL2__PCIE_LCLK_IDLE4_MASK__SHIFT 0x9
++#define LCLK_DEEP_SLEEP_CNTL2__L1IMUGPP_IDLE_MASK_MASK 0x400
++#define LCLK_DEEP_SLEEP_CNTL2__L1IMUGPP_IDLE_MASK__SHIFT 0xa
++#define LCLK_DEEP_SLEEP_CNTL2__L1IMUGPPSB_IDLE_MASK_MASK 0x800
++#define LCLK_DEEP_SLEEP_CNTL2__L1IMUGPPSB_IDLE_MASK__SHIFT 0xb
++#define LCLK_DEEP_SLEEP_CNTL2__L1IMUBIF_IDLE_MASK_MASK 0x1000
++#define LCLK_DEEP_SLEEP_CNTL2__L1IMUBIF_IDLE_MASK__SHIFT 0xc
++#define LCLK_DEEP_SLEEP_CNTL2__L1IMUINTGEN_IDLE_MASK_MASK 0x2000
++#define LCLK_DEEP_SLEEP_CNTL2__L1IMUINTGEN_IDLE_MASK__SHIFT 0xd
++#define LCLK_DEEP_SLEEP_CNTL2__L2IMU_IDLE_MASK_MASK 0x4000
++#define LCLK_DEEP_SLEEP_CNTL2__L2IMU_IDLE_MASK__SHIFT 0xe
++#define LCLK_DEEP_SLEEP_CNTL2__ORB_IDLE_MASK_MASK 0x8000
++#define LCLK_DEEP_SLEEP_CNTL2__ORB_IDLE_MASK__SHIFT 0xf
++#define LCLK_DEEP_SLEEP_CNTL2__ON_INB_WAKE_MASK_MASK 0x10000
++#define LCLK_DEEP_SLEEP_CNTL2__ON_INB_WAKE_MASK__SHIFT 0x10
++#define LCLK_DEEP_SLEEP_CNTL2__ON_INB_WAKE_ACK_MASK_MASK 0x20000
++#define LCLK_DEEP_SLEEP_CNTL2__ON_INB_WAKE_ACK_MASK__SHIFT 0x11
++#define LCLK_DEEP_SLEEP_CNTL2__ON_OUTB_WAKE_MASK_MASK 0x40000
++#define LCLK_DEEP_SLEEP_CNTL2__ON_OUTB_WAKE_MASK__SHIFT 0x12
++#define LCLK_DEEP_SLEEP_CNTL2__ON_OUTB_WAKE_ACK_MASK_MASK 0x80000
++#define LCLK_DEEP_SLEEP_CNTL2__ON_OUTB_WAKE_ACK_MASK__SHIFT 0x13
++#define LCLK_DEEP_SLEEP_CNTL2__DMAACTIVE_MASK_MASK 0x100000
++#define LCLK_DEEP_SLEEP_CNTL2__DMAACTIVE_MASK__SHIFT 0x14
++#define LCLK_DEEP_SLEEP_CNTL2__L1IMUPCIE0_IDLE_MASK_MASK 0x200000
++#define LCLK_DEEP_SLEEP_CNTL2__L1IMUPCIE0_IDLE_MASK__SHIFT 0x15
++#define LCLK_DEEP_SLEEP_CNTL2__L1IMUPCIE1_IDLE_MASK_MASK 0x400000
++#define LCLK_DEEP_SLEEP_CNTL2__L1IMUPCIE1_IDLE_MASK__SHIFT 0x16
++#define LCLK_DEEP_SLEEP_CNTL2__L1IMUIOAGR_IDLE_MASK_MASK 0x800000
++#define LCLK_DEEP_SLEEP_CNTL2__L1IMUIOAGR_IDLE_MASK__SHIFT 0x17
++#define LCLK_DEEP_SLEEP_CNTL2__SPG_SMU_IDLE_MASK_MASK 0x1000000
++#define LCLK_DEEP_SLEEP_CNTL2__SPG_SMU_IDLE_MASK__SHIFT 0x18
++#define LCLK_DEEP_SLEEP_CNTL2__APG_SMU_IDLE_MASK_MASK 0x2000000
++#define LCLK_DEEP_SLEEP_CNTL2__APG_SMU_IDLE_MASK__SHIFT 0x19
++#define LCLK_DEEP_SLEEP_CNTL2__IP_SMU_IDLE0_MASK_MASK 0x4000000
++#define LCLK_DEEP_SLEEP_CNTL2__IP_SMU_IDLE0_MASK__SHIFT 0x1a
++#define LCLK_DEEP_SLEEP_CNTL2__IP_SMU_IDLE1_MASK_MASK 0x8000000
++#define LCLK_DEEP_SLEEP_CNTL2__IP_SMU_IDLE1_MASK__SHIFT 0x1b
++#define LCLK_DEEP_SLEEP_CNTL2__IP_SMU_IDLE2_MASK_MASK 0x10000000
++#define LCLK_DEEP_SLEEP_CNTL2__IP_SMU_IDLE2_MASK__SHIFT 0x1c
++#define LCLK_DEEP_SLEEP_CNTL2__IP_SMU_IDLE3_MASK_MASK 0x20000000
++#define LCLK_DEEP_SLEEP_CNTL2__IP_SMU_IDLE3_MASK__SHIFT 0x1d
++#define LCLK_DEEP_SLEEP_CNTL2__RESERVED_MASK 0xc0000000
++#define LCLK_DEEP_SLEEP_CNTL2__RESERVED__SHIFT 0x1e
++#define SMU_VOLTAGE_STATUS__SMU_VOLTAGE_STATUS_MASK 0x1
++#define SMU_VOLTAGE_STATUS__SMU_VOLTAGE_STATUS__SHIFT 0x0
++#define SMU_VOLTAGE_STATUS__SMU_VOLTAGE_CURRENT_LEVEL_MASK 0x1fe
++#define SMU_VOLTAGE_STATUS__SMU_VOLTAGE_CURRENT_LEVEL__SHIFT 0x1
++#define CG_ULV_PARAMETER__ULV_THRESHOLD_MASK 0xffff
++#define CG_ULV_PARAMETER__ULV_THRESHOLD__SHIFT 0x0
++#define CG_ULV_PARAMETER__ULV_THRESHOLD_UNIT_MASK 0xf0000
++#define CG_ULV_PARAMETER__ULV_THRESHOLD_UNIT__SHIFT 0x10
++#define PWR_DC_RESP__RESPONSE_MASK 0x1
++#define PWR_DC_RESP__RESPONSE__SHIFT 0x0
++#define PWR_VCE_RESP__RESPONSE_MASK 0xffffffff
++#define PWR_VCE_RESP__RESPONSE__SHIFT 0x0
++#define PWR_UVD_RESP__RESPONSE_MASK 0xffffffff
++#define PWR_UVD_RESP__RESPONSE__SHIFT 0x0
++#define PWR_ACP_RESP__RESPONSE_MASK 0xffffffff
++#define PWR_ACP_RESP__RESPONSE__SHIFT 0x0
++#define PWR_DC_REQ__REQUEST_MASK 0x1
++#define PWR_DC_REQ__REQUEST__SHIFT 0x0
++#define SCLK_MIN_DIV__FRACV_MASK 0xfff
++#define SCLK_MIN_DIV__FRACV__SHIFT 0x0
++#define SCLK_MIN_DIV__INTV_MASK 0x7f000
++#define SCLK_MIN_DIV__INTV__SHIFT 0xc
++#define PCIE_PGFSM_CONFIG__FSM_ADDR_MASK 0xff
++#define PCIE_PGFSM_CONFIG__FSM_ADDR__SHIFT 0x0
++#define PCIE_PGFSM_CONFIG__Power_Down_MASK 0x100
++#define PCIE_PGFSM_CONFIG__Power_Down__SHIFT 0x8
++#define PCIE_PGFSM_CONFIG__Power_Up_MASK 0x200
++#define PCIE_PGFSM_CONFIG__Power_Up__SHIFT 0x9
++#define PCIE_PGFSM_CONFIG__P1_Select_MASK 0x400
++#define PCIE_PGFSM_CONFIG__P1_Select__SHIFT 0xa
++#define PCIE_PGFSM_CONFIG__P2_Select_MASK 0x800
++#define PCIE_PGFSM_CONFIG__P2_Select__SHIFT 0xb
++#define PCIE_PGFSM_CONFIG__Write_Op_MASK 0x1000
++#define PCIE_PGFSM_CONFIG__Write_Op__SHIFT 0xc
++#define PCIE_PGFSM_CONFIG__Read_Op_MASK 0x2000
++#define PCIE_PGFSM_CONFIG__Read_Op__SHIFT 0xd
++#define PCIE_PGFSM_CONFIG__Reserved_MASK 0xfffc000
++#define PCIE_PGFSM_CONFIG__Reserved__SHIFT 0xe
++#define PCIE_PGFSM_CONFIG__REG_ADDR_MASK 0xf0000000
++#define PCIE_PGFSM_CONFIG__REG_ADDR__SHIFT 0x1c
++#define PCIE_PGFSM_WRITE__Write_value_MASK 0xffffffff
++#define PCIE_PGFSM_WRITE__Write_value__SHIFT 0x0
++#define SERDES_BUSY__PCIE_SERDES_BUSY_MASK 0x1
++#define SERDES_BUSY__PCIE_SERDES_BUSY__SHIFT 0x0
++#define PCIE_PGFSM2_CONFIG__FSM_ADDR_MASK 0xff
++#define PCIE_PGFSM2_CONFIG__FSM_ADDR__SHIFT 0x0
++#define PCIE_PGFSM2_CONFIG__Power_Down_MASK 0x100
++#define PCIE_PGFSM2_CONFIG__Power_Down__SHIFT 0x8
++#define PCIE_PGFSM2_CONFIG__Power_Up_MASK 0x200
++#define PCIE_PGFSM2_CONFIG__Power_Up__SHIFT 0x9
++#define PCIE_PGFSM2_CONFIG__P1_Select_MASK 0x400
++#define PCIE_PGFSM2_CONFIG__P1_Select__SHIFT 0xa
++#define PCIE_PGFSM2_CONFIG__P2_Select_MASK 0x800
++#define PCIE_PGFSM2_CONFIG__P2_Select__SHIFT 0xb
++#define PCIE_PGFSM2_CONFIG__Write_Op_MASK 0x1000
++#define PCIE_PGFSM2_CONFIG__Write_Op__SHIFT 0xc
++#define PCIE_PGFSM2_CONFIG__Read_Op_MASK 0x2000
++#define PCIE_PGFSM2_CONFIG__Read_Op__SHIFT 0xd
++#define PCIE_PGFSM2_CONFIG__Reserved_MASK 0xfffc000
++#define PCIE_PGFSM2_CONFIG__Reserved__SHIFT 0xe
++#define PCIE_PGFSM2_CONFIG__REG_ADDR_MASK 0xf0000000
++#define PCIE_PGFSM2_CONFIG__REG_ADDR__SHIFT 0x1c
++#define PCIE_PGFSM2_WRITE__Write_value_MASK 0xffffffff
++#define PCIE_PGFSM2_WRITE__Write_value__SHIFT 0x0
++#define SERDES2_BUSY__PCIE_SERDES_BUSY_MASK 0x1
++#define SERDES2_BUSY__PCIE_SERDES_BUSY__SHIFT 0x0
++#define PCIE_PGFSM_0_READ__Read_value_MASK 0xffffff
++#define PCIE_PGFSM_0_READ__Read_value__SHIFT 0x0
++#define PCIE_PGFSM_0_READ__Read_valid_MASK 0x1000000
++#define PCIE_PGFSM_0_READ__Read_valid__SHIFT 0x18
++#define PCIE_PGFSM_1_READ__Read_value_MASK 0xffffff
++#define PCIE_PGFSM_1_READ__Read_value__SHIFT 0x0
++#define PCIE_PGFSM_1_READ__Read_valid_MASK 0x1000000
++#define PCIE_PGFSM_1_READ__Read_valid__SHIFT 0x18
++#define PWR_ACPI_INTERRUPT__BIF_CG_req_MASK 0x1
++#define PWR_ACPI_INTERRUPT__BIF_CG_req__SHIFT 0x0
++#define PWR_ACPI_INTERRUPT__AZ_CG_req_MASK 0x2
++#define PWR_ACPI_INTERRUPT__AZ_CG_req__SHIFT 0x1
++#define PWR_ACPI_INTERRUPT__AZ_CG_resp_MASK 0x4
++#define PWR_ACPI_INTERRUPT__AZ_CG_resp__SHIFT 0x2
++#define VDDGFX_IDLE_PARAMETER__VDDGFX_IDLE_THRESHOLD_MASK 0xffff
++#define VDDGFX_IDLE_PARAMETER__VDDGFX_IDLE_THRESHOLD__SHIFT 0x0
++#define VDDGFX_IDLE_PARAMETER__VDDGFX_IDLE_THRESHOLD_UNIT_MASK 0xf0000
++#define VDDGFX_IDLE_PARAMETER__VDDGFX_IDLE_THRESHOLD_UNIT__SHIFT 0x10
++#define VDDGFX_IDLE_CONTROL__VDDGFX_IDLE_EN_MASK 0x1
++#define VDDGFX_IDLE_CONTROL__VDDGFX_IDLE_EN__SHIFT 0x0
++#define VDDGFX_IDLE_CONTROL__VDDGFX_IDLE_DETECT_MASK 0x2
++#define VDDGFX_IDLE_CONTROL__VDDGFX_IDLE_DETECT__SHIFT 0x1
++#define VDDGFX_IDLE_CONTROL__FORCE_VDDGFX_IDLE_EXIT_MASK 0x4
++#define VDDGFX_IDLE_CONTROL__FORCE_VDDGFX_IDLE_EXIT__SHIFT 0x2
++#define VDDGFX_IDLE_CONTROL__SMC_VDDGFX_IDLE_STATE_MASK 0x8
++#define VDDGFX_IDLE_CONTROL__SMC_VDDGFX_IDLE_STATE__SHIFT 0x3
++#define VDDGFX_IDLE_EXIT__BIF_EXIT_REQ_MASK 0x1
++#define VDDGFX_IDLE_EXIT__BIF_EXIT_REQ__SHIFT 0x0
++#define REG_SCLK_DEEP_SLEEP_EXIT__REG_sclk_deep_sleep_exit_MASK 0x1
++#define REG_SCLK_DEEP_SLEEP_EXIT__REG_sclk_deep_sleep_exit__SHIFT 0x0
++#define CAC_WEIGHT_LKG_DC_3__WEIGHT_LKG_DC_SIG4_MASK 0xffff
++#define CAC_WEIGHT_LKG_DC_3__WEIGHT_LKG_DC_SIG4__SHIFT 0x0
++#define CAC_WEIGHT_LKG_DC_3__WEIGHT_LKG_DC_SIG5_MASK 0xffff0000
++#define CAC_WEIGHT_LKG_DC_3__WEIGHT_LKG_DC_SIG5__SHIFT 0x10
++#define LCAC_MC0_CNTL__MC0_ENABLE_MASK 0x1
++#define LCAC_MC0_CNTL__MC0_ENABLE__SHIFT 0x0
++#define LCAC_MC0_CNTL__MC0_THRESHOLD_MASK 0x1fffe
++#define LCAC_MC0_CNTL__MC0_THRESHOLD__SHIFT 0x1
++#define LCAC_MC0_CNTL__MC0_BLOCK_ID_MASK 0x3e0000
++#define LCAC_MC0_CNTL__MC0_BLOCK_ID__SHIFT 0x11
++#define LCAC_MC0_CNTL__MC0_SIGNAL_ID_MASK 0x3fc00000
++#define LCAC_MC0_CNTL__MC0_SIGNAL_ID__SHIFT 0x16
++#define LCAC_MC0_OVR_SEL__MC0_OVR_SEL_MASK 0xffffffff
++#define LCAC_MC0_OVR_SEL__MC0_OVR_SEL__SHIFT 0x0
++#define LCAC_MC0_OVR_VAL__MC0_OVR_VAL_MASK 0xffffffff
++#define LCAC_MC0_OVR_VAL__MC0_OVR_VAL__SHIFT 0x0
++#define LCAC_MC1_CNTL__MC1_ENABLE_MASK 0x1
++#define LCAC_MC1_CNTL__MC1_ENABLE__SHIFT 0x0
++#define LCAC_MC1_CNTL__MC1_THRESHOLD_MASK 0x1fffe
++#define LCAC_MC1_CNTL__MC1_THRESHOLD__SHIFT 0x1
++#define LCAC_MC1_CNTL__MC1_BLOCK_ID_MASK 0x3e0000
++#define LCAC_MC1_CNTL__MC1_BLOCK_ID__SHIFT 0x11
++#define LCAC_MC1_CNTL__MC1_SIGNAL_ID_MASK 0x3fc00000
++#define LCAC_MC1_CNTL__MC1_SIGNAL_ID__SHIFT 0x16
++#define LCAC_MC1_OVR_SEL__MC1_OVR_SEL_MASK 0xffffffff
++#define LCAC_MC1_OVR_SEL__MC1_OVR_SEL__SHIFT 0x0
++#define LCAC_MC1_OVR_VAL__MC1_OVR_VAL_MASK 0xffffffff
++#define LCAC_MC1_OVR_VAL__MC1_OVR_VAL__SHIFT 0x0
++#define LCAC_MC2_CNTL__MC2_ENABLE_MASK 0x1
++#define LCAC_MC2_CNTL__MC2_ENABLE__SHIFT 0x0
++#define LCAC_MC2_CNTL__MC2_THRESHOLD_MASK 0x1fffe
++#define LCAC_MC2_CNTL__MC2_THRESHOLD__SHIFT 0x1
++#define LCAC_MC2_CNTL__MC2_BLOCK_ID_MASK 0x3e0000
++#define LCAC_MC2_CNTL__MC2_BLOCK_ID__SHIFT 0x11
++#define LCAC_MC2_CNTL__MC2_SIGNAL_ID_MASK 0x3fc00000
++#define LCAC_MC2_CNTL__MC2_SIGNAL_ID__SHIFT 0x16
++#define LCAC_MC2_OVR_SEL__MC2_OVR_SEL_MASK 0xffffffff
++#define LCAC_MC2_OVR_SEL__MC2_OVR_SEL__SHIFT 0x0
++#define LCAC_MC2_OVR_VAL__MC2_OVR_VAL_MASK 0xffffffff
++#define LCAC_MC2_OVR_VAL__MC2_OVR_VAL__SHIFT 0x0
++#define LCAC_MC3_CNTL__MC3_ENABLE_MASK 0x1
++#define LCAC_MC3_CNTL__MC3_ENABLE__SHIFT 0x0
++#define LCAC_MC3_CNTL__MC3_THRESHOLD_MASK 0x1fffe
++#define LCAC_MC3_CNTL__MC3_THRESHOLD__SHIFT 0x1
++#define LCAC_MC3_CNTL__MC3_BLOCK_ID_MASK 0x3e0000
++#define LCAC_MC3_CNTL__MC3_BLOCK_ID__SHIFT 0x11
++#define LCAC_MC3_CNTL__MC3_SIGNAL_ID_MASK 0x3fc00000
++#define LCAC_MC3_CNTL__MC3_SIGNAL_ID__SHIFT 0x16
++#define LCAC_MC3_OVR_SEL__MC3_OVR_SEL_MASK 0xffffffff
++#define LCAC_MC3_OVR_SEL__MC3_OVR_SEL__SHIFT 0x0
++#define LCAC_MC3_OVR_VAL__MC3_OVR_VAL_MASK 0xffffffff
++#define LCAC_MC3_OVR_VAL__MC3_OVR_VAL__SHIFT 0x0
++#define LCAC_CPL_CNTL__CPL_ENABLE_MASK 0x1
++#define LCAC_CPL_CNTL__CPL_ENABLE__SHIFT 0x0
++#define LCAC_CPL_CNTL__CPL_THRESHOLD_MASK 0x1fffe
++#define LCAC_CPL_CNTL__CPL_THRESHOLD__SHIFT 0x1
++#define LCAC_CPL_CNTL__CPL_BLOCK_ID_MASK 0x3e0000
++#define LCAC_CPL_CNTL__CPL_BLOCK_ID__SHIFT 0x11
++#define LCAC_CPL_CNTL__CPL_SIGNAL_ID_MASK 0x3fc00000
++#define LCAC_CPL_CNTL__CPL_SIGNAL_ID__SHIFT 0x16
++#define LCAC_CPL_OVR_SEL__CPL_OVR_SEL_MASK 0xffffffff
++#define LCAC_CPL_OVR_SEL__CPL_OVR_SEL__SHIFT 0x0
++#define LCAC_CPL_OVR_VAL__CPL_OVR_VAL_MASK 0xffffffff
++#define LCAC_CPL_OVR_VAL__CPL_OVR_VAL__SHIFT 0x0
++#define MISC_UNB_PWRMGT_CFG0__TARGET_ADDR_MASK 0xffffffff
++#define MISC_UNB_PWRMGT_CFG0__TARGET_ADDR__SHIFT 0x0
++#define MISC_UNB_PWRMGT_CFG1__TIMER_EN_MASK 0x1
++#define MISC_UNB_PWRMGT_CFG1__TIMER_EN__SHIFT 0x0
++#define MISC_UNB_PWRMGT_CFG1__TIMER_INTERVAL_MASK 0x1fffe
++#define MISC_UNB_PWRMGT_CFG1__TIMER_INTERVAL__SHIFT 0x1
++#define MISC_UNB_PWRMGT_CFG1__INT_GEN_EN_MASK 0x20000
++#define MISC_UNB_PWRMGT_CFG1__INT_GEN_EN__SHIFT 0x11
++#define MISC_UNB_PWRMGT_DATA__NB_CROSS_TRIGGER_MASK 0xf
++#define MISC_UNB_PWRMGT_DATA__NB_CROSS_TRIGGER__SHIFT 0x0
++#define MISC_UNB_PWRMGT_DATA__NB_PRE_SELF_REFRESH_MASK 0x10
++#define MISC_UNB_PWRMGT_DATA__NB_PRE_SELF_REFRESH__SHIFT 0x4
++#define MISC_UNB_PWRMGT_DATA__NB_REQ_NB_PSTATE_MASK 0x20
++#define MISC_UNB_PWRMGT_DATA__NB_REQ_NB_PSTATE__SHIFT 0x5
++#define MISC_UNB_PWRMGT_DATA__NB_FLUSH_ACK_TOGGLE_MASK 0x40
++#define MISC_UNB_PWRMGT_DATA__NB_FLUSH_ACK_TOGGLE__SHIFT 0x6
++#define MISC_UNB_PWRMGT_DATA__NB_ON_INB_WAKE_ACK_MASK 0x80
++#define MISC_UNB_PWRMGT_DATA__NB_ON_INB_WAKE_ACK__SHIFT 0x7
++#define MISC_UNB_PWRMGT_DATA__NB_ON3_CH0LINK_WAKE_ACK_MASK 0x100
++#define MISC_UNB_PWRMGT_DATA__NB_ON3_CH0LINK_WAKE_ACK__SHIFT 0x8
++#define MISC_UNB_PWRMGT_DATA__NB_ON3_CH1LINK_WAKE_ACK_MASK 0x200
++#define MISC_UNB_PWRMGT_DATA__NB_ON3_CH1LINK_WAKE_ACK__SHIFT 0x9
++#define GNBPM_SMU_PWRMGT_DATA__UNBPM_AllCpusInCC6_MASK 0x1
++#define GNBPM_SMU_PWRMGT_DATA__UNBPM_AllCpusInCC6__SHIFT 0x0
++#define GNBPM_SMU_PWRMGT_DATA__UNBPM_HtcActive_MASK 0x2
++#define GNBPM_SMU_PWRMGT_DATA__UNBPM_HtcActive__SHIFT 0x1
++#define GNBPM_SMU_PWRMGT_DATA__UNBPM_SmuInt_MASK 0x4
++#define GNBPM_SMU_PWRMGT_DATA__UNBPM_SmuInt__SHIFT 0x2
++#define GNBPM_SMU_PWRMGT_DATA__UNBPM_SPARE_MASK 0xf8
++#define GNBPM_SMU_PWRMGT_DATA__UNBPM_SPARE__SHIFT 0x3
++#define DMA_ACTIVE_SAMPLER_CFG__SAMPLING_TIMER_EN_MASK 0x1
++#define DMA_ACTIVE_SAMPLER_CFG__SAMPLING_TIMER_EN__SHIFT 0x0
++#define DMA_ACTIVE_SAMPLER_CFG__SAMPLING_TIMER_PERIOD_MASK 0x1fffe
++#define DMA_ACTIVE_SAMPLER_CFG__SAMPLING_TIMER_PERIOD__SHIFT 0x1
++#define DMA_ACTIVE_SAMPLER_CFG__DMA_ACTIVE_TRANS_CNT_MASK 0x60000
++#define DMA_ACTIVE_SAMPLER_CFG__DMA_ACTIVE_TRANS_CNT__SHIFT 0x11
++#define SOUTHBRIDGE_TYPE__DISCRETE_SB_MASK 0x1
++#define SOUTHBRIDGE_TYPE__DISCRETE_SB__SHIFT 0x0
++#define GNBPM_SMU_PWRMGT_STATUS__PM_AllCpusInCC6_MASK 0x1
++#define GNBPM_SMU_PWRMGT_STATUS__PM_AllCpusInCC6__SHIFT 0x0
++#define GNBPM_SMU_PWRMGT_STATUS__PM_HtcActive_MASK 0x2
++#define GNBPM_SMU_PWRMGT_STATUS__PM_HtcActive__SHIFT 0x1
++#define GNBPM_SMU_PWRMGT_STATUS__PM_SmuInt_MASK 0x4
++#define GNBPM_SMU_PWRMGT_STATUS__PM_SmuInt__SHIFT 0x2
++#define GNBPM_SMU_PWRMGT_STATUS__PM_SmuIntSuperVminExit_MASK 0x8
++#define GNBPM_SMU_PWRMGT_STATUS__PM_SmuIntSuperVminExit__SHIFT 0x3
++#define GNBPM_SMU_PWRMGT_STATUS__PM_PreSelfRefresh_MASK 0x10
++#define GNBPM_SMU_PWRMGT_STATUS__PM_PreSelfRefresh__SHIFT 0x4
++#define GNBPM_SMU_PWRMGT_STATUS__PM_ReqNbPstate_MASK 0x20
++#define GNBPM_SMU_PWRMGT_STATUS__PM_ReqNbPstate__SHIFT 0x5
++#define GNBPM_SMU_PWRMGT_STATUS__PM_AllowNbPstate_MASK 0x40
++#define GNBPM_SMU_PWRMGT_STATUS__PM_AllowNbPstate__SHIFT 0x6
++#define GNBPM_SMU_PWRMGT_STATUS__PM_AllowSelfRefresh_MASK 0x80
++#define GNBPM_SMU_PWRMGT_STATUS__PM_AllowSelfRefresh__SHIFT 0x7
++#define GNBPM_SMU_PWRMGT_STATUS__PM_IntrWake_MASK 0x100
++#define GNBPM_SMU_PWRMGT_STATUS__PM_IntrWake__SHIFT 0x8
++#define GNBPM_SMU_PWRMGT_STATUS__SPARE_MASK 0xfe00
++#define GNBPM_SMU_PWRMGT_STATUS__SPARE__SHIFT 0x9
++#define ALLOW_SR_INTR_CTRL__ALLOW_SR_INTR_CTRL_MASK 0x3
++#define ALLOW_SR_INTR_CTRL__ALLOW_SR_INTR_CTRL__SHIFT 0x0
++#define GC_CAC_LKG_AGGR_LOWER__LKG_AGGR_31_0_MASK 0xffffffff
++#define GC_CAC_LKG_AGGR_LOWER__LKG_AGGR_31_0__SHIFT 0x0
++#define GC_CAC_LKG_AGGR_UPPER__LKG_AGGR_63_32_MASK 0xffffffff
++#define GC_CAC_LKG_AGGR_UPPER__LKG_AGGR_63_32__SHIFT 0x0
++#define GC_CAC_WEIGHT_CU_0__WEIGHT_CU_SIG0_MASK 0xffff
++#define GC_CAC_WEIGHT_CU_0__WEIGHT_CU_SIG0__SHIFT 0x0
++#define GC_CAC_WEIGHT_CU_0__WEIGHT_CU_SIG1_MASK 0xffff0000
++#define GC_CAC_WEIGHT_CU_0__WEIGHT_CU_SIG1__SHIFT 0x10
++#define GC_CAC_WEIGHT_CU_1__WEIGHT_CU_SIG2_MASK 0xffff
++#define GC_CAC_WEIGHT_CU_1__WEIGHT_CU_SIG2__SHIFT 0x0
++#define GC_CAC_WEIGHT_CU_1__WEIGHT_CU_SIG3_MASK 0xffff0000
++#define GC_CAC_WEIGHT_CU_1__WEIGHT_CU_SIG3__SHIFT 0x10
++#define GC_CAC_WEIGHT_CU_2__WEIGHT_CU_SIG4_MASK 0xffff
++#define GC_CAC_WEIGHT_CU_2__WEIGHT_CU_SIG4__SHIFT 0x0
++#define GC_CAC_WEIGHT_CU_2__WEIGHT_CU_SIG5_MASK 0xffff0000
++#define GC_CAC_WEIGHT_CU_2__WEIGHT_CU_SIG5__SHIFT 0x10
++#define GC_CAC_WEIGHT_CU_3__WEIGHT_CU_SIG6_MASK 0xffff
++#define GC_CAC_WEIGHT_CU_3__WEIGHT_CU_SIG6__SHIFT 0x0
++#define GC_CAC_WEIGHT_CU_3__WEIGHT_CU_SIG7_MASK 0xffff0000
++#define GC_CAC_WEIGHT_CU_3__WEIGHT_CU_SIG7__SHIFT 0x10
++#define GC_CAC_ACC_CU0__ACCUMULATOR_31_0_MASK 0xffffffff
++#define GC_CAC_ACC_CU0__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_CU1__ACCUMULATOR_31_0_MASK 0xffffffff
++#define GC_CAC_ACC_CU1__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_CU2__ACCUMULATOR_31_0_MASK 0xffffffff
++#define GC_CAC_ACC_CU2__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_CU3__ACCUMULATOR_31_0_MASK 0xffffffff
++#define GC_CAC_ACC_CU3__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_CU4__ACCUMULATOR_31_0_MASK 0xffffffff
++#define GC_CAC_ACC_CU4__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_CU5__ACCUMULATOR_31_0_MASK 0xffffffff
++#define GC_CAC_ACC_CU5__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_CU6__ACCUMULATOR_31_0_MASK 0xffffffff
++#define GC_CAC_ACC_CU6__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_CU7__ACCUMULATOR_31_0_MASK 0xffffffff
++#define GC_CAC_ACC_CU7__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_OVRD_CU__OVRRD_SELECT_MASK 0xffff
++#define GC_CAC_OVRD_CU__OVRRD_SELECT__SHIFT 0x0
++#define GC_CAC_OVRD_CU__OVRRD_VALUE_MASK 0xffff0000
++#define GC_CAC_OVRD_CU__OVRRD_VALUE__SHIFT 0x10
++
++#endif /* SMU_8_0_SH_MASK_H */
+--
+cgit v0.10.2
+