aboutsummaryrefslogtreecommitdiffstats
path: root/common/recipes-kernel/linux/linux-yocto-4.14.71/5374-drm-amd-amdgpu-re-add-missing-GC-9.1-and-SDMA0-4.1-s.patch
diff options
context:
space:
mode:
Diffstat (limited to 'common/recipes-kernel/linux/linux-yocto-4.14.71/5374-drm-amd-amdgpu-re-add-missing-GC-9.1-and-SDMA0-4.1-s.patch')
-rw-r--r--common/recipes-kernel/linux/linux-yocto-4.14.71/5374-drm-amd-amdgpu-re-add-missing-GC-9.1-and-SDMA0-4.1-s.patch32841
1 files changed, 32841 insertions, 0 deletions
diff --git a/common/recipes-kernel/linux/linux-yocto-4.14.71/5374-drm-amd-amdgpu-re-add-missing-GC-9.1-and-SDMA0-4.1-s.patch b/common/recipes-kernel/linux/linux-yocto-4.14.71/5374-drm-amd-amdgpu-re-add-missing-GC-9.1-and-SDMA0-4.1-s.patch
new file mode 100644
index 00000000..5e6868a6
--- /dev/null
+++ b/common/recipes-kernel/linux/linux-yocto-4.14.71/5374-drm-amd-amdgpu-re-add-missing-GC-9.1-and-SDMA0-4.1-s.patch
@@ -0,0 +1,32841 @@
+From 2750068cf2097dcb976c2fa4c522214019d1f115 Mon Sep 17 00:00:00 2001
+From: Tom St Denis <tom.stdenis@amd.com>
+Date: Tue, 6 Mar 2018 10:52:41 -0500
+Subject: [PATCH 5374/5725] drm/amd/amdgpu: re-add missing GC 9.1 and SDMA0 4.1
+ sh_mask header files
+
+These are required by umr to properly parse bitfield offsets.
+
+Signed-off-by: Tom St Denis <tom.stdenis@amd.com>
+Reviewed-by: Alex Deucher <alexdeucher@amd.com>
+Signed-off-by: Alex Deucher <alexander.deucher@amd.com>
+---
+ .../drm/amd/include/asic_reg/gc/gc_9_1_sh_mask.h | 31150 +++++++++++++++++++
+ .../amd/include/asic_reg/sdma0/sdma0_4_1_sh_mask.h | 1658 +
+ 2 files changed, 32808 insertions(+)
+ create mode 100644 drivers/gpu/drm/amd/include/asic_reg/gc/gc_9_1_sh_mask.h
+ create mode 100644 drivers/gpu/drm/amd/include/asic_reg/sdma0/sdma0_4_1_sh_mask.h
+
+diff --git a/drivers/gpu/drm/amd/include/asic_reg/gc/gc_9_1_sh_mask.h b/drivers/gpu/drm/amd/include/asic_reg/gc/gc_9_1_sh_mask.h
+new file mode 100644
+index 0000000..13bfc2e
+--- /dev/null
++++ b/drivers/gpu/drm/amd/include/asic_reg/gc/gc_9_1_sh_mask.h
+@@ -0,0 +1,31150 @@
++/*
++ * Copyright (C) 2017 Advanced Micro Devices, Inc.
++ *
++ * Permission is hereby granted, free of charge, to any person obtaining a
++ * copy of this software and associated documentation files (the "Software"),
++ * to deal in the Software without restriction, including without limitation
++ * the rights to use, copy, modify, merge, publish, distribute, sublicense,
++ * and/or sell copies of the Software, and to permit persons to whom the
++ * Software is furnished to do so, subject to the following conditions:
++ *
++ * The above copyright notice and this permission notice shall be included
++ * in all copies or substantial portions of the Software.
++ *
++ * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
++ * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
++ * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
++ * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN
++ * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
++ * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
++ */
++#ifndef _gc_9_1_SH_MASK_HEADER
++#define _gc_9_1_SH_MASK_HEADER
++
++
++// addressBlock: gc_grbmdec
++//GRBM_CNTL
++#define GRBM_CNTL__READ_TIMEOUT__SHIFT 0x0
++#define GRBM_CNTL__REPORT_LAST_RDERR__SHIFT 0x1f
++#define GRBM_CNTL__READ_TIMEOUT_MASK 0x000000FFL
++#define GRBM_CNTL__REPORT_LAST_RDERR_MASK 0x80000000L
++//GRBM_SKEW_CNTL
++#define GRBM_SKEW_CNTL__SKEW_TOP_THRESHOLD__SHIFT 0x0
++#define GRBM_SKEW_CNTL__SKEW_COUNT__SHIFT 0x6
++#define GRBM_SKEW_CNTL__SKEW_TOP_THRESHOLD_MASK 0x0000003FL
++#define GRBM_SKEW_CNTL__SKEW_COUNT_MASK 0x00000FC0L
++//GRBM_STATUS2
++#define GRBM_STATUS2__ME0PIPE1_CMDFIFO_AVAIL__SHIFT 0x0
++#define GRBM_STATUS2__ME0PIPE1_CF_RQ_PENDING__SHIFT 0x4
++#define GRBM_STATUS2__ME0PIPE1_PF_RQ_PENDING__SHIFT 0x5
++#define GRBM_STATUS2__ME1PIPE0_RQ_PENDING__SHIFT 0x6
++#define GRBM_STATUS2__ME1PIPE1_RQ_PENDING__SHIFT 0x7
++#define GRBM_STATUS2__ME1PIPE2_RQ_PENDING__SHIFT 0x8
++#define GRBM_STATUS2__ME1PIPE3_RQ_PENDING__SHIFT 0x9
++#define GRBM_STATUS2__ME2PIPE0_RQ_PENDING__SHIFT 0xa
++#define GRBM_STATUS2__ME2PIPE1_RQ_PENDING__SHIFT 0xb
++#define GRBM_STATUS2__ME2PIPE2_RQ_PENDING__SHIFT 0xc
++#define GRBM_STATUS2__ME2PIPE3_RQ_PENDING__SHIFT 0xd
++#define GRBM_STATUS2__RLC_RQ_PENDING__SHIFT 0xe
++#define GRBM_STATUS2__UTCL2_BUSY__SHIFT 0xf
++#define GRBM_STATUS2__EA_BUSY__SHIFT 0x10
++#define GRBM_STATUS2__RMI_BUSY__SHIFT 0x11
++#define GRBM_STATUS2__UTCL2_RQ_PENDING__SHIFT 0x12
++#define GRBM_STATUS2__CPF_RQ_PENDING__SHIFT 0x13
++#define GRBM_STATUS2__EA_LINK_BUSY__SHIFT 0x14
++#define GRBM_STATUS2__RLC_BUSY__SHIFT 0x18
++#define GRBM_STATUS2__TC_BUSY__SHIFT 0x19
++#define GRBM_STATUS2__TCC_CC_RESIDENT__SHIFT 0x1a
++#define GRBM_STATUS2__CPF_BUSY__SHIFT 0x1c
++#define GRBM_STATUS2__CPC_BUSY__SHIFT 0x1d
++#define GRBM_STATUS2__CPG_BUSY__SHIFT 0x1e
++#define GRBM_STATUS2__CPAXI_BUSY__SHIFT 0x1f
++#define GRBM_STATUS2__ME0PIPE1_CMDFIFO_AVAIL_MASK 0x0000000FL
++#define GRBM_STATUS2__ME0PIPE1_CF_RQ_PENDING_MASK 0x00000010L
++#define GRBM_STATUS2__ME0PIPE1_PF_RQ_PENDING_MASK 0x00000020L
++#define GRBM_STATUS2__ME1PIPE0_RQ_PENDING_MASK 0x00000040L
++#define GRBM_STATUS2__ME1PIPE1_RQ_PENDING_MASK 0x00000080L
++#define GRBM_STATUS2__ME1PIPE2_RQ_PENDING_MASK 0x00000100L
++#define GRBM_STATUS2__ME1PIPE3_RQ_PENDING_MASK 0x00000200L
++#define GRBM_STATUS2__ME2PIPE0_RQ_PENDING_MASK 0x00000400L
++#define GRBM_STATUS2__ME2PIPE1_RQ_PENDING_MASK 0x00000800L
++#define GRBM_STATUS2__ME2PIPE2_RQ_PENDING_MASK 0x00001000L
++#define GRBM_STATUS2__ME2PIPE3_RQ_PENDING_MASK 0x00002000L
++#define GRBM_STATUS2__RLC_RQ_PENDING_MASK 0x00004000L
++#define GRBM_STATUS2__UTCL2_BUSY_MASK 0x00008000L
++#define GRBM_STATUS2__EA_BUSY_MASK 0x00010000L
++#define GRBM_STATUS2__RMI_BUSY_MASK 0x00020000L
++#define GRBM_STATUS2__UTCL2_RQ_PENDING_MASK 0x00040000L
++#define GRBM_STATUS2__CPF_RQ_PENDING_MASK 0x00080000L
++#define GRBM_STATUS2__EA_LINK_BUSY_MASK 0x00100000L
++#define GRBM_STATUS2__RLC_BUSY_MASK 0x01000000L
++#define GRBM_STATUS2__TC_BUSY_MASK 0x02000000L
++#define GRBM_STATUS2__TCC_CC_RESIDENT_MASK 0x04000000L
++#define GRBM_STATUS2__CPF_BUSY_MASK 0x10000000L
++#define GRBM_STATUS2__CPC_BUSY_MASK 0x20000000L
++#define GRBM_STATUS2__CPG_BUSY_MASK 0x40000000L
++#define GRBM_STATUS2__CPAXI_BUSY_MASK 0x80000000L
++//GRBM_PWR_CNTL
++#define GRBM_PWR_CNTL__ALL_REQ_TYPE__SHIFT 0x0
++#define GRBM_PWR_CNTL__GFX_REQ_TYPE__SHIFT 0x2
++#define GRBM_PWR_CNTL__ALL_RSP_TYPE__SHIFT 0x4
++#define GRBM_PWR_CNTL__GFX_RSP_TYPE__SHIFT 0x6
++#define GRBM_PWR_CNTL__GFX_REQ_EN__SHIFT 0xe
++#define GRBM_PWR_CNTL__ALL_REQ_EN__SHIFT 0xf
++#define GRBM_PWR_CNTL__ALL_REQ_TYPE_MASK 0x00000003L
++#define GRBM_PWR_CNTL__GFX_REQ_TYPE_MASK 0x0000000CL
++#define GRBM_PWR_CNTL__ALL_RSP_TYPE_MASK 0x00000030L
++#define GRBM_PWR_CNTL__GFX_RSP_TYPE_MASK 0x000000C0L
++#define GRBM_PWR_CNTL__GFX_REQ_EN_MASK 0x00004000L
++#define GRBM_PWR_CNTL__ALL_REQ_EN_MASK 0x00008000L
++//GRBM_STATUS
++#define GRBM_STATUS__ME0PIPE0_CMDFIFO_AVAIL__SHIFT 0x0
++#define GRBM_STATUS__RSMU_RQ_PENDING__SHIFT 0x5
++#define GRBM_STATUS__ME0PIPE0_CF_RQ_PENDING__SHIFT 0x7
++#define GRBM_STATUS__ME0PIPE0_PF_RQ_PENDING__SHIFT 0x8
++#define GRBM_STATUS__GDS_DMA_RQ_PENDING__SHIFT 0x9
++#define GRBM_STATUS__DB_CLEAN__SHIFT 0xc
++#define GRBM_STATUS__CB_CLEAN__SHIFT 0xd
++#define GRBM_STATUS__TA_BUSY__SHIFT 0xe
++#define GRBM_STATUS__GDS_BUSY__SHIFT 0xf
++#define GRBM_STATUS__WD_BUSY_NO_DMA__SHIFT 0x10
++#define GRBM_STATUS__VGT_BUSY__SHIFT 0x11
++#define GRBM_STATUS__IA_BUSY_NO_DMA__SHIFT 0x12
++#define GRBM_STATUS__IA_BUSY__SHIFT 0x13
++#define GRBM_STATUS__SX_BUSY__SHIFT 0x14
++#define GRBM_STATUS__WD_BUSY__SHIFT 0x15
++#define GRBM_STATUS__SPI_BUSY__SHIFT 0x16
++#define GRBM_STATUS__BCI_BUSY__SHIFT 0x17
++#define GRBM_STATUS__SC_BUSY__SHIFT 0x18
++#define GRBM_STATUS__PA_BUSY__SHIFT 0x19
++#define GRBM_STATUS__DB_BUSY__SHIFT 0x1a
++#define GRBM_STATUS__CP_COHERENCY_BUSY__SHIFT 0x1c
++#define GRBM_STATUS__CP_BUSY__SHIFT 0x1d
++#define GRBM_STATUS__CB_BUSY__SHIFT 0x1e
++#define GRBM_STATUS__GUI_ACTIVE__SHIFT 0x1f
++#define GRBM_STATUS__ME0PIPE0_CMDFIFO_AVAIL_MASK 0x0000000FL
++#define GRBM_STATUS__RSMU_RQ_PENDING_MASK 0x00000020L
++#define GRBM_STATUS__ME0PIPE0_CF_RQ_PENDING_MASK 0x00000080L
++#define GRBM_STATUS__ME0PIPE0_PF_RQ_PENDING_MASK 0x00000100L
++#define GRBM_STATUS__GDS_DMA_RQ_PENDING_MASK 0x00000200L
++#define GRBM_STATUS__DB_CLEAN_MASK 0x00001000L
++#define GRBM_STATUS__CB_CLEAN_MASK 0x00002000L
++#define GRBM_STATUS__TA_BUSY_MASK 0x00004000L
++#define GRBM_STATUS__GDS_BUSY_MASK 0x00008000L
++#define GRBM_STATUS__WD_BUSY_NO_DMA_MASK 0x00010000L
++#define GRBM_STATUS__VGT_BUSY_MASK 0x00020000L
++#define GRBM_STATUS__IA_BUSY_NO_DMA_MASK 0x00040000L
++#define GRBM_STATUS__IA_BUSY_MASK 0x00080000L
++#define GRBM_STATUS__SX_BUSY_MASK 0x00100000L
++#define GRBM_STATUS__WD_BUSY_MASK 0x00200000L
++#define GRBM_STATUS__SPI_BUSY_MASK 0x00400000L
++#define GRBM_STATUS__BCI_BUSY_MASK 0x00800000L
++#define GRBM_STATUS__SC_BUSY_MASK 0x01000000L
++#define GRBM_STATUS__PA_BUSY_MASK 0x02000000L
++#define GRBM_STATUS__DB_BUSY_MASK 0x04000000L
++#define GRBM_STATUS__CP_COHERENCY_BUSY_MASK 0x10000000L
++#define GRBM_STATUS__CP_BUSY_MASK 0x20000000L
++#define GRBM_STATUS__CB_BUSY_MASK 0x40000000L
++#define GRBM_STATUS__GUI_ACTIVE_MASK 0x80000000L
++//GRBM_STATUS_SE0
++#define GRBM_STATUS_SE0__DB_CLEAN__SHIFT 0x1
++#define GRBM_STATUS_SE0__CB_CLEAN__SHIFT 0x2
++#define GRBM_STATUS_SE0__RMI_BUSY__SHIFT 0x15
++#define GRBM_STATUS_SE0__BCI_BUSY__SHIFT 0x16
++#define GRBM_STATUS_SE0__VGT_BUSY__SHIFT 0x17
++#define GRBM_STATUS_SE0__PA_BUSY__SHIFT 0x18
++#define GRBM_STATUS_SE0__TA_BUSY__SHIFT 0x19
++#define GRBM_STATUS_SE0__SX_BUSY__SHIFT 0x1a
++#define GRBM_STATUS_SE0__SPI_BUSY__SHIFT 0x1b
++#define GRBM_STATUS_SE0__SC_BUSY__SHIFT 0x1d
++#define GRBM_STATUS_SE0__DB_BUSY__SHIFT 0x1e
++#define GRBM_STATUS_SE0__CB_BUSY__SHIFT 0x1f
++#define GRBM_STATUS_SE0__DB_CLEAN_MASK 0x00000002L
++#define GRBM_STATUS_SE0__CB_CLEAN_MASK 0x00000004L
++#define GRBM_STATUS_SE0__RMI_BUSY_MASK 0x00200000L
++#define GRBM_STATUS_SE0__BCI_BUSY_MASK 0x00400000L
++#define GRBM_STATUS_SE0__VGT_BUSY_MASK 0x00800000L
++#define GRBM_STATUS_SE0__PA_BUSY_MASK 0x01000000L
++#define GRBM_STATUS_SE0__TA_BUSY_MASK 0x02000000L
++#define GRBM_STATUS_SE0__SX_BUSY_MASK 0x04000000L
++#define GRBM_STATUS_SE0__SPI_BUSY_MASK 0x08000000L
++#define GRBM_STATUS_SE0__SC_BUSY_MASK 0x20000000L
++#define GRBM_STATUS_SE0__DB_BUSY_MASK 0x40000000L
++#define GRBM_STATUS_SE0__CB_BUSY_MASK 0x80000000L
++//GRBM_STATUS_SE1
++#define GRBM_STATUS_SE1__DB_CLEAN__SHIFT 0x1
++#define GRBM_STATUS_SE1__CB_CLEAN__SHIFT 0x2
++#define GRBM_STATUS_SE1__RMI_BUSY__SHIFT 0x15
++#define GRBM_STATUS_SE1__BCI_BUSY__SHIFT 0x16
++#define GRBM_STATUS_SE1__VGT_BUSY__SHIFT 0x17
++#define GRBM_STATUS_SE1__PA_BUSY__SHIFT 0x18
++#define GRBM_STATUS_SE1__TA_BUSY__SHIFT 0x19
++#define GRBM_STATUS_SE1__SX_BUSY__SHIFT 0x1a
++#define GRBM_STATUS_SE1__SPI_BUSY__SHIFT 0x1b
++#define GRBM_STATUS_SE1__SC_BUSY__SHIFT 0x1d
++#define GRBM_STATUS_SE1__DB_BUSY__SHIFT 0x1e
++#define GRBM_STATUS_SE1__CB_BUSY__SHIFT 0x1f
++#define GRBM_STATUS_SE1__DB_CLEAN_MASK 0x00000002L
++#define GRBM_STATUS_SE1__CB_CLEAN_MASK 0x00000004L
++#define GRBM_STATUS_SE1__RMI_BUSY_MASK 0x00200000L
++#define GRBM_STATUS_SE1__BCI_BUSY_MASK 0x00400000L
++#define GRBM_STATUS_SE1__VGT_BUSY_MASK 0x00800000L
++#define GRBM_STATUS_SE1__PA_BUSY_MASK 0x01000000L
++#define GRBM_STATUS_SE1__TA_BUSY_MASK 0x02000000L
++#define GRBM_STATUS_SE1__SX_BUSY_MASK 0x04000000L
++#define GRBM_STATUS_SE1__SPI_BUSY_MASK 0x08000000L
++#define GRBM_STATUS_SE1__SC_BUSY_MASK 0x20000000L
++#define GRBM_STATUS_SE1__DB_BUSY_MASK 0x40000000L
++#define GRBM_STATUS_SE1__CB_BUSY_MASK 0x80000000L
++//GRBM_SOFT_RESET
++#define GRBM_SOFT_RESET__SOFT_RESET_CP__SHIFT 0x0
++#define GRBM_SOFT_RESET__SOFT_RESET_RLC__SHIFT 0x2
++#define GRBM_SOFT_RESET__SOFT_RESET_GFX__SHIFT 0x10
++#define GRBM_SOFT_RESET__SOFT_RESET_CPF__SHIFT 0x11
++#define GRBM_SOFT_RESET__SOFT_RESET_CPC__SHIFT 0x12
++#define GRBM_SOFT_RESET__SOFT_RESET_CPG__SHIFT 0x13
++#define GRBM_SOFT_RESET__SOFT_RESET_CAC__SHIFT 0x14
++#define GRBM_SOFT_RESET__SOFT_RESET_CPAXI__SHIFT 0x15
++#define GRBM_SOFT_RESET__SOFT_RESET_EA__SHIFT 0x16
++#define GRBM_SOFT_RESET__SOFT_RESET_CP_MASK 0x00000001L
++#define GRBM_SOFT_RESET__SOFT_RESET_RLC_MASK 0x00000004L
++#define GRBM_SOFT_RESET__SOFT_RESET_GFX_MASK 0x00010000L
++#define GRBM_SOFT_RESET__SOFT_RESET_CPF_MASK 0x00020000L
++#define GRBM_SOFT_RESET__SOFT_RESET_CPC_MASK 0x00040000L
++#define GRBM_SOFT_RESET__SOFT_RESET_CPG_MASK 0x00080000L
++#define GRBM_SOFT_RESET__SOFT_RESET_CAC_MASK 0x00100000L
++#define GRBM_SOFT_RESET__SOFT_RESET_CPAXI_MASK 0x00200000L
++#define GRBM_SOFT_RESET__SOFT_RESET_EA_MASK 0x00400000L
++//GRBM_CGTT_CLK_CNTL
++#define GRBM_CGTT_CLK_CNTL__ON_DELAY__SHIFT 0x0
++#define GRBM_CGTT_CLK_CNTL__OFF_HYSTERESIS__SHIFT 0x4
++#define GRBM_CGTT_CLK_CNTL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
++#define GRBM_CGTT_CLK_CNTL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
++#define GRBM_CGTT_CLK_CNTL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
++#define GRBM_CGTT_CLK_CNTL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
++#define GRBM_CGTT_CLK_CNTL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
++#define GRBM_CGTT_CLK_CNTL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
++#define GRBM_CGTT_CLK_CNTL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
++#define GRBM_CGTT_CLK_CNTL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
++#define GRBM_CGTT_CLK_CNTL__SOFT_OVERRIDE_DYN__SHIFT 0x1e
++#define GRBM_CGTT_CLK_CNTL__ON_DELAY_MASK 0x0000000FL
++#define GRBM_CGTT_CLK_CNTL__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define GRBM_CGTT_CLK_CNTL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
++#define GRBM_CGTT_CLK_CNTL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
++#define GRBM_CGTT_CLK_CNTL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
++#define GRBM_CGTT_CLK_CNTL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
++#define GRBM_CGTT_CLK_CNTL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
++#define GRBM_CGTT_CLK_CNTL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
++#define GRBM_CGTT_CLK_CNTL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
++#define GRBM_CGTT_CLK_CNTL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
++#define GRBM_CGTT_CLK_CNTL__SOFT_OVERRIDE_DYN_MASK 0x40000000L
++//GRBM_GFX_CLKEN_CNTL
++#define GRBM_GFX_CLKEN_CNTL__PREFIX_DELAY_CNT__SHIFT 0x0
++#define GRBM_GFX_CLKEN_CNTL__POST_DELAY_CNT__SHIFT 0x8
++#define GRBM_GFX_CLKEN_CNTL__PREFIX_DELAY_CNT_MASK 0x0000000FL
++#define GRBM_GFX_CLKEN_CNTL__POST_DELAY_CNT_MASK 0x00001F00L
++//GRBM_WAIT_IDLE_CLOCKS
++#define GRBM_WAIT_IDLE_CLOCKS__WAIT_IDLE_CLOCKS__SHIFT 0x0
++#define GRBM_WAIT_IDLE_CLOCKS__WAIT_IDLE_CLOCKS_MASK 0x000000FFL
++//GRBM_STATUS_SE2
++#define GRBM_STATUS_SE2__DB_CLEAN__SHIFT 0x1
++#define GRBM_STATUS_SE2__CB_CLEAN__SHIFT 0x2
++#define GRBM_STATUS_SE2__RMI_BUSY__SHIFT 0x15
++#define GRBM_STATUS_SE2__BCI_BUSY__SHIFT 0x16
++#define GRBM_STATUS_SE2__VGT_BUSY__SHIFT 0x17
++#define GRBM_STATUS_SE2__PA_BUSY__SHIFT 0x18
++#define GRBM_STATUS_SE2__TA_BUSY__SHIFT 0x19
++#define GRBM_STATUS_SE2__SX_BUSY__SHIFT 0x1a
++#define GRBM_STATUS_SE2__SPI_BUSY__SHIFT 0x1b
++#define GRBM_STATUS_SE2__SC_BUSY__SHIFT 0x1d
++#define GRBM_STATUS_SE2__DB_BUSY__SHIFT 0x1e
++#define GRBM_STATUS_SE2__CB_BUSY__SHIFT 0x1f
++#define GRBM_STATUS_SE2__DB_CLEAN_MASK 0x00000002L
++#define GRBM_STATUS_SE2__CB_CLEAN_MASK 0x00000004L
++#define GRBM_STATUS_SE2__RMI_BUSY_MASK 0x00200000L
++#define GRBM_STATUS_SE2__BCI_BUSY_MASK 0x00400000L
++#define GRBM_STATUS_SE2__VGT_BUSY_MASK 0x00800000L
++#define GRBM_STATUS_SE2__PA_BUSY_MASK 0x01000000L
++#define GRBM_STATUS_SE2__TA_BUSY_MASK 0x02000000L
++#define GRBM_STATUS_SE2__SX_BUSY_MASK 0x04000000L
++#define GRBM_STATUS_SE2__SPI_BUSY_MASK 0x08000000L
++#define GRBM_STATUS_SE2__SC_BUSY_MASK 0x20000000L
++#define GRBM_STATUS_SE2__DB_BUSY_MASK 0x40000000L
++#define GRBM_STATUS_SE2__CB_BUSY_MASK 0x80000000L
++//GRBM_STATUS_SE3
++#define GRBM_STATUS_SE3__DB_CLEAN__SHIFT 0x1
++#define GRBM_STATUS_SE3__CB_CLEAN__SHIFT 0x2
++#define GRBM_STATUS_SE3__RMI_BUSY__SHIFT 0x15
++#define GRBM_STATUS_SE3__BCI_BUSY__SHIFT 0x16
++#define GRBM_STATUS_SE3__VGT_BUSY__SHIFT 0x17
++#define GRBM_STATUS_SE3__PA_BUSY__SHIFT 0x18
++#define GRBM_STATUS_SE3__TA_BUSY__SHIFT 0x19
++#define GRBM_STATUS_SE3__SX_BUSY__SHIFT 0x1a
++#define GRBM_STATUS_SE3__SPI_BUSY__SHIFT 0x1b
++#define GRBM_STATUS_SE3__SC_BUSY__SHIFT 0x1d
++#define GRBM_STATUS_SE3__DB_BUSY__SHIFT 0x1e
++#define GRBM_STATUS_SE3__CB_BUSY__SHIFT 0x1f
++#define GRBM_STATUS_SE3__DB_CLEAN_MASK 0x00000002L
++#define GRBM_STATUS_SE3__CB_CLEAN_MASK 0x00000004L
++#define GRBM_STATUS_SE3__RMI_BUSY_MASK 0x00200000L
++#define GRBM_STATUS_SE3__BCI_BUSY_MASK 0x00400000L
++#define GRBM_STATUS_SE3__VGT_BUSY_MASK 0x00800000L
++#define GRBM_STATUS_SE3__PA_BUSY_MASK 0x01000000L
++#define GRBM_STATUS_SE3__TA_BUSY_MASK 0x02000000L
++#define GRBM_STATUS_SE3__SX_BUSY_MASK 0x04000000L
++#define GRBM_STATUS_SE3__SPI_BUSY_MASK 0x08000000L
++#define GRBM_STATUS_SE3__SC_BUSY_MASK 0x20000000L
++#define GRBM_STATUS_SE3__DB_BUSY_MASK 0x40000000L
++#define GRBM_STATUS_SE3__CB_BUSY_MASK 0x80000000L
++//GRBM_READ_ERROR
++#define GRBM_READ_ERROR__READ_ADDRESS__SHIFT 0x2
++#define GRBM_READ_ERROR__READ_PIPEID__SHIFT 0x14
++#define GRBM_READ_ERROR__READ_MEID__SHIFT 0x16
++#define GRBM_READ_ERROR__READ_ERROR__SHIFT 0x1f
++#define GRBM_READ_ERROR__READ_ADDRESS_MASK 0x0003FFFCL
++#define GRBM_READ_ERROR__READ_PIPEID_MASK 0x00300000L
++#define GRBM_READ_ERROR__READ_MEID_MASK 0x00C00000L
++#define GRBM_READ_ERROR__READ_ERROR_MASK 0x80000000L
++//GRBM_READ_ERROR2
++#define GRBM_READ_ERROR2__READ_REQUESTER_CPF__SHIFT 0x10
++#define GRBM_READ_ERROR2__READ_REQUESTER_RSMU__SHIFT 0x11
++#define GRBM_READ_ERROR2__READ_REQUESTER_RLC__SHIFT 0x12
++#define GRBM_READ_ERROR2__READ_REQUESTER_GDS_DMA__SHIFT 0x13
++#define GRBM_READ_ERROR2__READ_REQUESTER_ME0PIPE0_CF__SHIFT 0x14
++#define GRBM_READ_ERROR2__READ_REQUESTER_ME0PIPE0_PF__SHIFT 0x15
++#define GRBM_READ_ERROR2__READ_REQUESTER_ME0PIPE1_CF__SHIFT 0x16
++#define GRBM_READ_ERROR2__READ_REQUESTER_ME0PIPE1_PF__SHIFT 0x17
++#define GRBM_READ_ERROR2__READ_REQUESTER_ME1PIPE0__SHIFT 0x18
++#define GRBM_READ_ERROR2__READ_REQUESTER_ME1PIPE1__SHIFT 0x19
++#define GRBM_READ_ERROR2__READ_REQUESTER_ME1PIPE2__SHIFT 0x1a
++#define GRBM_READ_ERROR2__READ_REQUESTER_ME1PIPE3__SHIFT 0x1b
++#define GRBM_READ_ERROR2__READ_REQUESTER_ME2PIPE0__SHIFT 0x1c
++#define GRBM_READ_ERROR2__READ_REQUESTER_ME2PIPE1__SHIFT 0x1d
++#define GRBM_READ_ERROR2__READ_REQUESTER_ME2PIPE2__SHIFT 0x1e
++#define GRBM_READ_ERROR2__READ_REQUESTER_ME2PIPE3__SHIFT 0x1f
++#define GRBM_READ_ERROR2__READ_REQUESTER_CPF_MASK 0x00010000L
++#define GRBM_READ_ERROR2__READ_REQUESTER_RSMU_MASK 0x00020000L
++#define GRBM_READ_ERROR2__READ_REQUESTER_RLC_MASK 0x00040000L
++#define GRBM_READ_ERROR2__READ_REQUESTER_GDS_DMA_MASK 0x00080000L
++#define GRBM_READ_ERROR2__READ_REQUESTER_ME0PIPE0_CF_MASK 0x00100000L
++#define GRBM_READ_ERROR2__READ_REQUESTER_ME0PIPE0_PF_MASK 0x00200000L
++#define GRBM_READ_ERROR2__READ_REQUESTER_ME0PIPE1_CF_MASK 0x00400000L
++#define GRBM_READ_ERROR2__READ_REQUESTER_ME0PIPE1_PF_MASK 0x00800000L
++#define GRBM_READ_ERROR2__READ_REQUESTER_ME1PIPE0_MASK 0x01000000L
++#define GRBM_READ_ERROR2__READ_REQUESTER_ME1PIPE1_MASK 0x02000000L
++#define GRBM_READ_ERROR2__READ_REQUESTER_ME1PIPE2_MASK 0x04000000L
++#define GRBM_READ_ERROR2__READ_REQUESTER_ME1PIPE3_MASK 0x08000000L
++#define GRBM_READ_ERROR2__READ_REQUESTER_ME2PIPE0_MASK 0x10000000L
++#define GRBM_READ_ERROR2__READ_REQUESTER_ME2PIPE1_MASK 0x20000000L
++#define GRBM_READ_ERROR2__READ_REQUESTER_ME2PIPE2_MASK 0x40000000L
++#define GRBM_READ_ERROR2__READ_REQUESTER_ME2PIPE3_MASK 0x80000000L
++//GRBM_INT_CNTL
++#define GRBM_INT_CNTL__RDERR_INT_ENABLE__SHIFT 0x0
++#define GRBM_INT_CNTL__GUI_IDLE_INT_ENABLE__SHIFT 0x13
++#define GRBM_INT_CNTL__RDERR_INT_ENABLE_MASK 0x00000001L
++#define GRBM_INT_CNTL__GUI_IDLE_INT_ENABLE_MASK 0x00080000L
++//GRBM_TRAP_OP
++#define GRBM_TRAP_OP__RW__SHIFT 0x0
++#define GRBM_TRAP_OP__RW_MASK 0x00000001L
++//GRBM_TRAP_ADDR
++#define GRBM_TRAP_ADDR__DATA__SHIFT 0x0
++#define GRBM_TRAP_ADDR__DATA_MASK 0x0003FFFFL
++//GRBM_TRAP_ADDR_MSK
++#define GRBM_TRAP_ADDR_MSK__DATA__SHIFT 0x0
++#define GRBM_TRAP_ADDR_MSK__DATA_MASK 0x0003FFFFL
++//GRBM_TRAP_WD
++#define GRBM_TRAP_WD__DATA__SHIFT 0x0
++#define GRBM_TRAP_WD__DATA_MASK 0xFFFFFFFFL
++//GRBM_TRAP_WD_MSK
++#define GRBM_TRAP_WD_MSK__DATA__SHIFT 0x0
++#define GRBM_TRAP_WD_MSK__DATA_MASK 0xFFFFFFFFL
++//GRBM_DSM_BYPASS
++#define GRBM_DSM_BYPASS__BYPASS_BITS__SHIFT 0x0
++#define GRBM_DSM_BYPASS__BYPASS_EN__SHIFT 0x2
++#define GRBM_DSM_BYPASS__BYPASS_BITS_MASK 0x00000003L
++#define GRBM_DSM_BYPASS__BYPASS_EN_MASK 0x00000004L
++//GRBM_WRITE_ERROR
++#define GRBM_WRITE_ERROR__WRITE_REQUESTER_RLC__SHIFT 0x0
++#define GRBM_WRITE_ERROR__WRITE_REQUESTER_RSMU__SHIFT 0x1
++#define GRBM_WRITE_ERROR__WRITE_SSRCID__SHIFT 0x2
++#define GRBM_WRITE_ERROR__WRITE_VFID__SHIFT 0x5
++#define GRBM_WRITE_ERROR__WRITE_VF__SHIFT 0xc
++#define GRBM_WRITE_ERROR__WRITE_VMID__SHIFT 0xd
++#define GRBM_WRITE_ERROR__WRITE_PIPEID__SHIFT 0x14
++#define GRBM_WRITE_ERROR__WRITE_MEID__SHIFT 0x16
++#define GRBM_WRITE_ERROR__WRITE_ERROR__SHIFT 0x1f
++#define GRBM_WRITE_ERROR__WRITE_REQUESTER_RLC_MASK 0x00000001L
++#define GRBM_WRITE_ERROR__WRITE_REQUESTER_RSMU_MASK 0x00000002L
++#define GRBM_WRITE_ERROR__WRITE_SSRCID_MASK 0x0000001CL
++#define GRBM_WRITE_ERROR__WRITE_VFID_MASK 0x000001E0L
++#define GRBM_WRITE_ERROR__WRITE_VF_MASK 0x00001000L
++#define GRBM_WRITE_ERROR__WRITE_VMID_MASK 0x0001E000L
++#define GRBM_WRITE_ERROR__WRITE_PIPEID_MASK 0x00300000L
++#define GRBM_WRITE_ERROR__WRITE_MEID_MASK 0x00C00000L
++#define GRBM_WRITE_ERROR__WRITE_ERROR_MASK 0x80000000L
++//GRBM_IOV_ERROR
++#define GRBM_IOV_ERROR__IOV_ADDR__SHIFT 0x2
++#define GRBM_IOV_ERROR__IOV_VFID__SHIFT 0x14
++#define GRBM_IOV_ERROR__IOV_VF__SHIFT 0x1a
++#define GRBM_IOV_ERROR__IOV_OP__SHIFT 0x1b
++#define GRBM_IOV_ERROR__IOV_ERROR__SHIFT 0x1f
++#define GRBM_IOV_ERROR__IOV_ADDR_MASK 0x000FFFFCL
++#define GRBM_IOV_ERROR__IOV_VFID_MASK 0x03F00000L
++#define GRBM_IOV_ERROR__IOV_VF_MASK 0x04000000L
++#define GRBM_IOV_ERROR__IOV_OP_MASK 0x08000000L
++#define GRBM_IOV_ERROR__IOV_ERROR_MASK 0x80000000L
++//GRBM_CHIP_REVISION
++#define GRBM_CHIP_REVISION__CHIP_REVISION__SHIFT 0x0
++#define GRBM_CHIP_REVISION__CHIP_REVISION_MASK 0x000000FFL
++//GRBM_GFX_CNTL
++#define GRBM_GFX_CNTL__PIPEID__SHIFT 0x0
++#define GRBM_GFX_CNTL__MEID__SHIFT 0x2
++#define GRBM_GFX_CNTL__VMID__SHIFT 0x4
++#define GRBM_GFX_CNTL__QUEUEID__SHIFT 0x8
++#define GRBM_GFX_CNTL__PIPEID_MASK 0x00000003L
++#define GRBM_GFX_CNTL__MEID_MASK 0x0000000CL
++#define GRBM_GFX_CNTL__VMID_MASK 0x000000F0L
++#define GRBM_GFX_CNTL__QUEUEID_MASK 0x00000700L
++//GRBM_RSMU_CFG
++#define GRBM_RSMU_CFG__APERTURE_ID__SHIFT 0x0
++#define GRBM_RSMU_CFG__QOS__SHIFT 0xc
++#define GRBM_RSMU_CFG__POSTED_WR__SHIFT 0x10
++#define GRBM_RSMU_CFG__APERTURE_ID_MASK 0x00000FFFL
++#define GRBM_RSMU_CFG__QOS_MASK 0x0000F000L
++#define GRBM_RSMU_CFG__POSTED_WR_MASK 0x00010000L
++//GRBM_IH_CREDIT
++#define GRBM_IH_CREDIT__CREDIT_VALUE__SHIFT 0x0
++#define GRBM_IH_CREDIT__IH_CLIENT_ID__SHIFT 0x10
++#define GRBM_IH_CREDIT__CREDIT_VALUE_MASK 0x00000003L
++#define GRBM_IH_CREDIT__IH_CLIENT_ID_MASK 0x00FF0000L
++//GRBM_PWR_CNTL2
++#define GRBM_PWR_CNTL2__PWR_REQUEST_HALT__SHIFT 0x10
++#define GRBM_PWR_CNTL2__PWR_GFX3D_REQUEST_HALT__SHIFT 0x14
++#define GRBM_PWR_CNTL2__PWR_REQUEST_HALT_MASK 0x00010000L
++#define GRBM_PWR_CNTL2__PWR_GFX3D_REQUEST_HALT_MASK 0x00100000L
++//GRBM_UTCL2_INVAL_RANGE_START
++#define GRBM_UTCL2_INVAL_RANGE_START__DATA__SHIFT 0x0
++#define GRBM_UTCL2_INVAL_RANGE_START__DATA_MASK 0x0003FFFFL
++//GRBM_UTCL2_INVAL_RANGE_END
++#define GRBM_UTCL2_INVAL_RANGE_END__DATA__SHIFT 0x0
++#define GRBM_UTCL2_INVAL_RANGE_END__DATA_MASK 0x0003FFFFL
++//GRBM_RSMU_READ_ERROR
++#define GRBM_RSMU_READ_ERROR__RSMU_READ_ADDRESS__SHIFT 0x2
++#define GRBM_RSMU_READ_ERROR__RSMU_READ_VF__SHIFT 0x14
++#define GRBM_RSMU_READ_ERROR__RSMU_READ_VFID__SHIFT 0x15
++#define GRBM_RSMU_READ_ERROR__RSMU_READ_ERROR_TYPE__SHIFT 0x1b
++#define GRBM_RSMU_READ_ERROR__RSMU_READ_ERROR__SHIFT 0x1f
++#define GRBM_RSMU_READ_ERROR__RSMU_READ_ADDRESS_MASK 0x000FFFFCL
++#define GRBM_RSMU_READ_ERROR__RSMU_READ_VF_MASK 0x00100000L
++#define GRBM_RSMU_READ_ERROR__RSMU_READ_VFID_MASK 0x07E00000L
++#define GRBM_RSMU_READ_ERROR__RSMU_READ_ERROR_TYPE_MASK 0x08000000L
++#define GRBM_RSMU_READ_ERROR__RSMU_READ_ERROR_MASK 0x80000000L
++//GRBM_CHICKEN_BITS
++#define GRBM_CHICKEN_BITS__DISABLE_CP_VMID_RESET_REQ__SHIFT 0x0
++#define GRBM_CHICKEN_BITS__DISABLE_CP_VMID_RESET_REQ_MASK 0x00000001L
++//GRBM_NOWHERE
++#define GRBM_NOWHERE__DATA__SHIFT 0x0
++#define GRBM_NOWHERE__DATA_MASK 0xFFFFFFFFL
++//GRBM_SCRATCH_REG0
++#define GRBM_SCRATCH_REG0__SCRATCH_REG0__SHIFT 0x0
++#define GRBM_SCRATCH_REG0__SCRATCH_REG0_MASK 0xFFFFFFFFL
++//GRBM_SCRATCH_REG1
++#define GRBM_SCRATCH_REG1__SCRATCH_REG1__SHIFT 0x0
++#define GRBM_SCRATCH_REG1__SCRATCH_REG1_MASK 0xFFFFFFFFL
++//GRBM_SCRATCH_REG2
++#define GRBM_SCRATCH_REG2__SCRATCH_REG2__SHIFT 0x0
++#define GRBM_SCRATCH_REG2__SCRATCH_REG2_MASK 0xFFFFFFFFL
++//GRBM_SCRATCH_REG3
++#define GRBM_SCRATCH_REG3__SCRATCH_REG3__SHIFT 0x0
++#define GRBM_SCRATCH_REG3__SCRATCH_REG3_MASK 0xFFFFFFFFL
++//GRBM_SCRATCH_REG4
++#define GRBM_SCRATCH_REG4__SCRATCH_REG4__SHIFT 0x0
++#define GRBM_SCRATCH_REG4__SCRATCH_REG4_MASK 0xFFFFFFFFL
++//GRBM_SCRATCH_REG5
++#define GRBM_SCRATCH_REG5__SCRATCH_REG5__SHIFT 0x0
++#define GRBM_SCRATCH_REG5__SCRATCH_REG5_MASK 0xFFFFFFFFL
++//GRBM_SCRATCH_REG6
++#define GRBM_SCRATCH_REG6__SCRATCH_REG6__SHIFT 0x0
++#define GRBM_SCRATCH_REG6__SCRATCH_REG6_MASK 0xFFFFFFFFL
++//GRBM_SCRATCH_REG7
++#define GRBM_SCRATCH_REG7__SCRATCH_REG7__SHIFT 0x0
++#define GRBM_SCRATCH_REG7__SCRATCH_REG7_MASK 0xFFFFFFFFL
++
++
++// addressBlock: gc_cpdec
++//CP_CPC_STATUS
++#define CP_CPC_STATUS__MEC1_BUSY__SHIFT 0x0
++#define CP_CPC_STATUS__MEC2_BUSY__SHIFT 0x1
++#define CP_CPC_STATUS__DC0_BUSY__SHIFT 0x2
++#define CP_CPC_STATUS__DC1_BUSY__SHIFT 0x3
++#define CP_CPC_STATUS__RCIU1_BUSY__SHIFT 0x4
++#define CP_CPC_STATUS__RCIU2_BUSY__SHIFT 0x5
++#define CP_CPC_STATUS__ROQ1_BUSY__SHIFT 0x6
++#define CP_CPC_STATUS__ROQ2_BUSY__SHIFT 0x7
++#define CP_CPC_STATUS__TCIU_BUSY__SHIFT 0xa
++#define CP_CPC_STATUS__SCRATCH_RAM_BUSY__SHIFT 0xb
++#define CP_CPC_STATUS__QU_BUSY__SHIFT 0xc
++#define CP_CPC_STATUS__UTCL2IU_BUSY__SHIFT 0xd
++#define CP_CPC_STATUS__SAVE_RESTORE_BUSY__SHIFT 0xe
++#define CP_CPC_STATUS__CPG_CPC_BUSY__SHIFT 0x1d
++#define CP_CPC_STATUS__CPF_CPC_BUSY__SHIFT 0x1e
++#define CP_CPC_STATUS__CPC_BUSY__SHIFT 0x1f
++#define CP_CPC_STATUS__MEC1_BUSY_MASK 0x00000001L
++#define CP_CPC_STATUS__MEC2_BUSY_MASK 0x00000002L
++#define CP_CPC_STATUS__DC0_BUSY_MASK 0x00000004L
++#define CP_CPC_STATUS__DC1_BUSY_MASK 0x00000008L
++#define CP_CPC_STATUS__RCIU1_BUSY_MASK 0x00000010L
++#define CP_CPC_STATUS__RCIU2_BUSY_MASK 0x00000020L
++#define CP_CPC_STATUS__ROQ1_BUSY_MASK 0x00000040L
++#define CP_CPC_STATUS__ROQ2_BUSY_MASK 0x00000080L
++#define CP_CPC_STATUS__TCIU_BUSY_MASK 0x00000400L
++#define CP_CPC_STATUS__SCRATCH_RAM_BUSY_MASK 0x00000800L
++#define CP_CPC_STATUS__QU_BUSY_MASK 0x00001000L
++#define CP_CPC_STATUS__UTCL2IU_BUSY_MASK 0x00002000L
++#define CP_CPC_STATUS__SAVE_RESTORE_BUSY_MASK 0x00004000L
++#define CP_CPC_STATUS__CPG_CPC_BUSY_MASK 0x20000000L
++#define CP_CPC_STATUS__CPF_CPC_BUSY_MASK 0x40000000L
++#define CP_CPC_STATUS__CPC_BUSY_MASK 0x80000000L
++//CP_CPC_BUSY_STAT
++#define CP_CPC_BUSY_STAT__MEC1_LOAD_BUSY__SHIFT 0x0
++#define CP_CPC_BUSY_STAT__MEC1_SEMAPOHRE_BUSY__SHIFT 0x1
++#define CP_CPC_BUSY_STAT__MEC1_MUTEX_BUSY__SHIFT 0x2
++#define CP_CPC_BUSY_STAT__MEC1_MESSAGE_BUSY__SHIFT 0x3
++#define CP_CPC_BUSY_STAT__MEC1_EOP_QUEUE_BUSY__SHIFT 0x4
++#define CP_CPC_BUSY_STAT__MEC1_IQ_QUEUE_BUSY__SHIFT 0x5
++#define CP_CPC_BUSY_STAT__MEC1_IB_QUEUE_BUSY__SHIFT 0x6
++#define CP_CPC_BUSY_STAT__MEC1_TC_BUSY__SHIFT 0x7
++#define CP_CPC_BUSY_STAT__MEC1_DMA_BUSY__SHIFT 0x8
++#define CP_CPC_BUSY_STAT__MEC1_PARTIAL_FLUSH_BUSY__SHIFT 0x9
++#define CP_CPC_BUSY_STAT__MEC1_PIPE0_BUSY__SHIFT 0xa
++#define CP_CPC_BUSY_STAT__MEC1_PIPE1_BUSY__SHIFT 0xb
++#define CP_CPC_BUSY_STAT__MEC1_PIPE2_BUSY__SHIFT 0xc
++#define CP_CPC_BUSY_STAT__MEC1_PIPE3_BUSY__SHIFT 0xd
++#define CP_CPC_BUSY_STAT__MEC2_LOAD_BUSY__SHIFT 0x10
++#define CP_CPC_BUSY_STAT__MEC2_SEMAPOHRE_BUSY__SHIFT 0x11
++#define CP_CPC_BUSY_STAT__MEC2_MUTEX_BUSY__SHIFT 0x12
++#define CP_CPC_BUSY_STAT__MEC2_MESSAGE_BUSY__SHIFT 0x13
++#define CP_CPC_BUSY_STAT__MEC2_EOP_QUEUE_BUSY__SHIFT 0x14
++#define CP_CPC_BUSY_STAT__MEC2_IQ_QUEUE_BUSY__SHIFT 0x15
++#define CP_CPC_BUSY_STAT__MEC2_IB_QUEUE_BUSY__SHIFT 0x16
++#define CP_CPC_BUSY_STAT__MEC2_TC_BUSY__SHIFT 0x17
++#define CP_CPC_BUSY_STAT__MEC2_DMA_BUSY__SHIFT 0x18
++#define CP_CPC_BUSY_STAT__MEC2_PARTIAL_FLUSH_BUSY__SHIFT 0x19
++#define CP_CPC_BUSY_STAT__MEC2_PIPE0_BUSY__SHIFT 0x1a
++#define CP_CPC_BUSY_STAT__MEC2_PIPE1_BUSY__SHIFT 0x1b
++#define CP_CPC_BUSY_STAT__MEC2_PIPE2_BUSY__SHIFT 0x1c
++#define CP_CPC_BUSY_STAT__MEC2_PIPE3_BUSY__SHIFT 0x1d
++#define CP_CPC_BUSY_STAT__MEC1_LOAD_BUSY_MASK 0x00000001L
++#define CP_CPC_BUSY_STAT__MEC1_SEMAPOHRE_BUSY_MASK 0x00000002L
++#define CP_CPC_BUSY_STAT__MEC1_MUTEX_BUSY_MASK 0x00000004L
++#define CP_CPC_BUSY_STAT__MEC1_MESSAGE_BUSY_MASK 0x00000008L
++#define CP_CPC_BUSY_STAT__MEC1_EOP_QUEUE_BUSY_MASK 0x00000010L
++#define CP_CPC_BUSY_STAT__MEC1_IQ_QUEUE_BUSY_MASK 0x00000020L
++#define CP_CPC_BUSY_STAT__MEC1_IB_QUEUE_BUSY_MASK 0x00000040L
++#define CP_CPC_BUSY_STAT__MEC1_TC_BUSY_MASK 0x00000080L
++#define CP_CPC_BUSY_STAT__MEC1_DMA_BUSY_MASK 0x00000100L
++#define CP_CPC_BUSY_STAT__MEC1_PARTIAL_FLUSH_BUSY_MASK 0x00000200L
++#define CP_CPC_BUSY_STAT__MEC1_PIPE0_BUSY_MASK 0x00000400L
++#define CP_CPC_BUSY_STAT__MEC1_PIPE1_BUSY_MASK 0x00000800L
++#define CP_CPC_BUSY_STAT__MEC1_PIPE2_BUSY_MASK 0x00001000L
++#define CP_CPC_BUSY_STAT__MEC1_PIPE3_BUSY_MASK 0x00002000L
++#define CP_CPC_BUSY_STAT__MEC2_LOAD_BUSY_MASK 0x00010000L
++#define CP_CPC_BUSY_STAT__MEC2_SEMAPOHRE_BUSY_MASK 0x00020000L
++#define CP_CPC_BUSY_STAT__MEC2_MUTEX_BUSY_MASK 0x00040000L
++#define CP_CPC_BUSY_STAT__MEC2_MESSAGE_BUSY_MASK 0x00080000L
++#define CP_CPC_BUSY_STAT__MEC2_EOP_QUEUE_BUSY_MASK 0x00100000L
++#define CP_CPC_BUSY_STAT__MEC2_IQ_QUEUE_BUSY_MASK 0x00200000L
++#define CP_CPC_BUSY_STAT__MEC2_IB_QUEUE_BUSY_MASK 0x00400000L
++#define CP_CPC_BUSY_STAT__MEC2_TC_BUSY_MASK 0x00800000L
++#define CP_CPC_BUSY_STAT__MEC2_DMA_BUSY_MASK 0x01000000L
++#define CP_CPC_BUSY_STAT__MEC2_PARTIAL_FLUSH_BUSY_MASK 0x02000000L
++#define CP_CPC_BUSY_STAT__MEC2_PIPE0_BUSY_MASK 0x04000000L
++#define CP_CPC_BUSY_STAT__MEC2_PIPE1_BUSY_MASK 0x08000000L
++#define CP_CPC_BUSY_STAT__MEC2_PIPE2_BUSY_MASK 0x10000000L
++#define CP_CPC_BUSY_STAT__MEC2_PIPE3_BUSY_MASK 0x20000000L
++//CP_CPC_STALLED_STAT1
++#define CP_CPC_STALLED_STAT1__RCIU_TX_FREE_STALL__SHIFT 0x3
++#define CP_CPC_STALLED_STAT1__RCIU_PRIV_VIOLATION__SHIFT 0x4
++#define CP_CPC_STALLED_STAT1__TCIU_TX_FREE_STALL__SHIFT 0x6
++#define CP_CPC_STALLED_STAT1__MEC1_DECODING_PACKET__SHIFT 0x8
++#define CP_CPC_STALLED_STAT1__MEC1_WAIT_ON_RCIU__SHIFT 0x9
++#define CP_CPC_STALLED_STAT1__MEC1_WAIT_ON_RCIU_READ__SHIFT 0xa
++#define CP_CPC_STALLED_STAT1__MEC1_WAIT_ON_ROQ_DATA__SHIFT 0xd
++#define CP_CPC_STALLED_STAT1__MEC2_DECODING_PACKET__SHIFT 0x10
++#define CP_CPC_STALLED_STAT1__MEC2_WAIT_ON_RCIU__SHIFT 0x11
++#define CP_CPC_STALLED_STAT1__MEC2_WAIT_ON_RCIU_READ__SHIFT 0x12
++#define CP_CPC_STALLED_STAT1__MEC2_WAIT_ON_ROQ_DATA__SHIFT 0x15
++#define CP_CPC_STALLED_STAT1__UTCL2IU_WAITING_ON_FREE__SHIFT 0x16
++#define CP_CPC_STALLED_STAT1__UTCL2IU_WAITING_ON_TAGS__SHIFT 0x17
++#define CP_CPC_STALLED_STAT1__UTCL1_WAITING_ON_TRANS__SHIFT 0x18
++#define CP_CPC_STALLED_STAT1__RCIU_TX_FREE_STALL_MASK 0x00000008L
++#define CP_CPC_STALLED_STAT1__RCIU_PRIV_VIOLATION_MASK 0x00000010L
++#define CP_CPC_STALLED_STAT1__TCIU_TX_FREE_STALL_MASK 0x00000040L
++#define CP_CPC_STALLED_STAT1__MEC1_DECODING_PACKET_MASK 0x00000100L
++#define CP_CPC_STALLED_STAT1__MEC1_WAIT_ON_RCIU_MASK 0x00000200L
++#define CP_CPC_STALLED_STAT1__MEC1_WAIT_ON_RCIU_READ_MASK 0x00000400L
++#define CP_CPC_STALLED_STAT1__MEC1_WAIT_ON_ROQ_DATA_MASK 0x00002000L
++#define CP_CPC_STALLED_STAT1__MEC2_DECODING_PACKET_MASK 0x00010000L
++#define CP_CPC_STALLED_STAT1__MEC2_WAIT_ON_RCIU_MASK 0x00020000L
++#define CP_CPC_STALLED_STAT1__MEC2_WAIT_ON_RCIU_READ_MASK 0x00040000L
++#define CP_CPC_STALLED_STAT1__MEC2_WAIT_ON_ROQ_DATA_MASK 0x00200000L
++#define CP_CPC_STALLED_STAT1__UTCL2IU_WAITING_ON_FREE_MASK 0x00400000L
++#define CP_CPC_STALLED_STAT1__UTCL2IU_WAITING_ON_TAGS_MASK 0x00800000L
++#define CP_CPC_STALLED_STAT1__UTCL1_WAITING_ON_TRANS_MASK 0x01000000L
++//CP_CPF_STATUS
++#define CP_CPF_STATUS__POST_WPTR_GFX_BUSY__SHIFT 0x0
++#define CP_CPF_STATUS__CSF_BUSY__SHIFT 0x1
++#define CP_CPF_STATUS__ROQ_ALIGN_BUSY__SHIFT 0x4
++#define CP_CPF_STATUS__ROQ_RING_BUSY__SHIFT 0x5
++#define CP_CPF_STATUS__ROQ_INDIRECT1_BUSY__SHIFT 0x6
++#define CP_CPF_STATUS__ROQ_INDIRECT2_BUSY__SHIFT 0x7
++#define CP_CPF_STATUS__ROQ_STATE_BUSY__SHIFT 0x8
++#define CP_CPF_STATUS__ROQ_CE_RING_BUSY__SHIFT 0x9
++#define CP_CPF_STATUS__ROQ_CE_INDIRECT1_BUSY__SHIFT 0xa
++#define CP_CPF_STATUS__ROQ_CE_INDIRECT2_BUSY__SHIFT 0xb
++#define CP_CPF_STATUS__SEMAPHORE_BUSY__SHIFT 0xc
++#define CP_CPF_STATUS__INTERRUPT_BUSY__SHIFT 0xd
++#define CP_CPF_STATUS__TCIU_BUSY__SHIFT 0xe
++#define CP_CPF_STATUS__HQD_BUSY__SHIFT 0xf
++#define CP_CPF_STATUS__PRT_BUSY__SHIFT 0x10
++#define CP_CPF_STATUS__UTCL2IU_BUSY__SHIFT 0x11
++#define CP_CPF_STATUS__CPF_GFX_BUSY__SHIFT 0x1a
++#define CP_CPF_STATUS__CPF_CMP_BUSY__SHIFT 0x1b
++#define CP_CPF_STATUS__GRBM_CPF_STAT_BUSY__SHIFT 0x1c
++#define CP_CPF_STATUS__CPC_CPF_BUSY__SHIFT 0x1e
++#define CP_CPF_STATUS__CPF_BUSY__SHIFT 0x1f
++#define CP_CPF_STATUS__POST_WPTR_GFX_BUSY_MASK 0x00000001L
++#define CP_CPF_STATUS__CSF_BUSY_MASK 0x00000002L
++#define CP_CPF_STATUS__ROQ_ALIGN_BUSY_MASK 0x00000010L
++#define CP_CPF_STATUS__ROQ_RING_BUSY_MASK 0x00000020L
++#define CP_CPF_STATUS__ROQ_INDIRECT1_BUSY_MASK 0x00000040L
++#define CP_CPF_STATUS__ROQ_INDIRECT2_BUSY_MASK 0x00000080L
++#define CP_CPF_STATUS__ROQ_STATE_BUSY_MASK 0x00000100L
++#define CP_CPF_STATUS__ROQ_CE_RING_BUSY_MASK 0x00000200L
++#define CP_CPF_STATUS__ROQ_CE_INDIRECT1_BUSY_MASK 0x00000400L
++#define CP_CPF_STATUS__ROQ_CE_INDIRECT2_BUSY_MASK 0x00000800L
++#define CP_CPF_STATUS__SEMAPHORE_BUSY_MASK 0x00001000L
++#define CP_CPF_STATUS__INTERRUPT_BUSY_MASK 0x00002000L
++#define CP_CPF_STATUS__TCIU_BUSY_MASK 0x00004000L
++#define CP_CPF_STATUS__HQD_BUSY_MASK 0x00008000L
++#define CP_CPF_STATUS__PRT_BUSY_MASK 0x00010000L
++#define CP_CPF_STATUS__UTCL2IU_BUSY_MASK 0x00020000L
++#define CP_CPF_STATUS__CPF_GFX_BUSY_MASK 0x04000000L
++#define CP_CPF_STATUS__CPF_CMP_BUSY_MASK 0x08000000L
++#define CP_CPF_STATUS__GRBM_CPF_STAT_BUSY_MASK 0x30000000L
++#define CP_CPF_STATUS__CPC_CPF_BUSY_MASK 0x40000000L
++#define CP_CPF_STATUS__CPF_BUSY_MASK 0x80000000L
++//CP_CPF_BUSY_STAT
++#define CP_CPF_BUSY_STAT__REG_BUS_FIFO_BUSY__SHIFT 0x0
++#define CP_CPF_BUSY_STAT__CSF_RING_BUSY__SHIFT 0x1
++#define CP_CPF_BUSY_STAT__CSF_INDIRECT1_BUSY__SHIFT 0x2
++#define CP_CPF_BUSY_STAT__CSF_INDIRECT2_BUSY__SHIFT 0x3
++#define CP_CPF_BUSY_STAT__CSF_STATE_BUSY__SHIFT 0x4
++#define CP_CPF_BUSY_STAT__CSF_CE_INDR1_BUSY__SHIFT 0x5
++#define CP_CPF_BUSY_STAT__CSF_CE_INDR2_BUSY__SHIFT 0x6
++#define CP_CPF_BUSY_STAT__CSF_ARBITER_BUSY__SHIFT 0x7
++#define CP_CPF_BUSY_STAT__CSF_INPUT_BUSY__SHIFT 0x8
++#define CP_CPF_BUSY_STAT__OUTSTANDING_READ_TAGS__SHIFT 0x9
++#define CP_CPF_BUSY_STAT__HPD_PROCESSING_EOP_BUSY__SHIFT 0xb
++#define CP_CPF_BUSY_STAT__HQD_DISPATCH_BUSY__SHIFT 0xc
++#define CP_CPF_BUSY_STAT__HQD_IQ_TIMER_BUSY__SHIFT 0xd
++#define CP_CPF_BUSY_STAT__HQD_DMA_OFFLOAD_BUSY__SHIFT 0xe
++#define CP_CPF_BUSY_STAT__HQD_WAIT_SEMAPHORE_BUSY__SHIFT 0xf
++#define CP_CPF_BUSY_STAT__HQD_SIGNAL_SEMAPHORE_BUSY__SHIFT 0x10
++#define CP_CPF_BUSY_STAT__HQD_MESSAGE_BUSY__SHIFT 0x11
++#define CP_CPF_BUSY_STAT__HQD_PQ_FETCHER_BUSY__SHIFT 0x12
++#define CP_CPF_BUSY_STAT__HQD_IB_FETCHER_BUSY__SHIFT 0x13
++#define CP_CPF_BUSY_STAT__HQD_IQ_FETCHER_BUSY__SHIFT 0x14
++#define CP_CPF_BUSY_STAT__HQD_EOP_FETCHER_BUSY__SHIFT 0x15
++#define CP_CPF_BUSY_STAT__HQD_CONSUMED_RPTR_BUSY__SHIFT 0x16
++#define CP_CPF_BUSY_STAT__HQD_FETCHER_ARB_BUSY__SHIFT 0x17
++#define CP_CPF_BUSY_STAT__HQD_ROQ_ALIGN_BUSY__SHIFT 0x18
++#define CP_CPF_BUSY_STAT__HQD_ROQ_EOP_BUSY__SHIFT 0x19
++#define CP_CPF_BUSY_STAT__HQD_ROQ_IQ_BUSY__SHIFT 0x1a
++#define CP_CPF_BUSY_STAT__HQD_ROQ_PQ_BUSY__SHIFT 0x1b
++#define CP_CPF_BUSY_STAT__HQD_ROQ_IB_BUSY__SHIFT 0x1c
++#define CP_CPF_BUSY_STAT__HQD_WPTR_POLL_BUSY__SHIFT 0x1d
++#define CP_CPF_BUSY_STAT__HQD_PQ_BUSY__SHIFT 0x1e
++#define CP_CPF_BUSY_STAT__HQD_IB_BUSY__SHIFT 0x1f
++#define CP_CPF_BUSY_STAT__REG_BUS_FIFO_BUSY_MASK 0x00000001L
++#define CP_CPF_BUSY_STAT__CSF_RING_BUSY_MASK 0x00000002L
++#define CP_CPF_BUSY_STAT__CSF_INDIRECT1_BUSY_MASK 0x00000004L
++#define CP_CPF_BUSY_STAT__CSF_INDIRECT2_BUSY_MASK 0x00000008L
++#define CP_CPF_BUSY_STAT__CSF_STATE_BUSY_MASK 0x00000010L
++#define CP_CPF_BUSY_STAT__CSF_CE_INDR1_BUSY_MASK 0x00000020L
++#define CP_CPF_BUSY_STAT__CSF_CE_INDR2_BUSY_MASK 0x00000040L
++#define CP_CPF_BUSY_STAT__CSF_ARBITER_BUSY_MASK 0x00000080L
++#define CP_CPF_BUSY_STAT__CSF_INPUT_BUSY_MASK 0x00000100L
++#define CP_CPF_BUSY_STAT__OUTSTANDING_READ_TAGS_MASK 0x00000200L
++#define CP_CPF_BUSY_STAT__HPD_PROCESSING_EOP_BUSY_MASK 0x00000800L
++#define CP_CPF_BUSY_STAT__HQD_DISPATCH_BUSY_MASK 0x00001000L
++#define CP_CPF_BUSY_STAT__HQD_IQ_TIMER_BUSY_MASK 0x00002000L
++#define CP_CPF_BUSY_STAT__HQD_DMA_OFFLOAD_BUSY_MASK 0x00004000L
++#define CP_CPF_BUSY_STAT__HQD_WAIT_SEMAPHORE_BUSY_MASK 0x00008000L
++#define CP_CPF_BUSY_STAT__HQD_SIGNAL_SEMAPHORE_BUSY_MASK 0x00010000L
++#define CP_CPF_BUSY_STAT__HQD_MESSAGE_BUSY_MASK 0x00020000L
++#define CP_CPF_BUSY_STAT__HQD_PQ_FETCHER_BUSY_MASK 0x00040000L
++#define CP_CPF_BUSY_STAT__HQD_IB_FETCHER_BUSY_MASK 0x00080000L
++#define CP_CPF_BUSY_STAT__HQD_IQ_FETCHER_BUSY_MASK 0x00100000L
++#define CP_CPF_BUSY_STAT__HQD_EOP_FETCHER_BUSY_MASK 0x00200000L
++#define CP_CPF_BUSY_STAT__HQD_CONSUMED_RPTR_BUSY_MASK 0x00400000L
++#define CP_CPF_BUSY_STAT__HQD_FETCHER_ARB_BUSY_MASK 0x00800000L
++#define CP_CPF_BUSY_STAT__HQD_ROQ_ALIGN_BUSY_MASK 0x01000000L
++#define CP_CPF_BUSY_STAT__HQD_ROQ_EOP_BUSY_MASK 0x02000000L
++#define CP_CPF_BUSY_STAT__HQD_ROQ_IQ_BUSY_MASK 0x04000000L
++#define CP_CPF_BUSY_STAT__HQD_ROQ_PQ_BUSY_MASK 0x08000000L
++#define CP_CPF_BUSY_STAT__HQD_ROQ_IB_BUSY_MASK 0x10000000L
++#define CP_CPF_BUSY_STAT__HQD_WPTR_POLL_BUSY_MASK 0x20000000L
++#define CP_CPF_BUSY_STAT__HQD_PQ_BUSY_MASK 0x40000000L
++#define CP_CPF_BUSY_STAT__HQD_IB_BUSY_MASK 0x80000000L
++//CP_CPF_STALLED_STAT1
++#define CP_CPF_STALLED_STAT1__RING_FETCHING_DATA__SHIFT 0x0
++#define CP_CPF_STALLED_STAT1__INDR1_FETCHING_DATA__SHIFT 0x1
++#define CP_CPF_STALLED_STAT1__INDR2_FETCHING_DATA__SHIFT 0x2
++#define CP_CPF_STALLED_STAT1__STATE_FETCHING_DATA__SHIFT 0x3
++#define CP_CPF_STALLED_STAT1__TCIU_WAITING_ON_FREE__SHIFT 0x5
++#define CP_CPF_STALLED_STAT1__TCIU_WAITING_ON_TAGS__SHIFT 0x6
++#define CP_CPF_STALLED_STAT1__UTCL2IU_WAITING_ON_FREE__SHIFT 0x7
++#define CP_CPF_STALLED_STAT1__UTCL2IU_WAITING_ON_TAGS__SHIFT 0x8
++#define CP_CPF_STALLED_STAT1__GFX_UTCL1_WAITING_ON_TRANS__SHIFT 0x9
++#define CP_CPF_STALLED_STAT1__CMP_UTCL1_WAITING_ON_TRANS__SHIFT 0xa
++#define CP_CPF_STALLED_STAT1__RCIU_WAITING_ON_FREE__SHIFT 0xb
++#define CP_CPF_STALLED_STAT1__RING_FETCHING_DATA_MASK 0x00000001L
++#define CP_CPF_STALLED_STAT1__INDR1_FETCHING_DATA_MASK 0x00000002L
++#define CP_CPF_STALLED_STAT1__INDR2_FETCHING_DATA_MASK 0x00000004L
++#define CP_CPF_STALLED_STAT1__STATE_FETCHING_DATA_MASK 0x00000008L
++#define CP_CPF_STALLED_STAT1__TCIU_WAITING_ON_FREE_MASK 0x00000020L
++#define CP_CPF_STALLED_STAT1__TCIU_WAITING_ON_TAGS_MASK 0x00000040L
++#define CP_CPF_STALLED_STAT1__UTCL2IU_WAITING_ON_FREE_MASK 0x00000080L
++#define CP_CPF_STALLED_STAT1__UTCL2IU_WAITING_ON_TAGS_MASK 0x00000100L
++#define CP_CPF_STALLED_STAT1__GFX_UTCL1_WAITING_ON_TRANS_MASK 0x00000200L
++#define CP_CPF_STALLED_STAT1__CMP_UTCL1_WAITING_ON_TRANS_MASK 0x00000400L
++#define CP_CPF_STALLED_STAT1__RCIU_WAITING_ON_FREE_MASK 0x00000800L
++//CP_CPC_GRBM_FREE_COUNT
++#define CP_CPC_GRBM_FREE_COUNT__FREE_COUNT__SHIFT 0x0
++#define CP_CPC_GRBM_FREE_COUNT__FREE_COUNT_MASK 0x0000003FL
++//CP_MEC_CNTL
++#define CP_MEC_CNTL__MEC_INVALIDATE_ICACHE__SHIFT 0x4
++#define CP_MEC_CNTL__MEC_ME1_PIPE0_RESET__SHIFT 0x10
++#define CP_MEC_CNTL__MEC_ME1_PIPE1_RESET__SHIFT 0x11
++#define CP_MEC_CNTL__MEC_ME1_PIPE2_RESET__SHIFT 0x12
++#define CP_MEC_CNTL__MEC_ME1_PIPE3_RESET__SHIFT 0x13
++#define CP_MEC_CNTL__MEC_ME2_PIPE0_RESET__SHIFT 0x14
++#define CP_MEC_CNTL__MEC_ME2_PIPE1_RESET__SHIFT 0x15
++#define CP_MEC_CNTL__MEC_ME2_HALT__SHIFT 0x1c
++#define CP_MEC_CNTL__MEC_ME2_STEP__SHIFT 0x1d
++#define CP_MEC_CNTL__MEC_ME1_HALT__SHIFT 0x1e
++#define CP_MEC_CNTL__MEC_ME1_STEP__SHIFT 0x1f
++#define CP_MEC_CNTL__MEC_INVALIDATE_ICACHE_MASK 0x00000010L
++#define CP_MEC_CNTL__MEC_ME1_PIPE0_RESET_MASK 0x00010000L
++#define CP_MEC_CNTL__MEC_ME1_PIPE1_RESET_MASK 0x00020000L
++#define CP_MEC_CNTL__MEC_ME1_PIPE2_RESET_MASK 0x00040000L
++#define CP_MEC_CNTL__MEC_ME1_PIPE3_RESET_MASK 0x00080000L
++#define CP_MEC_CNTL__MEC_ME2_PIPE0_RESET_MASK 0x00100000L
++#define CP_MEC_CNTL__MEC_ME2_PIPE1_RESET_MASK 0x00200000L
++#define CP_MEC_CNTL__MEC_ME2_HALT_MASK 0x10000000L
++#define CP_MEC_CNTL__MEC_ME2_STEP_MASK 0x20000000L
++#define CP_MEC_CNTL__MEC_ME1_HALT_MASK 0x40000000L
++#define CP_MEC_CNTL__MEC_ME1_STEP_MASK 0x80000000L
++//CP_MEC_ME1_HEADER_DUMP
++#define CP_MEC_ME1_HEADER_DUMP__HEADER_DUMP__SHIFT 0x0
++#define CP_MEC_ME1_HEADER_DUMP__HEADER_DUMP_MASK 0xFFFFFFFFL
++//CP_MEC_ME2_HEADER_DUMP
++#define CP_MEC_ME2_HEADER_DUMP__HEADER_DUMP__SHIFT 0x0
++#define CP_MEC_ME2_HEADER_DUMP__HEADER_DUMP_MASK 0xFFFFFFFFL
++//CP_CPC_SCRATCH_INDEX
++#define CP_CPC_SCRATCH_INDEX__SCRATCH_INDEX__SHIFT 0x0
++#define CP_CPC_SCRATCH_INDEX__SCRATCH_INDEX_MASK 0x000001FFL
++//CP_CPC_SCRATCH_DATA
++#define CP_CPC_SCRATCH_DATA__SCRATCH_DATA__SHIFT 0x0
++#define CP_CPC_SCRATCH_DATA__SCRATCH_DATA_MASK 0xFFFFFFFFL
++//CP_CPF_GRBM_FREE_COUNT
++#define CP_CPF_GRBM_FREE_COUNT__FREE_COUNT__SHIFT 0x0
++#define CP_CPF_GRBM_FREE_COUNT__FREE_COUNT_MASK 0x00000007L
++//CP_CPC_HALT_HYST_COUNT
++#define CP_CPC_HALT_HYST_COUNT__COUNT__SHIFT 0x0
++#define CP_CPC_HALT_HYST_COUNT__COUNT_MASK 0x0000000FL
++//CP_PRT_LOD_STATS_CNTL0
++#define CP_PRT_LOD_STATS_CNTL0__BU_SIZE__SHIFT 0x0
++#define CP_PRT_LOD_STATS_CNTL0__BU_SIZE_MASK 0xFFFFFFFFL
++//CP_PRT_LOD_STATS_CNTL1
++#define CP_PRT_LOD_STATS_CNTL1__BASE_LO__SHIFT 0x0
++#define CP_PRT_LOD_STATS_CNTL1__BASE_LO_MASK 0xFFFFFFFFL
++//CP_PRT_LOD_STATS_CNTL2
++#define CP_PRT_LOD_STATS_CNTL2__BASE_HI__SHIFT 0x0
++#define CP_PRT_LOD_STATS_CNTL2__BASE_HI_MASK 0x000003FFL
++//CP_PRT_LOD_STATS_CNTL3
++#define CP_PRT_LOD_STATS_CNTL3__INTERVAL__SHIFT 0x2
++#define CP_PRT_LOD_STATS_CNTL3__RESET_CNT__SHIFT 0xa
++#define CP_PRT_LOD_STATS_CNTL3__RESET_FORCE__SHIFT 0x12
++#define CP_PRT_LOD_STATS_CNTL3__REPORT_AND_RESET__SHIFT 0x13
++#define CP_PRT_LOD_STATS_CNTL3__MC_VMID__SHIFT 0x17
++#define CP_PRT_LOD_STATS_CNTL3__CACHE_POLICY__SHIFT 0x1c
++#define CP_PRT_LOD_STATS_CNTL3__INTERVAL_MASK 0x000003FCL
++#define CP_PRT_LOD_STATS_CNTL3__RESET_CNT_MASK 0x0003FC00L
++#define CP_PRT_LOD_STATS_CNTL3__RESET_FORCE_MASK 0x00040000L
++#define CP_PRT_LOD_STATS_CNTL3__REPORT_AND_RESET_MASK 0x00080000L
++#define CP_PRT_LOD_STATS_CNTL3__MC_VMID_MASK 0x07800000L
++#define CP_PRT_LOD_STATS_CNTL3__CACHE_POLICY_MASK 0x10000000L
++//CP_CE_COMPARE_COUNT
++#define CP_CE_COMPARE_COUNT__COMPARE_COUNT__SHIFT 0x0
++#define CP_CE_COMPARE_COUNT__COMPARE_COUNT_MASK 0xFFFFFFFFL
++//CP_CE_DE_COUNT
++#define CP_CE_DE_COUNT__DRAW_ENGINE_COUNT__SHIFT 0x0
++#define CP_CE_DE_COUNT__DRAW_ENGINE_COUNT_MASK 0xFFFFFFFFL
++//CP_DE_CE_COUNT
++#define CP_DE_CE_COUNT__CONST_ENGINE_COUNT__SHIFT 0x0
++#define CP_DE_CE_COUNT__CONST_ENGINE_COUNT_MASK 0xFFFFFFFFL
++//CP_DE_LAST_INVAL_COUNT
++#define CP_DE_LAST_INVAL_COUNT__LAST_INVAL_COUNT__SHIFT 0x0
++#define CP_DE_LAST_INVAL_COUNT__LAST_INVAL_COUNT_MASK 0xFFFFFFFFL
++//CP_DE_DE_COUNT
++#define CP_DE_DE_COUNT__DRAW_ENGINE_COUNT__SHIFT 0x0
++#define CP_DE_DE_COUNT__DRAW_ENGINE_COUNT_MASK 0xFFFFFFFFL
++//CP_STALLED_STAT3
++#define CP_STALLED_STAT3__CE_TO_CSF_NOT_RDY_TO_RCV__SHIFT 0x0
++#define CP_STALLED_STAT3__CE_TO_RAM_INIT_FETCHER_NOT_RDY_TO_RCV__SHIFT 0x1
++#define CP_STALLED_STAT3__CE_WAITING_ON_DATA_FROM_RAM_INIT_FETCHER__SHIFT 0x2
++#define CP_STALLED_STAT3__CE_TO_RAM_INIT_NOT_RDY__SHIFT 0x3
++#define CP_STALLED_STAT3__CE_TO_RAM_DUMP_NOT_RDY__SHIFT 0x4
++#define CP_STALLED_STAT3__CE_TO_RAM_WRITE_NOT_RDY__SHIFT 0x5
++#define CP_STALLED_STAT3__CE_TO_INC_FIFO_NOT_RDY_TO_RCV__SHIFT 0x6
++#define CP_STALLED_STAT3__CE_TO_WR_FIFO_NOT_RDY_TO_RCV__SHIFT 0x7
++#define CP_STALLED_STAT3__CE_WAITING_ON_BUFFER_DATA__SHIFT 0xa
++#define CP_STALLED_STAT3__CE_WAITING_ON_CE_BUFFER_FLAG__SHIFT 0xb
++#define CP_STALLED_STAT3__CE_WAITING_ON_DE_COUNTER__SHIFT 0xc
++#define CP_STALLED_STAT3__CE_WAITING_ON_DE_COUNTER_UNDERFLOW__SHIFT 0xd
++#define CP_STALLED_STAT3__TCIU_WAITING_ON_FREE__SHIFT 0xe
++#define CP_STALLED_STAT3__TCIU_WAITING_ON_TAGS__SHIFT 0xf
++#define CP_STALLED_STAT3__CE_STALLED_ON_TC_WR_CONFIRM__SHIFT 0x10
++#define CP_STALLED_STAT3__CE_STALLED_ON_ATOMIC_RTN_DATA__SHIFT 0x11
++#define CP_STALLED_STAT3__UTCL2IU_WAITING_ON_FREE__SHIFT 0x12
++#define CP_STALLED_STAT3__UTCL2IU_WAITING_ON_TAGS__SHIFT 0x13
++#define CP_STALLED_STAT3__UTCL1_WAITING_ON_TRANS__SHIFT 0x14
++#define CP_STALLED_STAT3__CE_TO_CSF_NOT_RDY_TO_RCV_MASK 0x00000001L
++#define CP_STALLED_STAT3__CE_TO_RAM_INIT_FETCHER_NOT_RDY_TO_RCV_MASK 0x00000002L
++#define CP_STALLED_STAT3__CE_WAITING_ON_DATA_FROM_RAM_INIT_FETCHER_MASK 0x00000004L
++#define CP_STALLED_STAT3__CE_TO_RAM_INIT_NOT_RDY_MASK 0x00000008L
++#define CP_STALLED_STAT3__CE_TO_RAM_DUMP_NOT_RDY_MASK 0x00000010L
++#define CP_STALLED_STAT3__CE_TO_RAM_WRITE_NOT_RDY_MASK 0x00000020L
++#define CP_STALLED_STAT3__CE_TO_INC_FIFO_NOT_RDY_TO_RCV_MASK 0x00000040L
++#define CP_STALLED_STAT3__CE_TO_WR_FIFO_NOT_RDY_TO_RCV_MASK 0x00000080L
++#define CP_STALLED_STAT3__CE_WAITING_ON_BUFFER_DATA_MASK 0x00000400L
++#define CP_STALLED_STAT3__CE_WAITING_ON_CE_BUFFER_FLAG_MASK 0x00000800L
++#define CP_STALLED_STAT3__CE_WAITING_ON_DE_COUNTER_MASK 0x00001000L
++#define CP_STALLED_STAT3__CE_WAITING_ON_DE_COUNTER_UNDERFLOW_MASK 0x00002000L
++#define CP_STALLED_STAT3__TCIU_WAITING_ON_FREE_MASK 0x00004000L
++#define CP_STALLED_STAT3__TCIU_WAITING_ON_TAGS_MASK 0x00008000L
++#define CP_STALLED_STAT3__CE_STALLED_ON_TC_WR_CONFIRM_MASK 0x00010000L
++#define CP_STALLED_STAT3__CE_STALLED_ON_ATOMIC_RTN_DATA_MASK 0x00020000L
++#define CP_STALLED_STAT3__UTCL2IU_WAITING_ON_FREE_MASK 0x00040000L
++#define CP_STALLED_STAT3__UTCL2IU_WAITING_ON_TAGS_MASK 0x00080000L
++#define CP_STALLED_STAT3__UTCL1_WAITING_ON_TRANS_MASK 0x00100000L
++//CP_STALLED_STAT1
++#define CP_STALLED_STAT1__RBIU_TO_DMA_NOT_RDY_TO_RCV__SHIFT 0x0
++#define CP_STALLED_STAT1__RBIU_TO_SEM_NOT_RDY_TO_RCV__SHIFT 0x2
++#define CP_STALLED_STAT1__RBIU_TO_MEMWR_NOT_RDY_TO_RCV__SHIFT 0x4
++#define CP_STALLED_STAT1__ME_HAS_ACTIVE_CE_BUFFER_FLAG__SHIFT 0xa
++#define CP_STALLED_STAT1__ME_HAS_ACTIVE_DE_BUFFER_FLAG__SHIFT 0xb
++#define CP_STALLED_STAT1__ME_STALLED_ON_TC_WR_CONFIRM__SHIFT 0xc
++#define CP_STALLED_STAT1__ME_STALLED_ON_ATOMIC_RTN_DATA__SHIFT 0xd
++#define CP_STALLED_STAT1__ME_WAITING_ON_TC_READ_DATA__SHIFT 0xe
++#define CP_STALLED_STAT1__ME_WAITING_ON_REG_READ_DATA__SHIFT 0xf
++#define CP_STALLED_STAT1__RCIU_WAITING_ON_GDS_FREE__SHIFT 0x17
++#define CP_STALLED_STAT1__RCIU_WAITING_ON_GRBM_FREE__SHIFT 0x18
++#define CP_STALLED_STAT1__RCIU_WAITING_ON_VGT_FREE__SHIFT 0x19
++#define CP_STALLED_STAT1__RCIU_STALLED_ON_ME_READ__SHIFT 0x1a
++#define CP_STALLED_STAT1__RCIU_STALLED_ON_DMA_READ__SHIFT 0x1b
++#define CP_STALLED_STAT1__RCIU_STALLED_ON_APPEND_READ__SHIFT 0x1c
++#define CP_STALLED_STAT1__RCIU_HALTED_BY_REG_VIOLATION__SHIFT 0x1d
++#define CP_STALLED_STAT1__RBIU_TO_DMA_NOT_RDY_TO_RCV_MASK 0x00000001L
++#define CP_STALLED_STAT1__RBIU_TO_SEM_NOT_RDY_TO_RCV_MASK 0x00000004L
++#define CP_STALLED_STAT1__RBIU_TO_MEMWR_NOT_RDY_TO_RCV_MASK 0x00000010L
++#define CP_STALLED_STAT1__ME_HAS_ACTIVE_CE_BUFFER_FLAG_MASK 0x00000400L
++#define CP_STALLED_STAT1__ME_HAS_ACTIVE_DE_BUFFER_FLAG_MASK 0x00000800L
++#define CP_STALLED_STAT1__ME_STALLED_ON_TC_WR_CONFIRM_MASK 0x00001000L
++#define CP_STALLED_STAT1__ME_STALLED_ON_ATOMIC_RTN_DATA_MASK 0x00002000L
++#define CP_STALLED_STAT1__ME_WAITING_ON_TC_READ_DATA_MASK 0x00004000L
++#define CP_STALLED_STAT1__ME_WAITING_ON_REG_READ_DATA_MASK 0x00008000L
++#define CP_STALLED_STAT1__RCIU_WAITING_ON_GDS_FREE_MASK 0x00800000L
++#define CP_STALLED_STAT1__RCIU_WAITING_ON_GRBM_FREE_MASK 0x01000000L
++#define CP_STALLED_STAT1__RCIU_WAITING_ON_VGT_FREE_MASK 0x02000000L
++#define CP_STALLED_STAT1__RCIU_STALLED_ON_ME_READ_MASK 0x04000000L
++#define CP_STALLED_STAT1__RCIU_STALLED_ON_DMA_READ_MASK 0x08000000L
++#define CP_STALLED_STAT1__RCIU_STALLED_ON_APPEND_READ_MASK 0x10000000L
++#define CP_STALLED_STAT1__RCIU_HALTED_BY_REG_VIOLATION_MASK 0x20000000L
++//CP_STALLED_STAT2
++#define CP_STALLED_STAT2__PFP_TO_CSF_NOT_RDY_TO_RCV__SHIFT 0x0
++#define CP_STALLED_STAT2__PFP_TO_MEQ_NOT_RDY_TO_RCV__SHIFT 0x1
++#define CP_STALLED_STAT2__PFP_TO_RCIU_NOT_RDY_TO_RCV__SHIFT 0x2
++#define CP_STALLED_STAT2__PFP_TO_VGT_WRITES_PENDING__SHIFT 0x4
++#define CP_STALLED_STAT2__PFP_RCIU_READ_PENDING__SHIFT 0x5
++#define CP_STALLED_STAT2__PFP_WAITING_ON_BUFFER_DATA__SHIFT 0x8
++#define CP_STALLED_STAT2__ME_WAIT_ON_CE_COUNTER__SHIFT 0x9
++#define CP_STALLED_STAT2__ME_WAIT_ON_AVAIL_BUFFER__SHIFT 0xa
++#define CP_STALLED_STAT2__GFX_CNTX_NOT_AVAIL_TO_ME__SHIFT 0xb
++#define CP_STALLED_STAT2__ME_RCIU_NOT_RDY_TO_RCV__SHIFT 0xc
++#define CP_STALLED_STAT2__ME_TO_CONST_NOT_RDY_TO_RCV__SHIFT 0xd
++#define CP_STALLED_STAT2__ME_WAITING_DATA_FROM_PFP__SHIFT 0xe
++#define CP_STALLED_STAT2__ME_WAITING_ON_PARTIAL_FLUSH__SHIFT 0xf
++#define CP_STALLED_STAT2__MEQ_TO_ME_NOT_RDY_TO_RCV__SHIFT 0x10
++#define CP_STALLED_STAT2__STQ_TO_ME_NOT_RDY_TO_RCV__SHIFT 0x11
++#define CP_STALLED_STAT2__ME_WAITING_DATA_FROM_STQ__SHIFT 0x12
++#define CP_STALLED_STAT2__PFP_STALLED_ON_TC_WR_CONFIRM__SHIFT 0x13
++#define CP_STALLED_STAT2__PFP_STALLED_ON_ATOMIC_RTN_DATA__SHIFT 0x14
++#define CP_STALLED_STAT2__EOPD_FIFO_NEEDS_SC_EOP_DONE__SHIFT 0x15
++#define CP_STALLED_STAT2__EOPD_FIFO_NEEDS_WR_CONFIRM__SHIFT 0x16
++#define CP_STALLED_STAT2__STRMO_WR_OF_PRIM_DATA_PENDING__SHIFT 0x17
++#define CP_STALLED_STAT2__PIPE_STATS_WR_DATA_PENDING__SHIFT 0x18
++#define CP_STALLED_STAT2__APPEND_RDY_WAIT_ON_CS_DONE__SHIFT 0x19
++#define CP_STALLED_STAT2__APPEND_RDY_WAIT_ON_PS_DONE__SHIFT 0x1a
++#define CP_STALLED_STAT2__APPEND_WAIT_ON_WR_CONFIRM__SHIFT 0x1b
++#define CP_STALLED_STAT2__APPEND_ACTIVE_PARTITION__SHIFT 0x1c
++#define CP_STALLED_STAT2__APPEND_WAITING_TO_SEND_MEMWRITE__SHIFT 0x1d
++#define CP_STALLED_STAT2__SURF_SYNC_NEEDS_IDLE_CNTXS__SHIFT 0x1e
++#define CP_STALLED_STAT2__SURF_SYNC_NEEDS_ALL_CLEAN__SHIFT 0x1f
++#define CP_STALLED_STAT2__PFP_TO_CSF_NOT_RDY_TO_RCV_MASK 0x00000001L
++#define CP_STALLED_STAT2__PFP_TO_MEQ_NOT_RDY_TO_RCV_MASK 0x00000002L
++#define CP_STALLED_STAT2__PFP_TO_RCIU_NOT_RDY_TO_RCV_MASK 0x00000004L
++#define CP_STALLED_STAT2__PFP_TO_VGT_WRITES_PENDING_MASK 0x00000010L
++#define CP_STALLED_STAT2__PFP_RCIU_READ_PENDING_MASK 0x00000020L
++#define CP_STALLED_STAT2__PFP_WAITING_ON_BUFFER_DATA_MASK 0x00000100L
++#define CP_STALLED_STAT2__ME_WAIT_ON_CE_COUNTER_MASK 0x00000200L
++#define CP_STALLED_STAT2__ME_WAIT_ON_AVAIL_BUFFER_MASK 0x00000400L
++#define CP_STALLED_STAT2__GFX_CNTX_NOT_AVAIL_TO_ME_MASK 0x00000800L
++#define CP_STALLED_STAT2__ME_RCIU_NOT_RDY_TO_RCV_MASK 0x00001000L
++#define CP_STALLED_STAT2__ME_TO_CONST_NOT_RDY_TO_RCV_MASK 0x00002000L
++#define CP_STALLED_STAT2__ME_WAITING_DATA_FROM_PFP_MASK 0x00004000L
++#define CP_STALLED_STAT2__ME_WAITING_ON_PARTIAL_FLUSH_MASK 0x00008000L
++#define CP_STALLED_STAT2__MEQ_TO_ME_NOT_RDY_TO_RCV_MASK 0x00010000L
++#define CP_STALLED_STAT2__STQ_TO_ME_NOT_RDY_TO_RCV_MASK 0x00020000L
++#define CP_STALLED_STAT2__ME_WAITING_DATA_FROM_STQ_MASK 0x00040000L
++#define CP_STALLED_STAT2__PFP_STALLED_ON_TC_WR_CONFIRM_MASK 0x00080000L
++#define CP_STALLED_STAT2__PFP_STALLED_ON_ATOMIC_RTN_DATA_MASK 0x00100000L
++#define CP_STALLED_STAT2__EOPD_FIFO_NEEDS_SC_EOP_DONE_MASK 0x00200000L
++#define CP_STALLED_STAT2__EOPD_FIFO_NEEDS_WR_CONFIRM_MASK 0x00400000L
++#define CP_STALLED_STAT2__STRMO_WR_OF_PRIM_DATA_PENDING_MASK 0x00800000L
++#define CP_STALLED_STAT2__PIPE_STATS_WR_DATA_PENDING_MASK 0x01000000L
++#define CP_STALLED_STAT2__APPEND_RDY_WAIT_ON_CS_DONE_MASK 0x02000000L
++#define CP_STALLED_STAT2__APPEND_RDY_WAIT_ON_PS_DONE_MASK 0x04000000L
++#define CP_STALLED_STAT2__APPEND_WAIT_ON_WR_CONFIRM_MASK 0x08000000L
++#define CP_STALLED_STAT2__APPEND_ACTIVE_PARTITION_MASK 0x10000000L
++#define CP_STALLED_STAT2__APPEND_WAITING_TO_SEND_MEMWRITE_MASK 0x20000000L
++#define CP_STALLED_STAT2__SURF_SYNC_NEEDS_IDLE_CNTXS_MASK 0x40000000L
++#define CP_STALLED_STAT2__SURF_SYNC_NEEDS_ALL_CLEAN_MASK 0x80000000L
++//CP_BUSY_STAT
++#define CP_BUSY_STAT__REG_BUS_FIFO_BUSY__SHIFT 0x0
++#define CP_BUSY_STAT__COHER_CNT_NEQ_ZERO__SHIFT 0x6
++#define CP_BUSY_STAT__PFP_PARSING_PACKETS__SHIFT 0x7
++#define CP_BUSY_STAT__ME_PARSING_PACKETS__SHIFT 0x8
++#define CP_BUSY_STAT__RCIU_PFP_BUSY__SHIFT 0x9
++#define CP_BUSY_STAT__RCIU_ME_BUSY__SHIFT 0xa
++#define CP_BUSY_STAT__SEM_CMDFIFO_NOT_EMPTY__SHIFT 0xc
++#define CP_BUSY_STAT__SEM_FAILED_AND_HOLDING__SHIFT 0xd
++#define CP_BUSY_STAT__SEM_POLLING_FOR_PASS__SHIFT 0xe
++#define CP_BUSY_STAT__GFX_CONTEXT_BUSY__SHIFT 0xf
++#define CP_BUSY_STAT__ME_PARSER_BUSY__SHIFT 0x11
++#define CP_BUSY_STAT__EOP_DONE_BUSY__SHIFT 0x12
++#define CP_BUSY_STAT__STRM_OUT_BUSY__SHIFT 0x13
++#define CP_BUSY_STAT__PIPE_STATS_BUSY__SHIFT 0x14
++#define CP_BUSY_STAT__RCIU_CE_BUSY__SHIFT 0x15
++#define CP_BUSY_STAT__CE_PARSING_PACKETS__SHIFT 0x16
++#define CP_BUSY_STAT__REG_BUS_FIFO_BUSY_MASK 0x00000001L
++#define CP_BUSY_STAT__COHER_CNT_NEQ_ZERO_MASK 0x00000040L
++#define CP_BUSY_STAT__PFP_PARSING_PACKETS_MASK 0x00000080L
++#define CP_BUSY_STAT__ME_PARSING_PACKETS_MASK 0x00000100L
++#define CP_BUSY_STAT__RCIU_PFP_BUSY_MASK 0x00000200L
++#define CP_BUSY_STAT__RCIU_ME_BUSY_MASK 0x00000400L
++#define CP_BUSY_STAT__SEM_CMDFIFO_NOT_EMPTY_MASK 0x00001000L
++#define CP_BUSY_STAT__SEM_FAILED_AND_HOLDING_MASK 0x00002000L
++#define CP_BUSY_STAT__SEM_POLLING_FOR_PASS_MASK 0x00004000L
++#define CP_BUSY_STAT__GFX_CONTEXT_BUSY_MASK 0x00008000L
++#define CP_BUSY_STAT__ME_PARSER_BUSY_MASK 0x00020000L
++#define CP_BUSY_STAT__EOP_DONE_BUSY_MASK 0x00040000L
++#define CP_BUSY_STAT__STRM_OUT_BUSY_MASK 0x00080000L
++#define CP_BUSY_STAT__PIPE_STATS_BUSY_MASK 0x00100000L
++#define CP_BUSY_STAT__RCIU_CE_BUSY_MASK 0x00200000L
++#define CP_BUSY_STAT__CE_PARSING_PACKETS_MASK 0x00400000L
++//CP_STAT
++#define CP_STAT__ROQ_RING_BUSY__SHIFT 0x9
++#define CP_STAT__ROQ_INDIRECT1_BUSY__SHIFT 0xa
++#define CP_STAT__ROQ_INDIRECT2_BUSY__SHIFT 0xb
++#define CP_STAT__ROQ_STATE_BUSY__SHIFT 0xc
++#define CP_STAT__DC_BUSY__SHIFT 0xd
++#define CP_STAT__UTCL2IU_BUSY__SHIFT 0xe
++#define CP_STAT__PFP_BUSY__SHIFT 0xf
++#define CP_STAT__MEQ_BUSY__SHIFT 0x10
++#define CP_STAT__ME_BUSY__SHIFT 0x11
++#define CP_STAT__QUERY_BUSY__SHIFT 0x12
++#define CP_STAT__SEMAPHORE_BUSY__SHIFT 0x13
++#define CP_STAT__INTERRUPT_BUSY__SHIFT 0x14
++#define CP_STAT__SURFACE_SYNC_BUSY__SHIFT 0x15
++#define CP_STAT__DMA_BUSY__SHIFT 0x16
++#define CP_STAT__RCIU_BUSY__SHIFT 0x17
++#define CP_STAT__SCRATCH_RAM_BUSY__SHIFT 0x18
++#define CP_STAT__CE_BUSY__SHIFT 0x1a
++#define CP_STAT__TCIU_BUSY__SHIFT 0x1b
++#define CP_STAT__ROQ_CE_RING_BUSY__SHIFT 0x1c
++#define CP_STAT__ROQ_CE_INDIRECT1_BUSY__SHIFT 0x1d
++#define CP_STAT__ROQ_CE_INDIRECT2_BUSY__SHIFT 0x1e
++#define CP_STAT__CP_BUSY__SHIFT 0x1f
++#define CP_STAT__ROQ_RING_BUSY_MASK 0x00000200L
++#define CP_STAT__ROQ_INDIRECT1_BUSY_MASK 0x00000400L
++#define CP_STAT__ROQ_INDIRECT2_BUSY_MASK 0x00000800L
++#define CP_STAT__ROQ_STATE_BUSY_MASK 0x00001000L
++#define CP_STAT__DC_BUSY_MASK 0x00002000L
++#define CP_STAT__UTCL2IU_BUSY_MASK 0x00004000L
++#define CP_STAT__PFP_BUSY_MASK 0x00008000L
++#define CP_STAT__MEQ_BUSY_MASK 0x00010000L
++#define CP_STAT__ME_BUSY_MASK 0x00020000L
++#define CP_STAT__QUERY_BUSY_MASK 0x00040000L
++#define CP_STAT__SEMAPHORE_BUSY_MASK 0x00080000L
++#define CP_STAT__INTERRUPT_BUSY_MASK 0x00100000L
++#define CP_STAT__SURFACE_SYNC_BUSY_MASK 0x00200000L
++#define CP_STAT__DMA_BUSY_MASK 0x00400000L
++#define CP_STAT__RCIU_BUSY_MASK 0x00800000L
++#define CP_STAT__SCRATCH_RAM_BUSY_MASK 0x01000000L
++#define CP_STAT__CE_BUSY_MASK 0x04000000L
++#define CP_STAT__TCIU_BUSY_MASK 0x08000000L
++#define CP_STAT__ROQ_CE_RING_BUSY_MASK 0x10000000L
++#define CP_STAT__ROQ_CE_INDIRECT1_BUSY_MASK 0x20000000L
++#define CP_STAT__ROQ_CE_INDIRECT2_BUSY_MASK 0x40000000L
++#define CP_STAT__CP_BUSY_MASK 0x80000000L
++//CP_ME_HEADER_DUMP
++#define CP_ME_HEADER_DUMP__ME_HEADER_DUMP__SHIFT 0x0
++#define CP_ME_HEADER_DUMP__ME_HEADER_DUMP_MASK 0xFFFFFFFFL
++//CP_PFP_HEADER_DUMP
++#define CP_PFP_HEADER_DUMP__PFP_HEADER_DUMP__SHIFT 0x0
++#define CP_PFP_HEADER_DUMP__PFP_HEADER_DUMP_MASK 0xFFFFFFFFL
++//CP_GRBM_FREE_COUNT
++#define CP_GRBM_FREE_COUNT__FREE_COUNT__SHIFT 0x0
++#define CP_GRBM_FREE_COUNT__FREE_COUNT_GDS__SHIFT 0x8
++#define CP_GRBM_FREE_COUNT__FREE_COUNT_PFP__SHIFT 0x10
++#define CP_GRBM_FREE_COUNT__FREE_COUNT_MASK 0x0000003FL
++#define CP_GRBM_FREE_COUNT__FREE_COUNT_GDS_MASK 0x00003F00L
++#define CP_GRBM_FREE_COUNT__FREE_COUNT_PFP_MASK 0x003F0000L
++//CP_CE_HEADER_DUMP
++#define CP_CE_HEADER_DUMP__CE_HEADER_DUMP__SHIFT 0x0
++#define CP_CE_HEADER_DUMP__CE_HEADER_DUMP_MASK 0xFFFFFFFFL
++//CP_PFP_INSTR_PNTR
++#define CP_PFP_INSTR_PNTR__INSTR_PNTR__SHIFT 0x0
++#define CP_PFP_INSTR_PNTR__INSTR_PNTR_MASK 0x0000FFFFL
++//CP_ME_INSTR_PNTR
++#define CP_ME_INSTR_PNTR__INSTR_PNTR__SHIFT 0x0
++#define CP_ME_INSTR_PNTR__INSTR_PNTR_MASK 0x0000FFFFL
++//CP_CE_INSTR_PNTR
++#define CP_CE_INSTR_PNTR__INSTR_PNTR__SHIFT 0x0
++#define CP_CE_INSTR_PNTR__INSTR_PNTR_MASK 0x0000FFFFL
++//CP_MEC1_INSTR_PNTR
++#define CP_MEC1_INSTR_PNTR__INSTR_PNTR__SHIFT 0x0
++#define CP_MEC1_INSTR_PNTR__INSTR_PNTR_MASK 0x0000FFFFL
++//CP_MEC2_INSTR_PNTR
++#define CP_MEC2_INSTR_PNTR__INSTR_PNTR__SHIFT 0x0
++#define CP_MEC2_INSTR_PNTR__INSTR_PNTR_MASK 0x0000FFFFL
++//CP_CSF_STAT
++#define CP_CSF_STAT__BUFFER_REQUEST_COUNT__SHIFT 0x8
++#define CP_CSF_STAT__BUFFER_REQUEST_COUNT_MASK 0x0001FF00L
++//CP_ME_CNTL
++#define CP_ME_CNTL__CE_INVALIDATE_ICACHE__SHIFT 0x4
++#define CP_ME_CNTL__PFP_INVALIDATE_ICACHE__SHIFT 0x6
++#define CP_ME_CNTL__ME_INVALIDATE_ICACHE__SHIFT 0x8
++#define CP_ME_CNTL__CE_PIPE0_RESET__SHIFT 0x10
++#define CP_ME_CNTL__CE_PIPE1_RESET__SHIFT 0x11
++#define CP_ME_CNTL__PFP_PIPE0_RESET__SHIFT 0x12
++#define CP_ME_CNTL__PFP_PIPE1_RESET__SHIFT 0x13
++#define CP_ME_CNTL__ME_PIPE0_RESET__SHIFT 0x14
++#define CP_ME_CNTL__ME_PIPE1_RESET__SHIFT 0x15
++#define CP_ME_CNTL__CE_HALT__SHIFT 0x18
++#define CP_ME_CNTL__CE_STEP__SHIFT 0x19
++#define CP_ME_CNTL__PFP_HALT__SHIFT 0x1a
++#define CP_ME_CNTL__PFP_STEP__SHIFT 0x1b
++#define CP_ME_CNTL__ME_HALT__SHIFT 0x1c
++#define CP_ME_CNTL__ME_STEP__SHIFT 0x1d
++#define CP_ME_CNTL__CE_INVALIDATE_ICACHE_MASK 0x00000010L
++#define CP_ME_CNTL__PFP_INVALIDATE_ICACHE_MASK 0x00000040L
++#define CP_ME_CNTL__ME_INVALIDATE_ICACHE_MASK 0x00000100L
++#define CP_ME_CNTL__CE_PIPE0_RESET_MASK 0x00010000L
++#define CP_ME_CNTL__CE_PIPE1_RESET_MASK 0x00020000L
++#define CP_ME_CNTL__PFP_PIPE0_RESET_MASK 0x00040000L
++#define CP_ME_CNTL__PFP_PIPE1_RESET_MASK 0x00080000L
++#define CP_ME_CNTL__ME_PIPE0_RESET_MASK 0x00100000L
++#define CP_ME_CNTL__ME_PIPE1_RESET_MASK 0x00200000L
++#define CP_ME_CNTL__CE_HALT_MASK 0x01000000L
++#define CP_ME_CNTL__CE_STEP_MASK 0x02000000L
++#define CP_ME_CNTL__PFP_HALT_MASK 0x04000000L
++#define CP_ME_CNTL__PFP_STEP_MASK 0x08000000L
++#define CP_ME_CNTL__ME_HALT_MASK 0x10000000L
++#define CP_ME_CNTL__ME_STEP_MASK 0x20000000L
++//CP_CNTX_STAT
++#define CP_CNTX_STAT__ACTIVE_HP3D_CONTEXTS__SHIFT 0x0
++#define CP_CNTX_STAT__CURRENT_HP3D_CONTEXT__SHIFT 0x8
++#define CP_CNTX_STAT__ACTIVE_GFX_CONTEXTS__SHIFT 0x14
++#define CP_CNTX_STAT__CURRENT_GFX_CONTEXT__SHIFT 0x1c
++#define CP_CNTX_STAT__ACTIVE_HP3D_CONTEXTS_MASK 0x000000FFL
++#define CP_CNTX_STAT__CURRENT_HP3D_CONTEXT_MASK 0x00000700L
++#define CP_CNTX_STAT__ACTIVE_GFX_CONTEXTS_MASK 0x0FF00000L
++#define CP_CNTX_STAT__CURRENT_GFX_CONTEXT_MASK 0x70000000L
++//CP_ME_PREEMPTION
++#define CP_ME_PREEMPTION__OBSOLETE__SHIFT 0x0
++#define CP_ME_PREEMPTION__OBSOLETE_MASK 0x00000001L
++//CP_ROQ_THRESHOLDS
++#define CP_ROQ_THRESHOLDS__IB1_START__SHIFT 0x0
++#define CP_ROQ_THRESHOLDS__IB2_START__SHIFT 0x8
++#define CP_ROQ_THRESHOLDS__IB1_START_MASK 0x000000FFL
++#define CP_ROQ_THRESHOLDS__IB2_START_MASK 0x0000FF00L
++//CP_MEQ_STQ_THRESHOLD
++#define CP_MEQ_STQ_THRESHOLD__STQ_START__SHIFT 0x0
++#define CP_MEQ_STQ_THRESHOLD__STQ_START_MASK 0x000000FFL
++//CP_RB2_RPTR
++#define CP_RB2_RPTR__RB_RPTR__SHIFT 0x0
++#define CP_RB2_RPTR__RB_RPTR_MASK 0x000FFFFFL
++//CP_RB1_RPTR
++#define CP_RB1_RPTR__RB_RPTR__SHIFT 0x0
++#define CP_RB1_RPTR__RB_RPTR_MASK 0x000FFFFFL
++//CP_RB0_RPTR
++#define CP_RB0_RPTR__RB_RPTR__SHIFT 0x0
++#define CP_RB0_RPTR__RB_RPTR_MASK 0x000FFFFFL
++//CP_RB_RPTR
++#define CP_RB_RPTR__RB_RPTR__SHIFT 0x0
++#define CP_RB_RPTR__RB_RPTR_MASK 0x000FFFFFL
++//CP_RB_WPTR_DELAY
++#define CP_RB_WPTR_DELAY__PRE_WRITE_TIMER__SHIFT 0x0
++#define CP_RB_WPTR_DELAY__PRE_WRITE_LIMIT__SHIFT 0x1c
++#define CP_RB_WPTR_DELAY__PRE_WRITE_TIMER_MASK 0x0FFFFFFFL
++#define CP_RB_WPTR_DELAY__PRE_WRITE_LIMIT_MASK 0xF0000000L
++//CP_RB_WPTR_POLL_CNTL
++#define CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT 0x0
++#define CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT 0x10
++#define CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY_MASK 0x0000FFFFL
++#define CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK 0xFFFF0000L
++//CP_ROQ1_THRESHOLDS
++#define CP_ROQ1_THRESHOLDS__RB1_START__SHIFT 0x0
++#define CP_ROQ1_THRESHOLDS__RB2_START__SHIFT 0x8
++#define CP_ROQ1_THRESHOLDS__R0_IB1_START__SHIFT 0x10
++#define CP_ROQ1_THRESHOLDS__R1_IB1_START__SHIFT 0x18
++#define CP_ROQ1_THRESHOLDS__RB1_START_MASK 0x000000FFL
++#define CP_ROQ1_THRESHOLDS__RB2_START_MASK 0x0000FF00L
++#define CP_ROQ1_THRESHOLDS__R0_IB1_START_MASK 0x00FF0000L
++#define CP_ROQ1_THRESHOLDS__R1_IB1_START_MASK 0xFF000000L
++//CP_ROQ2_THRESHOLDS
++#define CP_ROQ2_THRESHOLDS__R2_IB1_START__SHIFT 0x0
++#define CP_ROQ2_THRESHOLDS__R0_IB2_START__SHIFT 0x8
++#define CP_ROQ2_THRESHOLDS__R1_IB2_START__SHIFT 0x10
++#define CP_ROQ2_THRESHOLDS__R2_IB2_START__SHIFT 0x18
++#define CP_ROQ2_THRESHOLDS__R2_IB1_START_MASK 0x000000FFL
++#define CP_ROQ2_THRESHOLDS__R0_IB2_START_MASK 0x0000FF00L
++#define CP_ROQ2_THRESHOLDS__R1_IB2_START_MASK 0x00FF0000L
++#define CP_ROQ2_THRESHOLDS__R2_IB2_START_MASK 0xFF000000L
++//CP_STQ_THRESHOLDS
++#define CP_STQ_THRESHOLDS__STQ0_START__SHIFT 0x0
++#define CP_STQ_THRESHOLDS__STQ1_START__SHIFT 0x8
++#define CP_STQ_THRESHOLDS__STQ2_START__SHIFT 0x10
++#define CP_STQ_THRESHOLDS__STQ0_START_MASK 0x000000FFL
++#define CP_STQ_THRESHOLDS__STQ1_START_MASK 0x0000FF00L
++#define CP_STQ_THRESHOLDS__STQ2_START_MASK 0x00FF0000L
++//CP_QUEUE_THRESHOLDS
++#define CP_QUEUE_THRESHOLDS__ROQ_IB1_START__SHIFT 0x0
++#define CP_QUEUE_THRESHOLDS__ROQ_IB2_START__SHIFT 0x8
++#define CP_QUEUE_THRESHOLDS__ROQ_IB1_START_MASK 0x0000003FL
++#define CP_QUEUE_THRESHOLDS__ROQ_IB2_START_MASK 0x00003F00L
++//CP_MEQ_THRESHOLDS
++#define CP_MEQ_THRESHOLDS__MEQ1_START__SHIFT 0x0
++#define CP_MEQ_THRESHOLDS__MEQ2_START__SHIFT 0x8
++#define CP_MEQ_THRESHOLDS__MEQ1_START_MASK 0x000000FFL
++#define CP_MEQ_THRESHOLDS__MEQ2_START_MASK 0x0000FF00L
++//CP_ROQ_AVAIL
++#define CP_ROQ_AVAIL__ROQ_CNT_RING__SHIFT 0x0
++#define CP_ROQ_AVAIL__ROQ_CNT_IB1__SHIFT 0x10
++#define CP_ROQ_AVAIL__ROQ_CNT_RING_MASK 0x000007FFL
++#define CP_ROQ_AVAIL__ROQ_CNT_IB1_MASK 0x07FF0000L
++//CP_STQ_AVAIL
++#define CP_STQ_AVAIL__STQ_CNT__SHIFT 0x0
++#define CP_STQ_AVAIL__STQ_CNT_MASK 0x000001FFL
++//CP_ROQ2_AVAIL
++#define CP_ROQ2_AVAIL__ROQ_CNT_IB2__SHIFT 0x0
++#define CP_ROQ2_AVAIL__ROQ_CNT_IB2_MASK 0x000007FFL
++//CP_MEQ_AVAIL
++#define CP_MEQ_AVAIL__MEQ_CNT__SHIFT 0x0
++#define CP_MEQ_AVAIL__MEQ_CNT_MASK 0x000003FFL
++//CP_CMD_INDEX
++#define CP_CMD_INDEX__CMD_INDEX__SHIFT 0x0
++#define CP_CMD_INDEX__CMD_ME_SEL__SHIFT 0xc
++#define CP_CMD_INDEX__CMD_QUEUE_SEL__SHIFT 0x10
++#define CP_CMD_INDEX__CMD_INDEX_MASK 0x000007FFL
++#define CP_CMD_INDEX__CMD_ME_SEL_MASK 0x00003000L
++#define CP_CMD_INDEX__CMD_QUEUE_SEL_MASK 0x00070000L
++//CP_CMD_DATA
++#define CP_CMD_DATA__CMD_DATA__SHIFT 0x0
++#define CP_CMD_DATA__CMD_DATA_MASK 0xFFFFFFFFL
++//CP_ROQ_RB_STAT
++#define CP_ROQ_RB_STAT__ROQ_RPTR_PRIMARY__SHIFT 0x0
++#define CP_ROQ_RB_STAT__ROQ_WPTR_PRIMARY__SHIFT 0x10
++#define CP_ROQ_RB_STAT__ROQ_RPTR_PRIMARY_MASK 0x000003FFL
++#define CP_ROQ_RB_STAT__ROQ_WPTR_PRIMARY_MASK 0x03FF0000L
++//CP_ROQ_IB1_STAT
++#define CP_ROQ_IB1_STAT__ROQ_RPTR_INDIRECT1__SHIFT 0x0
++#define CP_ROQ_IB1_STAT__ROQ_WPTR_INDIRECT1__SHIFT 0x10
++#define CP_ROQ_IB1_STAT__ROQ_RPTR_INDIRECT1_MASK 0x000003FFL
++#define CP_ROQ_IB1_STAT__ROQ_WPTR_INDIRECT1_MASK 0x03FF0000L
++//CP_ROQ_IB2_STAT
++#define CP_ROQ_IB2_STAT__ROQ_RPTR_INDIRECT2__SHIFT 0x0
++#define CP_ROQ_IB2_STAT__ROQ_WPTR_INDIRECT2__SHIFT 0x10
++#define CP_ROQ_IB2_STAT__ROQ_RPTR_INDIRECT2_MASK 0x000003FFL
++#define CP_ROQ_IB2_STAT__ROQ_WPTR_INDIRECT2_MASK 0x03FF0000L
++//CP_STQ_STAT
++#define CP_STQ_STAT__STQ_RPTR__SHIFT 0x0
++#define CP_STQ_STAT__STQ_RPTR_MASK 0x000003FFL
++//CP_STQ_WR_STAT
++#define CP_STQ_WR_STAT__STQ_WPTR__SHIFT 0x0
++#define CP_STQ_WR_STAT__STQ_WPTR_MASK 0x000003FFL
++//CP_MEQ_STAT
++#define CP_MEQ_STAT__MEQ_RPTR__SHIFT 0x0
++#define CP_MEQ_STAT__MEQ_WPTR__SHIFT 0x10
++#define CP_MEQ_STAT__MEQ_RPTR_MASK 0x000003FFL
++#define CP_MEQ_STAT__MEQ_WPTR_MASK 0x03FF0000L
++//CP_CEQ1_AVAIL
++#define CP_CEQ1_AVAIL__CEQ_CNT_RING__SHIFT 0x0
++#define CP_CEQ1_AVAIL__CEQ_CNT_IB1__SHIFT 0x10
++#define CP_CEQ1_AVAIL__CEQ_CNT_RING_MASK 0x000007FFL
++#define CP_CEQ1_AVAIL__CEQ_CNT_IB1_MASK 0x07FF0000L
++//CP_CEQ2_AVAIL
++#define CP_CEQ2_AVAIL__CEQ_CNT_IB2__SHIFT 0x0
++#define CP_CEQ2_AVAIL__CEQ_CNT_IB2_MASK 0x000007FFL
++//CP_CE_ROQ_RB_STAT
++#define CP_CE_ROQ_RB_STAT__CEQ_RPTR_PRIMARY__SHIFT 0x0
++#define CP_CE_ROQ_RB_STAT__CEQ_WPTR_PRIMARY__SHIFT 0x10
++#define CP_CE_ROQ_RB_STAT__CEQ_RPTR_PRIMARY_MASK 0x000003FFL
++#define CP_CE_ROQ_RB_STAT__CEQ_WPTR_PRIMARY_MASK 0x03FF0000L
++//CP_CE_ROQ_IB1_STAT
++#define CP_CE_ROQ_IB1_STAT__CEQ_RPTR_INDIRECT1__SHIFT 0x0
++#define CP_CE_ROQ_IB1_STAT__CEQ_WPTR_INDIRECT1__SHIFT 0x10
++#define CP_CE_ROQ_IB1_STAT__CEQ_RPTR_INDIRECT1_MASK 0x000003FFL
++#define CP_CE_ROQ_IB1_STAT__CEQ_WPTR_INDIRECT1_MASK 0x03FF0000L
++//CP_CE_ROQ_IB2_STAT
++#define CP_CE_ROQ_IB2_STAT__CEQ_RPTR_INDIRECT2__SHIFT 0x0
++#define CP_CE_ROQ_IB2_STAT__CEQ_WPTR_INDIRECT2__SHIFT 0x10
++#define CP_CE_ROQ_IB2_STAT__CEQ_RPTR_INDIRECT2_MASK 0x000003FFL
++#define CP_CE_ROQ_IB2_STAT__CEQ_WPTR_INDIRECT2_MASK 0x03FF0000L
++#define CP_INT_STAT_DEBUG__PRIV_INSTR_INT_ASSERTED__SHIFT 0x16
++#define CP_INT_STAT_DEBUG__PRIV_REG_INT_ASSERTED__SHIFT 0x17
++#define CP_INT_STAT_DEBUG__PRIV_INSTR_INT_ASSERTED_MASK 0x00400000L
++#define CP_INT_STAT_DEBUG__PRIV_REG_INT_ASSERTED_MASK 0x00800000L
++
++
++// addressBlock: gc_padec
++//VGT_VTX_VECT_EJECT_REG
++#define VGT_VTX_VECT_EJECT_REG__PRIM_COUNT__SHIFT 0x0
++#define VGT_VTX_VECT_EJECT_REG__PRIM_COUNT_MASK 0x0000007FL
++//VGT_DMA_DATA_FIFO_DEPTH
++#define VGT_DMA_DATA_FIFO_DEPTH__DMA_DATA_FIFO_DEPTH__SHIFT 0x0
++#define VGT_DMA_DATA_FIFO_DEPTH__DMA2DRAW_FIFO_DEPTH__SHIFT 0x9
++#define VGT_DMA_DATA_FIFO_DEPTH__DMA_DATA_FIFO_DEPTH_MASK 0x000001FFL
++#define VGT_DMA_DATA_FIFO_DEPTH__DMA2DRAW_FIFO_DEPTH_MASK 0x0007FE00L
++//VGT_DMA_REQ_FIFO_DEPTH
++#define VGT_DMA_REQ_FIFO_DEPTH__DMA_REQ_FIFO_DEPTH__SHIFT 0x0
++#define VGT_DMA_REQ_FIFO_DEPTH__DMA_REQ_FIFO_DEPTH_MASK 0x0000003FL
++//VGT_DRAW_INIT_FIFO_DEPTH
++#define VGT_DRAW_INIT_FIFO_DEPTH__DRAW_INIT_FIFO_DEPTH__SHIFT 0x0
++#define VGT_DRAW_INIT_FIFO_DEPTH__DRAW_INIT_FIFO_DEPTH_MASK 0x0000003FL
++//VGT_LAST_COPY_STATE
++#define VGT_LAST_COPY_STATE__SRC_STATE_ID__SHIFT 0x0
++#define VGT_LAST_COPY_STATE__DST_STATE_ID__SHIFT 0x10
++#define VGT_LAST_COPY_STATE__SRC_STATE_ID_MASK 0x00000007L
++#define VGT_LAST_COPY_STATE__DST_STATE_ID_MASK 0x00070000L
++//VGT_CACHE_INVALIDATION
++#define VGT_CACHE_INVALIDATION__CACHE_INVALIDATION__SHIFT 0x0
++#define VGT_CACHE_INVALIDATION__DIS_INSTANCING_OPT__SHIFT 0x4
++#define VGT_CACHE_INVALIDATION__VS_NO_EXTRA_BUFFER__SHIFT 0x5
++#define VGT_CACHE_INVALIDATION__AUTO_INVLD_EN__SHIFT 0x6
++#define VGT_CACHE_INVALIDATION__USE_GS_DONE__SHIFT 0x9
++#define VGT_CACHE_INVALIDATION__DIS_RANGE_FULL_INVLD__SHIFT 0xb
++#define VGT_CACHE_INVALIDATION__GS_LATE_ALLOC_EN__SHIFT 0xc
++#define VGT_CACHE_INVALIDATION__STREAMOUT_FULL_FLUSH__SHIFT 0xd
++#define VGT_CACHE_INVALIDATION__ES_LIMIT__SHIFT 0x10
++#define VGT_CACHE_INVALIDATION__ENABLE_PING_PONG__SHIFT 0x15
++#define VGT_CACHE_INVALIDATION__OPT_FLOW_CNTL_1__SHIFT 0x16
++#define VGT_CACHE_INVALIDATION__OPT_FLOW_CNTL_2__SHIFT 0x19
++#define VGT_CACHE_INVALIDATION__EN_WAVE_MERGE__SHIFT 0x1c
++#define VGT_CACHE_INVALIDATION__ENABLE_PING_PONG_EOI__SHIFT 0x1d
++#define VGT_CACHE_INVALIDATION__CACHE_INVALIDATION_MASK 0x00000003L
++#define VGT_CACHE_INVALIDATION__DIS_INSTANCING_OPT_MASK 0x00000010L
++#define VGT_CACHE_INVALIDATION__VS_NO_EXTRA_BUFFER_MASK 0x00000020L
++#define VGT_CACHE_INVALIDATION__AUTO_INVLD_EN_MASK 0x000000C0L
++#define VGT_CACHE_INVALIDATION__USE_GS_DONE_MASK 0x00000200L
++#define VGT_CACHE_INVALIDATION__DIS_RANGE_FULL_INVLD_MASK 0x00000800L
++#define VGT_CACHE_INVALIDATION__GS_LATE_ALLOC_EN_MASK 0x00001000L
++#define VGT_CACHE_INVALIDATION__STREAMOUT_FULL_FLUSH_MASK 0x00002000L
++#define VGT_CACHE_INVALIDATION__ES_LIMIT_MASK 0x001F0000L
++#define VGT_CACHE_INVALIDATION__ENABLE_PING_PONG_MASK 0x00200000L
++#define VGT_CACHE_INVALIDATION__OPT_FLOW_CNTL_1_MASK 0x01C00000L
++#define VGT_CACHE_INVALIDATION__OPT_FLOW_CNTL_2_MASK 0x0E000000L
++#define VGT_CACHE_INVALIDATION__EN_WAVE_MERGE_MASK 0x10000000L
++#define VGT_CACHE_INVALIDATION__ENABLE_PING_PONG_EOI_MASK 0x20000000L
++//VGT_STRMOUT_DELAY
++#define VGT_STRMOUT_DELAY__SKIP_DELAY__SHIFT 0x0
++#define VGT_STRMOUT_DELAY__SE0_WD_DELAY__SHIFT 0x8
++#define VGT_STRMOUT_DELAY__SE1_WD_DELAY__SHIFT 0xb
++#define VGT_STRMOUT_DELAY__SE2_WD_DELAY__SHIFT 0xe
++#define VGT_STRMOUT_DELAY__SE3_WD_DELAY__SHIFT 0x11
++#define VGT_STRMOUT_DELAY__SKIP_DELAY_MASK 0x000000FFL
++#define VGT_STRMOUT_DELAY__SE0_WD_DELAY_MASK 0x00000700L
++#define VGT_STRMOUT_DELAY__SE1_WD_DELAY_MASK 0x00003800L
++#define VGT_STRMOUT_DELAY__SE2_WD_DELAY_MASK 0x0001C000L
++#define VGT_STRMOUT_DELAY__SE3_WD_DELAY_MASK 0x000E0000L
++//VGT_FIFO_DEPTHS
++#define VGT_FIFO_DEPTHS__VS_DEALLOC_TBL_DEPTH__SHIFT 0x0
++#define VGT_FIFO_DEPTHS__RESERVED_0__SHIFT 0x7
++#define VGT_FIFO_DEPTHS__CLIPP_FIFO_DEPTH__SHIFT 0x8
++#define VGT_FIFO_DEPTHS__HSINPUT_FIFO_DEPTH__SHIFT 0x16
++#define VGT_FIFO_DEPTHS__VS_DEALLOC_TBL_DEPTH_MASK 0x0000007FL
++#define VGT_FIFO_DEPTHS__RESERVED_0_MASK 0x00000080L
++#define VGT_FIFO_DEPTHS__CLIPP_FIFO_DEPTH_MASK 0x003FFF00L
++#define VGT_FIFO_DEPTHS__HSINPUT_FIFO_DEPTH_MASK 0x0FC00000L
++//VGT_GS_VERTEX_REUSE
++#define VGT_GS_VERTEX_REUSE__VERT_REUSE__SHIFT 0x0
++#define VGT_GS_VERTEX_REUSE__VERT_REUSE_MASK 0x0000001FL
++//VGT_MC_LAT_CNTL
++#define VGT_MC_LAT_CNTL__MC_TIME_STAMP_RES__SHIFT 0x0
++#define VGT_MC_LAT_CNTL__MC_TIME_STAMP_RES_MASK 0x0000000FL
++//IA_CNTL_STATUS
++#define IA_CNTL_STATUS__IA_BUSY__SHIFT 0x0
++#define IA_CNTL_STATUS__IA_DMA_BUSY__SHIFT 0x1
++#define IA_CNTL_STATUS__IA_DMA_REQ_BUSY__SHIFT 0x2
++#define IA_CNTL_STATUS__IA_GRP_BUSY__SHIFT 0x3
++#define IA_CNTL_STATUS__IA_ADC_BUSY__SHIFT 0x4
++#define IA_CNTL_STATUS__IA_BUSY_MASK 0x00000001L
++#define IA_CNTL_STATUS__IA_DMA_BUSY_MASK 0x00000002L
++#define IA_CNTL_STATUS__IA_DMA_REQ_BUSY_MASK 0x00000004L
++#define IA_CNTL_STATUS__IA_GRP_BUSY_MASK 0x00000008L
++#define IA_CNTL_STATUS__IA_ADC_BUSY_MASK 0x00000010L
++//VGT_CNTL_STATUS
++#define VGT_CNTL_STATUS__VGT_BUSY__SHIFT 0x0
++#define VGT_CNTL_STATUS__VGT_OUT_INDX_BUSY__SHIFT 0x1
++#define VGT_CNTL_STATUS__VGT_OUT_BUSY__SHIFT 0x2
++#define VGT_CNTL_STATUS__VGT_PT_BUSY__SHIFT 0x3
++#define VGT_CNTL_STATUS__VGT_TE_BUSY__SHIFT 0x4
++#define VGT_CNTL_STATUS__VGT_VR_BUSY__SHIFT 0x5
++#define VGT_CNTL_STATUS__VGT_PI_BUSY__SHIFT 0x6
++#define VGT_CNTL_STATUS__VGT_GS_BUSY__SHIFT 0x7
++#define VGT_CNTL_STATUS__VGT_HS_BUSY__SHIFT 0x8
++#define VGT_CNTL_STATUS__VGT_TE11_BUSY__SHIFT 0x9
++#define VGT_CNTL_STATUS__VGT_PRIMGEN_BUSY__SHIFT 0xa
++#define VGT_CNTL_STATUS__VGT_BUSY_MASK 0x00000001L
++#define VGT_CNTL_STATUS__VGT_OUT_INDX_BUSY_MASK 0x00000002L
++#define VGT_CNTL_STATUS__VGT_OUT_BUSY_MASK 0x00000004L
++#define VGT_CNTL_STATUS__VGT_PT_BUSY_MASK 0x00000008L
++#define VGT_CNTL_STATUS__VGT_TE_BUSY_MASK 0x00000010L
++#define VGT_CNTL_STATUS__VGT_VR_BUSY_MASK 0x00000020L
++#define VGT_CNTL_STATUS__VGT_PI_BUSY_MASK 0x00000040L
++#define VGT_CNTL_STATUS__VGT_GS_BUSY_MASK 0x00000080L
++#define VGT_CNTL_STATUS__VGT_HS_BUSY_MASK 0x00000100L
++#define VGT_CNTL_STATUS__VGT_TE11_BUSY_MASK 0x00000200L
++#define VGT_CNTL_STATUS__VGT_PRIMGEN_BUSY_MASK 0x00000400L
++//WD_CNTL_STATUS
++#define WD_CNTL_STATUS__WD_BUSY__SHIFT 0x0
++#define WD_CNTL_STATUS__WD_SPL_DMA_BUSY__SHIFT 0x1
++#define WD_CNTL_STATUS__WD_SPL_DI_BUSY__SHIFT 0x2
++#define WD_CNTL_STATUS__WD_ADC_BUSY__SHIFT 0x3
++#define WD_CNTL_STATUS__WD_BUSY_MASK 0x00000001L
++#define WD_CNTL_STATUS__WD_SPL_DMA_BUSY_MASK 0x00000002L
++#define WD_CNTL_STATUS__WD_SPL_DI_BUSY_MASK 0x00000004L
++#define WD_CNTL_STATUS__WD_ADC_BUSY_MASK 0x00000008L
++//CC_GC_PRIM_CONFIG
++#define CC_GC_PRIM_CONFIG__INACTIVE_IA__SHIFT 0x10
++#define CC_GC_PRIM_CONFIG__INACTIVE_VGT_PA__SHIFT 0x18
++#define CC_GC_PRIM_CONFIG__INACTIVE_IA_MASK 0x00030000L
++#define CC_GC_PRIM_CONFIG__INACTIVE_VGT_PA_MASK 0x0F000000L
++//GC_USER_PRIM_CONFIG
++#define GC_USER_PRIM_CONFIG__INACTIVE_IA__SHIFT 0x10
++#define GC_USER_PRIM_CONFIG__INACTIVE_VGT_PA__SHIFT 0x18
++#define GC_USER_PRIM_CONFIG__INACTIVE_IA_MASK 0x00030000L
++#define GC_USER_PRIM_CONFIG__INACTIVE_VGT_PA_MASK 0x0F000000L
++//WD_QOS
++#define WD_QOS__DRAW_STALL__SHIFT 0x0
++#define WD_QOS__DRAW_STALL_MASK 0x00000001L
++//WD_UTCL1_CNTL
++#define WD_UTCL1_CNTL__XNACK_REDO_TIMER_CNT__SHIFT 0x0
++#define WD_UTCL1_CNTL__VMID_RESET_MODE__SHIFT 0x17
++#define WD_UTCL1_CNTL__DROP_MODE__SHIFT 0x18
++#define WD_UTCL1_CNTL__BYPASS__SHIFT 0x19
++#define WD_UTCL1_CNTL__INVALIDATE__SHIFT 0x1a
++#define WD_UTCL1_CNTL__FRAG_LIMIT_MODE__SHIFT 0x1b
++#define WD_UTCL1_CNTL__FORCE_SNOOP__SHIFT 0x1c
++#define WD_UTCL1_CNTL__FORCE_SD_VMID_DIRTY__SHIFT 0x1d
++#define WD_UTCL1_CNTL__XNACK_REDO_TIMER_CNT_MASK 0x000FFFFFL
++#define WD_UTCL1_CNTL__VMID_RESET_MODE_MASK 0x00800000L
++#define WD_UTCL1_CNTL__DROP_MODE_MASK 0x01000000L
++#define WD_UTCL1_CNTL__BYPASS_MASK 0x02000000L
++#define WD_UTCL1_CNTL__INVALIDATE_MASK 0x04000000L
++#define WD_UTCL1_CNTL__FRAG_LIMIT_MODE_MASK 0x08000000L
++#define WD_UTCL1_CNTL__FORCE_SNOOP_MASK 0x10000000L
++#define WD_UTCL1_CNTL__FORCE_SD_VMID_DIRTY_MASK 0x20000000L
++//WD_UTCL1_STATUS
++#define WD_UTCL1_STATUS__FAULT_DETECTED__SHIFT 0x0
++#define WD_UTCL1_STATUS__RETRY_DETECTED__SHIFT 0x1
++#define WD_UTCL1_STATUS__PRT_DETECTED__SHIFT 0x2
++#define WD_UTCL1_STATUS__FAULT_UTCL1ID__SHIFT 0x8
++#define WD_UTCL1_STATUS__RETRY_UTCL1ID__SHIFT 0x10
++#define WD_UTCL1_STATUS__PRT_UTCL1ID__SHIFT 0x18
++#define WD_UTCL1_STATUS__FAULT_DETECTED_MASK 0x00000001L
++#define WD_UTCL1_STATUS__RETRY_DETECTED_MASK 0x00000002L
++#define WD_UTCL1_STATUS__PRT_DETECTED_MASK 0x00000004L
++#define WD_UTCL1_STATUS__FAULT_UTCL1ID_MASK 0x00003F00L
++#define WD_UTCL1_STATUS__RETRY_UTCL1ID_MASK 0x003F0000L
++#define WD_UTCL1_STATUS__PRT_UTCL1ID_MASK 0x3F000000L
++//IA_UTCL1_CNTL
++#define IA_UTCL1_CNTL__XNACK_REDO_TIMER_CNT__SHIFT 0x0
++#define IA_UTCL1_CNTL__VMID_RESET_MODE__SHIFT 0x17
++#define IA_UTCL1_CNTL__DROP_MODE__SHIFT 0x18
++#define IA_UTCL1_CNTL__BYPASS__SHIFT 0x19
++#define IA_UTCL1_CNTL__INVALIDATE__SHIFT 0x1a
++#define IA_UTCL1_CNTL__FRAG_LIMIT_MODE__SHIFT 0x1b
++#define IA_UTCL1_CNTL__FORCE_SNOOP__SHIFT 0x1c
++#define IA_UTCL1_CNTL__FORCE_SD_VMID_DIRTY__SHIFT 0x1d
++#define IA_UTCL1_CNTL__XNACK_REDO_TIMER_CNT_MASK 0x000FFFFFL
++#define IA_UTCL1_CNTL__VMID_RESET_MODE_MASK 0x00800000L
++#define IA_UTCL1_CNTL__DROP_MODE_MASK 0x01000000L
++#define IA_UTCL1_CNTL__BYPASS_MASK 0x02000000L
++#define IA_UTCL1_CNTL__INVALIDATE_MASK 0x04000000L
++#define IA_UTCL1_CNTL__FRAG_LIMIT_MODE_MASK 0x08000000L
++#define IA_UTCL1_CNTL__FORCE_SNOOP_MASK 0x10000000L
++#define IA_UTCL1_CNTL__FORCE_SD_VMID_DIRTY_MASK 0x20000000L
++//IA_UTCL1_STATUS
++#define IA_UTCL1_STATUS__FAULT_DETECTED__SHIFT 0x0
++#define IA_UTCL1_STATUS__RETRY_DETECTED__SHIFT 0x1
++#define IA_UTCL1_STATUS__PRT_DETECTED__SHIFT 0x2
++#define IA_UTCL1_STATUS__FAULT_UTCL1ID__SHIFT 0x8
++#define IA_UTCL1_STATUS__RETRY_UTCL1ID__SHIFT 0x10
++#define IA_UTCL1_STATUS__PRT_UTCL1ID__SHIFT 0x18
++#define IA_UTCL1_STATUS__FAULT_DETECTED_MASK 0x00000001L
++#define IA_UTCL1_STATUS__RETRY_DETECTED_MASK 0x00000002L
++#define IA_UTCL1_STATUS__PRT_DETECTED_MASK 0x00000004L
++#define IA_UTCL1_STATUS__FAULT_UTCL1ID_MASK 0x00003F00L
++#define IA_UTCL1_STATUS__RETRY_UTCL1ID_MASK 0x003F0000L
++#define IA_UTCL1_STATUS__PRT_UTCL1ID_MASK 0x3F000000L
++//VGT_SYS_CONFIG
++#define VGT_SYS_CONFIG__DUAL_CORE_EN__SHIFT 0x0
++#define VGT_SYS_CONFIG__MAX_LS_HS_THDGRP__SHIFT 0x1
++#define VGT_SYS_CONFIG__ADC_EVENT_FILTER_DISABLE__SHIFT 0x7
++#define VGT_SYS_CONFIG__DUAL_CORE_EN_MASK 0x00000001L
++#define VGT_SYS_CONFIG__MAX_LS_HS_THDGRP_MASK 0x0000007EL
++#define VGT_SYS_CONFIG__ADC_EVENT_FILTER_DISABLE_MASK 0x00000080L
++//VGT_VS_MAX_WAVE_ID
++#define VGT_VS_MAX_WAVE_ID__MAX_WAVE_ID__SHIFT 0x0
++#define VGT_VS_MAX_WAVE_ID__MAX_WAVE_ID_MASK 0x00000FFFL
++//VGT_GS_MAX_WAVE_ID
++#define VGT_GS_MAX_WAVE_ID__MAX_WAVE_ID__SHIFT 0x0
++#define VGT_GS_MAX_WAVE_ID__MAX_WAVE_ID_MASK 0x00000FFFL
++//GFX_PIPE_CONTROL
++#define GFX_PIPE_CONTROL__HYSTERESIS_CNT__SHIFT 0x0
++#define GFX_PIPE_CONTROL__RESERVED__SHIFT 0xd
++#define GFX_PIPE_CONTROL__CONTEXT_SUSPEND_EN__SHIFT 0x10
++#define GFX_PIPE_CONTROL__HYSTERESIS_CNT_MASK 0x00001FFFL
++#define GFX_PIPE_CONTROL__RESERVED_MASK 0x0000E000L
++#define GFX_PIPE_CONTROL__CONTEXT_SUSPEND_EN_MASK 0x00010000L
++//CC_GC_SHADER_ARRAY_CONFIG
++#define CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT 0x10
++#define CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK 0xFFFF0000L
++//GC_USER_SHADER_ARRAY_CONFIG
++#define GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT 0x10
++#define GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK 0xFFFF0000L
++//VGT_DMA_PRIMITIVE_TYPE
++#define VGT_DMA_PRIMITIVE_TYPE__PRIM_TYPE__SHIFT 0x0
++#define VGT_DMA_PRIMITIVE_TYPE__PRIM_TYPE_MASK 0x0000003FL
++//VGT_DMA_CONTROL
++#define VGT_DMA_CONTROL__PRIMGROUP_SIZE__SHIFT 0x0
++#define VGT_DMA_CONTROL__IA_SWITCH_ON_EOP__SHIFT 0x11
++#define VGT_DMA_CONTROL__SWITCH_ON_EOI__SHIFT 0x13
++#define VGT_DMA_CONTROL__WD_SWITCH_ON_EOP__SHIFT 0x14
++#define VGT_DMA_CONTROL__EN_INST_OPT_BASIC__SHIFT 0x15
++#define VGT_DMA_CONTROL__EN_INST_OPT_ADV__SHIFT 0x16
++#define VGT_DMA_CONTROL__HW_USE_ONLY__SHIFT 0x17
++#define VGT_DMA_CONTROL__PRIMGROUP_SIZE_MASK 0x0000FFFFL
++#define VGT_DMA_CONTROL__IA_SWITCH_ON_EOP_MASK 0x00020000L
++#define VGT_DMA_CONTROL__SWITCH_ON_EOI_MASK 0x00080000L
++#define VGT_DMA_CONTROL__WD_SWITCH_ON_EOP_MASK 0x00100000L
++#define VGT_DMA_CONTROL__EN_INST_OPT_BASIC_MASK 0x00200000L
++#define VGT_DMA_CONTROL__EN_INST_OPT_ADV_MASK 0x00400000L
++#define VGT_DMA_CONTROL__HW_USE_ONLY_MASK 0x00800000L
++//VGT_DMA_LS_HS_CONFIG
++#define VGT_DMA_LS_HS_CONFIG__HS_NUM_INPUT_CP__SHIFT 0x8
++#define VGT_DMA_LS_HS_CONFIG__HS_NUM_INPUT_CP_MASK 0x00003F00L
++//WD_BUF_RESOURCE_1
++#define WD_BUF_RESOURCE_1__POS_BUF_SIZE__SHIFT 0x0
++#define WD_BUF_RESOURCE_1__INDEX_BUF_SIZE__SHIFT 0x10
++#define WD_BUF_RESOURCE_1__POS_BUF_SIZE_MASK 0x0000FFFFL
++#define WD_BUF_RESOURCE_1__INDEX_BUF_SIZE_MASK 0xFFFF0000L
++//WD_BUF_RESOURCE_2
++#define WD_BUF_RESOURCE_2__PARAM_BUF_SIZE__SHIFT 0x0
++#define WD_BUF_RESOURCE_2__ADDR_MODE__SHIFT 0xf
++#define WD_BUF_RESOURCE_2__CNTL_SB_BUF_SIZE__SHIFT 0x10
++#define WD_BUF_RESOURCE_2__PARAM_BUF_SIZE_MASK 0x00001FFFL
++#define WD_BUF_RESOURCE_2__ADDR_MODE_MASK 0x00008000L
++#define WD_BUF_RESOURCE_2__CNTL_SB_BUF_SIZE_MASK 0xFFFF0000L
++//PA_CL_CNTL_STATUS
++#define PA_CL_CNTL_STATUS__UTC_FAULT_DETECTED__SHIFT 0x0
++#define PA_CL_CNTL_STATUS__UTC_RETRY_DETECTED__SHIFT 0x1
++#define PA_CL_CNTL_STATUS__UTC_PRT_DETECTED__SHIFT 0x2
++#define PA_CL_CNTL_STATUS__UTC_FAULT_DETECTED_MASK 0x00000001L
++#define PA_CL_CNTL_STATUS__UTC_RETRY_DETECTED_MASK 0x00000002L
++#define PA_CL_CNTL_STATUS__UTC_PRT_DETECTED_MASK 0x00000004L
++//PA_CL_ENHANCE
++#define PA_CL_ENHANCE__CLIP_VTX_REORDER_ENA__SHIFT 0x0
++#define PA_CL_ENHANCE__NUM_CLIP_SEQ__SHIFT 0x1
++#define PA_CL_ENHANCE__CLIPPED_PRIM_SEQ_STALL__SHIFT 0x3
++#define PA_CL_ENHANCE__VE_NAN_PROC_DISABLE__SHIFT 0x4
++#define PA_CL_ENHANCE__IGNORE_PIPELINE_RESET__SHIFT 0x6
++#define PA_CL_ENHANCE__KILL_INNER_EDGE_FLAGS__SHIFT 0x7
++#define PA_CL_ENHANCE__NGG_PA_TO_ALL_SC__SHIFT 0x8
++#define PA_CL_ENHANCE__TC_LATENCY_TIME_STAMP_RESOLUTION__SHIFT 0x9
++#define PA_CL_ENHANCE__NGG_BYPASS_PRIM_FILTER__SHIFT 0xb
++#define PA_CL_ENHANCE__NGG_SIDEBAND_MEMORY_DEPTH__SHIFT 0xc
++#define PA_CL_ENHANCE__NGG_PRIM_INDICES_FIFO_DEPTH__SHIFT 0xe
++#define PA_CL_ENHANCE__ECO_SPARE3__SHIFT 0x1c
++#define PA_CL_ENHANCE__ECO_SPARE2__SHIFT 0x1d
++#define PA_CL_ENHANCE__ECO_SPARE1__SHIFT 0x1e
++#define PA_CL_ENHANCE__ECO_SPARE0__SHIFT 0x1f
++#define PA_CL_ENHANCE__CLIP_VTX_REORDER_ENA_MASK 0x00000001L
++#define PA_CL_ENHANCE__NUM_CLIP_SEQ_MASK 0x00000006L
++#define PA_CL_ENHANCE__CLIPPED_PRIM_SEQ_STALL_MASK 0x00000008L
++#define PA_CL_ENHANCE__VE_NAN_PROC_DISABLE_MASK 0x00000010L
++#define PA_CL_ENHANCE__IGNORE_PIPELINE_RESET_MASK 0x00000040L
++#define PA_CL_ENHANCE__KILL_INNER_EDGE_FLAGS_MASK 0x00000080L
++#define PA_CL_ENHANCE__NGG_PA_TO_ALL_SC_MASK 0x00000100L
++#define PA_CL_ENHANCE__TC_LATENCY_TIME_STAMP_RESOLUTION_MASK 0x00000600L
++#define PA_CL_ENHANCE__NGG_BYPASS_PRIM_FILTER_MASK 0x00000800L
++#define PA_CL_ENHANCE__NGG_SIDEBAND_MEMORY_DEPTH_MASK 0x00003000L
++#define PA_CL_ENHANCE__NGG_PRIM_INDICES_FIFO_DEPTH_MASK 0x0001C000L
++#define PA_CL_ENHANCE__ECO_SPARE3_MASK 0x10000000L
++#define PA_CL_ENHANCE__ECO_SPARE2_MASK 0x20000000L
++#define PA_CL_ENHANCE__ECO_SPARE1_MASK 0x40000000L
++#define PA_CL_ENHANCE__ECO_SPARE0_MASK 0x80000000L
++//PA_SU_CNTL_STATUS
++#define PA_SU_CNTL_STATUS__SU_BUSY__SHIFT 0x1f
++#define PA_SU_CNTL_STATUS__SU_BUSY_MASK 0x80000000L
++//PA_SC_FIFO_DEPTH_CNTL
++#define PA_SC_FIFO_DEPTH_CNTL__DEPTH__SHIFT 0x0
++#define PA_SC_FIFO_DEPTH_CNTL__DEPTH_MASK 0x000003FFL
++//PA_SC_P3D_TRAP_SCREEN_HV_LOCK
++#define PA_SC_P3D_TRAP_SCREEN_HV_LOCK__DISABLE_NON_PRIV_WRITES__SHIFT 0x0
++#define PA_SC_P3D_TRAP_SCREEN_HV_LOCK__DISABLE_NON_PRIV_WRITES_MASK 0x00000001L
++//PA_SC_HP3D_TRAP_SCREEN_HV_LOCK
++#define PA_SC_HP3D_TRAP_SCREEN_HV_LOCK__DISABLE_NON_PRIV_WRITES__SHIFT 0x0
++#define PA_SC_HP3D_TRAP_SCREEN_HV_LOCK__DISABLE_NON_PRIV_WRITES_MASK 0x00000001L
++//PA_SC_TRAP_SCREEN_HV_LOCK
++#define PA_SC_TRAP_SCREEN_HV_LOCK__DISABLE_NON_PRIV_WRITES__SHIFT 0x0
++#define PA_SC_TRAP_SCREEN_HV_LOCK__DISABLE_NON_PRIV_WRITES_MASK 0x00000001L
++//PA_SC_FORCE_EOV_MAX_CNTS
++#define PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_CLK_CNT__SHIFT 0x0
++#define PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_REZ_CNT__SHIFT 0x10
++#define PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_CLK_CNT_MASK 0x0000FFFFL
++#define PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_REZ_CNT_MASK 0xFFFF0000L
++//PA_SC_BINNER_EVENT_CNTL_0
++#define PA_SC_BINNER_EVENT_CNTL_0__RESERVED_0__SHIFT 0x0
++#define PA_SC_BINNER_EVENT_CNTL_0__SAMPLE_STREAMOUTSTATS1__SHIFT 0x2
++#define PA_SC_BINNER_EVENT_CNTL_0__SAMPLE_STREAMOUTSTATS2__SHIFT 0x4
++#define PA_SC_BINNER_EVENT_CNTL_0__SAMPLE_STREAMOUTSTATS3__SHIFT 0x6
++#define PA_SC_BINNER_EVENT_CNTL_0__CACHE_FLUSH_TS__SHIFT 0x8
++#define PA_SC_BINNER_EVENT_CNTL_0__CONTEXT_DONE__SHIFT 0xa
++#define PA_SC_BINNER_EVENT_CNTL_0__CACHE_FLUSH__SHIFT 0xc
++#define PA_SC_BINNER_EVENT_CNTL_0__CS_PARTIAL_FLUSH__SHIFT 0xe
++#define PA_SC_BINNER_EVENT_CNTL_0__VGT_STREAMOUT_SYNC__SHIFT 0x10
++#define PA_SC_BINNER_EVENT_CNTL_0__RESERVED_9__SHIFT 0x12
++#define PA_SC_BINNER_EVENT_CNTL_0__VGT_STREAMOUT_RESET__SHIFT 0x14
++#define PA_SC_BINNER_EVENT_CNTL_0__END_OF_PIPE_INCR_DE__SHIFT 0x16
++#define PA_SC_BINNER_EVENT_CNTL_0__END_OF_PIPE_IB_END__SHIFT 0x18
++#define PA_SC_BINNER_EVENT_CNTL_0__RST_PIX_CNT__SHIFT 0x1a
++#define PA_SC_BINNER_EVENT_CNTL_0__BREAK_BATCH__SHIFT 0x1c
++#define PA_SC_BINNER_EVENT_CNTL_0__VS_PARTIAL_FLUSH__SHIFT 0x1e
++#define PA_SC_BINNER_EVENT_CNTL_0__RESERVED_0_MASK 0x00000003L
++#define PA_SC_BINNER_EVENT_CNTL_0__SAMPLE_STREAMOUTSTATS1_MASK 0x0000000CL
++#define PA_SC_BINNER_EVENT_CNTL_0__SAMPLE_STREAMOUTSTATS2_MASK 0x00000030L
++#define PA_SC_BINNER_EVENT_CNTL_0__SAMPLE_STREAMOUTSTATS3_MASK 0x000000C0L
++#define PA_SC_BINNER_EVENT_CNTL_0__CACHE_FLUSH_TS_MASK 0x00000300L
++#define PA_SC_BINNER_EVENT_CNTL_0__CONTEXT_DONE_MASK 0x00000C00L
++#define PA_SC_BINNER_EVENT_CNTL_0__CACHE_FLUSH_MASK 0x00003000L
++#define PA_SC_BINNER_EVENT_CNTL_0__CS_PARTIAL_FLUSH_MASK 0x0000C000L
++#define PA_SC_BINNER_EVENT_CNTL_0__VGT_STREAMOUT_SYNC_MASK 0x00030000L
++#define PA_SC_BINNER_EVENT_CNTL_0__RESERVED_9_MASK 0x000C0000L
++#define PA_SC_BINNER_EVENT_CNTL_0__VGT_STREAMOUT_RESET_MASK 0x00300000L
++#define PA_SC_BINNER_EVENT_CNTL_0__END_OF_PIPE_INCR_DE_MASK 0x00C00000L
++#define PA_SC_BINNER_EVENT_CNTL_0__END_OF_PIPE_IB_END_MASK 0x03000000L
++#define PA_SC_BINNER_EVENT_CNTL_0__RST_PIX_CNT_MASK 0x0C000000L
++#define PA_SC_BINNER_EVENT_CNTL_0__BREAK_BATCH_MASK 0x30000000L
++#define PA_SC_BINNER_EVENT_CNTL_0__VS_PARTIAL_FLUSH_MASK 0xC0000000L
++//PA_SC_BINNER_EVENT_CNTL_1
++#define PA_SC_BINNER_EVENT_CNTL_1__PS_PARTIAL_FLUSH__SHIFT 0x0
++#define PA_SC_BINNER_EVENT_CNTL_1__FLUSH_HS_OUTPUT__SHIFT 0x2
++#define PA_SC_BINNER_EVENT_CNTL_1__FLUSH_DFSM__SHIFT 0x4
++#define PA_SC_BINNER_EVENT_CNTL_1__RESET_TO_LOWEST_VGT__SHIFT 0x6
++#define PA_SC_BINNER_EVENT_CNTL_1__CACHE_FLUSH_AND_INV_TS_EVENT__SHIFT 0x8
++#define PA_SC_BINNER_EVENT_CNTL_1__ZPASS_DONE__SHIFT 0xa
++#define PA_SC_BINNER_EVENT_CNTL_1__CACHE_FLUSH_AND_INV_EVENT__SHIFT 0xc
++#define PA_SC_BINNER_EVENT_CNTL_1__PERFCOUNTER_START__SHIFT 0xe
++#define PA_SC_BINNER_EVENT_CNTL_1__PERFCOUNTER_STOP__SHIFT 0x10
++#define PA_SC_BINNER_EVENT_CNTL_1__PIPELINESTAT_START__SHIFT 0x12
++#define PA_SC_BINNER_EVENT_CNTL_1__PIPELINESTAT_STOP__SHIFT 0x14
++#define PA_SC_BINNER_EVENT_CNTL_1__PERFCOUNTER_SAMPLE__SHIFT 0x16
++#define PA_SC_BINNER_EVENT_CNTL_1__FLUSH_ES_OUTPUT__SHIFT 0x18
++#define PA_SC_BINNER_EVENT_CNTL_1__FLUSH_GS_OUTPUT__SHIFT 0x1a
++#define PA_SC_BINNER_EVENT_CNTL_1__SAMPLE_PIPELINESTAT__SHIFT 0x1c
++#define PA_SC_BINNER_EVENT_CNTL_1__SO_VGTSTREAMOUT_FLUSH__SHIFT 0x1e
++#define PA_SC_BINNER_EVENT_CNTL_1__PS_PARTIAL_FLUSH_MASK 0x00000003L
++#define PA_SC_BINNER_EVENT_CNTL_1__FLUSH_HS_OUTPUT_MASK 0x0000000CL
++#define PA_SC_BINNER_EVENT_CNTL_1__FLUSH_DFSM_MASK 0x00000030L
++#define PA_SC_BINNER_EVENT_CNTL_1__RESET_TO_LOWEST_VGT_MASK 0x000000C0L
++#define PA_SC_BINNER_EVENT_CNTL_1__CACHE_FLUSH_AND_INV_TS_EVENT_MASK 0x00000300L
++#define PA_SC_BINNER_EVENT_CNTL_1__ZPASS_DONE_MASK 0x00000C00L
++#define PA_SC_BINNER_EVENT_CNTL_1__CACHE_FLUSH_AND_INV_EVENT_MASK 0x00003000L
++#define PA_SC_BINNER_EVENT_CNTL_1__PERFCOUNTER_START_MASK 0x0000C000L
++#define PA_SC_BINNER_EVENT_CNTL_1__PERFCOUNTER_STOP_MASK 0x00030000L
++#define PA_SC_BINNER_EVENT_CNTL_1__PIPELINESTAT_START_MASK 0x000C0000L
++#define PA_SC_BINNER_EVENT_CNTL_1__PIPELINESTAT_STOP_MASK 0x00300000L
++#define PA_SC_BINNER_EVENT_CNTL_1__PERFCOUNTER_SAMPLE_MASK 0x00C00000L
++#define PA_SC_BINNER_EVENT_CNTL_1__FLUSH_ES_OUTPUT_MASK 0x03000000L
++#define PA_SC_BINNER_EVENT_CNTL_1__FLUSH_GS_OUTPUT_MASK 0x0C000000L
++#define PA_SC_BINNER_EVENT_CNTL_1__SAMPLE_PIPELINESTAT_MASK 0x30000000L
++#define PA_SC_BINNER_EVENT_CNTL_1__SO_VGTSTREAMOUT_FLUSH_MASK 0xC0000000L
++//PA_SC_BINNER_EVENT_CNTL_2
++#define PA_SC_BINNER_EVENT_CNTL_2__SAMPLE_STREAMOUTSTATS__SHIFT 0x0
++#define PA_SC_BINNER_EVENT_CNTL_2__RESET_VTX_CNT__SHIFT 0x2
++#define PA_SC_BINNER_EVENT_CNTL_2__BLOCK_CONTEXT_DONE__SHIFT 0x4
++#define PA_SC_BINNER_EVENT_CNTL_2__CS_CONTEXT_DONE__SHIFT 0x6
++#define PA_SC_BINNER_EVENT_CNTL_2__VGT_FLUSH__SHIFT 0x8
++#define PA_SC_BINNER_EVENT_CNTL_2__TGID_ROLLOVER__SHIFT 0xa
++#define PA_SC_BINNER_EVENT_CNTL_2__SQ_NON_EVENT__SHIFT 0xc
++#define PA_SC_BINNER_EVENT_CNTL_2__SC_SEND_DB_VPZ__SHIFT 0xe
++#define PA_SC_BINNER_EVENT_CNTL_2__BOTTOM_OF_PIPE_TS__SHIFT 0x10
++#define PA_SC_BINNER_EVENT_CNTL_2__FLUSH_SX_TS__SHIFT 0x12
++#define PA_SC_BINNER_EVENT_CNTL_2__DB_CACHE_FLUSH_AND_INV__SHIFT 0x14
++#define PA_SC_BINNER_EVENT_CNTL_2__FLUSH_AND_INV_DB_DATA_TS__SHIFT 0x16
++#define PA_SC_BINNER_EVENT_CNTL_2__FLUSH_AND_INV_DB_META__SHIFT 0x18
++#define PA_SC_BINNER_EVENT_CNTL_2__FLUSH_AND_INV_CB_DATA_TS__SHIFT 0x1a
++#define PA_SC_BINNER_EVENT_CNTL_2__FLUSH_AND_INV_CB_META__SHIFT 0x1c
++#define PA_SC_BINNER_EVENT_CNTL_2__CS_DONE__SHIFT 0x1e
++#define PA_SC_BINNER_EVENT_CNTL_2__SAMPLE_STREAMOUTSTATS_MASK 0x00000003L
++#define PA_SC_BINNER_EVENT_CNTL_2__RESET_VTX_CNT_MASK 0x0000000CL
++#define PA_SC_BINNER_EVENT_CNTL_2__BLOCK_CONTEXT_DONE_MASK 0x00000030L
++#define PA_SC_BINNER_EVENT_CNTL_2__CS_CONTEXT_DONE_MASK 0x000000C0L
++#define PA_SC_BINNER_EVENT_CNTL_2__VGT_FLUSH_MASK 0x00000300L
++#define PA_SC_BINNER_EVENT_CNTL_2__TGID_ROLLOVER_MASK 0x00000C00L
++#define PA_SC_BINNER_EVENT_CNTL_2__SQ_NON_EVENT_MASK 0x00003000L
++#define PA_SC_BINNER_EVENT_CNTL_2__SC_SEND_DB_VPZ_MASK 0x0000C000L
++#define PA_SC_BINNER_EVENT_CNTL_2__BOTTOM_OF_PIPE_TS_MASK 0x00030000L
++#define PA_SC_BINNER_EVENT_CNTL_2__FLUSH_SX_TS_MASK 0x000C0000L
++#define PA_SC_BINNER_EVENT_CNTL_2__DB_CACHE_FLUSH_AND_INV_MASK 0x00300000L
++#define PA_SC_BINNER_EVENT_CNTL_2__FLUSH_AND_INV_DB_DATA_TS_MASK 0x00C00000L
++#define PA_SC_BINNER_EVENT_CNTL_2__FLUSH_AND_INV_DB_META_MASK 0x03000000L
++#define PA_SC_BINNER_EVENT_CNTL_2__FLUSH_AND_INV_CB_DATA_TS_MASK 0x0C000000L
++#define PA_SC_BINNER_EVENT_CNTL_2__FLUSH_AND_INV_CB_META_MASK 0x30000000L
++#define PA_SC_BINNER_EVENT_CNTL_2__CS_DONE_MASK 0xC0000000L
++//PA_SC_BINNER_EVENT_CNTL_3
++#define PA_SC_BINNER_EVENT_CNTL_3__PS_DONE__SHIFT 0x0
++#define PA_SC_BINNER_EVENT_CNTL_3__FLUSH_AND_INV_CB_PIXEL_DATA__SHIFT 0x2
++#define PA_SC_BINNER_EVENT_CNTL_3__SX_CB_RAT_ACK_REQUEST__SHIFT 0x4
++#define PA_SC_BINNER_EVENT_CNTL_3__THREAD_TRACE_START__SHIFT 0x6
++#define PA_SC_BINNER_EVENT_CNTL_3__THREAD_TRACE_STOP__SHIFT 0x8
++#define PA_SC_BINNER_EVENT_CNTL_3__THREAD_TRACE_MARKER__SHIFT 0xa
++#define PA_SC_BINNER_EVENT_CNTL_3__THREAD_TRACE_FLUSH__SHIFT 0xc
++#define PA_SC_BINNER_EVENT_CNTL_3__THREAD_TRACE_FINISH__SHIFT 0xe
++#define PA_SC_BINNER_EVENT_CNTL_3__PIXEL_PIPE_STAT_CONTROL__SHIFT 0x10
++#define PA_SC_BINNER_EVENT_CNTL_3__PIXEL_PIPE_STAT_DUMP__SHIFT 0x12
++#define PA_SC_BINNER_EVENT_CNTL_3__PIXEL_PIPE_STAT_RESET__SHIFT 0x14
++#define PA_SC_BINNER_EVENT_CNTL_3__CONTEXT_SUSPEND__SHIFT 0x16
++#define PA_SC_BINNER_EVENT_CNTL_3__OFFCHIP_HS_DEALLOC__SHIFT 0x18
++#define PA_SC_BINNER_EVENT_CNTL_3__ENABLE_NGG_PIPELINE__SHIFT 0x1a
++#define PA_SC_BINNER_EVENT_CNTL_3__ENABLE_LEGACY_PIPELINE__SHIFT 0x1c
++#define PA_SC_BINNER_EVENT_CNTL_3__RESERVED_63__SHIFT 0x1e
++#define PA_SC_BINNER_EVENT_CNTL_3__PS_DONE_MASK 0x00000003L
++#define PA_SC_BINNER_EVENT_CNTL_3__FLUSH_AND_INV_CB_PIXEL_DATA_MASK 0x0000000CL
++#define PA_SC_BINNER_EVENT_CNTL_3__SX_CB_RAT_ACK_REQUEST_MASK 0x00000030L
++#define PA_SC_BINNER_EVENT_CNTL_3__THREAD_TRACE_START_MASK 0x000000C0L
++#define PA_SC_BINNER_EVENT_CNTL_3__THREAD_TRACE_STOP_MASK 0x00000300L
++#define PA_SC_BINNER_EVENT_CNTL_3__THREAD_TRACE_MARKER_MASK 0x00000C00L
++#define PA_SC_BINNER_EVENT_CNTL_3__THREAD_TRACE_FLUSH_MASK 0x00003000L
++#define PA_SC_BINNER_EVENT_CNTL_3__THREAD_TRACE_FINISH_MASK 0x0000C000L
++#define PA_SC_BINNER_EVENT_CNTL_3__PIXEL_PIPE_STAT_CONTROL_MASK 0x00030000L
++#define PA_SC_BINNER_EVENT_CNTL_3__PIXEL_PIPE_STAT_DUMP_MASK 0x000C0000L
++#define PA_SC_BINNER_EVENT_CNTL_3__PIXEL_PIPE_STAT_RESET_MASK 0x00300000L
++#define PA_SC_BINNER_EVENT_CNTL_3__CONTEXT_SUSPEND_MASK 0x00C00000L
++#define PA_SC_BINNER_EVENT_CNTL_3__OFFCHIP_HS_DEALLOC_MASK 0x03000000L
++#define PA_SC_BINNER_EVENT_CNTL_3__ENABLE_NGG_PIPELINE_MASK 0x0C000000L
++#define PA_SC_BINNER_EVENT_CNTL_3__ENABLE_LEGACY_PIPELINE_MASK 0x30000000L
++#define PA_SC_BINNER_EVENT_CNTL_3__RESERVED_63_MASK 0xC0000000L
++//PA_SC_BINNER_TIMEOUT_COUNTER
++#define PA_SC_BINNER_TIMEOUT_COUNTER__THRESHOLD__SHIFT 0x0
++#define PA_SC_BINNER_TIMEOUT_COUNTER__THRESHOLD_MASK 0xFFFFFFFFL
++//PA_SC_BINNER_PERF_CNTL_0
++#define PA_SC_BINNER_PERF_CNTL_0__BIN_HIST_NUM_PRIMS_THRESHOLD__SHIFT 0x0
++#define PA_SC_BINNER_PERF_CNTL_0__BATCH_HIST_NUM_PRIMS_THRESHOLD__SHIFT 0xa
++#define PA_SC_BINNER_PERF_CNTL_0__BIN_HIST_NUM_CONTEXT_THRESHOLD__SHIFT 0x14
++#define PA_SC_BINNER_PERF_CNTL_0__BATCH_HIST_NUM_CONTEXT_THRESHOLD__SHIFT 0x17
++#define PA_SC_BINNER_PERF_CNTL_0__BIN_HIST_NUM_PRIMS_THRESHOLD_MASK 0x000003FFL
++#define PA_SC_BINNER_PERF_CNTL_0__BATCH_HIST_NUM_PRIMS_THRESHOLD_MASK 0x000FFC00L
++#define PA_SC_BINNER_PERF_CNTL_0__BIN_HIST_NUM_CONTEXT_THRESHOLD_MASK 0x00700000L
++#define PA_SC_BINNER_PERF_CNTL_0__BATCH_HIST_NUM_CONTEXT_THRESHOLD_MASK 0x03800000L
++//PA_SC_BINNER_PERF_CNTL_1
++#define PA_SC_BINNER_PERF_CNTL_1__BIN_HIST_NUM_PERSISTENT_STATE_THRESHOLD__SHIFT 0x0
++#define PA_SC_BINNER_PERF_CNTL_1__BATCH_HIST_NUM_PERSISTENT_STATE_THRESHOLD__SHIFT 0x5
++#define PA_SC_BINNER_PERF_CNTL_1__BATCH_HIST_NUM_TRIV_REJECTED_PRIMS_THRESHOLD__SHIFT 0xa
++#define PA_SC_BINNER_PERF_CNTL_1__BIN_HIST_NUM_PERSISTENT_STATE_THRESHOLD_MASK 0x0000001FL
++#define PA_SC_BINNER_PERF_CNTL_1__BATCH_HIST_NUM_PERSISTENT_STATE_THRESHOLD_MASK 0x000003E0L
++#define PA_SC_BINNER_PERF_CNTL_1__BATCH_HIST_NUM_TRIV_REJECTED_PRIMS_THRESHOLD_MASK 0x03FFFC00L
++//PA_SC_BINNER_PERF_CNTL_2
++#define PA_SC_BINNER_PERF_CNTL_2__BATCH_HIST_NUM_ROWS_PER_PRIM_THRESHOLD__SHIFT 0x0
++#define PA_SC_BINNER_PERF_CNTL_2__BATCH_HIST_NUM_COLUMNS_PER_ROW_THRESHOLD__SHIFT 0xb
++#define PA_SC_BINNER_PERF_CNTL_2__BATCH_HIST_NUM_ROWS_PER_PRIM_THRESHOLD_MASK 0x000007FFL
++#define PA_SC_BINNER_PERF_CNTL_2__BATCH_HIST_NUM_COLUMNS_PER_ROW_THRESHOLD_MASK 0x003FF800L
++//PA_SC_BINNER_PERF_CNTL_3
++#define PA_SC_BINNER_PERF_CNTL_3__BATCH_HIST_NUM_PS_WAVE_BREAKS_THRESHOLD__SHIFT 0x0
++#define PA_SC_BINNER_PERF_CNTL_3__BATCH_HIST_NUM_PS_WAVE_BREAKS_THRESHOLD_MASK 0xFFFFFFFFL
++//PA_SC_FIFO_SIZE
++#define PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT 0x0
++#define PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT 0x6
++#define PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT 0xf
++#define PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT 0x15
++#define PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE_MASK 0x0000003FL
++#define PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE_MASK 0x00007FC0L
++#define PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE_MASK 0x001F8000L
++#define PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE_MASK 0xFFE00000L
++//PA_SC_IF_FIFO_SIZE
++#define PA_SC_IF_FIFO_SIZE__SC_DB_TILE_IF_FIFO_SIZE__SHIFT 0x0
++#define PA_SC_IF_FIFO_SIZE__SC_DB_QUAD_IF_FIFO_SIZE__SHIFT 0x6
++#define PA_SC_IF_FIFO_SIZE__SC_SPI_IF_FIFO_SIZE__SHIFT 0xc
++#define PA_SC_IF_FIFO_SIZE__SC_BCI_IF_FIFO_SIZE__SHIFT 0x12
++#define PA_SC_IF_FIFO_SIZE__SC_DB_TILE_IF_FIFO_SIZE_MASK 0x0000003FL
++#define PA_SC_IF_FIFO_SIZE__SC_DB_QUAD_IF_FIFO_SIZE_MASK 0x00000FC0L
++#define PA_SC_IF_FIFO_SIZE__SC_SPI_IF_FIFO_SIZE_MASK 0x0003F000L
++#define PA_SC_IF_FIFO_SIZE__SC_BCI_IF_FIFO_SIZE_MASK 0x00FC0000L
++//PA_SC_PKR_WAVE_TABLE_CNTL
++#define PA_SC_PKR_WAVE_TABLE_CNTL__SIZE__SHIFT 0x0
++#define PA_SC_PKR_WAVE_TABLE_CNTL__SIZE_MASK 0x0000003FL
++//PA_UTCL1_CNTL1
++#define PA_UTCL1_CNTL1__FORCE_4K_L2_RESP__SHIFT 0x0
++#define PA_UTCL1_CNTL1__GPUVM_64K_DEFAULT__SHIFT 0x1
++#define PA_UTCL1_CNTL1__GPUVM_PERM_MODE__SHIFT 0x2
++#define PA_UTCL1_CNTL1__RESP_MODE__SHIFT 0x3
++#define PA_UTCL1_CNTL1__RESP_FAULT_MODE__SHIFT 0x5
++#define PA_UTCL1_CNTL1__CLIENTID__SHIFT 0x7
++#define PA_UTCL1_CNTL1__SPARE__SHIFT 0x10
++#define PA_UTCL1_CNTL1__ENABLE_PUSH_LFIFO__SHIFT 0x11
++#define PA_UTCL1_CNTL1__ENABLE_LFIFO_PRI_ARB__SHIFT 0x12
++#define PA_UTCL1_CNTL1__REG_INV_VMID__SHIFT 0x13
++#define PA_UTCL1_CNTL1__REG_INV_ALL_VMID__SHIFT 0x17
++#define PA_UTCL1_CNTL1__REG_INV_TOGGLE__SHIFT 0x18
++#define PA_UTCL1_CNTL1__INVALIDATE_ALL_VMID__SHIFT 0x19
++#define PA_UTCL1_CNTL1__FORCE_MISS__SHIFT 0x1a
++#define PA_UTCL1_CNTL1__FORCE_IN_ORDER__SHIFT 0x1b
++#define PA_UTCL1_CNTL1__REDUCE_FIFO_DEPTH_BY_2__SHIFT 0x1c
++#define PA_UTCL1_CNTL1__REDUCE_CACHE_SIZE_BY_2__SHIFT 0x1e
++#define PA_UTCL1_CNTL1__FORCE_4K_L2_RESP_MASK 0x00000001L
++#define PA_UTCL1_CNTL1__GPUVM_64K_DEFAULT_MASK 0x00000002L
++#define PA_UTCL1_CNTL1__GPUVM_PERM_MODE_MASK 0x00000004L
++#define PA_UTCL1_CNTL1__RESP_MODE_MASK 0x00000018L
++#define PA_UTCL1_CNTL1__RESP_FAULT_MODE_MASK 0x00000060L
++#define PA_UTCL1_CNTL1__CLIENTID_MASK 0x0000FF80L
++#define PA_UTCL1_CNTL1__SPARE_MASK 0x00010000L
++#define PA_UTCL1_CNTL1__ENABLE_PUSH_LFIFO_MASK 0x00020000L
++#define PA_UTCL1_CNTL1__ENABLE_LFIFO_PRI_ARB_MASK 0x00040000L
++#define PA_UTCL1_CNTL1__REG_INV_VMID_MASK 0x00780000L
++#define PA_UTCL1_CNTL1__REG_INV_ALL_VMID_MASK 0x00800000L
++#define PA_UTCL1_CNTL1__REG_INV_TOGGLE_MASK 0x01000000L
++#define PA_UTCL1_CNTL1__INVALIDATE_ALL_VMID_MASK 0x02000000L
++#define PA_UTCL1_CNTL1__FORCE_MISS_MASK 0x04000000L
++#define PA_UTCL1_CNTL1__FORCE_IN_ORDER_MASK 0x08000000L
++#define PA_UTCL1_CNTL1__REDUCE_FIFO_DEPTH_BY_2_MASK 0x30000000L
++#define PA_UTCL1_CNTL1__REDUCE_CACHE_SIZE_BY_2_MASK 0xC0000000L
++//PA_UTCL1_CNTL2
++#define PA_UTCL1_CNTL2__SPARE1__SHIFT 0x0
++#define PA_UTCL1_CNTL2__SPARE2__SHIFT 0x8
++#define PA_UTCL1_CNTL2__MTYPE_OVRD_DIS__SHIFT 0x9
++#define PA_UTCL1_CNTL2__LINE_VALID__SHIFT 0xa
++#define PA_UTCL1_CNTL2__SPARE3__SHIFT 0xb
++#define PA_UTCL1_CNTL2__GPUVM_INV_MODE__SHIFT 0xc
++#define PA_UTCL1_CNTL2__ENABLE_SHOOTDOWN_OPT__SHIFT 0xd
++#define PA_UTCL1_CNTL2__FORCE_SNOOP__SHIFT 0xe
++#define PA_UTCL1_CNTL2__FORCE_GPUVM_INV_ACK__SHIFT 0xf
++#define PA_UTCL1_CNTL2__SPARE4__SHIFT 0x10
++#define PA_UTCL1_CNTL2__ENABLE_PERF_EVENT_RD_WR__SHIFT 0x12
++#define PA_UTCL1_CNTL2__PERF_EVENT_RD_WR__SHIFT 0x13
++#define PA_UTCL1_CNTL2__ENABLE_PERF_EVENT_VMID__SHIFT 0x14
++#define PA_UTCL1_CNTL2__PERF_EVENT_VMID__SHIFT 0x15
++#define PA_UTCL1_CNTL2__SPARE5__SHIFT 0x19
++#define PA_UTCL1_CNTL2__FORCE_FRAG_2M_TO_64K__SHIFT 0x1a
++#define PA_UTCL1_CNTL2__RESERVED__SHIFT 0x1b
++#define PA_UTCL1_CNTL2__SPARE1_MASK 0x000000FFL
++#define PA_UTCL1_CNTL2__SPARE2_MASK 0x00000100L
++#define PA_UTCL1_CNTL2__MTYPE_OVRD_DIS_MASK 0x00000200L
++#define PA_UTCL1_CNTL2__LINE_VALID_MASK 0x00000400L
++#define PA_UTCL1_CNTL2__SPARE3_MASK 0x00000800L
++#define PA_UTCL1_CNTL2__GPUVM_INV_MODE_MASK 0x00001000L
++#define PA_UTCL1_CNTL2__ENABLE_SHOOTDOWN_OPT_MASK 0x00002000L
++#define PA_UTCL1_CNTL2__FORCE_SNOOP_MASK 0x00004000L
++#define PA_UTCL1_CNTL2__FORCE_GPUVM_INV_ACK_MASK 0x00008000L
++#define PA_UTCL1_CNTL2__SPARE4_MASK 0x00030000L
++#define PA_UTCL1_CNTL2__ENABLE_PERF_EVENT_RD_WR_MASK 0x00040000L
++#define PA_UTCL1_CNTL2__PERF_EVENT_RD_WR_MASK 0x00080000L
++#define PA_UTCL1_CNTL2__ENABLE_PERF_EVENT_VMID_MASK 0x00100000L
++#define PA_UTCL1_CNTL2__PERF_EVENT_VMID_MASK 0x01E00000L
++#define PA_UTCL1_CNTL2__SPARE5_MASK 0x02000000L
++#define PA_UTCL1_CNTL2__FORCE_FRAG_2M_TO_64K_MASK 0x04000000L
++#define PA_UTCL1_CNTL2__RESERVED_MASK 0xF8000000L
++//PA_SIDEBAND_REQUEST_DELAYS
++#define PA_SIDEBAND_REQUEST_DELAYS__RETRY_DELAY__SHIFT 0x0
++#define PA_SIDEBAND_REQUEST_DELAYS__INITIAL_DELAY__SHIFT 0x10
++#define PA_SIDEBAND_REQUEST_DELAYS__RETRY_DELAY_MASK 0x0000FFFFL
++#define PA_SIDEBAND_REQUEST_DELAYS__INITIAL_DELAY_MASK 0xFFFF0000L
++//PA_SC_ENHANCE
++#define PA_SC_ENHANCE__ENABLE_PA_SC_OUT_OF_ORDER__SHIFT 0x0
++#define PA_SC_ENHANCE__DISABLE_SC_DB_TILE_FIX__SHIFT 0x1
++#define PA_SC_ENHANCE__DISABLE_AA_MASK_FULL_FIX__SHIFT 0x2
++#define PA_SC_ENHANCE__ENABLE_1XMSAA_SAMPLE_LOCATIONS__SHIFT 0x3
++#define PA_SC_ENHANCE__ENABLE_1XMSAA_SAMPLE_LOC_CENTROID__SHIFT 0x4
++#define PA_SC_ENHANCE__DISABLE_SCISSOR_FIX__SHIFT 0x5
++#define PA_SC_ENHANCE__SEND_UNLIT_STILES_TO_PACKER__SHIFT 0x6
++#define PA_SC_ENHANCE__DISABLE_DUALGRAD_PERF_OPTIMIZATION__SHIFT 0x7
++#define PA_SC_ENHANCE__DISABLE_SC_PROCESS_RESET_PRIM__SHIFT 0x8
++#define PA_SC_ENHANCE__DISABLE_SC_PROCESS_RESET_SUPERTILE__SHIFT 0x9
++#define PA_SC_ENHANCE__DISABLE_SC_PROCESS_RESET_TILE__SHIFT 0xa
++#define PA_SC_ENHANCE__DISABLE_PA_SC_GUIDANCE__SHIFT 0xb
++#define PA_SC_ENHANCE__DISABLE_EOV_ALL_CTRL_ONLY_COMBINATIONS__SHIFT 0xc
++#define PA_SC_ENHANCE__ENABLE_MULTICYCLE_BUBBLE_FREEZE__SHIFT 0xd
++#define PA_SC_ENHANCE__DISABLE_OUT_OF_ORDER_PA_SC_GUIDANCE__SHIFT 0xe
++#define PA_SC_ENHANCE__ENABLE_OUT_OF_ORDER_POLY_MODE__SHIFT 0xf
++#define PA_SC_ENHANCE__DISABLE_OUT_OF_ORDER_EOP_SYNC_NULL_PRIMS_LAST__SHIFT 0x10
++#define PA_SC_ENHANCE__DISABLE_OUT_OF_ORDER_THRESHOLD_SWITCHING__SHIFT 0x11
++#define PA_SC_ENHANCE__ENABLE_OUT_OF_ORDER_THRESHOLD_SWITCH_AT_EOPG_ONLY__SHIFT 0x12
++#define PA_SC_ENHANCE__DISABLE_OUT_OF_ORDER_DESIRED_FIFO_EMPTY_SWITCHING__SHIFT 0x13
++#define PA_SC_ENHANCE__DISABLE_OUT_OF_ORDER_SELECTED_FIFO_EMPTY_SWITCHING__SHIFT 0x14
++#define PA_SC_ENHANCE__DISABLE_OUT_OF_ORDER_EMPTY_SWITCHING_HYSTERYSIS__SHIFT 0x15
++#define PA_SC_ENHANCE__ENABLE_OUT_OF_ORDER_DESIRED_FIFO_IS_NEXT_FEID__SHIFT 0x16
++#define PA_SC_ENHANCE__DISABLE_OOO_NO_EOPG_SKEW_DESIRED_FIFO_IS_CURRENT_FIFO__SHIFT 0x17
++#define PA_SC_ENHANCE__OOO_DISABLE_EOP_ON_FIRST_LIVE_PRIM_HIT__SHIFT 0x18
++#define PA_SC_ENHANCE__OOO_DISABLE_EOPG_SKEW_THRESHOLD_SWITCHING__SHIFT 0x19
++#define PA_SC_ENHANCE__DISABLE_EOP_LINE_STIPPLE_RESET__SHIFT 0x1a
++#define PA_SC_ENHANCE__DISABLE_VPZ_EOP_LINE_STIPPLE_RESET__SHIFT 0x1b
++#define PA_SC_ENHANCE__IOO_DISABLE_SCAN_UNSELECTED_FIFOS_FOR_DUAL_GFX_RING_CHANGE__SHIFT 0x1c
++#define PA_SC_ENHANCE__OOO_USE_ABSOLUTE_FIFO_COUNT_IN_THRESHOLD_SWITCHING__SHIFT 0x1d
++#define PA_SC_ENHANCE__ENABLE_PA_SC_OUT_OF_ORDER_MASK 0x00000001L
++#define PA_SC_ENHANCE__DISABLE_SC_DB_TILE_FIX_MASK 0x00000002L
++#define PA_SC_ENHANCE__DISABLE_AA_MASK_FULL_FIX_MASK 0x00000004L
++#define PA_SC_ENHANCE__ENABLE_1XMSAA_SAMPLE_LOCATIONS_MASK 0x00000008L
++#define PA_SC_ENHANCE__ENABLE_1XMSAA_SAMPLE_LOC_CENTROID_MASK 0x00000010L
++#define PA_SC_ENHANCE__DISABLE_SCISSOR_FIX_MASK 0x00000020L
++#define PA_SC_ENHANCE__SEND_UNLIT_STILES_TO_PACKER_MASK 0x00000040L
++#define PA_SC_ENHANCE__DISABLE_DUALGRAD_PERF_OPTIMIZATION_MASK 0x00000080L
++#define PA_SC_ENHANCE__DISABLE_SC_PROCESS_RESET_PRIM_MASK 0x00000100L
++#define PA_SC_ENHANCE__DISABLE_SC_PROCESS_RESET_SUPERTILE_MASK 0x00000200L
++#define PA_SC_ENHANCE__DISABLE_SC_PROCESS_RESET_TILE_MASK 0x00000400L
++#define PA_SC_ENHANCE__DISABLE_PA_SC_GUIDANCE_MASK 0x00000800L
++#define PA_SC_ENHANCE__DISABLE_EOV_ALL_CTRL_ONLY_COMBINATIONS_MASK 0x00001000L
++#define PA_SC_ENHANCE__ENABLE_MULTICYCLE_BUBBLE_FREEZE_MASK 0x00002000L
++#define PA_SC_ENHANCE__DISABLE_OUT_OF_ORDER_PA_SC_GUIDANCE_MASK 0x00004000L
++#define PA_SC_ENHANCE__ENABLE_OUT_OF_ORDER_POLY_MODE_MASK 0x00008000L
++#define PA_SC_ENHANCE__DISABLE_OUT_OF_ORDER_EOP_SYNC_NULL_PRIMS_LAST_MASK 0x00010000L
++#define PA_SC_ENHANCE__DISABLE_OUT_OF_ORDER_THRESHOLD_SWITCHING_MASK 0x00020000L
++#define PA_SC_ENHANCE__ENABLE_OUT_OF_ORDER_THRESHOLD_SWITCH_AT_EOPG_ONLY_MASK 0x00040000L
++#define PA_SC_ENHANCE__DISABLE_OUT_OF_ORDER_DESIRED_FIFO_EMPTY_SWITCHING_MASK 0x00080000L
++#define PA_SC_ENHANCE__DISABLE_OUT_OF_ORDER_SELECTED_FIFO_EMPTY_SWITCHING_MASK 0x00100000L
++#define PA_SC_ENHANCE__DISABLE_OUT_OF_ORDER_EMPTY_SWITCHING_HYSTERYSIS_MASK 0x00200000L
++#define PA_SC_ENHANCE__ENABLE_OUT_OF_ORDER_DESIRED_FIFO_IS_NEXT_FEID_MASK 0x00400000L
++#define PA_SC_ENHANCE__DISABLE_OOO_NO_EOPG_SKEW_DESIRED_FIFO_IS_CURRENT_FIFO_MASK 0x00800000L
++#define PA_SC_ENHANCE__OOO_DISABLE_EOP_ON_FIRST_LIVE_PRIM_HIT_MASK 0x01000000L
++#define PA_SC_ENHANCE__OOO_DISABLE_EOPG_SKEW_THRESHOLD_SWITCHING_MASK 0x02000000L
++#define PA_SC_ENHANCE__DISABLE_EOP_LINE_STIPPLE_RESET_MASK 0x04000000L
++#define PA_SC_ENHANCE__DISABLE_VPZ_EOP_LINE_STIPPLE_RESET_MASK 0x08000000L
++#define PA_SC_ENHANCE__IOO_DISABLE_SCAN_UNSELECTED_FIFOS_FOR_DUAL_GFX_RING_CHANGE_MASK 0x10000000L
++#define PA_SC_ENHANCE__OOO_USE_ABSOLUTE_FIFO_COUNT_IN_THRESHOLD_SWITCHING_MASK 0x20000000L
++//PA_SC_ENHANCE_1
++#define PA_SC_ENHANCE_1__REALIGN_DQUADS_OVERRIDE_ENABLE__SHIFT 0x0
++#define PA_SC_ENHANCE_1__REALIGN_DQUADS_OVERRIDE__SHIFT 0x1
++#define PA_SC_ENHANCE_1__DISABLE_SC_BINNING__SHIFT 0x3
++#define PA_SC_ENHANCE_1__BYPASS_PBB__SHIFT 0x4
++#define PA_SC_ENHANCE_1__ECO_SPARE0__SHIFT 0x5
++#define PA_SC_ENHANCE_1__ECO_SPARE1__SHIFT 0x6
++#define PA_SC_ENHANCE_1__ECO_SPARE2__SHIFT 0x7
++#define PA_SC_ENHANCE_1__ECO_SPARE3__SHIFT 0x8
++#define PA_SC_ENHANCE_1__DISABLE_SC_PROCESS_RESET_PBB__SHIFT 0x9
++#define PA_SC_ENHANCE_1__DISABLE_PBB_SCISSOR_OPT__SHIFT 0xa
++#define PA_SC_ENHANCE_1__ENABLE_DFSM_FLUSH_EVENT_TO_FLUSH_POPS_CAM__SHIFT 0xb
++#define PA_SC_ENHANCE_1__DISABLE_PACKER_GRAD_FDCE_ENHANCE__SHIFT 0xd
++#define PA_SC_ENHANCE_1__DISABLE_SC_DB_TILE_INTF_FINE_CLOCK_GATE__SHIFT 0xe
++#define PA_SC_ENHANCE_1__DISABLE_SC_PIPELINE_RESET_LEGACY_MODE_TRANSITION__SHIFT 0xf
++#define PA_SC_ENHANCE_1__DISABLE_PACKER_ODC_ENHANCE__SHIFT 0x10
++#define PA_SC_ENHANCE_1__ALLOW_SCALE_LINE_WIDTH_PAD_WITH_BINNING__SHIFT 0x11
++#define PA_SC_ENHANCE_1__OPTIMAL_BIN_SELECTION__SHIFT 0x12
++#define PA_SC_ENHANCE_1__DISABLE_FORCE_SOP_ALL_EVENTS__SHIFT 0x13
++#define PA_SC_ENHANCE_1__DISABLE_PBB_CLK_OPTIMIZATION__SHIFT 0x14
++#define PA_SC_ENHANCE_1__DISABLE_PBB_SCISSOR_CLK_OPTIMIZATION__SHIFT 0x15
++#define PA_SC_ENHANCE_1__DISABLE_PBB_BINNING_CLK_OPTIMIZATION__SHIFT 0x16
++#define PA_SC_ENHANCE_1__RSVD__SHIFT 0x17
++#define PA_SC_ENHANCE_1__REALIGN_DQUADS_OVERRIDE_ENABLE_MASK 0x00000001L
++#define PA_SC_ENHANCE_1__REALIGN_DQUADS_OVERRIDE_MASK 0x00000006L
++#define PA_SC_ENHANCE_1__DISABLE_SC_BINNING_MASK 0x00000008L
++#define PA_SC_ENHANCE_1__BYPASS_PBB_MASK 0x00000010L
++#define PA_SC_ENHANCE_1__ECO_SPARE0_MASK 0x00000020L
++#define PA_SC_ENHANCE_1__ECO_SPARE1_MASK 0x00000040L
++#define PA_SC_ENHANCE_1__ECO_SPARE2_MASK 0x00000080L
++#define PA_SC_ENHANCE_1__ECO_SPARE3_MASK 0x00000100L
++#define PA_SC_ENHANCE_1__DISABLE_SC_PROCESS_RESET_PBB_MASK 0x00000200L
++#define PA_SC_ENHANCE_1__DISABLE_PBB_SCISSOR_OPT_MASK 0x00000400L
++#define PA_SC_ENHANCE_1__ENABLE_DFSM_FLUSH_EVENT_TO_FLUSH_POPS_CAM_MASK 0x00000800L
++#define PA_SC_ENHANCE_1__DISABLE_PACKER_GRAD_FDCE_ENHANCE_MASK 0x00002000L
++#define PA_SC_ENHANCE_1__DISABLE_SC_DB_TILE_INTF_FINE_CLOCK_GATE_MASK 0x00004000L
++#define PA_SC_ENHANCE_1__DISABLE_SC_PIPELINE_RESET_LEGACY_MODE_TRANSITION_MASK 0x00008000L
++#define PA_SC_ENHANCE_1__DISABLE_PACKER_ODC_ENHANCE_MASK 0x00010000L
++#define PA_SC_ENHANCE_1__ALLOW_SCALE_LINE_WIDTH_PAD_WITH_BINNING_MASK 0x00020000L
++#define PA_SC_ENHANCE_1__OPTIMAL_BIN_SELECTION_MASK 0x00040000L
++#define PA_SC_ENHANCE_1__DISABLE_FORCE_SOP_ALL_EVENTS_MASK 0x00080000L
++#define PA_SC_ENHANCE_1__DISABLE_PBB_CLK_OPTIMIZATION_MASK 0x00100000L
++#define PA_SC_ENHANCE_1__DISABLE_PBB_SCISSOR_CLK_OPTIMIZATION_MASK 0x00200000L
++#define PA_SC_ENHANCE_1__DISABLE_PBB_BINNING_CLK_OPTIMIZATION_MASK 0x00400000L
++#define PA_SC_ENHANCE_1__RSVD_MASK 0xFF800000L
++//PA_SC_DSM_CNTL
++#define PA_SC_DSM_CNTL__FORCE_EOV_REZ_0__SHIFT 0x0
++#define PA_SC_DSM_CNTL__FORCE_EOV_REZ_1__SHIFT 0x1
++#define PA_SC_DSM_CNTL__FORCE_EOV_REZ_0_MASK 0x00000001L
++#define PA_SC_DSM_CNTL__FORCE_EOV_REZ_1_MASK 0x00000002L
++//PA_SC_TILE_STEERING_CREST_OVERRIDE
++#define PA_SC_TILE_STEERING_CREST_OVERRIDE__ONE_RB_MODE_ENABLE__SHIFT 0x0
++#define PA_SC_TILE_STEERING_CREST_OVERRIDE__SE_SELECT__SHIFT 0x1
++#define PA_SC_TILE_STEERING_CREST_OVERRIDE__RB_SELECT__SHIFT 0x5
++#define PA_SC_TILE_STEERING_CREST_OVERRIDE__ONE_RB_MODE_ENABLE_MASK 0x00000001L
++#define PA_SC_TILE_STEERING_CREST_OVERRIDE__SE_SELECT_MASK 0x00000006L
++#define PA_SC_TILE_STEERING_CREST_OVERRIDE__RB_SELECT_MASK 0x00000060L
++
++
++// addressBlock: gc_sqdec
++//SQ_CONFIG
++#define SQ_CONFIG__UNUSED__SHIFT 0x0
++#define SQ_CONFIG__OVERRIDE_ALU_BUSY__SHIFT 0x7
++#define SQ_CONFIG__OVERRIDE_LDS_IDX_BUSY__SHIFT 0xb
++#define SQ_CONFIG__EARLY_TA_DONE_DISABLE__SHIFT 0xc
++#define SQ_CONFIG__DUA_FLAT_LOCK_ENABLE__SHIFT 0xd
++#define SQ_CONFIG__DUA_LDS_BYPASS_DISABLE__SHIFT 0xe
++#define SQ_CONFIG__DUA_FLAT_LDS_PINGPONG_DISABLE__SHIFT 0xf
++#define SQ_CONFIG__DISABLE_VMEM_SOFT_CLAUSE__SHIFT 0x10
++#define SQ_CONFIG__DISABLE_SMEM_SOFT_CLAUSE__SHIFT 0x11
++#define SQ_CONFIG__ENABLE_HIPRIO_ON_EXP_RDY_VS__SHIFT 0x12
++#define SQ_CONFIG__PRIO_VAL_ON_EXP_RDY_VS__SHIFT 0x13
++#define SQ_CONFIG__REPLAY_SLEEP_CNT__SHIFT 0x15
++#define SQ_CONFIG__DISABLE_SP_VGPR_WRITE_SKIP__SHIFT 0x1c
++#define SQ_CONFIG__DISABLE_SP_REDUNDANT_THREAD_GATING__SHIFT 0x1d
++#define SQ_CONFIG__DISABLE_FLAT_SOFT_CLAUSE__SHIFT 0x1e
++#define SQ_CONFIG__DISABLE_MIMG_SOFT_CLAUSE__SHIFT 0x1f
++#define SQ_CONFIG__UNUSED_MASK 0x0000007FL
++#define SQ_CONFIG__OVERRIDE_ALU_BUSY_MASK 0x00000080L
++#define SQ_CONFIG__OVERRIDE_LDS_IDX_BUSY_MASK 0x00000800L
++#define SQ_CONFIG__EARLY_TA_DONE_DISABLE_MASK 0x00001000L
++#define SQ_CONFIG__DUA_FLAT_LOCK_ENABLE_MASK 0x00002000L
++#define SQ_CONFIG__DUA_LDS_BYPASS_DISABLE_MASK 0x00004000L
++#define SQ_CONFIG__DUA_FLAT_LDS_PINGPONG_DISABLE_MASK 0x00008000L
++#define SQ_CONFIG__DISABLE_VMEM_SOFT_CLAUSE_MASK 0x00010000L
++#define SQ_CONFIG__DISABLE_SMEM_SOFT_CLAUSE_MASK 0x00020000L
++#define SQ_CONFIG__ENABLE_HIPRIO_ON_EXP_RDY_VS_MASK 0x00040000L
++#define SQ_CONFIG__PRIO_VAL_ON_EXP_RDY_VS_MASK 0x00180000L
++#define SQ_CONFIG__REPLAY_SLEEP_CNT_MASK 0x0FE00000L
++#define SQ_CONFIG__DISABLE_SP_VGPR_WRITE_SKIP_MASK 0x10000000L
++#define SQ_CONFIG__DISABLE_SP_REDUNDANT_THREAD_GATING_MASK 0x20000000L
++#define SQ_CONFIG__DISABLE_FLAT_SOFT_CLAUSE_MASK 0x40000000L
++#define SQ_CONFIG__DISABLE_MIMG_SOFT_CLAUSE_MASK 0x80000000L
++//SQC_CONFIG
++#define SQC_CONFIG__INST_CACHE_SIZE__SHIFT 0x0
++#define SQC_CONFIG__DATA_CACHE_SIZE__SHIFT 0x2
++#define SQC_CONFIG__MISS_FIFO_DEPTH__SHIFT 0x4
++#define SQC_CONFIG__HIT_FIFO_DEPTH__SHIFT 0x6
++#define SQC_CONFIG__FORCE_ALWAYS_MISS__SHIFT 0x7
++#define SQC_CONFIG__FORCE_IN_ORDER__SHIFT 0x8
++#define SQC_CONFIG__IDENTITY_HASH_BANK__SHIFT 0x9
++#define SQC_CONFIG__IDENTITY_HASH_SET__SHIFT 0xa
++#define SQC_CONFIG__PER_VMID_INV_DISABLE__SHIFT 0xb
++#define SQC_CONFIG__EVICT_LRU__SHIFT 0xc
++#define SQC_CONFIG__FORCE_2_BANK__SHIFT 0xe
++#define SQC_CONFIG__FORCE_1_BANK__SHIFT 0xf
++#define SQC_CONFIG__LS_DISABLE_CLOCKS__SHIFT 0x10
++#define SQC_CONFIG__INST_PRF_COUNT__SHIFT 0x18
++#define SQC_CONFIG__INST_PRF_FILTER_DIS__SHIFT 0x1a
++#define SQC_CONFIG__INST_CACHE_SIZE_MASK 0x00000003L
++#define SQC_CONFIG__DATA_CACHE_SIZE_MASK 0x0000000CL
++#define SQC_CONFIG__MISS_FIFO_DEPTH_MASK 0x00000030L
++#define SQC_CONFIG__HIT_FIFO_DEPTH_MASK 0x00000040L
++#define SQC_CONFIG__FORCE_ALWAYS_MISS_MASK 0x00000080L
++#define SQC_CONFIG__FORCE_IN_ORDER_MASK 0x00000100L
++#define SQC_CONFIG__IDENTITY_HASH_BANK_MASK 0x00000200L
++#define SQC_CONFIG__IDENTITY_HASH_SET_MASK 0x00000400L
++#define SQC_CONFIG__PER_VMID_INV_DISABLE_MASK 0x00000800L
++#define SQC_CONFIG__EVICT_LRU_MASK 0x00003000L
++#define SQC_CONFIG__FORCE_2_BANK_MASK 0x00004000L
++#define SQC_CONFIG__FORCE_1_BANK_MASK 0x00008000L
++#define SQC_CONFIG__LS_DISABLE_CLOCKS_MASK 0x00FF0000L
++#define SQC_CONFIG__INST_PRF_COUNT_MASK 0x03000000L
++#define SQC_CONFIG__INST_PRF_FILTER_DIS_MASK 0x04000000L
++//LDS_CONFIG
++#define LDS_CONFIG__ADDR_OUT_OF_RANGE_REPORTING__SHIFT 0x0
++#define LDS_CONFIG__ADDR_OUT_OF_RANGE_REPORTING_MASK 0x00000001L
++//SQ_RANDOM_WAVE_PRI
++#define SQ_RANDOM_WAVE_PRI__RET__SHIFT 0x0
++#define SQ_RANDOM_WAVE_PRI__RUI__SHIFT 0x7
++#define SQ_RANDOM_WAVE_PRI__RNG__SHIFT 0xa
++#define SQ_RANDOM_WAVE_PRI__RET_MASK 0x0000007FL
++#define SQ_RANDOM_WAVE_PRI__RUI_MASK 0x00000380L
++#define SQ_RANDOM_WAVE_PRI__RNG_MASK 0x007FFC00L
++//SQ_REG_CREDITS
++#define SQ_REG_CREDITS__SRBM_CREDITS__SHIFT 0x0
++#define SQ_REG_CREDITS__CMD_CREDITS__SHIFT 0x8
++#define SQ_REG_CREDITS__REG_BUSY__SHIFT 0x1c
++#define SQ_REG_CREDITS__SRBM_OVERFLOW__SHIFT 0x1d
++#define SQ_REG_CREDITS__IMMED_OVERFLOW__SHIFT 0x1e
++#define SQ_REG_CREDITS__CMD_OVERFLOW__SHIFT 0x1f
++#define SQ_REG_CREDITS__SRBM_CREDITS_MASK 0x0000003FL
++#define SQ_REG_CREDITS__CMD_CREDITS_MASK 0x00000F00L
++#define SQ_REG_CREDITS__REG_BUSY_MASK 0x10000000L
++#define SQ_REG_CREDITS__SRBM_OVERFLOW_MASK 0x20000000L
++#define SQ_REG_CREDITS__IMMED_OVERFLOW_MASK 0x40000000L
++#define SQ_REG_CREDITS__CMD_OVERFLOW_MASK 0x80000000L
++//SQ_FIFO_SIZES
++#define SQ_FIFO_SIZES__INTERRUPT_FIFO_SIZE__SHIFT 0x0
++#define SQ_FIFO_SIZES__TTRACE_FIFO_SIZE__SHIFT 0x8
++#define SQ_FIFO_SIZES__EXPORT_BUF_SIZE__SHIFT 0x10
++#define SQ_FIFO_SIZES__VMEM_DATA_FIFO_SIZE__SHIFT 0x12
++#define SQ_FIFO_SIZES__INTERRUPT_FIFO_SIZE_MASK 0x0000000FL
++#define SQ_FIFO_SIZES__TTRACE_FIFO_SIZE_MASK 0x00000F00L
++#define SQ_FIFO_SIZES__EXPORT_BUF_SIZE_MASK 0x00030000L
++#define SQ_FIFO_SIZES__VMEM_DATA_FIFO_SIZE_MASK 0x000C0000L
++//SQ_DSM_CNTL
++#define SQ_DSM_CNTL__WAVEFRONT_STALL_0__SHIFT 0x0
++#define SQ_DSM_CNTL__WAVEFRONT_STALL_1__SHIFT 0x1
++#define SQ_DSM_CNTL__SPI_BACKPRESSURE_0__SHIFT 0x2
++#define SQ_DSM_CNTL__SPI_BACKPRESSURE_1__SHIFT 0x3
++#define SQ_DSM_CNTL__SEL_DSM_SGPR_IRRITATOR_DATA0__SHIFT 0x8
++#define SQ_DSM_CNTL__SEL_DSM_SGPR_IRRITATOR_DATA1__SHIFT 0x9
++#define SQ_DSM_CNTL__SGPR_ENABLE_SINGLE_WRITE__SHIFT 0xa
++#define SQ_DSM_CNTL__SEL_DSM_LDS_IRRITATOR_DATA0__SHIFT 0x10
++#define SQ_DSM_CNTL__SEL_DSM_LDS_IRRITATOR_DATA1__SHIFT 0x11
++#define SQ_DSM_CNTL__LDS_ENABLE_SINGLE_WRITE01__SHIFT 0x12
++#define SQ_DSM_CNTL__SEL_DSM_LDS_IRRITATOR_DATA2__SHIFT 0x13
++#define SQ_DSM_CNTL__SEL_DSM_LDS_IRRITATOR_DATA3__SHIFT 0x14
++#define SQ_DSM_CNTL__LDS_ENABLE_SINGLE_WRITE23__SHIFT 0x15
++#define SQ_DSM_CNTL__SEL_DSM_SP_IRRITATOR_DATA0__SHIFT 0x18
++#define SQ_DSM_CNTL__SEL_DSM_SP_IRRITATOR_DATA1__SHIFT 0x19
++#define SQ_DSM_CNTL__SP_ENABLE_SINGLE_WRITE__SHIFT 0x1a
++#define SQ_DSM_CNTL__WAVEFRONT_STALL_0_MASK 0x00000001L
++#define SQ_DSM_CNTL__WAVEFRONT_STALL_1_MASK 0x00000002L
++#define SQ_DSM_CNTL__SPI_BACKPRESSURE_0_MASK 0x00000004L
++#define SQ_DSM_CNTL__SPI_BACKPRESSURE_1_MASK 0x00000008L
++#define SQ_DSM_CNTL__SEL_DSM_SGPR_IRRITATOR_DATA0_MASK 0x00000100L
++#define SQ_DSM_CNTL__SEL_DSM_SGPR_IRRITATOR_DATA1_MASK 0x00000200L
++#define SQ_DSM_CNTL__SGPR_ENABLE_SINGLE_WRITE_MASK 0x00000400L
++#define SQ_DSM_CNTL__SEL_DSM_LDS_IRRITATOR_DATA0_MASK 0x00010000L
++#define SQ_DSM_CNTL__SEL_DSM_LDS_IRRITATOR_DATA1_MASK 0x00020000L
++#define SQ_DSM_CNTL__LDS_ENABLE_SINGLE_WRITE01_MASK 0x00040000L
++#define SQ_DSM_CNTL__SEL_DSM_LDS_IRRITATOR_DATA2_MASK 0x00080000L
++#define SQ_DSM_CNTL__SEL_DSM_LDS_IRRITATOR_DATA3_MASK 0x00100000L
++#define SQ_DSM_CNTL__LDS_ENABLE_SINGLE_WRITE23_MASK 0x00200000L
++#define SQ_DSM_CNTL__SEL_DSM_SP_IRRITATOR_DATA0_MASK 0x01000000L
++#define SQ_DSM_CNTL__SEL_DSM_SP_IRRITATOR_DATA1_MASK 0x02000000L
++#define SQ_DSM_CNTL__SP_ENABLE_SINGLE_WRITE_MASK 0x04000000L
++//SQ_DSM_CNTL2
++#define SQ_DSM_CNTL2__SGPR_ENABLE_ERROR_INJECT__SHIFT 0x0
++#define SQ_DSM_CNTL2__SGPR_SELECT_INJECT_DELAY__SHIFT 0x2
++#define SQ_DSM_CNTL2__LDS_D_ENABLE_ERROR_INJECT__SHIFT 0x3
++#define SQ_DSM_CNTL2__LDS_D_SELECT_INJECT_DELAY__SHIFT 0x5
++#define SQ_DSM_CNTL2__LDS_I_ENABLE_ERROR_INJECT__SHIFT 0x6
++#define SQ_DSM_CNTL2__LDS_I_SELECT_INJECT_DELAY__SHIFT 0x8
++#define SQ_DSM_CNTL2__SP_ENABLE_ERROR_INJECT__SHIFT 0x9
++#define SQ_DSM_CNTL2__SP_SELECT_INJECT_DELAY__SHIFT 0xb
++#define SQ_DSM_CNTL2__LDS_INJECT_DELAY__SHIFT 0xe
++#define SQ_DSM_CNTL2__SP_INJECT_DELAY__SHIFT 0x14
++#define SQ_DSM_CNTL2__SQ_INJECT_DELAY__SHIFT 0x1a
++#define SQ_DSM_CNTL2__SGPR_ENABLE_ERROR_INJECT_MASK 0x00000003L
++#define SQ_DSM_CNTL2__SGPR_SELECT_INJECT_DELAY_MASK 0x00000004L
++#define SQ_DSM_CNTL2__LDS_D_ENABLE_ERROR_INJECT_MASK 0x00000018L
++#define SQ_DSM_CNTL2__LDS_D_SELECT_INJECT_DELAY_MASK 0x00000020L
++#define SQ_DSM_CNTL2__LDS_I_ENABLE_ERROR_INJECT_MASK 0x000000C0L
++#define SQ_DSM_CNTL2__LDS_I_SELECT_INJECT_DELAY_MASK 0x00000100L
++#define SQ_DSM_CNTL2__SP_ENABLE_ERROR_INJECT_MASK 0x00000600L
++#define SQ_DSM_CNTL2__SP_SELECT_INJECT_DELAY_MASK 0x00000800L
++#define SQ_DSM_CNTL2__LDS_INJECT_DELAY_MASK 0x000FC000L
++#define SQ_DSM_CNTL2__SP_INJECT_DELAY_MASK 0x03F00000L
++#define SQ_DSM_CNTL2__SQ_INJECT_DELAY_MASK 0xFC000000L
++//SQ_RUNTIME_CONFIG
++#define SQ_RUNTIME_CONFIG__ENABLE_TEX_ARB_OLDEST__SHIFT 0x0
++#define SQ_RUNTIME_CONFIG__ENABLE_TEX_ARB_OLDEST_MASK 0x00000001L
++//SH_MEM_BASES
++#define SH_MEM_BASES__PRIVATE_BASE__SHIFT 0x0
++#define SH_MEM_BASES__SHARED_BASE__SHIFT 0x10
++#define SH_MEM_BASES__PRIVATE_BASE_MASK 0x0000FFFFL
++#define SH_MEM_BASES__SHARED_BASE_MASK 0xFFFF0000L
++//SH_MEM_CONFIG
++#define SH_MEM_CONFIG__ADDRESS_MODE__SHIFT 0x0
++#define SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT 0x3
++#define SH_MEM_CONFIG__RETRY_DISABLE__SHIFT 0xc
++#define SH_MEM_CONFIG__PRIVATE_NV__SHIFT 0xd
++#define SH_MEM_CONFIG__ADDRESS_MODE_MASK 0x00000001L
++#define SH_MEM_CONFIG__ALIGNMENT_MODE_MASK 0x00000018L
++#define SH_MEM_CONFIG__RETRY_DISABLE_MASK 0x00001000L
++#define SH_MEM_CONFIG__PRIVATE_NV_MASK 0x00002000L
++//CC_GC_SHADER_RATE_CONFIG
++#define CC_GC_SHADER_RATE_CONFIG__DPFP_RATE__SHIFT 0x1
++#define CC_GC_SHADER_RATE_CONFIG__SQC_BALANCE_DISABLE__SHIFT 0x3
++#define CC_GC_SHADER_RATE_CONFIG__HALF_LDS__SHIFT 0x4
++#define CC_GC_SHADER_RATE_CONFIG__DPFP_RATE_MASK 0x00000006L
++#define CC_GC_SHADER_RATE_CONFIG__SQC_BALANCE_DISABLE_MASK 0x00000008L
++#define CC_GC_SHADER_RATE_CONFIG__HALF_LDS_MASK 0x00000010L
++//GC_USER_SHADER_RATE_CONFIG
++#define GC_USER_SHADER_RATE_CONFIG__DPFP_RATE__SHIFT 0x1
++#define GC_USER_SHADER_RATE_CONFIG__SQC_BALANCE_DISABLE__SHIFT 0x3
++#define GC_USER_SHADER_RATE_CONFIG__HALF_LDS__SHIFT 0x4
++#define GC_USER_SHADER_RATE_CONFIG__DPFP_RATE_MASK 0x00000006L
++#define GC_USER_SHADER_RATE_CONFIG__SQC_BALANCE_DISABLE_MASK 0x00000008L
++#define GC_USER_SHADER_RATE_CONFIG__HALF_LDS_MASK 0x00000010L
++//SQ_INTERRUPT_AUTO_MASK
++#define SQ_INTERRUPT_AUTO_MASK__MASK__SHIFT 0x0
++#define SQ_INTERRUPT_AUTO_MASK__MASK_MASK 0x00FFFFFFL
++//SQ_INTERRUPT_MSG_CTRL
++#define SQ_INTERRUPT_MSG_CTRL__STALL__SHIFT 0x0
++#define SQ_INTERRUPT_MSG_CTRL__STALL_MASK 0x00000001L
++//SQ_UTCL1_CNTL1
++#define SQ_UTCL1_CNTL1__FORCE_4K_L2_RESP__SHIFT 0x0
++#define SQ_UTCL1_CNTL1__GPUVM_64K_DEF__SHIFT 0x1
++#define SQ_UTCL1_CNTL1__GPUVM_PERM_MODE__SHIFT 0x2
++#define SQ_UTCL1_CNTL1__RESP_MODE__SHIFT 0x3
++#define SQ_UTCL1_CNTL1__RESP_FAULT_MODE__SHIFT 0x5
++#define SQ_UTCL1_CNTL1__CLIENTID__SHIFT 0x7
++#define SQ_UTCL1_CNTL1__USERVM_DIS__SHIFT 0x10
++#define SQ_UTCL1_CNTL1__ENABLE_PUSH_LFIFO__SHIFT 0x11
++#define SQ_UTCL1_CNTL1__ENABLE_LFIFO_PRI_ARB__SHIFT 0x12
++#define SQ_UTCL1_CNTL1__REG_INVALIDATE_VMID__SHIFT 0x13
++#define SQ_UTCL1_CNTL1__REG_INVALIDATE_ALL_VMID__SHIFT 0x17
++#define SQ_UTCL1_CNTL1__REG_INVALIDATE_TOGGLE__SHIFT 0x18
++#define SQ_UTCL1_CNTL1__REG_INVALIDATE_ALL__SHIFT 0x19
++#define SQ_UTCL1_CNTL1__FORCE_MISS__SHIFT 0x1a
++#define SQ_UTCL1_CNTL1__FORCE_IN_ORDER__SHIFT 0x1b
++#define SQ_UTCL1_CNTL1__REDUCE_FIFO_DEPTH_BY_2__SHIFT 0x1c
++#define SQ_UTCL1_CNTL1__REDUCE_CACHE_SIZE_BY_2__SHIFT 0x1e
++#define SQ_UTCL1_CNTL1__FORCE_4K_L2_RESP_MASK 0x00000001L
++#define SQ_UTCL1_CNTL1__GPUVM_64K_DEF_MASK 0x00000002L
++#define SQ_UTCL1_CNTL1__GPUVM_PERM_MODE_MASK 0x00000004L
++#define SQ_UTCL1_CNTL1__RESP_MODE_MASK 0x00000018L
++#define SQ_UTCL1_CNTL1__RESP_FAULT_MODE_MASK 0x00000060L
++#define SQ_UTCL1_CNTL1__CLIENTID_MASK 0x0000FF80L
++#define SQ_UTCL1_CNTL1__USERVM_DIS_MASK 0x00010000L
++#define SQ_UTCL1_CNTL1__ENABLE_PUSH_LFIFO_MASK 0x00020000L
++#define SQ_UTCL1_CNTL1__ENABLE_LFIFO_PRI_ARB_MASK 0x00040000L
++#define SQ_UTCL1_CNTL1__REG_INVALIDATE_VMID_MASK 0x00780000L
++#define SQ_UTCL1_CNTL1__REG_INVALIDATE_ALL_VMID_MASK 0x00800000L
++#define SQ_UTCL1_CNTL1__REG_INVALIDATE_TOGGLE_MASK 0x01000000L
++#define SQ_UTCL1_CNTL1__REG_INVALIDATE_ALL_MASK 0x02000000L
++#define SQ_UTCL1_CNTL1__FORCE_MISS_MASK 0x04000000L
++#define SQ_UTCL1_CNTL1__FORCE_IN_ORDER_MASK 0x08000000L
++#define SQ_UTCL1_CNTL1__REDUCE_FIFO_DEPTH_BY_2_MASK 0x30000000L
++#define SQ_UTCL1_CNTL1__REDUCE_CACHE_SIZE_BY_2_MASK 0xC0000000L
++//SQ_UTCL1_CNTL2
++#define SQ_UTCL1_CNTL2__SPARE__SHIFT 0x0
++#define SQ_UTCL1_CNTL2__LFIFO_SCAN_DISABLE__SHIFT 0x8
++#define SQ_UTCL1_CNTL2__MTYPE_OVRD_DIS__SHIFT 0x9
++#define SQ_UTCL1_CNTL2__LINE_VALID__SHIFT 0xa
++#define SQ_UTCL1_CNTL2__DIS_EDC__SHIFT 0xb
++#define SQ_UTCL1_CNTL2__GPUVM_INV_MODE__SHIFT 0xc
++#define SQ_UTCL1_CNTL2__SHOOTDOWN_OPT__SHIFT 0xd
++#define SQ_UTCL1_CNTL2__FORCE_SNOOP__SHIFT 0xe
++#define SQ_UTCL1_CNTL2__FORCE_GPUVM_INV_ACK__SHIFT 0xf
++#define SQ_UTCL1_CNTL2__RETRY_TIMER__SHIFT 0x10
++#define SQ_UTCL1_CNTL2__FORCE_FRAG_2M_TO_64K__SHIFT 0x1a
++#define SQ_UTCL1_CNTL2__PREFETCH_PAGE__SHIFT 0x1c
++#define SQ_UTCL1_CNTL2__SPARE_MASK 0x000000FFL
++#define SQ_UTCL1_CNTL2__LFIFO_SCAN_DISABLE_MASK 0x00000100L
++#define SQ_UTCL1_CNTL2__MTYPE_OVRD_DIS_MASK 0x00000200L
++#define SQ_UTCL1_CNTL2__LINE_VALID_MASK 0x00000400L
++#define SQ_UTCL1_CNTL2__DIS_EDC_MASK 0x00000800L
++#define SQ_UTCL1_CNTL2__GPUVM_INV_MODE_MASK 0x00001000L
++#define SQ_UTCL1_CNTL2__SHOOTDOWN_OPT_MASK 0x00002000L
++#define SQ_UTCL1_CNTL2__FORCE_SNOOP_MASK 0x00004000L
++#define SQ_UTCL1_CNTL2__FORCE_GPUVM_INV_ACK_MASK 0x00008000L
++#define SQ_UTCL1_CNTL2__RETRY_TIMER_MASK 0x007F0000L
++#define SQ_UTCL1_CNTL2__FORCE_FRAG_2M_TO_64K_MASK 0x04000000L
++#define SQ_UTCL1_CNTL2__PREFETCH_PAGE_MASK 0xF0000000L
++//SQ_UTCL1_STATUS
++#define SQ_UTCL1_STATUS__FAULT_DETECTED__SHIFT 0x0
++#define SQ_UTCL1_STATUS__RETRY_DETECTED__SHIFT 0x1
++#define SQ_UTCL1_STATUS__PRT_DETECTED__SHIFT 0x2
++#define SQ_UTCL1_STATUS__RESERVED__SHIFT 0x3
++#define SQ_UTCL1_STATUS__UNUSED__SHIFT 0x10
++#define SQ_UTCL1_STATUS__FAULT_DETECTED_MASK 0x00000001L
++#define SQ_UTCL1_STATUS__RETRY_DETECTED_MASK 0x00000002L
++#define SQ_UTCL1_STATUS__PRT_DETECTED_MASK 0x00000004L
++#define SQ_UTCL1_STATUS__RESERVED_MASK 0x0000FFF8L
++#define SQ_UTCL1_STATUS__UNUSED_MASK 0xFFFF0000L
++//SQ_SHADER_TBA_LO
++#define SQ_SHADER_TBA_LO__ADDR_LO__SHIFT 0x0
++#define SQ_SHADER_TBA_LO__ADDR_LO_MASK 0xFFFFFFFFL
++//SQ_SHADER_TBA_HI
++#define SQ_SHADER_TBA_HI__ADDR_HI__SHIFT 0x0
++#define SQ_SHADER_TBA_HI__ADDR_HI_MASK 0x000000FFL
++//SQ_SHADER_TMA_LO
++#define SQ_SHADER_TMA_LO__ADDR_LO__SHIFT 0x0
++#define SQ_SHADER_TMA_LO__ADDR_LO_MASK 0xFFFFFFFFL
++//SQ_SHADER_TMA_HI
++#define SQ_SHADER_TMA_HI__ADDR_HI__SHIFT 0x0
++#define SQ_SHADER_TMA_HI__ADDR_HI_MASK 0x000000FFL
++//SQC_DSM_CNTL
++#define SQC_DSM_CNTL__INST_UTCL1_LFIFO_DSM_IRRITATOR_DATA__SHIFT 0x0
++#define SQC_DSM_CNTL__INST_UTCL1_LFIFO_ENABLE_SINGLE_WRITE__SHIFT 0x2
++#define SQC_DSM_CNTL__DATA_CU0_WRITE_DATA_BUF_DSM_IRRITATOR_DATA__SHIFT 0x3
++#define SQC_DSM_CNTL__DATA_CU0_WRITE_DATA_BUF_ENABLE_SINGLE_WRITE__SHIFT 0x5
++#define SQC_DSM_CNTL__DATA_CU0_UTCL1_LFIFO_DSM_IRRITATOR_DATA__SHIFT 0x6
++#define SQC_DSM_CNTL__DATA_CU0_UTCL1_LFIFO_ENABLE_SINGLE_WRITE__SHIFT 0x8
++#define SQC_DSM_CNTL__DATA_CU1_WRITE_DATA_BUF_DSM_IRRITATOR_DATA__SHIFT 0x9
++#define SQC_DSM_CNTL__DATA_CU1_WRITE_DATA_BUF_ENABLE_SINGLE_WRITE__SHIFT 0xb
++#define SQC_DSM_CNTL__DATA_CU1_UTCL1_LFIFO_DSM_IRRITATOR_DATA__SHIFT 0xc
++#define SQC_DSM_CNTL__DATA_CU1_UTCL1_LFIFO_ENABLE_SINGLE_WRITE__SHIFT 0xe
++#define SQC_DSM_CNTL__DATA_CU2_WRITE_DATA_BUF_DSM_IRRITATOR_DATA__SHIFT 0xf
++#define SQC_DSM_CNTL__DATA_CU2_WRITE_DATA_BUF_ENABLE_SINGLE_WRITE__SHIFT 0x11
++#define SQC_DSM_CNTL__DATA_CU2_UTCL1_LFIFO_DSM_IRRITATOR_DATA__SHIFT 0x12
++#define SQC_DSM_CNTL__DATA_CU2_UTCL1_LFIFO_ENABLE_SINGLE_WRITE__SHIFT 0x14
++#define SQC_DSM_CNTL__INST_UTCL1_LFIFO_DSM_IRRITATOR_DATA_MASK 0x00000003L
++#define SQC_DSM_CNTL__INST_UTCL1_LFIFO_ENABLE_SINGLE_WRITE_MASK 0x00000004L
++#define SQC_DSM_CNTL__DATA_CU0_WRITE_DATA_BUF_DSM_IRRITATOR_DATA_MASK 0x00000018L
++#define SQC_DSM_CNTL__DATA_CU0_WRITE_DATA_BUF_ENABLE_SINGLE_WRITE_MASK 0x00000020L
++#define SQC_DSM_CNTL__DATA_CU0_UTCL1_LFIFO_DSM_IRRITATOR_DATA_MASK 0x000000C0L
++#define SQC_DSM_CNTL__DATA_CU0_UTCL1_LFIFO_ENABLE_SINGLE_WRITE_MASK 0x00000100L
++#define SQC_DSM_CNTL__DATA_CU1_WRITE_DATA_BUF_DSM_IRRITATOR_DATA_MASK 0x00000600L
++#define SQC_DSM_CNTL__DATA_CU1_WRITE_DATA_BUF_ENABLE_SINGLE_WRITE_MASK 0x00000800L
++#define SQC_DSM_CNTL__DATA_CU1_UTCL1_LFIFO_DSM_IRRITATOR_DATA_MASK 0x00003000L
++#define SQC_DSM_CNTL__DATA_CU1_UTCL1_LFIFO_ENABLE_SINGLE_WRITE_MASK 0x00004000L
++#define SQC_DSM_CNTL__DATA_CU2_WRITE_DATA_BUF_DSM_IRRITATOR_DATA_MASK 0x00018000L
++#define SQC_DSM_CNTL__DATA_CU2_WRITE_DATA_BUF_ENABLE_SINGLE_WRITE_MASK 0x00020000L
++#define SQC_DSM_CNTL__DATA_CU2_UTCL1_LFIFO_DSM_IRRITATOR_DATA_MASK 0x000C0000L
++#define SQC_DSM_CNTL__DATA_CU2_UTCL1_LFIFO_ENABLE_SINGLE_WRITE_MASK 0x00100000L
++//SQC_DSM_CNTLA
++#define SQC_DSM_CNTLA__INST_TAG_RAM_DSM_IRRITATOR_DATA__SHIFT 0x0
++#define SQC_DSM_CNTLA__INST_TAG_RAM_ENABLE_SINGLE_WRITE__SHIFT 0x2
++#define SQC_DSM_CNTLA__INST_UTCL1_MISS_FIFO_DSM_IRRITATOR_DATA__SHIFT 0x3
++#define SQC_DSM_CNTLA__INST_UTCL1_MISS_FIFO_ENABLE_SINGLE_WRITE__SHIFT 0x5
++#define SQC_DSM_CNTLA__INST_MISS_FIFO_DSM_IRRITATOR_DATA__SHIFT 0x6
++#define SQC_DSM_CNTLA__INST_MISS_FIFO_ENABLE_SINGLE_WRITE__SHIFT 0x8
++#define SQC_DSM_CNTLA__INST_BANK_RAM_DSM_IRRITATOR_DATA__SHIFT 0x9
++#define SQC_DSM_CNTLA__INST_BANK_RAM_ENABLE_SINGLE_WRITE__SHIFT 0xb
++#define SQC_DSM_CNTLA__DATA_TAG_RAM_DSM_IRRITATOR_DATA__SHIFT 0xc
++#define SQC_DSM_CNTLA__DATA_TAG_RAM_ENABLE_SINGLE_WRITE__SHIFT 0xe
++#define SQC_DSM_CNTLA__DATA_HIT_FIFO_DSM_IRRITATOR_DATA__SHIFT 0xf
++#define SQC_DSM_CNTLA__DATA_HIT_FIFO_ENABLE_SINGLE_WRITE__SHIFT 0x11
++#define SQC_DSM_CNTLA__DATA_MISS_FIFO_DSM_IRRITATOR_DATA__SHIFT 0x12
++#define SQC_DSM_CNTLA__DATA_MISS_FIFO_ENABLE_SINGLE_WRITE__SHIFT 0x14
++#define SQC_DSM_CNTLA__DATA_DIRTY_BIT_RAM_DSM_IRRITATOR_DATA__SHIFT 0x15
++#define SQC_DSM_CNTLA__DATA_DIRTY_BIT_RAM_ENABLE_SINGLE_WRITE__SHIFT 0x17
++#define SQC_DSM_CNTLA__DATA_BANK_RAM_DSM_IRRITATOR_DATA__SHIFT 0x18
++#define SQC_DSM_CNTLA__DATA_BANK_RAM_ENABLE_SINGLE_WRITE__SHIFT 0x1a
++#define SQC_DSM_CNTLA__INST_TAG_RAM_DSM_IRRITATOR_DATA_MASK 0x00000003L
++#define SQC_DSM_CNTLA__INST_TAG_RAM_ENABLE_SINGLE_WRITE_MASK 0x00000004L
++#define SQC_DSM_CNTLA__INST_UTCL1_MISS_FIFO_DSM_IRRITATOR_DATA_MASK 0x00000018L
++#define SQC_DSM_CNTLA__INST_UTCL1_MISS_FIFO_ENABLE_SINGLE_WRITE_MASK 0x00000020L
++#define SQC_DSM_CNTLA__INST_MISS_FIFO_DSM_IRRITATOR_DATA_MASK 0x000000C0L
++#define SQC_DSM_CNTLA__INST_MISS_FIFO_ENABLE_SINGLE_WRITE_MASK 0x00000100L
++#define SQC_DSM_CNTLA__INST_BANK_RAM_DSM_IRRITATOR_DATA_MASK 0x00000600L
++#define SQC_DSM_CNTLA__INST_BANK_RAM_ENABLE_SINGLE_WRITE_MASK 0x00000800L
++#define SQC_DSM_CNTLA__DATA_TAG_RAM_DSM_IRRITATOR_DATA_MASK 0x00003000L
++#define SQC_DSM_CNTLA__DATA_TAG_RAM_ENABLE_SINGLE_WRITE_MASK 0x00004000L
++#define SQC_DSM_CNTLA__DATA_HIT_FIFO_DSM_IRRITATOR_DATA_MASK 0x00018000L
++#define SQC_DSM_CNTLA__DATA_HIT_FIFO_ENABLE_SINGLE_WRITE_MASK 0x00020000L
++#define SQC_DSM_CNTLA__DATA_MISS_FIFO_DSM_IRRITATOR_DATA_MASK 0x000C0000L
++#define SQC_DSM_CNTLA__DATA_MISS_FIFO_ENABLE_SINGLE_WRITE_MASK 0x00100000L
++#define SQC_DSM_CNTLA__DATA_DIRTY_BIT_RAM_DSM_IRRITATOR_DATA_MASK 0x00600000L
++#define SQC_DSM_CNTLA__DATA_DIRTY_BIT_RAM_ENABLE_SINGLE_WRITE_MASK 0x00800000L
++#define SQC_DSM_CNTLA__DATA_BANK_RAM_DSM_IRRITATOR_DATA_MASK 0x03000000L
++#define SQC_DSM_CNTLA__DATA_BANK_RAM_ENABLE_SINGLE_WRITE_MASK 0x04000000L
++//SQC_DSM_CNTLB
++#define SQC_DSM_CNTLB__INST_TAG_RAM_DSM_IRRITATOR_DATA__SHIFT 0x0
++#define SQC_DSM_CNTLB__INST_TAG_RAM_ENABLE_SINGLE_WRITE__SHIFT 0x2
++#define SQC_DSM_CNTLB__INST_UTCL1_MISS_FIFO_DSM_IRRITATOR_DATA__SHIFT 0x3
++#define SQC_DSM_CNTLB__INST_UTCL1_MISS_FIFO_ENABLE_SINGLE_WRITE__SHIFT 0x5
++#define SQC_DSM_CNTLB__INST_MISS_FIFO_DSM_IRRITATOR_DATA__SHIFT 0x6
++#define SQC_DSM_CNTLB__INST_MISS_FIFO_ENABLE_SINGLE_WRITE__SHIFT 0x8
++#define SQC_DSM_CNTLB__INST_BANK_RAM_DSM_IRRITATOR_DATA__SHIFT 0x9
++#define SQC_DSM_CNTLB__INST_BANK_RAM_ENABLE_SINGLE_WRITE__SHIFT 0xb
++#define SQC_DSM_CNTLB__DATA_TAG_RAM_DSM_IRRITATOR_DATA__SHIFT 0xc
++#define SQC_DSM_CNTLB__DATA_TAG_RAM_ENABLE_SINGLE_WRITE__SHIFT 0xe
++#define SQC_DSM_CNTLB__DATA_HIT_FIFO_DSM_IRRITATOR_DATA__SHIFT 0xf
++#define SQC_DSM_CNTLB__DATA_HIT_FIFO_ENABLE_SINGLE_WRITE__SHIFT 0x11
++#define SQC_DSM_CNTLB__DATA_MISS_FIFO_DSM_IRRITATOR_DATA__SHIFT 0x12
++#define SQC_DSM_CNTLB__DATA_MISS_FIFO_ENABLE_SINGLE_WRITE__SHIFT 0x14
++#define SQC_DSM_CNTLB__DATA_DIRTY_BIT_RAM_DSM_IRRITATOR_DATA__SHIFT 0x15
++#define SQC_DSM_CNTLB__DATA_DIRTY_BIT_RAM_ENABLE_SINGLE_WRITE__SHIFT 0x17
++#define SQC_DSM_CNTLB__DATA_BANK_RAM_DSM_IRRITATOR_DATA__SHIFT 0x18
++#define SQC_DSM_CNTLB__DATA_BANK_RAM_ENABLE_SINGLE_WRITE__SHIFT 0x1a
++#define SQC_DSM_CNTLB__INST_TAG_RAM_DSM_IRRITATOR_DATA_MASK 0x00000003L
++#define SQC_DSM_CNTLB__INST_TAG_RAM_ENABLE_SINGLE_WRITE_MASK 0x00000004L
++#define SQC_DSM_CNTLB__INST_UTCL1_MISS_FIFO_DSM_IRRITATOR_DATA_MASK 0x00000018L
++#define SQC_DSM_CNTLB__INST_UTCL1_MISS_FIFO_ENABLE_SINGLE_WRITE_MASK 0x00000020L
++#define SQC_DSM_CNTLB__INST_MISS_FIFO_DSM_IRRITATOR_DATA_MASK 0x000000C0L
++#define SQC_DSM_CNTLB__INST_MISS_FIFO_ENABLE_SINGLE_WRITE_MASK 0x00000100L
++#define SQC_DSM_CNTLB__INST_BANK_RAM_DSM_IRRITATOR_DATA_MASK 0x00000600L
++#define SQC_DSM_CNTLB__INST_BANK_RAM_ENABLE_SINGLE_WRITE_MASK 0x00000800L
++#define SQC_DSM_CNTLB__DATA_TAG_RAM_DSM_IRRITATOR_DATA_MASK 0x00003000L
++#define SQC_DSM_CNTLB__DATA_TAG_RAM_ENABLE_SINGLE_WRITE_MASK 0x00004000L
++#define SQC_DSM_CNTLB__DATA_HIT_FIFO_DSM_IRRITATOR_DATA_MASK 0x00018000L
++#define SQC_DSM_CNTLB__DATA_HIT_FIFO_ENABLE_SINGLE_WRITE_MASK 0x00020000L
++#define SQC_DSM_CNTLB__DATA_MISS_FIFO_DSM_IRRITATOR_DATA_MASK 0x000C0000L
++#define SQC_DSM_CNTLB__DATA_MISS_FIFO_ENABLE_SINGLE_WRITE_MASK 0x00100000L
++#define SQC_DSM_CNTLB__DATA_DIRTY_BIT_RAM_DSM_IRRITATOR_DATA_MASK 0x00600000L
++#define SQC_DSM_CNTLB__DATA_DIRTY_BIT_RAM_ENABLE_SINGLE_WRITE_MASK 0x00800000L
++#define SQC_DSM_CNTLB__DATA_BANK_RAM_DSM_IRRITATOR_DATA_MASK 0x03000000L
++#define SQC_DSM_CNTLB__DATA_BANK_RAM_ENABLE_SINGLE_WRITE_MASK 0x04000000L
++//SQC_DSM_CNTL2
++#define SQC_DSM_CNTL2__INST_UTCL1_LFIFO_ENABLE_ERROR_INJECT__SHIFT 0x0
++#define SQC_DSM_CNTL2__INST_UTCL1_LFIFO_SELECT_INJECT_DELAY__SHIFT 0x2
++#define SQC_DSM_CNTL2__DATA_CU0_WRITE_DATA_BUF_ENABLE_ERROR_INJECT__SHIFT 0x3
++#define SQC_DSM_CNTL2__DATA_CU0_WRITE_DATA_BUF_SELECT_INJECT_DELAY__SHIFT 0x5
++#define SQC_DSM_CNTL2__DATA_CU0_UTCL1_LFIFO_ENABLE_ERROR_INJECT__SHIFT 0x6
++#define SQC_DSM_CNTL2__DATA_CU0_UTCL1_LFIFO_SELECT_INJECT_DELAY__SHIFT 0x8
++#define SQC_DSM_CNTL2__DATA_CU1_WRITE_DATA_BUF_ENABLE_ERROR_INJECT__SHIFT 0x9
++#define SQC_DSM_CNTL2__DATA_CU1_WRITE_DATA_BUF_SELECT_INJECT_DELAY__SHIFT 0xb
++#define SQC_DSM_CNTL2__DATA_CU1_UTCL1_LFIFO_ENABLE_ERROR_INJECT__SHIFT 0xc
++#define SQC_DSM_CNTL2__DATA_CU1_UTCL1_LFIFO_SELECT_INJECT_DELAY__SHIFT 0xe
++#define SQC_DSM_CNTL2__DATA_CU2_WRITE_DATA_BUF_ENABLE_ERROR_INJECT__SHIFT 0xf
++#define SQC_DSM_CNTL2__DATA_CU2_WRITE_DATA_BUF_SELECT_INJECT_DELAY__SHIFT 0x11
++#define SQC_DSM_CNTL2__DATA_CU2_UTCL1_LFIFO_ENABLE_ERROR_INJECT__SHIFT 0x12
++#define SQC_DSM_CNTL2__DATA_CU2_UTCL1_LFIFO_SELECT_INJECT_DELAY__SHIFT 0x14
++#define SQC_DSM_CNTL2__INJECT_DELAY__SHIFT 0x1a
++#define SQC_DSM_CNTL2__INST_UTCL1_LFIFO_ENABLE_ERROR_INJECT_MASK 0x00000003L
++#define SQC_DSM_CNTL2__INST_UTCL1_LFIFO_SELECT_INJECT_DELAY_MASK 0x00000004L
++#define SQC_DSM_CNTL2__DATA_CU0_WRITE_DATA_BUF_ENABLE_ERROR_INJECT_MASK 0x00000018L
++#define SQC_DSM_CNTL2__DATA_CU0_WRITE_DATA_BUF_SELECT_INJECT_DELAY_MASK 0x00000020L
++#define SQC_DSM_CNTL2__DATA_CU0_UTCL1_LFIFO_ENABLE_ERROR_INJECT_MASK 0x000000C0L
++#define SQC_DSM_CNTL2__DATA_CU0_UTCL1_LFIFO_SELECT_INJECT_DELAY_MASK 0x00000100L
++#define SQC_DSM_CNTL2__DATA_CU1_WRITE_DATA_BUF_ENABLE_ERROR_INJECT_MASK 0x00000600L
++#define SQC_DSM_CNTL2__DATA_CU1_WRITE_DATA_BUF_SELECT_INJECT_DELAY_MASK 0x00000800L
++#define SQC_DSM_CNTL2__DATA_CU1_UTCL1_LFIFO_ENABLE_ERROR_INJECT_MASK 0x00003000L
++#define SQC_DSM_CNTL2__DATA_CU1_UTCL1_LFIFO_SELECT_INJECT_DELAY_MASK 0x00004000L
++#define SQC_DSM_CNTL2__DATA_CU2_WRITE_DATA_BUF_ENABLE_ERROR_INJECT_MASK 0x00018000L
++#define SQC_DSM_CNTL2__DATA_CU2_WRITE_DATA_BUF_SELECT_INJECT_DELAY_MASK 0x00020000L
++#define SQC_DSM_CNTL2__DATA_CU2_UTCL1_LFIFO_ENABLE_ERROR_INJECT_MASK 0x000C0000L
++#define SQC_DSM_CNTL2__DATA_CU2_UTCL1_LFIFO_SELECT_INJECT_DELAY_MASK 0x00100000L
++#define SQC_DSM_CNTL2__INJECT_DELAY_MASK 0xFC000000L
++//SQC_DSM_CNTL2A
++#define SQC_DSM_CNTL2A__INST_TAG_RAM_ENABLE_ERROR_INJECT__SHIFT 0x0
++#define SQC_DSM_CNTL2A__INST_TAG_RAM_SELECT_INJECT_DELAY__SHIFT 0x2
++#define SQC_DSM_CNTL2A__INST_UTCL1_MISS_FIFO_ENABLE_ERROR_INJECT__SHIFT 0x3
++#define SQC_DSM_CNTL2A__INST_UTCL1_MISS_FIFO_SELECT_INJECT_DELAY__SHIFT 0x5
++#define SQC_DSM_CNTL2A__INST_MISS_FIFO_ENABLE_ERROR_INJECT__SHIFT 0x6
++#define SQC_DSM_CNTL2A__INST_MISS_FIFO_SELECT_INJECT_DELAY__SHIFT 0x8
++#define SQC_DSM_CNTL2A__INST_BANK_RAM_ENABLE_ERROR_INJECT__SHIFT 0x9
++#define SQC_DSM_CNTL2A__INST_BANK_RAM_SELECT_INJECT_DELAY__SHIFT 0xb
++#define SQC_DSM_CNTL2A__DATA_TAG_RAM_ENABLE_ERROR_INJECT__SHIFT 0xc
++#define SQC_DSM_CNTL2A__DATA_TAG_RAM_SELECT_INJECT_DELAY__SHIFT 0xe
++#define SQC_DSM_CNTL2A__DATA_HIT_FIFO_ENABLE_ERROR_INJECT__SHIFT 0xf
++#define SQC_DSM_CNTL2A__DATA_HIT_FIFO_SELECT_INJECT_DELAY__SHIFT 0x11
++#define SQC_DSM_CNTL2A__DATA_MISS_FIFO_ENABLE_ERROR_INJECT__SHIFT 0x12
++#define SQC_DSM_CNTL2A__DATA_MISS_FIFO_SELECT_INJECT_DELAY__SHIFT 0x14
++#define SQC_DSM_CNTL2A__DATA_DIRTY_BIT_RAM_ENABLE_ERROR_INJECT__SHIFT 0x15
++#define SQC_DSM_CNTL2A__DATA_DIRTY_BIT_RAM_SELECT_INJECT_DELAY__SHIFT 0x17
++#define SQC_DSM_CNTL2A__DATA_BANK_RAM_ENABLE_ERROR_INJECT__SHIFT 0x18
++#define SQC_DSM_CNTL2A__DATA_BANK_RAM_SELECT_INJECT_DELAY__SHIFT 0x1a
++#define SQC_DSM_CNTL2A__INST_TAG_RAM_ENABLE_ERROR_INJECT_MASK 0x00000003L
++#define SQC_DSM_CNTL2A__INST_TAG_RAM_SELECT_INJECT_DELAY_MASK 0x00000004L
++#define SQC_DSM_CNTL2A__INST_UTCL1_MISS_FIFO_ENABLE_ERROR_INJECT_MASK 0x00000018L
++#define SQC_DSM_CNTL2A__INST_UTCL1_MISS_FIFO_SELECT_INJECT_DELAY_MASK 0x00000020L
++#define SQC_DSM_CNTL2A__INST_MISS_FIFO_ENABLE_ERROR_INJECT_MASK 0x000000C0L
++#define SQC_DSM_CNTL2A__INST_MISS_FIFO_SELECT_INJECT_DELAY_MASK 0x00000100L
++#define SQC_DSM_CNTL2A__INST_BANK_RAM_ENABLE_ERROR_INJECT_MASK 0x00000600L
++#define SQC_DSM_CNTL2A__INST_BANK_RAM_SELECT_INJECT_DELAY_MASK 0x00000800L
++#define SQC_DSM_CNTL2A__DATA_TAG_RAM_ENABLE_ERROR_INJECT_MASK 0x00003000L
++#define SQC_DSM_CNTL2A__DATA_TAG_RAM_SELECT_INJECT_DELAY_MASK 0x00004000L
++#define SQC_DSM_CNTL2A__DATA_HIT_FIFO_ENABLE_ERROR_INJECT_MASK 0x00018000L
++#define SQC_DSM_CNTL2A__DATA_HIT_FIFO_SELECT_INJECT_DELAY_MASK 0x00020000L
++#define SQC_DSM_CNTL2A__DATA_MISS_FIFO_ENABLE_ERROR_INJECT_MASK 0x000C0000L
++#define SQC_DSM_CNTL2A__DATA_MISS_FIFO_SELECT_INJECT_DELAY_MASK 0x00100000L
++#define SQC_DSM_CNTL2A__DATA_DIRTY_BIT_RAM_ENABLE_ERROR_INJECT_MASK 0x00600000L
++#define SQC_DSM_CNTL2A__DATA_DIRTY_BIT_RAM_SELECT_INJECT_DELAY_MASK 0x00800000L
++#define SQC_DSM_CNTL2A__DATA_BANK_RAM_ENABLE_ERROR_INJECT_MASK 0x03000000L
++#define SQC_DSM_CNTL2A__DATA_BANK_RAM_SELECT_INJECT_DELAY_MASK 0x04000000L
++//SQC_DSM_CNTL2B
++#define SQC_DSM_CNTL2B__INST_TAG_RAM_ENABLE_ERROR_INJECT__SHIFT 0x0
++#define SQC_DSM_CNTL2B__INST_TAG_RAM_SELECT_INJECT_DELAY__SHIFT 0x2
++#define SQC_DSM_CNTL2B__INST_UTCL1_MISS_FIFO_ENABLE_ERROR_INJECT__SHIFT 0x3
++#define SQC_DSM_CNTL2B__INST_UTCL1_MISS_FIFO_SELECT_INJECT_DELAY__SHIFT 0x5
++#define SQC_DSM_CNTL2B__INST_MISS_FIFO_ENABLE_ERROR_INJECT__SHIFT 0x6
++#define SQC_DSM_CNTL2B__INST_MISS_FIFO_SELECT_INJECT_DELAY__SHIFT 0x8
++#define SQC_DSM_CNTL2B__INST_BANK_RAM_ENABLE_ERROR_INJECT__SHIFT 0x9
++#define SQC_DSM_CNTL2B__INST_BANK_RAM_SELECT_INJECT_DELAY__SHIFT 0xb
++#define SQC_DSM_CNTL2B__DATA_TAG_RAM_ENABLE_ERROR_INJECT__SHIFT 0xc
++#define SQC_DSM_CNTL2B__DATA_TAG_RAM_SELECT_INJECT_DELAY__SHIFT 0xe
++#define SQC_DSM_CNTL2B__DATA_HIT_FIFO_ENABLE_ERROR_INJECT__SHIFT 0xf
++#define SQC_DSM_CNTL2B__DATA_HIT_FIFO_SELECT_INJECT_DELAY__SHIFT 0x11
++#define SQC_DSM_CNTL2B__DATA_MISS_FIFO_ENABLE_ERROR_INJECT__SHIFT 0x12
++#define SQC_DSM_CNTL2B__DATA_MISS_FIFO_SELECT_INJECT_DELAY__SHIFT 0x14
++#define SQC_DSM_CNTL2B__DATA_DIRTY_BIT_RAM_ENABLE_ERROR_INJECT__SHIFT 0x15
++#define SQC_DSM_CNTL2B__DATA_DIRTY_BIT_RAM_SELECT_INJECT_DELAY__SHIFT 0x17
++#define SQC_DSM_CNTL2B__DATA_BANK_RAM_ENABLE_ERROR_INJECT__SHIFT 0x18
++#define SQC_DSM_CNTL2B__DATA_BANK_RAM_SELECT_INJECT_DELAY__SHIFT 0x1a
++#define SQC_DSM_CNTL2B__INST_TAG_RAM_ENABLE_ERROR_INJECT_MASK 0x00000003L
++#define SQC_DSM_CNTL2B__INST_TAG_RAM_SELECT_INJECT_DELAY_MASK 0x00000004L
++#define SQC_DSM_CNTL2B__INST_UTCL1_MISS_FIFO_ENABLE_ERROR_INJECT_MASK 0x00000018L
++#define SQC_DSM_CNTL2B__INST_UTCL1_MISS_FIFO_SELECT_INJECT_DELAY_MASK 0x00000020L
++#define SQC_DSM_CNTL2B__INST_MISS_FIFO_ENABLE_ERROR_INJECT_MASK 0x000000C0L
++#define SQC_DSM_CNTL2B__INST_MISS_FIFO_SELECT_INJECT_DELAY_MASK 0x00000100L
++#define SQC_DSM_CNTL2B__INST_BANK_RAM_ENABLE_ERROR_INJECT_MASK 0x00000600L
++#define SQC_DSM_CNTL2B__INST_BANK_RAM_SELECT_INJECT_DELAY_MASK 0x00000800L
++#define SQC_DSM_CNTL2B__DATA_TAG_RAM_ENABLE_ERROR_INJECT_MASK 0x00003000L
++#define SQC_DSM_CNTL2B__DATA_TAG_RAM_SELECT_INJECT_DELAY_MASK 0x00004000L
++#define SQC_DSM_CNTL2B__DATA_HIT_FIFO_ENABLE_ERROR_INJECT_MASK 0x00018000L
++#define SQC_DSM_CNTL2B__DATA_HIT_FIFO_SELECT_INJECT_DELAY_MASK 0x00020000L
++#define SQC_DSM_CNTL2B__DATA_MISS_FIFO_ENABLE_ERROR_INJECT_MASK 0x000C0000L
++#define SQC_DSM_CNTL2B__DATA_MISS_FIFO_SELECT_INJECT_DELAY_MASK 0x00100000L
++#define SQC_DSM_CNTL2B__DATA_DIRTY_BIT_RAM_ENABLE_ERROR_INJECT_MASK 0x00600000L
++#define SQC_DSM_CNTL2B__DATA_DIRTY_BIT_RAM_SELECT_INJECT_DELAY_MASK 0x00800000L
++#define SQC_DSM_CNTL2B__DATA_BANK_RAM_ENABLE_ERROR_INJECT_MASK 0x03000000L
++#define SQC_DSM_CNTL2B__DATA_BANK_RAM_SELECT_INJECT_DELAY_MASK 0x04000000L
++//SQC_EDC_FUE_CNTL
++#define SQC_EDC_FUE_CNTL__BLOCK_FUE_FLAGS__SHIFT 0x0
++#define SQC_EDC_FUE_CNTL__FUE_INTERRUPT_ENABLES__SHIFT 0x10
++#define SQC_EDC_FUE_CNTL__BLOCK_FUE_FLAGS_MASK 0x0000FFFFL
++#define SQC_EDC_FUE_CNTL__FUE_INTERRUPT_ENABLES_MASK 0xFFFF0000L
++//SQC_EDC_CNT2
++#define SQC_EDC_CNT2__INST_BANKA_TAG_RAM_SEC_COUNT__SHIFT 0x0
++#define SQC_EDC_CNT2__INST_BANKA_TAG_RAM_DED_COUNT__SHIFT 0x2
++#define SQC_EDC_CNT2__INST_BANKA_BANK_RAM_SEC_COUNT__SHIFT 0x4
++#define SQC_EDC_CNT2__INST_BANKA_BANK_RAM_DED_COUNT__SHIFT 0x6
++#define SQC_EDC_CNT2__DATA_BANKA_TAG_RAM_SEC_COUNT__SHIFT 0x8
++#define SQC_EDC_CNT2__DATA_BANKA_TAG_RAM_DED_COUNT__SHIFT 0xa
++#define SQC_EDC_CNT2__DATA_BANKA_BANK_RAM_SEC_COUNT__SHIFT 0xc
++#define SQC_EDC_CNT2__DATA_BANKA_BANK_RAM_DED_COUNT__SHIFT 0xe
++#define SQC_EDC_CNT2__INST_BANKA_UTCL1_MISS_FIFO_SED_COUNT__SHIFT 0x10
++#define SQC_EDC_CNT2__INST_BANKA_MISS_FIFO_SED_COUNT__SHIFT 0x12
++#define SQC_EDC_CNT2__DATA_BANKA_HIT_FIFO_SED_COUNT__SHIFT 0x14
++#define SQC_EDC_CNT2__DATA_BANKA_MISS_FIFO_SED_COUNT__SHIFT 0x16
++#define SQC_EDC_CNT2__DATA_BANKA_DIRTY_BIT_RAM_SED_COUNT__SHIFT 0x18
++#define SQC_EDC_CNT2__INST_UTCL1_LFIFO_SEC_COUNT__SHIFT 0x1a
++#define SQC_EDC_CNT2__INST_UTCL1_LFIFO_DED_COUNT__SHIFT 0x1c
++#define SQC_EDC_CNT2__INST_BANKA_TAG_RAM_SEC_COUNT_MASK 0x00000003L
++#define SQC_EDC_CNT2__INST_BANKA_TAG_RAM_DED_COUNT_MASK 0x0000000CL
++#define SQC_EDC_CNT2__INST_BANKA_BANK_RAM_SEC_COUNT_MASK 0x00000030L
++#define SQC_EDC_CNT2__INST_BANKA_BANK_RAM_DED_COUNT_MASK 0x000000C0L
++#define SQC_EDC_CNT2__DATA_BANKA_TAG_RAM_SEC_COUNT_MASK 0x00000300L
++#define SQC_EDC_CNT2__DATA_BANKA_TAG_RAM_DED_COUNT_MASK 0x00000C00L
++#define SQC_EDC_CNT2__DATA_BANKA_BANK_RAM_SEC_COUNT_MASK 0x00003000L
++#define SQC_EDC_CNT2__DATA_BANKA_BANK_RAM_DED_COUNT_MASK 0x0000C000L
++#define SQC_EDC_CNT2__INST_BANKA_UTCL1_MISS_FIFO_SED_COUNT_MASK 0x00030000L
++#define SQC_EDC_CNT2__INST_BANKA_MISS_FIFO_SED_COUNT_MASK 0x000C0000L
++#define SQC_EDC_CNT2__DATA_BANKA_HIT_FIFO_SED_COUNT_MASK 0x00300000L
++#define SQC_EDC_CNT2__DATA_BANKA_MISS_FIFO_SED_COUNT_MASK 0x00C00000L
++#define SQC_EDC_CNT2__DATA_BANKA_DIRTY_BIT_RAM_SED_COUNT_MASK 0x03000000L
++#define SQC_EDC_CNT2__INST_UTCL1_LFIFO_SEC_COUNT_MASK 0x0C000000L
++#define SQC_EDC_CNT2__INST_UTCL1_LFIFO_DED_COUNT_MASK 0x30000000L
++//SQC_EDC_CNT3
++#define SQC_EDC_CNT3__INST_BANKB_TAG_RAM_SEC_COUNT__SHIFT 0x0
++#define SQC_EDC_CNT3__INST_BANKB_TAG_RAM_DED_COUNT__SHIFT 0x2
++#define SQC_EDC_CNT3__INST_BANKB_BANK_RAM_SEC_COUNT__SHIFT 0x4
++#define SQC_EDC_CNT3__INST_BANKB_BANK_RAM_DED_COUNT__SHIFT 0x6
++#define SQC_EDC_CNT3__DATA_BANKB_TAG_RAM_SEC_COUNT__SHIFT 0x8
++#define SQC_EDC_CNT3__DATA_BANKB_TAG_RAM_DED_COUNT__SHIFT 0xa
++#define SQC_EDC_CNT3__DATA_BANKB_BANK_RAM_SEC_COUNT__SHIFT 0xc
++#define SQC_EDC_CNT3__DATA_BANKB_BANK_RAM_DED_COUNT__SHIFT 0xe
++#define SQC_EDC_CNT3__INST_BANKB_UTCL1_MISS_FIFO_SED_COUNT__SHIFT 0x10
++#define SQC_EDC_CNT3__INST_BANKB_MISS_FIFO_SED_COUNT__SHIFT 0x12
++#define SQC_EDC_CNT3__DATA_BANKB_HIT_FIFO_SED_COUNT__SHIFT 0x14
++#define SQC_EDC_CNT3__DATA_BANKB_MISS_FIFO_SED_COUNT__SHIFT 0x16
++#define SQC_EDC_CNT3__DATA_BANKB_DIRTY_BIT_RAM_SED_COUNT__SHIFT 0x18
++#define SQC_EDC_CNT3__INST_BANKB_TAG_RAM_SEC_COUNT_MASK 0x00000003L
++#define SQC_EDC_CNT3__INST_BANKB_TAG_RAM_DED_COUNT_MASK 0x0000000CL
++#define SQC_EDC_CNT3__INST_BANKB_BANK_RAM_SEC_COUNT_MASK 0x00000030L
++#define SQC_EDC_CNT3__INST_BANKB_BANK_RAM_DED_COUNT_MASK 0x000000C0L
++#define SQC_EDC_CNT3__DATA_BANKB_TAG_RAM_SEC_COUNT_MASK 0x00000300L
++#define SQC_EDC_CNT3__DATA_BANKB_TAG_RAM_DED_COUNT_MASK 0x00000C00L
++#define SQC_EDC_CNT3__DATA_BANKB_BANK_RAM_SEC_COUNT_MASK 0x00003000L
++#define SQC_EDC_CNT3__DATA_BANKB_BANK_RAM_DED_COUNT_MASK 0x0000C000L
++#define SQC_EDC_CNT3__INST_BANKB_UTCL1_MISS_FIFO_SED_COUNT_MASK 0x00030000L
++#define SQC_EDC_CNT3__INST_BANKB_MISS_FIFO_SED_COUNT_MASK 0x000C0000L
++#define SQC_EDC_CNT3__DATA_BANKB_HIT_FIFO_SED_COUNT_MASK 0x00300000L
++#define SQC_EDC_CNT3__DATA_BANKB_MISS_FIFO_SED_COUNT_MASK 0x00C00000L
++#define SQC_EDC_CNT3__DATA_BANKB_DIRTY_BIT_RAM_SED_COUNT_MASK 0x03000000L
++//SQ_REG_TIMESTAMP
++#define SQ_REG_TIMESTAMP__TIMESTAMP__SHIFT 0x0
++#define SQ_REG_TIMESTAMP__TIMESTAMP_MASK 0x000000FFL
++//SQ_CMD_TIMESTAMP
++#define SQ_CMD_TIMESTAMP__TIMESTAMP__SHIFT 0x0
++#define SQ_CMD_TIMESTAMP__TIMESTAMP_MASK 0x000000FFL
++//SQ_IND_INDEX
++#define SQ_IND_INDEX__WAVE_ID__SHIFT 0x0
++#define SQ_IND_INDEX__SIMD_ID__SHIFT 0x4
++#define SQ_IND_INDEX__THREAD_ID__SHIFT 0x6
++#define SQ_IND_INDEX__AUTO_INCR__SHIFT 0xc
++#define SQ_IND_INDEX__FORCE_READ__SHIFT 0xd
++#define SQ_IND_INDEX__READ_TIMEOUT__SHIFT 0xe
++#define SQ_IND_INDEX__UNINDEXED__SHIFT 0xf
++#define SQ_IND_INDEX__INDEX__SHIFT 0x10
++#define SQ_IND_INDEX__WAVE_ID_MASK 0x0000000FL
++#define SQ_IND_INDEX__SIMD_ID_MASK 0x00000030L
++#define SQ_IND_INDEX__THREAD_ID_MASK 0x00000FC0L
++#define SQ_IND_INDEX__AUTO_INCR_MASK 0x00001000L
++#define SQ_IND_INDEX__FORCE_READ_MASK 0x00002000L
++#define SQ_IND_INDEX__READ_TIMEOUT_MASK 0x00004000L
++#define SQ_IND_INDEX__UNINDEXED_MASK 0x00008000L
++#define SQ_IND_INDEX__INDEX_MASK 0xFFFF0000L
++//SQ_IND_DATA
++#define SQ_IND_DATA__DATA__SHIFT 0x0
++#define SQ_IND_DATA__DATA_MASK 0xFFFFFFFFL
++//SQ_CMD
++#define SQ_CMD__CMD__SHIFT 0x0
++#define SQ_CMD__MODE__SHIFT 0x4
++#define SQ_CMD__CHECK_VMID__SHIFT 0x7
++#define SQ_CMD__DATA__SHIFT 0x8
++#define SQ_CMD__WAVE_ID__SHIFT 0x10
++#define SQ_CMD__SIMD_ID__SHIFT 0x14
++#define SQ_CMD__QUEUE_ID__SHIFT 0x18
++#define SQ_CMD__VM_ID__SHIFT 0x1c
++#define SQ_CMD__CMD_MASK 0x00000007L
++#define SQ_CMD__MODE_MASK 0x00000070L
++#define SQ_CMD__CHECK_VMID_MASK 0x00000080L
++#define SQ_CMD__DATA_MASK 0x00000F00L
++#define SQ_CMD__WAVE_ID_MASK 0x000F0000L
++#define SQ_CMD__SIMD_ID_MASK 0x00300000L
++#define SQ_CMD__QUEUE_ID_MASK 0x07000000L
++#define SQ_CMD__VM_ID_MASK 0xF0000000L
++//SQ_TIME_HI
++#define SQ_TIME_HI__TIME__SHIFT 0x0
++#define SQ_TIME_HI__TIME_MASK 0xFFFFFFFFL
++//SQ_TIME_LO
++#define SQ_TIME_LO__TIME__SHIFT 0x0
++#define SQ_TIME_LO__TIME_MASK 0xFFFFFFFFL
++//SQ_DS_0
++#define SQ_DS_0__OFFSET0__SHIFT 0x0
++#define SQ_DS_0__OFFSET1__SHIFT 0x8
++#define SQ_DS_0__GDS__SHIFT 0x10
++#define SQ_DS_0__OP__SHIFT 0x11
++#define SQ_DS_0__ENCODING__SHIFT 0x1a
++#define SQ_DS_0__OFFSET0_MASK 0x000000FFL
++#define SQ_DS_0__OFFSET1_MASK 0x0000FF00L
++#define SQ_DS_0__GDS_MASK 0x00010000L
++#define SQ_DS_0__OP_MASK 0x01FE0000L
++#define SQ_DS_0__ENCODING_MASK 0xFC000000L
++//SQ_DS_1
++#define SQ_DS_1__ADDR__SHIFT 0x0
++#define SQ_DS_1__DATA0__SHIFT 0x8
++#define SQ_DS_1__DATA1__SHIFT 0x10
++#define SQ_DS_1__VDST__SHIFT 0x18
++#define SQ_DS_1__ADDR_MASK 0x000000FFL
++#define SQ_DS_1__DATA0_MASK 0x0000FF00L
++#define SQ_DS_1__DATA1_MASK 0x00FF0000L
++#define SQ_DS_1__VDST_MASK 0xFF000000L
++//SQ_EXP_0
++#define SQ_EXP_0__EN__SHIFT 0x0
++#define SQ_EXP_0__TGT__SHIFT 0x4
++#define SQ_EXP_0__COMPR__SHIFT 0xa
++#define SQ_EXP_0__DONE__SHIFT 0xb
++#define SQ_EXP_0__VM__SHIFT 0xc
++#define SQ_EXP_0__ENCODING__SHIFT 0x1a
++#define SQ_EXP_0__EN_MASK 0x0000000FL
++#define SQ_EXP_0__TGT_MASK 0x000003F0L
++#define SQ_EXP_0__COMPR_MASK 0x00000400L
++#define SQ_EXP_0__DONE_MASK 0x00000800L
++#define SQ_EXP_0__VM_MASK 0x00001000L
++#define SQ_EXP_0__ENCODING_MASK 0xFC000000L
++//SQ_EXP_1
++#define SQ_EXP_1__VSRC0__SHIFT 0x0
++#define SQ_EXP_1__VSRC1__SHIFT 0x8
++#define SQ_EXP_1__VSRC2__SHIFT 0x10
++#define SQ_EXP_1__VSRC3__SHIFT 0x18
++#define SQ_EXP_1__VSRC0_MASK 0x000000FFL
++#define SQ_EXP_1__VSRC1_MASK 0x0000FF00L
++#define SQ_EXP_1__VSRC2_MASK 0x00FF0000L
++#define SQ_EXP_1__VSRC3_MASK 0xFF000000L
++//SQ_FLAT_0
++#define SQ_FLAT_0__OFFSET__SHIFT 0x0
++#define SQ_FLAT_0__LDS__SHIFT 0xd
++#define SQ_FLAT_0__SEG__SHIFT 0xe
++#define SQ_FLAT_0__GLC__SHIFT 0x10
++#define SQ_FLAT_0__SLC__SHIFT 0x11
++#define SQ_FLAT_0__OP__SHIFT 0x12
++#define SQ_FLAT_0__ENCODING__SHIFT 0x1a
++#define SQ_FLAT_0__OFFSET_MASK 0x00000FFFL
++#define SQ_FLAT_0__LDS_MASK 0x00002000L
++#define SQ_FLAT_0__SEG_MASK 0x0000C000L
++#define SQ_FLAT_0__GLC_MASK 0x00010000L
++#define SQ_FLAT_0__SLC_MASK 0x00020000L
++#define SQ_FLAT_0__OP_MASK 0x01FC0000L
++#define SQ_FLAT_0__ENCODING_MASK 0xFC000000L
++//SQ_FLAT_1
++#define SQ_FLAT_1__ADDR__SHIFT 0x0
++#define SQ_FLAT_1__DATA__SHIFT 0x8
++#define SQ_FLAT_1__SADDR__SHIFT 0x10
++#define SQ_FLAT_1__NV__SHIFT 0x17
++#define SQ_FLAT_1__VDST__SHIFT 0x18
++#define SQ_FLAT_1__ADDR_MASK 0x000000FFL
++#define SQ_FLAT_1__DATA_MASK 0x0000FF00L
++#define SQ_FLAT_1__SADDR_MASK 0x007F0000L
++#define SQ_FLAT_1__NV_MASK 0x00800000L
++#define SQ_FLAT_1__VDST_MASK 0xFF000000L
++//SQ_GLBL_0
++#define SQ_GLBL_0__OFFSET__SHIFT 0x0
++#define SQ_GLBL_0__LDS__SHIFT 0xd
++#define SQ_GLBL_0__SEG__SHIFT 0xe
++#define SQ_GLBL_0__GLC__SHIFT 0x10
++#define SQ_GLBL_0__SLC__SHIFT 0x11
++#define SQ_GLBL_0__OP__SHIFT 0x12
++#define SQ_GLBL_0__ENCODING__SHIFT 0x1a
++#define SQ_GLBL_0__OFFSET_MASK 0x00001FFFL
++#define SQ_GLBL_0__LDS_MASK 0x00002000L
++#define SQ_GLBL_0__SEG_MASK 0x0000C000L
++#define SQ_GLBL_0__GLC_MASK 0x00010000L
++#define SQ_GLBL_0__SLC_MASK 0x00020000L
++#define SQ_GLBL_0__OP_MASK 0x01FC0000L
++#define SQ_GLBL_0__ENCODING_MASK 0xFC000000L
++//SQ_GLBL_1
++#define SQ_GLBL_1__ADDR__SHIFT 0x0
++#define SQ_GLBL_1__DATA__SHIFT 0x8
++#define SQ_GLBL_1__SADDR__SHIFT 0x10
++#define SQ_GLBL_1__NV__SHIFT 0x17
++#define SQ_GLBL_1__VDST__SHIFT 0x18
++#define SQ_GLBL_1__ADDR_MASK 0x000000FFL
++#define SQ_GLBL_1__DATA_MASK 0x0000FF00L
++#define SQ_GLBL_1__SADDR_MASK 0x007F0000L
++#define SQ_GLBL_1__NV_MASK 0x00800000L
++#define SQ_GLBL_1__VDST_MASK 0xFF000000L
++//SQ_INST
++#define SQ_INST__ENCODING__SHIFT 0x0
++#define SQ_INST__ENCODING_MASK 0xFFFFFFFFL
++//SQ_MIMG_0
++#define SQ_MIMG_0__OPM__SHIFT 0x0
++#define SQ_MIMG_0__DMASK__SHIFT 0x8
++#define SQ_MIMG_0__UNORM__SHIFT 0xc
++#define SQ_MIMG_0__GLC__SHIFT 0xd
++#define SQ_MIMG_0__DA__SHIFT 0xe
++#define SQ_MIMG_0__A16__SHIFT 0xf
++#define SQ_MIMG_0__TFE__SHIFT 0x10
++#define SQ_MIMG_0__LWE__SHIFT 0x11
++#define SQ_MIMG_0__OP__SHIFT 0x12
++#define SQ_MIMG_0__SLC__SHIFT 0x19
++#define SQ_MIMG_0__ENCODING__SHIFT 0x1a
++#define SQ_MIMG_0__OPM_MASK 0x00000001L
++#define SQ_MIMG_0__DMASK_MASK 0x00000F00L
++#define SQ_MIMG_0__UNORM_MASK 0x00001000L
++#define SQ_MIMG_0__GLC_MASK 0x00002000L
++#define SQ_MIMG_0__DA_MASK 0x00004000L
++#define SQ_MIMG_0__A16_MASK 0x00008000L
++#define SQ_MIMG_0__TFE_MASK 0x00010000L
++#define SQ_MIMG_0__LWE_MASK 0x00020000L
++#define SQ_MIMG_0__OP_MASK 0x01FC0000L
++#define SQ_MIMG_0__SLC_MASK 0x02000000L
++#define SQ_MIMG_0__ENCODING_MASK 0xFC000000L
++//SQ_MIMG_1
++#define SQ_MIMG_1__VADDR__SHIFT 0x0
++#define SQ_MIMG_1__VDATA__SHIFT 0x8
++#define SQ_MIMG_1__SRSRC__SHIFT 0x10
++#define SQ_MIMG_1__SSAMP__SHIFT 0x15
++#define SQ_MIMG_1__D16__SHIFT 0x1f
++#define SQ_MIMG_1__VADDR_MASK 0x000000FFL
++#define SQ_MIMG_1__VDATA_MASK 0x0000FF00L
++#define SQ_MIMG_1__SRSRC_MASK 0x001F0000L
++#define SQ_MIMG_1__SSAMP_MASK 0x03E00000L
++#define SQ_MIMG_1__D16_MASK 0x80000000L
++//SQ_MTBUF_0
++#define SQ_MTBUF_0__OFFSET__SHIFT 0x0
++#define SQ_MTBUF_0__OFFEN__SHIFT 0xc
++#define SQ_MTBUF_0__IDXEN__SHIFT 0xd
++#define SQ_MTBUF_0__GLC__SHIFT 0xe
++#define SQ_MTBUF_0__OP__SHIFT 0xf
++#define SQ_MTBUF_0__DFMT__SHIFT 0x13
++#define SQ_MTBUF_0__NFMT__SHIFT 0x17
++#define SQ_MTBUF_0__ENCODING__SHIFT 0x1a
++#define SQ_MTBUF_0__OFFSET_MASK 0x00000FFFL
++#define SQ_MTBUF_0__OFFEN_MASK 0x00001000L
++#define SQ_MTBUF_0__IDXEN_MASK 0x00002000L
++#define SQ_MTBUF_0__GLC_MASK 0x00004000L
++#define SQ_MTBUF_0__OP_MASK 0x00078000L
++#define SQ_MTBUF_0__DFMT_MASK 0x00780000L
++#define SQ_MTBUF_0__NFMT_MASK 0x03800000L
++#define SQ_MTBUF_0__ENCODING_MASK 0xFC000000L
++//SQ_MTBUF_1
++#define SQ_MTBUF_1__VADDR__SHIFT 0x0
++#define SQ_MTBUF_1__VDATA__SHIFT 0x8
++#define SQ_MTBUF_1__SRSRC__SHIFT 0x10
++#define SQ_MTBUF_1__SLC__SHIFT 0x16
++#define SQ_MTBUF_1__TFE__SHIFT 0x17
++#define SQ_MTBUF_1__SOFFSET__SHIFT 0x18
++#define SQ_MTBUF_1__VADDR_MASK 0x000000FFL
++#define SQ_MTBUF_1__VDATA_MASK 0x0000FF00L
++#define SQ_MTBUF_1__SRSRC_MASK 0x001F0000L
++#define SQ_MTBUF_1__SLC_MASK 0x00400000L
++#define SQ_MTBUF_1__TFE_MASK 0x00800000L
++#define SQ_MTBUF_1__SOFFSET_MASK 0xFF000000L
++//SQ_MUBUF_0
++#define SQ_MUBUF_0__OFFSET__SHIFT 0x0
++#define SQ_MUBUF_0__OFFEN__SHIFT 0xc
++#define SQ_MUBUF_0__IDXEN__SHIFT 0xd
++#define SQ_MUBUF_0__GLC__SHIFT 0xe
++#define SQ_MUBUF_0__LDS__SHIFT 0x10
++#define SQ_MUBUF_0__SLC__SHIFT 0x11
++#define SQ_MUBUF_0__OP__SHIFT 0x12
++#define SQ_MUBUF_0__ENCODING__SHIFT 0x1a
++#define SQ_MUBUF_0__OFFSET_MASK 0x00000FFFL
++#define SQ_MUBUF_0__OFFEN_MASK 0x00001000L
++#define SQ_MUBUF_0__IDXEN_MASK 0x00002000L
++#define SQ_MUBUF_0__GLC_MASK 0x00004000L
++#define SQ_MUBUF_0__LDS_MASK 0x00010000L
++#define SQ_MUBUF_0__SLC_MASK 0x00020000L
++#define SQ_MUBUF_0__OP_MASK 0x01FC0000L
++#define SQ_MUBUF_0__ENCODING_MASK 0xFC000000L
++//SQ_MUBUF_1
++#define SQ_MUBUF_1__VADDR__SHIFT 0x0
++#define SQ_MUBUF_1__VDATA__SHIFT 0x8
++#define SQ_MUBUF_1__SRSRC__SHIFT 0x10
++#define SQ_MUBUF_1__TFE__SHIFT 0x17
++#define SQ_MUBUF_1__SOFFSET__SHIFT 0x18
++#define SQ_MUBUF_1__VADDR_MASK 0x000000FFL
++#define SQ_MUBUF_1__VDATA_MASK 0x0000FF00L
++#define SQ_MUBUF_1__SRSRC_MASK 0x001F0000L
++#define SQ_MUBUF_1__TFE_MASK 0x00800000L
++#define SQ_MUBUF_1__SOFFSET_MASK 0xFF000000L
++//SQ_SCRATCH_0
++#define SQ_SCRATCH_0__OFFSET__SHIFT 0x0
++#define SQ_SCRATCH_0__LDS__SHIFT 0xd
++#define SQ_SCRATCH_0__SEG__SHIFT 0xe
++#define SQ_SCRATCH_0__GLC__SHIFT 0x10
++#define SQ_SCRATCH_0__SLC__SHIFT 0x11
++#define SQ_SCRATCH_0__OP__SHIFT 0x12
++#define SQ_SCRATCH_0__ENCODING__SHIFT 0x1a
++#define SQ_SCRATCH_0__OFFSET_MASK 0x00001FFFL
++#define SQ_SCRATCH_0__LDS_MASK 0x00002000L
++#define SQ_SCRATCH_0__SEG_MASK 0x0000C000L
++#define SQ_SCRATCH_0__GLC_MASK 0x00010000L
++#define SQ_SCRATCH_0__SLC_MASK 0x00020000L
++#define SQ_SCRATCH_0__OP_MASK 0x01FC0000L
++#define SQ_SCRATCH_0__ENCODING_MASK 0xFC000000L
++//SQ_SCRATCH_1
++#define SQ_SCRATCH_1__ADDR__SHIFT 0x0
++#define SQ_SCRATCH_1__DATA__SHIFT 0x8
++#define SQ_SCRATCH_1__SADDR__SHIFT 0x10
++#define SQ_SCRATCH_1__NV__SHIFT 0x17
++#define SQ_SCRATCH_1__VDST__SHIFT 0x18
++#define SQ_SCRATCH_1__ADDR_MASK 0x000000FFL
++#define SQ_SCRATCH_1__DATA_MASK 0x0000FF00L
++#define SQ_SCRATCH_1__SADDR_MASK 0x007F0000L
++#define SQ_SCRATCH_1__NV_MASK 0x00800000L
++#define SQ_SCRATCH_1__VDST_MASK 0xFF000000L
++//SQ_SMEM_0
++#define SQ_SMEM_0__SBASE__SHIFT 0x0
++#define SQ_SMEM_0__SDATA__SHIFT 0x6
++#define SQ_SMEM_0__SOFFSET_EN__SHIFT 0xe
++#define SQ_SMEM_0__NV__SHIFT 0xf
++#define SQ_SMEM_0__GLC__SHIFT 0x10
++#define SQ_SMEM_0__IMM__SHIFT 0x11
++#define SQ_SMEM_0__OP__SHIFT 0x12
++#define SQ_SMEM_0__ENCODING__SHIFT 0x1a
++#define SQ_SMEM_0__SBASE_MASK 0x0000003FL
++#define SQ_SMEM_0__SDATA_MASK 0x00001FC0L
++#define SQ_SMEM_0__SOFFSET_EN_MASK 0x00004000L
++#define SQ_SMEM_0__NV_MASK 0x00008000L
++#define SQ_SMEM_0__GLC_MASK 0x00010000L
++#define SQ_SMEM_0__IMM_MASK 0x00020000L
++#define SQ_SMEM_0__OP_MASK 0x03FC0000L
++#define SQ_SMEM_0__ENCODING_MASK 0xFC000000L
++//SQ_SMEM_1
++#define SQ_SMEM_1__OFFSET__SHIFT 0x0
++#define SQ_SMEM_1__SOFFSET__SHIFT 0x19
++#define SQ_SMEM_1__OFFSET_MASK 0x001FFFFFL
++#define SQ_SMEM_1__SOFFSET_MASK 0xFE000000L
++//SQ_SOP1
++#define SQ_SOP1__SSRC0__SHIFT 0x0
++#define SQ_SOP1__OP__SHIFT 0x8
++#define SQ_SOP1__SDST__SHIFT 0x10
++#define SQ_SOP1__ENCODING__SHIFT 0x17
++#define SQ_SOP1__SSRC0_MASK 0x000000FFL
++#define SQ_SOP1__OP_MASK 0x0000FF00L
++#define SQ_SOP1__SDST_MASK 0x007F0000L
++#define SQ_SOP1__ENCODING_MASK 0xFF800000L
++//SQ_SOP2
++#define SQ_SOP2__SSRC0__SHIFT 0x0
++#define SQ_SOP2__SSRC1__SHIFT 0x8
++#define SQ_SOP2__SDST__SHIFT 0x10
++#define SQ_SOP2__OP__SHIFT 0x17
++#define SQ_SOP2__ENCODING__SHIFT 0x1e
++#define SQ_SOP2__SSRC0_MASK 0x000000FFL
++#define SQ_SOP2__SSRC1_MASK 0x0000FF00L
++#define SQ_SOP2__SDST_MASK 0x007F0000L
++#define SQ_SOP2__OP_MASK 0x3F800000L
++#define SQ_SOP2__ENCODING_MASK 0xC0000000L
++//SQ_SOPC
++#define SQ_SOPC__SSRC0__SHIFT 0x0
++#define SQ_SOPC__SSRC1__SHIFT 0x8
++#define SQ_SOPC__OP__SHIFT 0x10
++#define SQ_SOPC__ENCODING__SHIFT 0x17
++#define SQ_SOPC__SSRC0_MASK 0x000000FFL
++#define SQ_SOPC__SSRC1_MASK 0x0000FF00L
++#define SQ_SOPC__OP_MASK 0x007F0000L
++#define SQ_SOPC__ENCODING_MASK 0xFF800000L
++//SQ_SOPK
++#define SQ_SOPK__SIMM16__SHIFT 0x0
++#define SQ_SOPK__SDST__SHIFT 0x10
++#define SQ_SOPK__OP__SHIFT 0x17
++#define SQ_SOPK__ENCODING__SHIFT 0x1c
++#define SQ_SOPK__SIMM16_MASK 0x0000FFFFL
++#define SQ_SOPK__SDST_MASK 0x007F0000L
++#define SQ_SOPK__OP_MASK 0x0F800000L
++#define SQ_SOPK__ENCODING_MASK 0xF0000000L
++//SQ_SOPP
++#define SQ_SOPP__SIMM16__SHIFT 0x0
++#define SQ_SOPP__OP__SHIFT 0x10
++#define SQ_SOPP__ENCODING__SHIFT 0x17
++#define SQ_SOPP__SIMM16_MASK 0x0000FFFFL
++#define SQ_SOPP__OP_MASK 0x007F0000L
++#define SQ_SOPP__ENCODING_MASK 0xFF800000L
++//SQ_VINTRP
++#define SQ_VINTRP__VSRC__SHIFT 0x0
++#define SQ_VINTRP__ATTRCHAN__SHIFT 0x8
++#define SQ_VINTRP__ATTR__SHIFT 0xa
++#define SQ_VINTRP__OP__SHIFT 0x10
++#define SQ_VINTRP__VDST__SHIFT 0x12
++#define SQ_VINTRP__ENCODING__SHIFT 0x1a
++#define SQ_VINTRP__VSRC_MASK 0x000000FFL
++#define SQ_VINTRP__ATTRCHAN_MASK 0x00000300L
++#define SQ_VINTRP__ATTR_MASK 0x0000FC00L
++#define SQ_VINTRP__OP_MASK 0x00030000L
++#define SQ_VINTRP__VDST_MASK 0x03FC0000L
++#define SQ_VINTRP__ENCODING_MASK 0xFC000000L
++//SQ_VOP1
++#define SQ_VOP1__SRC0__SHIFT 0x0
++#define SQ_VOP1__OP__SHIFT 0x9
++#define SQ_VOP1__VDST__SHIFT 0x11
++#define SQ_VOP1__ENCODING__SHIFT 0x19
++#define SQ_VOP1__SRC0_MASK 0x000001FFL
++#define SQ_VOP1__OP_MASK 0x0001FE00L
++#define SQ_VOP1__VDST_MASK 0x01FE0000L
++#define SQ_VOP1__ENCODING_MASK 0xFE000000L
++//SQ_VOP2
++#define SQ_VOP2__SRC0__SHIFT 0x0
++#define SQ_VOP2__VSRC1__SHIFT 0x9
++#define SQ_VOP2__VDST__SHIFT 0x11
++#define SQ_VOP2__OP__SHIFT 0x19
++#define SQ_VOP2__ENCODING__SHIFT 0x1f
++#define SQ_VOP2__SRC0_MASK 0x000001FFL
++#define SQ_VOP2__VSRC1_MASK 0x0001FE00L
++#define SQ_VOP2__VDST_MASK 0x01FE0000L
++#define SQ_VOP2__OP_MASK 0x7E000000L
++#define SQ_VOP2__ENCODING_MASK 0x80000000L
++//SQ_VOP3P_0
++#define SQ_VOP3P_0__VDST__SHIFT 0x0
++#define SQ_VOP3P_0__NEG_HI__SHIFT 0x8
++#define SQ_VOP3P_0__OP_SEL__SHIFT 0xb
++#define SQ_VOP3P_0__OP_SEL_HI_2__SHIFT 0xe
++#define SQ_VOP3P_0__CLAMP__SHIFT 0xf
++#define SQ_VOP3P_0__OP__SHIFT 0x10
++#define SQ_VOP3P_0__ENCODING__SHIFT 0x17
++#define SQ_VOP3P_0__VDST_MASK 0x000000FFL
++#define SQ_VOP3P_0__NEG_HI_MASK 0x00000700L
++#define SQ_VOP3P_0__OP_SEL_MASK 0x00003800L
++#define SQ_VOP3P_0__OP_SEL_HI_2_MASK 0x00004000L
++#define SQ_VOP3P_0__CLAMP_MASK 0x00008000L
++#define SQ_VOP3P_0__OP_MASK 0x007F0000L
++#define SQ_VOP3P_0__ENCODING_MASK 0xFF800000L
++//SQ_VOP3P_1
++#define SQ_VOP3P_1__SRC0__SHIFT 0x0
++#define SQ_VOP3P_1__SRC1__SHIFT 0x9
++#define SQ_VOP3P_1__SRC2__SHIFT 0x12
++#define SQ_VOP3P_1__OP_SEL_HI__SHIFT 0x1b
++#define SQ_VOP3P_1__NEG__SHIFT 0x1d
++#define SQ_VOP3P_1__SRC0_MASK 0x000001FFL
++#define SQ_VOP3P_1__SRC1_MASK 0x0003FE00L
++#define SQ_VOP3P_1__SRC2_MASK 0x07FC0000L
++#define SQ_VOP3P_1__OP_SEL_HI_MASK 0x18000000L
++#define SQ_VOP3P_1__NEG_MASK 0xE0000000L
++//SQ_VOP3_0
++#define SQ_VOP3_0__VDST__SHIFT 0x0
++#define SQ_VOP3_0__ABS__SHIFT 0x8
++#define SQ_VOP3_0__OP_SEL__SHIFT 0xb
++#define SQ_VOP3_0__CLAMP__SHIFT 0xf
++#define SQ_VOP3_0__OP__SHIFT 0x10
++#define SQ_VOP3_0__ENCODING__SHIFT 0x1a
++#define SQ_VOP3_0__VDST_MASK 0x000000FFL
++#define SQ_VOP3_0__ABS_MASK 0x00000700L
++#define SQ_VOP3_0__OP_SEL_MASK 0x00007800L
++#define SQ_VOP3_0__CLAMP_MASK 0x00008000L
++#define SQ_VOP3_0__OP_MASK 0x03FF0000L
++#define SQ_VOP3_0__ENCODING_MASK 0xFC000000L
++//SQ_VOP3_0_SDST_ENC
++#define SQ_VOP3_0_SDST_ENC__VDST__SHIFT 0x0
++#define SQ_VOP3_0_SDST_ENC__SDST__SHIFT 0x8
++#define SQ_VOP3_0_SDST_ENC__CLAMP__SHIFT 0xf
++#define SQ_VOP3_0_SDST_ENC__OP__SHIFT 0x10
++#define SQ_VOP3_0_SDST_ENC__ENCODING__SHIFT 0x1a
++#define SQ_VOP3_0_SDST_ENC__VDST_MASK 0x000000FFL
++#define SQ_VOP3_0_SDST_ENC__SDST_MASK 0x00007F00L
++#define SQ_VOP3_0_SDST_ENC__CLAMP_MASK 0x00008000L
++#define SQ_VOP3_0_SDST_ENC__OP_MASK 0x03FF0000L
++#define SQ_VOP3_0_SDST_ENC__ENCODING_MASK 0xFC000000L
++//SQ_VOP3_1
++#define SQ_VOP3_1__SRC0__SHIFT 0x0
++#define SQ_VOP3_1__SRC1__SHIFT 0x9
++#define SQ_VOP3_1__SRC2__SHIFT 0x12
++#define SQ_VOP3_1__OMOD__SHIFT 0x1b
++#define SQ_VOP3_1__NEG__SHIFT 0x1d
++#define SQ_VOP3_1__SRC0_MASK 0x000001FFL
++#define SQ_VOP3_1__SRC1_MASK 0x0003FE00L
++#define SQ_VOP3_1__SRC2_MASK 0x07FC0000L
++#define SQ_VOP3_1__OMOD_MASK 0x18000000L
++#define SQ_VOP3_1__NEG_MASK 0xE0000000L
++//SQ_VOPC
++#define SQ_VOPC__SRC0__SHIFT 0x0
++#define SQ_VOPC__VSRC1__SHIFT 0x9
++#define SQ_VOPC__OP__SHIFT 0x11
++#define SQ_VOPC__ENCODING__SHIFT 0x19
++#define SQ_VOPC__SRC0_MASK 0x000001FFL
++#define SQ_VOPC__VSRC1_MASK 0x0001FE00L
++#define SQ_VOPC__OP_MASK 0x01FE0000L
++#define SQ_VOPC__ENCODING_MASK 0xFE000000L
++//SQ_VOP_DPP
++#define SQ_VOP_DPP__SRC0__SHIFT 0x0
++#define SQ_VOP_DPP__DPP_CTRL__SHIFT 0x8
++#define SQ_VOP_DPP__BOUND_CTRL__SHIFT 0x13
++#define SQ_VOP_DPP__SRC0_NEG__SHIFT 0x14
++#define SQ_VOP_DPP__SRC0_ABS__SHIFT 0x15
++#define SQ_VOP_DPP__SRC1_NEG__SHIFT 0x16
++#define SQ_VOP_DPP__SRC1_ABS__SHIFT 0x17
++#define SQ_VOP_DPP__BANK_MASK__SHIFT 0x18
++#define SQ_VOP_DPP__ROW_MASK__SHIFT 0x1c
++#define SQ_VOP_DPP__SRC0_MASK 0x000000FFL
++#define SQ_VOP_DPP__DPP_CTRL_MASK 0x0001FF00L
++#define SQ_VOP_DPP__BOUND_CTRL_MASK 0x00080000L
++#define SQ_VOP_DPP__SRC0_NEG_MASK 0x00100000L
++#define SQ_VOP_DPP__SRC0_ABS_MASK 0x00200000L
++#define SQ_VOP_DPP__SRC1_NEG_MASK 0x00400000L
++#define SQ_VOP_DPP__SRC1_ABS_MASK 0x00800000L
++#define SQ_VOP_DPP__BANK_MASK_MASK 0x0F000000L
++#define SQ_VOP_DPP__ROW_MASK_MASK 0xF0000000L
++//SQ_VOP_SDWA
++#define SQ_VOP_SDWA__SRC0__SHIFT 0x0
++#define SQ_VOP_SDWA__DST_SEL__SHIFT 0x8
++#define SQ_VOP_SDWA__DST_UNUSED__SHIFT 0xb
++#define SQ_VOP_SDWA__CLAMP__SHIFT 0xd
++#define SQ_VOP_SDWA__OMOD__SHIFT 0xe
++#define SQ_VOP_SDWA__SRC0_SEL__SHIFT 0x10
++#define SQ_VOP_SDWA__SRC0_SEXT__SHIFT 0x13
++#define SQ_VOP_SDWA__SRC0_NEG__SHIFT 0x14
++#define SQ_VOP_SDWA__SRC0_ABS__SHIFT 0x15
++#define SQ_VOP_SDWA__S0__SHIFT 0x17
++#define SQ_VOP_SDWA__SRC1_SEL__SHIFT 0x18
++#define SQ_VOP_SDWA__SRC1_SEXT__SHIFT 0x1b
++#define SQ_VOP_SDWA__SRC1_NEG__SHIFT 0x1c
++#define SQ_VOP_SDWA__SRC1_ABS__SHIFT 0x1d
++#define SQ_VOP_SDWA__S1__SHIFT 0x1f
++#define SQ_VOP_SDWA__SRC0_MASK 0x000000FFL
++#define SQ_VOP_SDWA__DST_SEL_MASK 0x00000700L
++#define SQ_VOP_SDWA__DST_UNUSED_MASK 0x00001800L
++#define SQ_VOP_SDWA__CLAMP_MASK 0x00002000L
++#define SQ_VOP_SDWA__OMOD_MASK 0x0000C000L
++#define SQ_VOP_SDWA__SRC0_SEL_MASK 0x00070000L
++#define SQ_VOP_SDWA__SRC0_SEXT_MASK 0x00080000L
++#define SQ_VOP_SDWA__SRC0_NEG_MASK 0x00100000L
++#define SQ_VOP_SDWA__SRC0_ABS_MASK 0x00200000L
++#define SQ_VOP_SDWA__S0_MASK 0x00800000L
++#define SQ_VOP_SDWA__SRC1_SEL_MASK 0x07000000L
++#define SQ_VOP_SDWA__SRC1_SEXT_MASK 0x08000000L
++#define SQ_VOP_SDWA__SRC1_NEG_MASK 0x10000000L
++#define SQ_VOP_SDWA__SRC1_ABS_MASK 0x20000000L
++#define SQ_VOP_SDWA__S1_MASK 0x80000000L
++//SQ_VOP_SDWA_SDST_ENC
++#define SQ_VOP_SDWA_SDST_ENC__SRC0__SHIFT 0x0
++#define SQ_VOP_SDWA_SDST_ENC__SDST__SHIFT 0x8
++#define SQ_VOP_SDWA_SDST_ENC__SD__SHIFT 0xf
++#define SQ_VOP_SDWA_SDST_ENC__SRC0_SEL__SHIFT 0x10
++#define SQ_VOP_SDWA_SDST_ENC__SRC0_SEXT__SHIFT 0x13
++#define SQ_VOP_SDWA_SDST_ENC__SRC0_NEG__SHIFT 0x14
++#define SQ_VOP_SDWA_SDST_ENC__SRC0_ABS__SHIFT 0x15
++#define SQ_VOP_SDWA_SDST_ENC__S0__SHIFT 0x17
++#define SQ_VOP_SDWA_SDST_ENC__SRC1_SEL__SHIFT 0x18
++#define SQ_VOP_SDWA_SDST_ENC__SRC1_SEXT__SHIFT 0x1b
++#define SQ_VOP_SDWA_SDST_ENC__SRC1_NEG__SHIFT 0x1c
++#define SQ_VOP_SDWA_SDST_ENC__SRC1_ABS__SHIFT 0x1d
++#define SQ_VOP_SDWA_SDST_ENC__S1__SHIFT 0x1f
++#define SQ_VOP_SDWA_SDST_ENC__SRC0_MASK 0x000000FFL
++#define SQ_VOP_SDWA_SDST_ENC__SDST_MASK 0x00007F00L
++#define SQ_VOP_SDWA_SDST_ENC__SD_MASK 0x00008000L
++#define SQ_VOP_SDWA_SDST_ENC__SRC0_SEL_MASK 0x00070000L
++#define SQ_VOP_SDWA_SDST_ENC__SRC0_SEXT_MASK 0x00080000L
++#define SQ_VOP_SDWA_SDST_ENC__SRC0_NEG_MASK 0x00100000L
++#define SQ_VOP_SDWA_SDST_ENC__SRC0_ABS_MASK 0x00200000L
++#define SQ_VOP_SDWA_SDST_ENC__S0_MASK 0x00800000L
++#define SQ_VOP_SDWA_SDST_ENC__SRC1_SEL_MASK 0x07000000L
++#define SQ_VOP_SDWA_SDST_ENC__SRC1_SEXT_MASK 0x08000000L
++#define SQ_VOP_SDWA_SDST_ENC__SRC1_NEG_MASK 0x10000000L
++#define SQ_VOP_SDWA_SDST_ENC__SRC1_ABS_MASK 0x20000000L
++#define SQ_VOP_SDWA_SDST_ENC__S1_MASK 0x80000000L
++//SQ_LB_CTR_CTRL
++#define SQ_LB_CTR_CTRL__START__SHIFT 0x0
++#define SQ_LB_CTR_CTRL__LOAD__SHIFT 0x1
++#define SQ_LB_CTR_CTRL__CLEAR__SHIFT 0x2
++#define SQ_LB_CTR_CTRL__START_MASK 0x00000001L
++#define SQ_LB_CTR_CTRL__LOAD_MASK 0x00000002L
++#define SQ_LB_CTR_CTRL__CLEAR_MASK 0x00000004L
++//SQ_LB_DATA0
++#define SQ_LB_DATA0__DATA__SHIFT 0x0
++#define SQ_LB_DATA0__DATA_MASK 0xFFFFFFFFL
++//SQ_LB_DATA1
++#define SQ_LB_DATA1__DATA__SHIFT 0x0
++#define SQ_LB_DATA1__DATA_MASK 0xFFFFFFFFL
++//SQ_LB_DATA2
++#define SQ_LB_DATA2__DATA__SHIFT 0x0
++#define SQ_LB_DATA2__DATA_MASK 0xFFFFFFFFL
++//SQ_LB_DATA3
++#define SQ_LB_DATA3__DATA__SHIFT 0x0
++#define SQ_LB_DATA3__DATA_MASK 0xFFFFFFFFL
++//SQ_LB_CTR_SEL
++#define SQ_LB_CTR_SEL__SEL0__SHIFT 0x0
++#define SQ_LB_CTR_SEL__SEL1__SHIFT 0x4
++#define SQ_LB_CTR_SEL__SEL2__SHIFT 0x8
++#define SQ_LB_CTR_SEL__SEL3__SHIFT 0xc
++#define SQ_LB_CTR_SEL__SEL0_MASK 0x0000000FL
++#define SQ_LB_CTR_SEL__SEL1_MASK 0x000000F0L
++#define SQ_LB_CTR_SEL__SEL2_MASK 0x00000F00L
++#define SQ_LB_CTR_SEL__SEL3_MASK 0x0000F000L
++//SQ_LB_CTR0_CU
++#define SQ_LB_CTR0_CU__SH0_MASK__SHIFT 0x0
++#define SQ_LB_CTR0_CU__SH1_MASK__SHIFT 0x10
++#define SQ_LB_CTR0_CU__SH0_MASK_MASK 0x0000FFFFL
++#define SQ_LB_CTR0_CU__SH1_MASK_MASK 0xFFFF0000L
++//SQ_LB_CTR1_CU
++#define SQ_LB_CTR1_CU__SH0_MASK__SHIFT 0x0
++#define SQ_LB_CTR1_CU__SH1_MASK__SHIFT 0x10
++#define SQ_LB_CTR1_CU__SH0_MASK_MASK 0x0000FFFFL
++#define SQ_LB_CTR1_CU__SH1_MASK_MASK 0xFFFF0000L
++//SQ_LB_CTR2_CU
++#define SQ_LB_CTR2_CU__SH0_MASK__SHIFT 0x0
++#define SQ_LB_CTR2_CU__SH1_MASK__SHIFT 0x10
++#define SQ_LB_CTR2_CU__SH0_MASK_MASK 0x0000FFFFL
++#define SQ_LB_CTR2_CU__SH1_MASK_MASK 0xFFFF0000L
++//SQ_LB_CTR3_CU
++#define SQ_LB_CTR3_CU__SH0_MASK__SHIFT 0x0
++#define SQ_LB_CTR3_CU__SH1_MASK__SHIFT 0x10
++#define SQ_LB_CTR3_CU__SH0_MASK_MASK 0x0000FFFFL
++#define SQ_LB_CTR3_CU__SH1_MASK_MASK 0xFFFF0000L
++//SQC_EDC_CNT
++#define SQC_EDC_CNT__DATA_CU0_WRITE_DATA_BUF_SEC_COUNT__SHIFT 0x0
++#define SQC_EDC_CNT__DATA_CU0_WRITE_DATA_BUF_DED_COUNT__SHIFT 0x2
++#define SQC_EDC_CNT__DATA_CU0_UTCL1_LFIFO_SEC_COUNT__SHIFT 0x4
++#define SQC_EDC_CNT__DATA_CU0_UTCL1_LFIFO_DED_COUNT__SHIFT 0x6
++#define SQC_EDC_CNT__DATA_CU1_WRITE_DATA_BUF_SEC_COUNT__SHIFT 0x8
++#define SQC_EDC_CNT__DATA_CU1_WRITE_DATA_BUF_DED_COUNT__SHIFT 0xa
++#define SQC_EDC_CNT__DATA_CU1_UTCL1_LFIFO_SEC_COUNT__SHIFT 0xc
++#define SQC_EDC_CNT__DATA_CU1_UTCL1_LFIFO_DED_COUNT__SHIFT 0xe
++#define SQC_EDC_CNT__DATA_CU2_WRITE_DATA_BUF_SEC_COUNT__SHIFT 0x10
++#define SQC_EDC_CNT__DATA_CU2_WRITE_DATA_BUF_DED_COUNT__SHIFT 0x12
++#define SQC_EDC_CNT__DATA_CU2_UTCL1_LFIFO_SEC_COUNT__SHIFT 0x14
++#define SQC_EDC_CNT__DATA_CU2_UTCL1_LFIFO_DED_COUNT__SHIFT 0x16
++#define SQC_EDC_CNT__DATA_CU3_WRITE_DATA_BUF_SEC_COUNT__SHIFT 0x18
++#define SQC_EDC_CNT__DATA_CU3_WRITE_DATA_BUF_DED_COUNT__SHIFT 0x1a
++#define SQC_EDC_CNT__DATA_CU3_UTCL1_LFIFO_SEC_COUNT__SHIFT 0x1c
++#define SQC_EDC_CNT__DATA_CU3_UTCL1_LFIFO_DED_COUNT__SHIFT 0x1e
++#define SQC_EDC_CNT__DATA_CU0_WRITE_DATA_BUF_SEC_COUNT_MASK 0x00000003L
++#define SQC_EDC_CNT__DATA_CU0_WRITE_DATA_BUF_DED_COUNT_MASK 0x0000000CL
++#define SQC_EDC_CNT__DATA_CU0_UTCL1_LFIFO_SEC_COUNT_MASK 0x00000030L
++#define SQC_EDC_CNT__DATA_CU0_UTCL1_LFIFO_DED_COUNT_MASK 0x000000C0L
++#define SQC_EDC_CNT__DATA_CU1_WRITE_DATA_BUF_SEC_COUNT_MASK 0x00000300L
++#define SQC_EDC_CNT__DATA_CU1_WRITE_DATA_BUF_DED_COUNT_MASK 0x00000C00L
++#define SQC_EDC_CNT__DATA_CU1_UTCL1_LFIFO_SEC_COUNT_MASK 0x00003000L
++#define SQC_EDC_CNT__DATA_CU1_UTCL1_LFIFO_DED_COUNT_MASK 0x0000C000L
++#define SQC_EDC_CNT__DATA_CU2_WRITE_DATA_BUF_SEC_COUNT_MASK 0x00030000L
++#define SQC_EDC_CNT__DATA_CU2_WRITE_DATA_BUF_DED_COUNT_MASK 0x000C0000L
++#define SQC_EDC_CNT__DATA_CU2_UTCL1_LFIFO_SEC_COUNT_MASK 0x00300000L
++#define SQC_EDC_CNT__DATA_CU2_UTCL1_LFIFO_DED_COUNT_MASK 0x00C00000L
++#define SQC_EDC_CNT__DATA_CU3_WRITE_DATA_BUF_SEC_COUNT_MASK 0x03000000L
++#define SQC_EDC_CNT__DATA_CU3_WRITE_DATA_BUF_DED_COUNT_MASK 0x0C000000L
++#define SQC_EDC_CNT__DATA_CU3_UTCL1_LFIFO_SEC_COUNT_MASK 0x30000000L
++#define SQC_EDC_CNT__DATA_CU3_UTCL1_LFIFO_DED_COUNT_MASK 0xC0000000L
++//SQ_EDC_SEC_CNT
++#define SQ_EDC_SEC_CNT__LDS_SEC__SHIFT 0x0
++#define SQ_EDC_SEC_CNT__SGPR_SEC__SHIFT 0x8
++#define SQ_EDC_SEC_CNT__VGPR_SEC__SHIFT 0x10
++#define SQ_EDC_SEC_CNT__LDS_SEC_MASK 0x000000FFL
++#define SQ_EDC_SEC_CNT__SGPR_SEC_MASK 0x0000FF00L
++#define SQ_EDC_SEC_CNT__VGPR_SEC_MASK 0x00FF0000L
++//SQ_EDC_DED_CNT
++#define SQ_EDC_DED_CNT__LDS_DED__SHIFT 0x0
++#define SQ_EDC_DED_CNT__SGPR_DED__SHIFT 0x8
++#define SQ_EDC_DED_CNT__VGPR_DED__SHIFT 0x10
++#define SQ_EDC_DED_CNT__LDS_DED_MASK 0x000000FFL
++#define SQ_EDC_DED_CNT__SGPR_DED_MASK 0x0000FF00L
++#define SQ_EDC_DED_CNT__VGPR_DED_MASK 0x00FF0000L
++//SQ_EDC_INFO
++#define SQ_EDC_INFO__WAVE_ID__SHIFT 0x0
++#define SQ_EDC_INFO__SIMD_ID__SHIFT 0x4
++#define SQ_EDC_INFO__SOURCE__SHIFT 0x6
++#define SQ_EDC_INFO__VM_ID__SHIFT 0x9
++#define SQ_EDC_INFO__WAVE_ID_MASK 0x0000000FL
++#define SQ_EDC_INFO__SIMD_ID_MASK 0x00000030L
++#define SQ_EDC_INFO__SOURCE_MASK 0x000001C0L
++#define SQ_EDC_INFO__VM_ID_MASK 0x00001E00L
++//SQ_EDC_CNT
++#define SQ_EDC_CNT__LDS_D_SEC_COUNT__SHIFT 0x0
++#define SQ_EDC_CNT__LDS_D_DED_COUNT__SHIFT 0x2
++#define SQ_EDC_CNT__LDS_I_SEC_COUNT__SHIFT 0x4
++#define SQ_EDC_CNT__LDS_I_DED_COUNT__SHIFT 0x6
++#define SQ_EDC_CNT__SGPR_SEC_COUNT__SHIFT 0x8
++#define SQ_EDC_CNT__SGPR_DED_COUNT__SHIFT 0xa
++#define SQ_EDC_CNT__VGPR0_SEC_COUNT__SHIFT 0xc
++#define SQ_EDC_CNT__VGPR0_DED_COUNT__SHIFT 0xe
++#define SQ_EDC_CNT__VGPR1_SEC_COUNT__SHIFT 0x10
++#define SQ_EDC_CNT__VGPR1_DED_COUNT__SHIFT 0x12
++#define SQ_EDC_CNT__VGPR2_SEC_COUNT__SHIFT 0x14
++#define SQ_EDC_CNT__VGPR2_DED_COUNT__SHIFT 0x16
++#define SQ_EDC_CNT__VGPR3_SEC_COUNT__SHIFT 0x18
++#define SQ_EDC_CNT__VGPR3_DED_COUNT__SHIFT 0x1a
++#define SQ_EDC_CNT__LDS_D_SEC_COUNT_MASK 0x00000003L
++#define SQ_EDC_CNT__LDS_D_DED_COUNT_MASK 0x0000000CL
++#define SQ_EDC_CNT__LDS_I_SEC_COUNT_MASK 0x00000030L
++#define SQ_EDC_CNT__LDS_I_DED_COUNT_MASK 0x000000C0L
++#define SQ_EDC_CNT__SGPR_SEC_COUNT_MASK 0x00000300L
++#define SQ_EDC_CNT__SGPR_DED_COUNT_MASK 0x00000C00L
++#define SQ_EDC_CNT__VGPR0_SEC_COUNT_MASK 0x00003000L
++#define SQ_EDC_CNT__VGPR0_DED_COUNT_MASK 0x0000C000L
++#define SQ_EDC_CNT__VGPR1_SEC_COUNT_MASK 0x00030000L
++#define SQ_EDC_CNT__VGPR1_DED_COUNT_MASK 0x000C0000L
++#define SQ_EDC_CNT__VGPR2_SEC_COUNT_MASK 0x00300000L
++#define SQ_EDC_CNT__VGPR2_DED_COUNT_MASK 0x00C00000L
++#define SQ_EDC_CNT__VGPR3_SEC_COUNT_MASK 0x03000000L
++#define SQ_EDC_CNT__VGPR3_DED_COUNT_MASK 0x0C000000L
++//SQ_EDC_FUE_CNTL
++#define SQ_EDC_FUE_CNTL__BLOCK_FUE_FLAGS__SHIFT 0x0
++#define SQ_EDC_FUE_CNTL__FUE_INTERRUPT_ENABLES__SHIFT 0x10
++#define SQ_EDC_FUE_CNTL__BLOCK_FUE_FLAGS_MASK 0x0000FFFFL
++#define SQ_EDC_FUE_CNTL__FUE_INTERRUPT_ENABLES_MASK 0xFFFF0000L
++//SQ_THREAD_TRACE_WORD_CMN
++#define SQ_THREAD_TRACE_WORD_CMN__TOKEN_TYPE__SHIFT 0x0
++#define SQ_THREAD_TRACE_WORD_CMN__TIME_DELTA__SHIFT 0x4
++#define SQ_THREAD_TRACE_WORD_CMN__TOKEN_TYPE_MASK 0x000FL
++#define SQ_THREAD_TRACE_WORD_CMN__TIME_DELTA_MASK 0x0010L
++//SQ_THREAD_TRACE_WORD_EVENT
++#define SQ_THREAD_TRACE_WORD_EVENT__TOKEN_TYPE__SHIFT 0x0
++#define SQ_THREAD_TRACE_WORD_EVENT__TIME_DELTA__SHIFT 0x4
++#define SQ_THREAD_TRACE_WORD_EVENT__SH_ID__SHIFT 0x5
++#define SQ_THREAD_TRACE_WORD_EVENT__STAGE__SHIFT 0x6
++#define SQ_THREAD_TRACE_WORD_EVENT__EVENT_TYPE__SHIFT 0xa
++#define SQ_THREAD_TRACE_WORD_EVENT__TOKEN_TYPE_MASK 0x000FL
++#define SQ_THREAD_TRACE_WORD_EVENT__TIME_DELTA_MASK 0x0010L
++#define SQ_THREAD_TRACE_WORD_EVENT__SH_ID_MASK 0x0020L
++#define SQ_THREAD_TRACE_WORD_EVENT__STAGE_MASK 0x01C0L
++#define SQ_THREAD_TRACE_WORD_EVENT__EVENT_TYPE_MASK 0xFC00L
++//SQ_THREAD_TRACE_WORD_INST
++#define SQ_THREAD_TRACE_WORD_INST__TOKEN_TYPE__SHIFT 0x0
++#define SQ_THREAD_TRACE_WORD_INST__TIME_DELTA__SHIFT 0x4
++#define SQ_THREAD_TRACE_WORD_INST__WAVE_ID__SHIFT 0x5
++#define SQ_THREAD_TRACE_WORD_INST__SIMD_ID__SHIFT 0x9
++#define SQ_THREAD_TRACE_WORD_INST__INST_TYPE__SHIFT 0xb
++#define SQ_THREAD_TRACE_WORD_INST__TOKEN_TYPE_MASK 0x000FL
++#define SQ_THREAD_TRACE_WORD_INST__TIME_DELTA_MASK 0x0010L
++#define SQ_THREAD_TRACE_WORD_INST__WAVE_ID_MASK 0x01E0L
++#define SQ_THREAD_TRACE_WORD_INST__SIMD_ID_MASK 0x0600L
++#define SQ_THREAD_TRACE_WORD_INST__INST_TYPE_MASK 0xF800L
++//SQ_THREAD_TRACE_WORD_INST_PC_1_OF_2
++#define SQ_THREAD_TRACE_WORD_INST_PC_1_OF_2__TOKEN_TYPE__SHIFT 0x0
++#define SQ_THREAD_TRACE_WORD_INST_PC_1_OF_2__TIME_DELTA__SHIFT 0x4
++#define SQ_THREAD_TRACE_WORD_INST_PC_1_OF_2__WAVE_ID__SHIFT 0x5
++#define SQ_THREAD_TRACE_WORD_INST_PC_1_OF_2__SIMD_ID__SHIFT 0x9
++#define SQ_THREAD_TRACE_WORD_INST_PC_1_OF_2__TRAP_ERROR__SHIFT 0xf
++#define SQ_THREAD_TRACE_WORD_INST_PC_1_OF_2__PC_LO__SHIFT 0x10
++#define SQ_THREAD_TRACE_WORD_INST_PC_1_OF_2__TOKEN_TYPE_MASK 0x0000000FL
++#define SQ_THREAD_TRACE_WORD_INST_PC_1_OF_2__TIME_DELTA_MASK 0x00000010L
++#define SQ_THREAD_TRACE_WORD_INST_PC_1_OF_2__WAVE_ID_MASK 0x000001E0L
++#define SQ_THREAD_TRACE_WORD_INST_PC_1_OF_2__SIMD_ID_MASK 0x00000600L
++#define SQ_THREAD_TRACE_WORD_INST_PC_1_OF_2__TRAP_ERROR_MASK 0x00008000L
++#define SQ_THREAD_TRACE_WORD_INST_PC_1_OF_2__PC_LO_MASK 0xFFFF0000L
++//SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2
++#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__TOKEN_TYPE__SHIFT 0x0
++#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__TIME_DELTA__SHIFT 0x4
++#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__SH_ID__SHIFT 0x5
++#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__CU_ID__SHIFT 0x6
++#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__WAVE_ID__SHIFT 0xa
++#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__SIMD_ID__SHIFT 0xe
++#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__DATA_LO__SHIFT 0x10
++#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__TOKEN_TYPE_MASK 0x0000000FL
++#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__TIME_DELTA_MASK 0x00000010L
++#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__SH_ID_MASK 0x00000020L
++#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__CU_ID_MASK 0x000003C0L
++#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__WAVE_ID_MASK 0x00003C00L
++#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__SIMD_ID_MASK 0x0000C000L
++#define SQ_THREAD_TRACE_WORD_INST_USERDATA_1_OF_2__DATA_LO_MASK 0xFFFF0000L
++//SQ_THREAD_TRACE_WORD_ISSUE
++#define SQ_THREAD_TRACE_WORD_ISSUE__TOKEN_TYPE__SHIFT 0x0
++#define SQ_THREAD_TRACE_WORD_ISSUE__TIME_DELTA__SHIFT 0x4
++#define SQ_THREAD_TRACE_WORD_ISSUE__SIMD_ID__SHIFT 0x5
++#define SQ_THREAD_TRACE_WORD_ISSUE__INST0__SHIFT 0x8
++#define SQ_THREAD_TRACE_WORD_ISSUE__INST1__SHIFT 0xa
++#define SQ_THREAD_TRACE_WORD_ISSUE__INST2__SHIFT 0xc
++#define SQ_THREAD_TRACE_WORD_ISSUE__INST3__SHIFT 0xe
++#define SQ_THREAD_TRACE_WORD_ISSUE__INST4__SHIFT 0x10
++#define SQ_THREAD_TRACE_WORD_ISSUE__INST5__SHIFT 0x12
++#define SQ_THREAD_TRACE_WORD_ISSUE__INST6__SHIFT 0x14
++#define SQ_THREAD_TRACE_WORD_ISSUE__INST7__SHIFT 0x16
++#define SQ_THREAD_TRACE_WORD_ISSUE__INST8__SHIFT 0x18
++#define SQ_THREAD_TRACE_WORD_ISSUE__INST9__SHIFT 0x1a
++#define SQ_THREAD_TRACE_WORD_ISSUE__TOKEN_TYPE_MASK 0x0000000FL
++#define SQ_THREAD_TRACE_WORD_ISSUE__TIME_DELTA_MASK 0x00000010L
++#define SQ_THREAD_TRACE_WORD_ISSUE__SIMD_ID_MASK 0x00000060L
++#define SQ_THREAD_TRACE_WORD_ISSUE__INST0_MASK 0x00000300L
++#define SQ_THREAD_TRACE_WORD_ISSUE__INST1_MASK 0x00000C00L
++#define SQ_THREAD_TRACE_WORD_ISSUE__INST2_MASK 0x00003000L
++#define SQ_THREAD_TRACE_WORD_ISSUE__INST3_MASK 0x0000C000L
++#define SQ_THREAD_TRACE_WORD_ISSUE__INST4_MASK 0x00030000L
++#define SQ_THREAD_TRACE_WORD_ISSUE__INST5_MASK 0x000C0000L
++#define SQ_THREAD_TRACE_WORD_ISSUE__INST6_MASK 0x00300000L
++#define SQ_THREAD_TRACE_WORD_ISSUE__INST7_MASK 0x00C00000L
++#define SQ_THREAD_TRACE_WORD_ISSUE__INST8_MASK 0x03000000L
++#define SQ_THREAD_TRACE_WORD_ISSUE__INST9_MASK 0x0C000000L
++//SQ_THREAD_TRACE_WORD_MISC
++#define SQ_THREAD_TRACE_WORD_MISC__TOKEN_TYPE__SHIFT 0x0
++#define SQ_THREAD_TRACE_WORD_MISC__TIME_DELTA__SHIFT 0x4
++#define SQ_THREAD_TRACE_WORD_MISC__SH_ID__SHIFT 0xc
++#define SQ_THREAD_TRACE_WORD_MISC__MISC_TOKEN_TYPE__SHIFT 0xd
++#define SQ_THREAD_TRACE_WORD_MISC__TOKEN_TYPE_MASK 0x000FL
++#define SQ_THREAD_TRACE_WORD_MISC__TIME_DELTA_MASK 0x0FF0L
++#define SQ_THREAD_TRACE_WORD_MISC__SH_ID_MASK 0x1000L
++#define SQ_THREAD_TRACE_WORD_MISC__MISC_TOKEN_TYPE_MASK 0xE000L
++//SQ_THREAD_TRACE_WORD_PERF_1_OF_2
++#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__TOKEN_TYPE__SHIFT 0x0
++#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__TIME_DELTA__SHIFT 0x4
++#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__SH_ID__SHIFT 0x5
++#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__CU_ID__SHIFT 0x6
++#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__CNTR_BANK__SHIFT 0xa
++#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__CNTR0__SHIFT 0xc
++#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__CNTR1_LO__SHIFT 0x19
++#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__TOKEN_TYPE_MASK 0x0000000FL
++#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__TIME_DELTA_MASK 0x00000010L
++#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__SH_ID_MASK 0x00000020L
++#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__CU_ID_MASK 0x000003C0L
++#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__CNTR_BANK_MASK 0x00000C00L
++#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__CNTR0_MASK 0x01FFF000L
++#define SQ_THREAD_TRACE_WORD_PERF_1_OF_2__CNTR1_LO_MASK 0xFE000000L
++//SQ_THREAD_TRACE_WORD_REG_1_OF_2
++#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__TOKEN_TYPE__SHIFT 0x0
++#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__TIME_DELTA__SHIFT 0x4
++#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__PIPE_ID__SHIFT 0x5
++#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__ME_ID__SHIFT 0x7
++#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__REG_DROPPED_PREV__SHIFT 0x9
++#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__REG_TYPE__SHIFT 0xa
++#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__REG_PRIV__SHIFT 0xe
++#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__REG_OP__SHIFT 0xf
++#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__REG_ADDR__SHIFT 0x10
++#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__TOKEN_TYPE_MASK 0x0000000FL
++#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__TIME_DELTA_MASK 0x00000010L
++#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__PIPE_ID_MASK 0x00000060L
++#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__ME_ID_MASK 0x00000180L
++#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__REG_DROPPED_PREV_MASK 0x00000200L
++#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__REG_TYPE_MASK 0x00001C00L
++#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__REG_PRIV_MASK 0x00004000L
++#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__REG_OP_MASK 0x00008000L
++#define SQ_THREAD_TRACE_WORD_REG_1_OF_2__REG_ADDR_MASK 0xFFFF0000L
++//SQ_THREAD_TRACE_WORD_REG_2_OF_2
++#define SQ_THREAD_TRACE_WORD_REG_2_OF_2__DATA__SHIFT 0x0
++#define SQ_THREAD_TRACE_WORD_REG_2_OF_2__DATA_MASK 0xFFFFFFFFL
++//SQ_THREAD_TRACE_WORD_REG_CS_1_OF_2
++#define SQ_THREAD_TRACE_WORD_REG_CS_1_OF_2__TOKEN_TYPE__SHIFT 0x0
++#define SQ_THREAD_TRACE_WORD_REG_CS_1_OF_2__TIME_DELTA__SHIFT 0x4
++#define SQ_THREAD_TRACE_WORD_REG_CS_1_OF_2__PIPE_ID__SHIFT 0x5
++#define SQ_THREAD_TRACE_WORD_REG_CS_1_OF_2__ME_ID__SHIFT 0x7
++#define SQ_THREAD_TRACE_WORD_REG_CS_1_OF_2__REG_ADDR__SHIFT 0x9
++#define SQ_THREAD_TRACE_WORD_REG_CS_1_OF_2__DATA_LO__SHIFT 0x10
++#define SQ_THREAD_TRACE_WORD_REG_CS_1_OF_2__TOKEN_TYPE_MASK 0x0000000FL
++#define SQ_THREAD_TRACE_WORD_REG_CS_1_OF_2__TIME_DELTA_MASK 0x00000010L
++#define SQ_THREAD_TRACE_WORD_REG_CS_1_OF_2__PIPE_ID_MASK 0x00000060L
++#define SQ_THREAD_TRACE_WORD_REG_CS_1_OF_2__ME_ID_MASK 0x00000180L
++#define SQ_THREAD_TRACE_WORD_REG_CS_1_OF_2__REG_ADDR_MASK 0x0000FE00L
++#define SQ_THREAD_TRACE_WORD_REG_CS_1_OF_2__DATA_LO_MASK 0xFFFF0000L
++//SQ_THREAD_TRACE_WORD_REG_CS_2_OF_2
++#define SQ_THREAD_TRACE_WORD_REG_CS_2_OF_2__DATA_HI__SHIFT 0x0
++#define SQ_THREAD_TRACE_WORD_REG_CS_2_OF_2__DATA_HI_MASK 0x0000FFFFL
++//SQ_THREAD_TRACE_WORD_TIMESTAMP_1_OF_2
++#define SQ_THREAD_TRACE_WORD_TIMESTAMP_1_OF_2__TOKEN_TYPE__SHIFT 0x0
++#define SQ_THREAD_TRACE_WORD_TIMESTAMP_1_OF_2__TIME_LO__SHIFT 0x10
++#define SQ_THREAD_TRACE_WORD_TIMESTAMP_1_OF_2__TOKEN_TYPE_MASK 0x0000000FL
++#define SQ_THREAD_TRACE_WORD_TIMESTAMP_1_OF_2__TIME_LO_MASK 0xFFFF0000L
++//SQ_THREAD_TRACE_WORD_WAVE
++#define SQ_THREAD_TRACE_WORD_WAVE__TOKEN_TYPE__SHIFT 0x0
++#define SQ_THREAD_TRACE_WORD_WAVE__TIME_DELTA__SHIFT 0x4
++#define SQ_THREAD_TRACE_WORD_WAVE__SH_ID__SHIFT 0x5
++#define SQ_THREAD_TRACE_WORD_WAVE__CU_ID__SHIFT 0x6
++#define SQ_THREAD_TRACE_WORD_WAVE__WAVE_ID__SHIFT 0xa
++#define SQ_THREAD_TRACE_WORD_WAVE__SIMD_ID__SHIFT 0xe
++#define SQ_THREAD_TRACE_WORD_WAVE__TOKEN_TYPE_MASK 0x000FL
++#define SQ_THREAD_TRACE_WORD_WAVE__TIME_DELTA_MASK 0x0010L
++#define SQ_THREAD_TRACE_WORD_WAVE__SH_ID_MASK 0x0020L
++#define SQ_THREAD_TRACE_WORD_WAVE__CU_ID_MASK 0x03C0L
++#define SQ_THREAD_TRACE_WORD_WAVE__WAVE_ID_MASK 0x3C00L
++#define SQ_THREAD_TRACE_WORD_WAVE__SIMD_ID_MASK 0xC000L
++//SQ_THREAD_TRACE_WORD_WAVE_START
++#define SQ_THREAD_TRACE_WORD_WAVE_START__TOKEN_TYPE__SHIFT 0x0
++#define SQ_THREAD_TRACE_WORD_WAVE_START__TIME_DELTA__SHIFT 0x4
++#define SQ_THREAD_TRACE_WORD_WAVE_START__SH_ID__SHIFT 0x5
++#define SQ_THREAD_TRACE_WORD_WAVE_START__CU_ID__SHIFT 0x6
++#define SQ_THREAD_TRACE_WORD_WAVE_START__WAVE_ID__SHIFT 0xa
++#define SQ_THREAD_TRACE_WORD_WAVE_START__SIMD_ID__SHIFT 0xe
++#define SQ_THREAD_TRACE_WORD_WAVE_START__DISPATCHER__SHIFT 0x10
++#define SQ_THREAD_TRACE_WORD_WAVE_START__VS_NO_ALLOC_OR_GROUPED__SHIFT 0x15
++#define SQ_THREAD_TRACE_WORD_WAVE_START__COUNT__SHIFT 0x16
++#define SQ_THREAD_TRACE_WORD_WAVE_START__TG_ID__SHIFT 0x1d
++#define SQ_THREAD_TRACE_WORD_WAVE_START__TOKEN_TYPE_MASK 0x0000000FL
++#define SQ_THREAD_TRACE_WORD_WAVE_START__TIME_DELTA_MASK 0x00000010L
++#define SQ_THREAD_TRACE_WORD_WAVE_START__SH_ID_MASK 0x00000020L
++#define SQ_THREAD_TRACE_WORD_WAVE_START__CU_ID_MASK 0x000003C0L
++#define SQ_THREAD_TRACE_WORD_WAVE_START__WAVE_ID_MASK 0x00003C00L
++#define SQ_THREAD_TRACE_WORD_WAVE_START__SIMD_ID_MASK 0x0000C000L
++#define SQ_THREAD_TRACE_WORD_WAVE_START__DISPATCHER_MASK 0x001F0000L
++#define SQ_THREAD_TRACE_WORD_WAVE_START__VS_NO_ALLOC_OR_GROUPED_MASK 0x00200000L
++#define SQ_THREAD_TRACE_WORD_WAVE_START__COUNT_MASK 0x1FC00000L
++#define SQ_THREAD_TRACE_WORD_WAVE_START__TG_ID_MASK 0xE0000000L
++//SQ_THREAD_TRACE_WORD_INST_PC_2_OF_2
++#define SQ_THREAD_TRACE_WORD_INST_PC_2_OF_2__PC_HI__SHIFT 0x0
++#define SQ_THREAD_TRACE_WORD_INST_PC_2_OF_2__PC_HI_MASK 0x00FFFFFFL
++//SQ_THREAD_TRACE_WORD_INST_USERDATA_2_OF_2
++#define SQ_THREAD_TRACE_WORD_INST_USERDATA_2_OF_2__DATA_HI__SHIFT 0x0
++#define SQ_THREAD_TRACE_WORD_INST_USERDATA_2_OF_2__DATA_HI_MASK 0xFFFFL
++//SQ_THREAD_TRACE_WORD_PERF_2_OF_2
++#define SQ_THREAD_TRACE_WORD_PERF_2_OF_2__CNTR1_HI__SHIFT 0x0
++#define SQ_THREAD_TRACE_WORD_PERF_2_OF_2__CNTR2__SHIFT 0x6
++#define SQ_THREAD_TRACE_WORD_PERF_2_OF_2__CNTR3__SHIFT 0x13
++#define SQ_THREAD_TRACE_WORD_PERF_2_OF_2__CNTR1_HI_MASK 0x0000003FL
++#define SQ_THREAD_TRACE_WORD_PERF_2_OF_2__CNTR2_MASK 0x0007FFC0L
++#define SQ_THREAD_TRACE_WORD_PERF_2_OF_2__CNTR3_MASK 0xFFF80000L
++//SQ_THREAD_TRACE_WORD_TIMESTAMP_2_OF_2
++#define SQ_THREAD_TRACE_WORD_TIMESTAMP_2_OF_2__TIME_HI__SHIFT 0x0
++#define SQ_THREAD_TRACE_WORD_TIMESTAMP_2_OF_2__TIME_HI_MASK 0xFFFFFFFFL
++//SQ_WREXEC_EXEC_HI
++#define SQ_WREXEC_EXEC_HI__ADDR_HI__SHIFT 0x0
++#define SQ_WREXEC_EXEC_HI__FIRST_WAVE__SHIFT 0x1a
++#define SQ_WREXEC_EXEC_HI__ATC__SHIFT 0x1b
++#define SQ_WREXEC_EXEC_HI__MTYPE__SHIFT 0x1c
++#define SQ_WREXEC_EXEC_HI__MSB__SHIFT 0x1f
++#define SQ_WREXEC_EXEC_HI__ADDR_HI_MASK 0x0000FFFFL
++#define SQ_WREXEC_EXEC_HI__FIRST_WAVE_MASK 0x04000000L
++#define SQ_WREXEC_EXEC_HI__ATC_MASK 0x08000000L
++#define SQ_WREXEC_EXEC_HI__MTYPE_MASK 0x70000000L
++#define SQ_WREXEC_EXEC_HI__MSB_MASK 0x80000000L
++//SQ_WREXEC_EXEC_LO
++#define SQ_WREXEC_EXEC_LO__ADDR_LO__SHIFT 0x0
++#define SQ_WREXEC_EXEC_LO__ADDR_LO_MASK 0xFFFFFFFFL
++//SQ_BUF_RSRC_WORD0
++#define SQ_BUF_RSRC_WORD0__BASE_ADDRESS__SHIFT 0x0
++#define SQ_BUF_RSRC_WORD0__BASE_ADDRESS_MASK 0xFFFFFFFFL
++//SQ_BUF_RSRC_WORD1
++#define SQ_BUF_RSRC_WORD1__BASE_ADDRESS_HI__SHIFT 0x0
++#define SQ_BUF_RSRC_WORD1__STRIDE__SHIFT 0x10
++#define SQ_BUF_RSRC_WORD1__CACHE_SWIZZLE__SHIFT 0x1e
++#define SQ_BUF_RSRC_WORD1__SWIZZLE_ENABLE__SHIFT 0x1f
++#define SQ_BUF_RSRC_WORD1__BASE_ADDRESS_HI_MASK 0x0000FFFFL
++#define SQ_BUF_RSRC_WORD1__STRIDE_MASK 0x3FFF0000L
++#define SQ_BUF_RSRC_WORD1__CACHE_SWIZZLE_MASK 0x40000000L
++#define SQ_BUF_RSRC_WORD1__SWIZZLE_ENABLE_MASK 0x80000000L
++//SQ_BUF_RSRC_WORD2
++#define SQ_BUF_RSRC_WORD2__NUM_RECORDS__SHIFT 0x0
++#define SQ_BUF_RSRC_WORD2__NUM_RECORDS_MASK 0xFFFFFFFFL
++//SQ_BUF_RSRC_WORD3
++#define SQ_BUF_RSRC_WORD3__DST_SEL_X__SHIFT 0x0
++#define SQ_BUF_RSRC_WORD3__DST_SEL_Y__SHIFT 0x3
++#define SQ_BUF_RSRC_WORD3__DST_SEL_Z__SHIFT 0x6
++#define SQ_BUF_RSRC_WORD3__DST_SEL_W__SHIFT 0x9
++#define SQ_BUF_RSRC_WORD3__NUM_FORMAT__SHIFT 0xc
++#define SQ_BUF_RSRC_WORD3__DATA_FORMAT__SHIFT 0xf
++#define SQ_BUF_RSRC_WORD3__USER_VM_ENABLE__SHIFT 0x13
++#define SQ_BUF_RSRC_WORD3__USER_VM_MODE__SHIFT 0x14
++#define SQ_BUF_RSRC_WORD3__INDEX_STRIDE__SHIFT 0x15
++#define SQ_BUF_RSRC_WORD3__ADD_TID_ENABLE__SHIFT 0x17
++#define SQ_BUF_RSRC_WORD3__NV__SHIFT 0x1b
++#define SQ_BUF_RSRC_WORD3__TYPE__SHIFT 0x1e
++#define SQ_BUF_RSRC_WORD3__DST_SEL_X_MASK 0x00000007L
++#define SQ_BUF_RSRC_WORD3__DST_SEL_Y_MASK 0x00000038L
++#define SQ_BUF_RSRC_WORD3__DST_SEL_Z_MASK 0x000001C0L
++#define SQ_BUF_RSRC_WORD3__DST_SEL_W_MASK 0x00000E00L
++#define SQ_BUF_RSRC_WORD3__NUM_FORMAT_MASK 0x00007000L
++#define SQ_BUF_RSRC_WORD3__DATA_FORMAT_MASK 0x00078000L
++#define SQ_BUF_RSRC_WORD3__USER_VM_ENABLE_MASK 0x00080000L
++#define SQ_BUF_RSRC_WORD3__USER_VM_MODE_MASK 0x00100000L
++#define SQ_BUF_RSRC_WORD3__INDEX_STRIDE_MASK 0x00600000L
++#define SQ_BUF_RSRC_WORD3__ADD_TID_ENABLE_MASK 0x00800000L
++#define SQ_BUF_RSRC_WORD3__NV_MASK 0x08000000L
++#define SQ_BUF_RSRC_WORD3__TYPE_MASK 0xC0000000L
++//SQ_IMG_RSRC_WORD0
++#define SQ_IMG_RSRC_WORD0__BASE_ADDRESS__SHIFT 0x0
++#define SQ_IMG_RSRC_WORD0__BASE_ADDRESS_MASK 0xFFFFFFFFL
++//SQ_IMG_RSRC_WORD1
++#define SQ_IMG_RSRC_WORD1__BASE_ADDRESS_HI__SHIFT 0x0
++#define SQ_IMG_RSRC_WORD1__MIN_LOD__SHIFT 0x8
++#define SQ_IMG_RSRC_WORD1__DATA_FORMAT__SHIFT 0x14
++#define SQ_IMG_RSRC_WORD1__NUM_FORMAT__SHIFT 0x1a
++#define SQ_IMG_RSRC_WORD1__NV__SHIFT 0x1e
++#define SQ_IMG_RSRC_WORD1__META_DIRECT__SHIFT 0x1f
++#define SQ_IMG_RSRC_WORD1__BASE_ADDRESS_HI_MASK 0x000000FFL
++#define SQ_IMG_RSRC_WORD1__MIN_LOD_MASK 0x000FFF00L
++#define SQ_IMG_RSRC_WORD1__DATA_FORMAT_MASK 0x03F00000L
++#define SQ_IMG_RSRC_WORD1__NUM_FORMAT_MASK 0x3C000000L
++#define SQ_IMG_RSRC_WORD1__NV_MASK 0x40000000L
++#define SQ_IMG_RSRC_WORD1__META_DIRECT_MASK 0x80000000L
++//SQ_IMG_RSRC_WORD2
++#define SQ_IMG_RSRC_WORD2__WIDTH__SHIFT 0x0
++#define SQ_IMG_RSRC_WORD2__HEIGHT__SHIFT 0xe
++#define SQ_IMG_RSRC_WORD2__PERF_MOD__SHIFT 0x1c
++#define SQ_IMG_RSRC_WORD2__WIDTH_MASK 0x00003FFFL
++#define SQ_IMG_RSRC_WORD2__HEIGHT_MASK 0x0FFFC000L
++#define SQ_IMG_RSRC_WORD2__PERF_MOD_MASK 0x70000000L
++//SQ_IMG_RSRC_WORD3
++#define SQ_IMG_RSRC_WORD3__DST_SEL_X__SHIFT 0x0
++#define SQ_IMG_RSRC_WORD3__DST_SEL_Y__SHIFT 0x3
++#define SQ_IMG_RSRC_WORD3__DST_SEL_Z__SHIFT 0x6
++#define SQ_IMG_RSRC_WORD3__DST_SEL_W__SHIFT 0x9
++#define SQ_IMG_RSRC_WORD3__BASE_LEVEL__SHIFT 0xc
++#define SQ_IMG_RSRC_WORD3__LAST_LEVEL__SHIFT 0x10
++#define SQ_IMG_RSRC_WORD3__SW_MODE__SHIFT 0x14
++#define SQ_IMG_RSRC_WORD3__TYPE__SHIFT 0x1c
++#define SQ_IMG_RSRC_WORD3__DST_SEL_X_MASK 0x00000007L
++#define SQ_IMG_RSRC_WORD3__DST_SEL_Y_MASK 0x00000038L
++#define SQ_IMG_RSRC_WORD3__DST_SEL_Z_MASK 0x000001C0L
++#define SQ_IMG_RSRC_WORD3__DST_SEL_W_MASK 0x00000E00L
++#define SQ_IMG_RSRC_WORD3__BASE_LEVEL_MASK 0x0000F000L
++#define SQ_IMG_RSRC_WORD3__LAST_LEVEL_MASK 0x000F0000L
++#define SQ_IMG_RSRC_WORD3__SW_MODE_MASK 0x01F00000L
++#define SQ_IMG_RSRC_WORD3__TYPE_MASK 0xF0000000L
++//SQ_IMG_RSRC_WORD4
++#define SQ_IMG_RSRC_WORD4__DEPTH__SHIFT 0x0
++#define SQ_IMG_RSRC_WORD4__PITCH__SHIFT 0xd
++#define SQ_IMG_RSRC_WORD4__BC_SWIZZLE__SHIFT 0x1d
++#define SQ_IMG_RSRC_WORD4__DEPTH_MASK 0x00001FFFL
++#define SQ_IMG_RSRC_WORD4__PITCH_MASK 0x1FFFE000L
++#define SQ_IMG_RSRC_WORD4__BC_SWIZZLE_MASK 0xE0000000L
++//SQ_IMG_RSRC_WORD5
++#define SQ_IMG_RSRC_WORD5__BASE_ARRAY__SHIFT 0x0
++#define SQ_IMG_RSRC_WORD5__ARRAY_PITCH__SHIFT 0xd
++#define SQ_IMG_RSRC_WORD5__META_DATA_ADDRESS__SHIFT 0x11
++#define SQ_IMG_RSRC_WORD5__META_LINEAR__SHIFT 0x19
++#define SQ_IMG_RSRC_WORD5__META_PIPE_ALIGNED__SHIFT 0x1a
++#define SQ_IMG_RSRC_WORD5__META_RB_ALIGNED__SHIFT 0x1b
++#define SQ_IMG_RSRC_WORD5__MAX_MIP__SHIFT 0x1c
++#define SQ_IMG_RSRC_WORD5__BASE_ARRAY_MASK 0x00001FFFL
++#define SQ_IMG_RSRC_WORD5__ARRAY_PITCH_MASK 0x0001E000L
++#define SQ_IMG_RSRC_WORD5__META_DATA_ADDRESS_MASK 0x01FE0000L
++#define SQ_IMG_RSRC_WORD5__META_LINEAR_MASK 0x02000000L
++#define SQ_IMG_RSRC_WORD5__META_PIPE_ALIGNED_MASK 0x04000000L
++#define SQ_IMG_RSRC_WORD5__META_RB_ALIGNED_MASK 0x08000000L
++#define SQ_IMG_RSRC_WORD5__MAX_MIP_MASK 0xF0000000L
++//SQ_IMG_RSRC_WORD6
++#define SQ_IMG_RSRC_WORD6__MIN_LOD_WARN__SHIFT 0x0
++#define SQ_IMG_RSRC_WORD6__COUNTER_BANK_ID__SHIFT 0xc
++#define SQ_IMG_RSRC_WORD6__LOD_HDW_CNT_EN__SHIFT 0x14
++#define SQ_IMG_RSRC_WORD6__COMPRESSION_EN__SHIFT 0x15
++#define SQ_IMG_RSRC_WORD6__ALPHA_IS_ON_MSB__SHIFT 0x16
++#define SQ_IMG_RSRC_WORD6__COLOR_TRANSFORM__SHIFT 0x17
++#define SQ_IMG_RSRC_WORD6__LOST_ALPHA_BITS__SHIFT 0x18
++#define SQ_IMG_RSRC_WORD6__LOST_COLOR_BITS__SHIFT 0x1c
++#define SQ_IMG_RSRC_WORD6__MIN_LOD_WARN_MASK 0x00000FFFL
++#define SQ_IMG_RSRC_WORD6__COUNTER_BANK_ID_MASK 0x000FF000L
++#define SQ_IMG_RSRC_WORD6__LOD_HDW_CNT_EN_MASK 0x00100000L
++#define SQ_IMG_RSRC_WORD6__COMPRESSION_EN_MASK 0x00200000L
++#define SQ_IMG_RSRC_WORD6__ALPHA_IS_ON_MSB_MASK 0x00400000L
++#define SQ_IMG_RSRC_WORD6__COLOR_TRANSFORM_MASK 0x00800000L
++#define SQ_IMG_RSRC_WORD6__LOST_ALPHA_BITS_MASK 0x0F000000L
++#define SQ_IMG_RSRC_WORD6__LOST_COLOR_BITS_MASK 0xF0000000L
++//SQ_IMG_RSRC_WORD7
++#define SQ_IMG_RSRC_WORD7__META_DATA_ADDRESS__SHIFT 0x0
++#define SQ_IMG_RSRC_WORD7__META_DATA_ADDRESS_MASK 0xFFFFFFFFL
++//SQ_IMG_SAMP_WORD0
++#define SQ_IMG_SAMP_WORD0__CLAMP_X__SHIFT 0x0
++#define SQ_IMG_SAMP_WORD0__CLAMP_Y__SHIFT 0x3
++#define SQ_IMG_SAMP_WORD0__CLAMP_Z__SHIFT 0x6
++#define SQ_IMG_SAMP_WORD0__MAX_ANISO_RATIO__SHIFT 0x9
++#define SQ_IMG_SAMP_WORD0__DEPTH_COMPARE_FUNC__SHIFT 0xc
++#define SQ_IMG_SAMP_WORD0__FORCE_UNNORMALIZED__SHIFT 0xf
++#define SQ_IMG_SAMP_WORD0__ANISO_THRESHOLD__SHIFT 0x10
++#define SQ_IMG_SAMP_WORD0__MC_COORD_TRUNC__SHIFT 0x13
++#define SQ_IMG_SAMP_WORD0__FORCE_DEGAMMA__SHIFT 0x14
++#define SQ_IMG_SAMP_WORD0__ANISO_BIAS__SHIFT 0x15
++#define SQ_IMG_SAMP_WORD0__TRUNC_COORD__SHIFT 0x1b
++#define SQ_IMG_SAMP_WORD0__DISABLE_CUBE_WRAP__SHIFT 0x1c
++#define SQ_IMG_SAMP_WORD0__FILTER_MODE__SHIFT 0x1d
++#define SQ_IMG_SAMP_WORD0__COMPAT_MODE__SHIFT 0x1f
++#define SQ_IMG_SAMP_WORD0__CLAMP_X_MASK 0x00000007L
++#define SQ_IMG_SAMP_WORD0__CLAMP_Y_MASK 0x00000038L
++#define SQ_IMG_SAMP_WORD0__CLAMP_Z_MASK 0x000001C0L
++#define SQ_IMG_SAMP_WORD0__MAX_ANISO_RATIO_MASK 0x00000E00L
++#define SQ_IMG_SAMP_WORD0__DEPTH_COMPARE_FUNC_MASK 0x00007000L
++#define SQ_IMG_SAMP_WORD0__FORCE_UNNORMALIZED_MASK 0x00008000L
++#define SQ_IMG_SAMP_WORD0__ANISO_THRESHOLD_MASK 0x00070000L
++#define SQ_IMG_SAMP_WORD0__MC_COORD_TRUNC_MASK 0x00080000L
++#define SQ_IMG_SAMP_WORD0__FORCE_DEGAMMA_MASK 0x00100000L
++#define SQ_IMG_SAMP_WORD0__ANISO_BIAS_MASK 0x07E00000L
++#define SQ_IMG_SAMP_WORD0__TRUNC_COORD_MASK 0x08000000L
++#define SQ_IMG_SAMP_WORD0__DISABLE_CUBE_WRAP_MASK 0x10000000L
++#define SQ_IMG_SAMP_WORD0__FILTER_MODE_MASK 0x60000000L
++#define SQ_IMG_SAMP_WORD0__COMPAT_MODE_MASK 0x80000000L
++//SQ_IMG_SAMP_WORD1
++#define SQ_IMG_SAMP_WORD1__MIN_LOD__SHIFT 0x0
++#define SQ_IMG_SAMP_WORD1__MAX_LOD__SHIFT 0xc
++#define SQ_IMG_SAMP_WORD1__PERF_MIP__SHIFT 0x18
++#define SQ_IMG_SAMP_WORD1__PERF_Z__SHIFT 0x1c
++#define SQ_IMG_SAMP_WORD1__MIN_LOD_MASK 0x00000FFFL
++#define SQ_IMG_SAMP_WORD1__MAX_LOD_MASK 0x00FFF000L
++#define SQ_IMG_SAMP_WORD1__PERF_MIP_MASK 0x0F000000L
++#define SQ_IMG_SAMP_WORD1__PERF_Z_MASK 0xF0000000L
++//SQ_IMG_SAMP_WORD2
++#define SQ_IMG_SAMP_WORD2__LOD_BIAS__SHIFT 0x0
++#define SQ_IMG_SAMP_WORD2__LOD_BIAS_SEC__SHIFT 0xe
++#define SQ_IMG_SAMP_WORD2__XY_MAG_FILTER__SHIFT 0x14
++#define SQ_IMG_SAMP_WORD2__XY_MIN_FILTER__SHIFT 0x16
++#define SQ_IMG_SAMP_WORD2__Z_FILTER__SHIFT 0x18
++#define SQ_IMG_SAMP_WORD2__MIP_FILTER__SHIFT 0x1a
++#define SQ_IMG_SAMP_WORD2__MIP_POINT_PRECLAMP__SHIFT 0x1c
++#define SQ_IMG_SAMP_WORD2__BLEND_ZERO_PRT__SHIFT 0x1d
++#define SQ_IMG_SAMP_WORD2__FILTER_PREC_FIX__SHIFT 0x1e
++#define SQ_IMG_SAMP_WORD2__ANISO_OVERRIDE__SHIFT 0x1f
++#define SQ_IMG_SAMP_WORD2__LOD_BIAS_MASK 0x00003FFFL
++#define SQ_IMG_SAMP_WORD2__LOD_BIAS_SEC_MASK 0x000FC000L
++#define SQ_IMG_SAMP_WORD2__XY_MAG_FILTER_MASK 0x00300000L
++#define SQ_IMG_SAMP_WORD2__XY_MIN_FILTER_MASK 0x00C00000L
++#define SQ_IMG_SAMP_WORD2__Z_FILTER_MASK 0x03000000L
++#define SQ_IMG_SAMP_WORD2__MIP_FILTER_MASK 0x0C000000L
++#define SQ_IMG_SAMP_WORD2__MIP_POINT_PRECLAMP_MASK 0x10000000L
++#define SQ_IMG_SAMP_WORD2__BLEND_ZERO_PRT_MASK 0x20000000L
++#define SQ_IMG_SAMP_WORD2__FILTER_PREC_FIX_MASK 0x40000000L
++#define SQ_IMG_SAMP_WORD2__ANISO_OVERRIDE_MASK 0x80000000L
++//SQ_IMG_SAMP_WORD3
++#define SQ_IMG_SAMP_WORD3__BORDER_COLOR_PTR__SHIFT 0x0
++#define SQ_IMG_SAMP_WORD3__SKIP_DEGAMMA__SHIFT 0xc
++#define SQ_IMG_SAMP_WORD3__BORDER_COLOR_TYPE__SHIFT 0x1e
++#define SQ_IMG_SAMP_WORD3__BORDER_COLOR_PTR_MASK 0x00000FFFL
++#define SQ_IMG_SAMP_WORD3__SKIP_DEGAMMA_MASK 0x00001000L
++#define SQ_IMG_SAMP_WORD3__BORDER_COLOR_TYPE_MASK 0xC0000000L
++//SQ_FLAT_SCRATCH_WORD0
++#define SQ_FLAT_SCRATCH_WORD0__SIZE__SHIFT 0x0
++#define SQ_FLAT_SCRATCH_WORD0__SIZE_MASK 0x0007FFFFL
++//SQ_FLAT_SCRATCH_WORD1
++#define SQ_FLAT_SCRATCH_WORD1__OFFSET__SHIFT 0x0
++#define SQ_FLAT_SCRATCH_WORD1__OFFSET_MASK 0x00FFFFFFL
++//SQ_M0_GPR_IDX_WORD
++#define SQ_M0_GPR_IDX_WORD__INDEX__SHIFT 0x0
++#define SQ_M0_GPR_IDX_WORD__VSRC0_REL__SHIFT 0xc
++#define SQ_M0_GPR_IDX_WORD__VSRC1_REL__SHIFT 0xd
++#define SQ_M0_GPR_IDX_WORD__VSRC2_REL__SHIFT 0xe
++#define SQ_M0_GPR_IDX_WORD__VDST_REL__SHIFT 0xf
++#define SQ_M0_GPR_IDX_WORD__INDEX_MASK 0x000000FFL
++#define SQ_M0_GPR_IDX_WORD__VSRC0_REL_MASK 0x00001000L
++#define SQ_M0_GPR_IDX_WORD__VSRC1_REL_MASK 0x00002000L
++#define SQ_M0_GPR_IDX_WORD__VSRC2_REL_MASK 0x00004000L
++#define SQ_M0_GPR_IDX_WORD__VDST_REL_MASK 0x00008000L
++//SQC_ICACHE_UTCL1_CNTL1
++#define SQC_ICACHE_UTCL1_CNTL1__FORCE_4K_L2_RESP__SHIFT 0x0
++#define SQC_ICACHE_UTCL1_CNTL1__GPUVM_64K_DEF__SHIFT 0x1
++#define SQC_ICACHE_UTCL1_CNTL1__GPUVM_PERM_MODE__SHIFT 0x2
++#define SQC_ICACHE_UTCL1_CNTL1__RESP_MODE__SHIFT 0x3
++#define SQC_ICACHE_UTCL1_CNTL1__RESP_FAULT_MODE__SHIFT 0x5
++#define SQC_ICACHE_UTCL1_CNTL1__CLIENTID__SHIFT 0x7
++#define SQC_ICACHE_UTCL1_CNTL1__ENABLE_PUSH_LFIFO__SHIFT 0x11
++#define SQC_ICACHE_UTCL1_CNTL1__ENABLE_LFIFO_PRI_ARB__SHIFT 0x12
++#define SQC_ICACHE_UTCL1_CNTL1__REG_INVALIDATE_VMID__SHIFT 0x13
++#define SQC_ICACHE_UTCL1_CNTL1__REG_INVALIDATE_ALL_VMID__SHIFT 0x17
++#define SQC_ICACHE_UTCL1_CNTL1__REG_INVALIDATE_TOGGLE__SHIFT 0x18
++#define SQC_ICACHE_UTCL1_CNTL1__CLIENT_INVALIDATE_ALL_VMID__SHIFT 0x19
++#define SQC_ICACHE_UTCL1_CNTL1__FORCE_MISS__SHIFT 0x1a
++#define SQC_ICACHE_UTCL1_CNTL1__FORCE_IN_ORDER__SHIFT 0x1b
++#define SQC_ICACHE_UTCL1_CNTL1__REDUCE_FIFO_DEPTH_BY_2__SHIFT 0x1c
++#define SQC_ICACHE_UTCL1_CNTL1__REDUCE_CACHE_SIZE_BY_2__SHIFT 0x1e
++#define SQC_ICACHE_UTCL1_CNTL1__FORCE_4K_L2_RESP_MASK 0x00000001L
++#define SQC_ICACHE_UTCL1_CNTL1__GPUVM_64K_DEF_MASK 0x00000002L
++#define SQC_ICACHE_UTCL1_CNTL1__GPUVM_PERM_MODE_MASK 0x00000004L
++#define SQC_ICACHE_UTCL1_CNTL1__RESP_MODE_MASK 0x00000018L
++#define SQC_ICACHE_UTCL1_CNTL1__RESP_FAULT_MODE_MASK 0x00000060L
++#define SQC_ICACHE_UTCL1_CNTL1__CLIENTID_MASK 0x0000FF80L
++#define SQC_ICACHE_UTCL1_CNTL1__ENABLE_PUSH_LFIFO_MASK 0x00020000L
++#define SQC_ICACHE_UTCL1_CNTL1__ENABLE_LFIFO_PRI_ARB_MASK 0x00040000L
++#define SQC_ICACHE_UTCL1_CNTL1__REG_INVALIDATE_VMID_MASK 0x00780000L
++#define SQC_ICACHE_UTCL1_CNTL1__REG_INVALIDATE_ALL_VMID_MASK 0x00800000L
++#define SQC_ICACHE_UTCL1_CNTL1__REG_INVALIDATE_TOGGLE_MASK 0x01000000L
++#define SQC_ICACHE_UTCL1_CNTL1__CLIENT_INVALIDATE_ALL_VMID_MASK 0x02000000L
++#define SQC_ICACHE_UTCL1_CNTL1__FORCE_MISS_MASK 0x04000000L
++#define SQC_ICACHE_UTCL1_CNTL1__FORCE_IN_ORDER_MASK 0x08000000L
++#define SQC_ICACHE_UTCL1_CNTL1__REDUCE_FIFO_DEPTH_BY_2_MASK 0x30000000L
++#define SQC_ICACHE_UTCL1_CNTL1__REDUCE_CACHE_SIZE_BY_2_MASK 0xC0000000L
++//SQC_ICACHE_UTCL1_CNTL2
++#define SQC_ICACHE_UTCL1_CNTL2__SPARE__SHIFT 0x0
++#define SQC_ICACHE_UTCL1_CNTL2__LFIFO_SCAN_DISABLE__SHIFT 0x8
++#define SQC_ICACHE_UTCL1_CNTL2__MTYPE_OVRD_DIS__SHIFT 0x9
++#define SQC_ICACHE_UTCL1_CNTL2__LINE_VALID__SHIFT 0xa
++#define SQC_ICACHE_UTCL1_CNTL2__DIS_EDC__SHIFT 0xb
++#define SQC_ICACHE_UTCL1_CNTL2__GPUVM_INV_MODE__SHIFT 0xc
++#define SQC_ICACHE_UTCL1_CNTL2__SHOOTDOWN_OPT__SHIFT 0xd
++#define SQC_ICACHE_UTCL1_CNTL2__FORCE_SNOOP__SHIFT 0xe
++#define SQC_ICACHE_UTCL1_CNTL2__FORCE_GPUVM_INV_ACK__SHIFT 0xf
++#define SQC_ICACHE_UTCL1_CNTL2__ARB_BURST_MODE__SHIFT 0x10
++#define SQC_ICACHE_UTCL1_CNTL2__ENABLE_PERF_EVENT_RD_WR__SHIFT 0x12
++#define SQC_ICACHE_UTCL1_CNTL2__PERF_EVENT_RD_WR__SHIFT 0x13
++#define SQC_ICACHE_UTCL1_CNTL2__ENABLE_PERF_EVENT_VMID__SHIFT 0x14
++#define SQC_ICACHE_UTCL1_CNTL2__PERF_EVENT_VMID__SHIFT 0x15
++#define SQC_ICACHE_UTCL1_CNTL2__FORCE_FRAG_2M_TO_64K__SHIFT 0x1a
++#define SQC_ICACHE_UTCL1_CNTL2__SPARE_MASK 0x000000FFL
++#define SQC_ICACHE_UTCL1_CNTL2__LFIFO_SCAN_DISABLE_MASK 0x00000100L
++#define SQC_ICACHE_UTCL1_CNTL2__MTYPE_OVRD_DIS_MASK 0x00000200L
++#define SQC_ICACHE_UTCL1_CNTL2__LINE_VALID_MASK 0x00000400L
++#define SQC_ICACHE_UTCL1_CNTL2__DIS_EDC_MASK 0x00000800L
++#define SQC_ICACHE_UTCL1_CNTL2__GPUVM_INV_MODE_MASK 0x00001000L
++#define SQC_ICACHE_UTCL1_CNTL2__SHOOTDOWN_OPT_MASK 0x00002000L
++#define SQC_ICACHE_UTCL1_CNTL2__FORCE_SNOOP_MASK 0x00004000L
++#define SQC_ICACHE_UTCL1_CNTL2__FORCE_GPUVM_INV_ACK_MASK 0x00008000L
++#define SQC_ICACHE_UTCL1_CNTL2__ARB_BURST_MODE_MASK 0x00030000L
++#define SQC_ICACHE_UTCL1_CNTL2__ENABLE_PERF_EVENT_RD_WR_MASK 0x00040000L
++#define SQC_ICACHE_UTCL1_CNTL2__PERF_EVENT_RD_WR_MASK 0x00080000L
++#define SQC_ICACHE_UTCL1_CNTL2__ENABLE_PERF_EVENT_VMID_MASK 0x00100000L
++#define SQC_ICACHE_UTCL1_CNTL2__PERF_EVENT_VMID_MASK 0x01E00000L
++#define SQC_ICACHE_UTCL1_CNTL2__FORCE_FRAG_2M_TO_64K_MASK 0x04000000L
++//SQC_DCACHE_UTCL1_CNTL1
++#define SQC_DCACHE_UTCL1_CNTL1__FORCE_4K_L2_RESP__SHIFT 0x0
++#define SQC_DCACHE_UTCL1_CNTL1__GPUVM_64K_DEF__SHIFT 0x1
++#define SQC_DCACHE_UTCL1_CNTL1__GPUVM_PERM_MODE__SHIFT 0x2
++#define SQC_DCACHE_UTCL1_CNTL1__RESP_MODE__SHIFT 0x3
++#define SQC_DCACHE_UTCL1_CNTL1__RESP_FAULT_MODE__SHIFT 0x5
++#define SQC_DCACHE_UTCL1_CNTL1__CLIENTID__SHIFT 0x7
++#define SQC_DCACHE_UTCL1_CNTL1__ENABLE_PUSH_LFIFO__SHIFT 0x11
++#define SQC_DCACHE_UTCL1_CNTL1__ENABLE_LFIFO_PRI_ARB__SHIFT 0x12
++#define SQC_DCACHE_UTCL1_CNTL1__REG_INVALIDATE_VMID__SHIFT 0x13
++#define SQC_DCACHE_UTCL1_CNTL1__REG_INVALIDATE_ALL_VMID__SHIFT 0x17
++#define SQC_DCACHE_UTCL1_CNTL1__REG_INVALIDATE_TOGGLE__SHIFT 0x18
++#define SQC_DCACHE_UTCL1_CNTL1__CLIENT_INVALIDATE_ALL_VMID__SHIFT 0x19
++#define SQC_DCACHE_UTCL1_CNTL1__FORCE_MISS__SHIFT 0x1a
++#define SQC_DCACHE_UTCL1_CNTL1__FORCE_IN_ORDER__SHIFT 0x1b
++#define SQC_DCACHE_UTCL1_CNTL1__REDUCE_FIFO_DEPTH_BY_2__SHIFT 0x1c
++#define SQC_DCACHE_UTCL1_CNTL1__REDUCE_CACHE_SIZE_BY_2__SHIFT 0x1e
++#define SQC_DCACHE_UTCL1_CNTL1__FORCE_4K_L2_RESP_MASK 0x00000001L
++#define SQC_DCACHE_UTCL1_CNTL1__GPUVM_64K_DEF_MASK 0x00000002L
++#define SQC_DCACHE_UTCL1_CNTL1__GPUVM_PERM_MODE_MASK 0x00000004L
++#define SQC_DCACHE_UTCL1_CNTL1__RESP_MODE_MASK 0x00000018L
++#define SQC_DCACHE_UTCL1_CNTL1__RESP_FAULT_MODE_MASK 0x00000060L
++#define SQC_DCACHE_UTCL1_CNTL1__CLIENTID_MASK 0x0000FF80L
++#define SQC_DCACHE_UTCL1_CNTL1__ENABLE_PUSH_LFIFO_MASK 0x00020000L
++#define SQC_DCACHE_UTCL1_CNTL1__ENABLE_LFIFO_PRI_ARB_MASK 0x00040000L
++#define SQC_DCACHE_UTCL1_CNTL1__REG_INVALIDATE_VMID_MASK 0x00780000L
++#define SQC_DCACHE_UTCL1_CNTL1__REG_INVALIDATE_ALL_VMID_MASK 0x00800000L
++#define SQC_DCACHE_UTCL1_CNTL1__REG_INVALIDATE_TOGGLE_MASK 0x01000000L
++#define SQC_DCACHE_UTCL1_CNTL1__CLIENT_INVALIDATE_ALL_VMID_MASK 0x02000000L
++#define SQC_DCACHE_UTCL1_CNTL1__FORCE_MISS_MASK 0x04000000L
++#define SQC_DCACHE_UTCL1_CNTL1__FORCE_IN_ORDER_MASK 0x08000000L
++#define SQC_DCACHE_UTCL1_CNTL1__REDUCE_FIFO_DEPTH_BY_2_MASK 0x30000000L
++#define SQC_DCACHE_UTCL1_CNTL1__REDUCE_CACHE_SIZE_BY_2_MASK 0xC0000000L
++//SQC_DCACHE_UTCL1_CNTL2
++#define SQC_DCACHE_UTCL1_CNTL2__SPARE__SHIFT 0x0
++#define SQC_DCACHE_UTCL1_CNTL2__LFIFO_SCAN_DISABLE__SHIFT 0x8
++#define SQC_DCACHE_UTCL1_CNTL2__MTYPE_OVRD_DIS__SHIFT 0x9
++#define SQC_DCACHE_UTCL1_CNTL2__LINE_VALID__SHIFT 0xa
++#define SQC_DCACHE_UTCL1_CNTL2__DIS_EDC__SHIFT 0xb
++#define SQC_DCACHE_UTCL1_CNTL2__GPUVM_INV_MODE__SHIFT 0xc
++#define SQC_DCACHE_UTCL1_CNTL2__SHOOTDOWN_OPT__SHIFT 0xd
++#define SQC_DCACHE_UTCL1_CNTL2__FORCE_SNOOP__SHIFT 0xe
++#define SQC_DCACHE_UTCL1_CNTL2__FORCE_GPUVM_INV_ACK__SHIFT 0xf
++#define SQC_DCACHE_UTCL1_CNTL2__ARB_BURST_MODE__SHIFT 0x10
++#define SQC_DCACHE_UTCL1_CNTL2__ENABLE_PERF_EVENT_RD_WR__SHIFT 0x12
++#define SQC_DCACHE_UTCL1_CNTL2__PERF_EVENT_RD_WR__SHIFT 0x13
++#define SQC_DCACHE_UTCL1_CNTL2__ENABLE_PERF_EVENT_VMID__SHIFT 0x14
++#define SQC_DCACHE_UTCL1_CNTL2__PERF_EVENT_VMID__SHIFT 0x15
++#define SQC_DCACHE_UTCL1_CNTL2__FORCE_FRAG_2M_TO_64K__SHIFT 0x1a
++#define SQC_DCACHE_UTCL1_CNTL2__SPARE_MASK 0x000000FFL
++#define SQC_DCACHE_UTCL1_CNTL2__LFIFO_SCAN_DISABLE_MASK 0x00000100L
++#define SQC_DCACHE_UTCL1_CNTL2__MTYPE_OVRD_DIS_MASK 0x00000200L
++#define SQC_DCACHE_UTCL1_CNTL2__LINE_VALID_MASK 0x00000400L
++#define SQC_DCACHE_UTCL1_CNTL2__DIS_EDC_MASK 0x00000800L
++#define SQC_DCACHE_UTCL1_CNTL2__GPUVM_INV_MODE_MASK 0x00001000L
++#define SQC_DCACHE_UTCL1_CNTL2__SHOOTDOWN_OPT_MASK 0x00002000L
++#define SQC_DCACHE_UTCL1_CNTL2__FORCE_SNOOP_MASK 0x00004000L
++#define SQC_DCACHE_UTCL1_CNTL2__FORCE_GPUVM_INV_ACK_MASK 0x00008000L
++#define SQC_DCACHE_UTCL1_CNTL2__ARB_BURST_MODE_MASK 0x00030000L
++#define SQC_DCACHE_UTCL1_CNTL2__ENABLE_PERF_EVENT_RD_WR_MASK 0x00040000L
++#define SQC_DCACHE_UTCL1_CNTL2__PERF_EVENT_RD_WR_MASK 0x00080000L
++#define SQC_DCACHE_UTCL1_CNTL2__ENABLE_PERF_EVENT_VMID_MASK 0x00100000L
++#define SQC_DCACHE_UTCL1_CNTL2__PERF_EVENT_VMID_MASK 0x01E00000L
++#define SQC_DCACHE_UTCL1_CNTL2__FORCE_FRAG_2M_TO_64K_MASK 0x04000000L
++//SQC_ICACHE_UTCL1_STATUS
++#define SQC_ICACHE_UTCL1_STATUS__FAULT_DETECTED__SHIFT 0x0
++#define SQC_ICACHE_UTCL1_STATUS__RETRY_DETECTED__SHIFT 0x1
++#define SQC_ICACHE_UTCL1_STATUS__PRT_DETECTED__SHIFT 0x2
++#define SQC_ICACHE_UTCL1_STATUS__FAULT_DETECTED_MASK 0x00000001L
++#define SQC_ICACHE_UTCL1_STATUS__RETRY_DETECTED_MASK 0x00000002L
++#define SQC_ICACHE_UTCL1_STATUS__PRT_DETECTED_MASK 0x00000004L
++//SQC_DCACHE_UTCL1_STATUS
++#define SQC_DCACHE_UTCL1_STATUS__FAULT_DETECTED__SHIFT 0x0
++#define SQC_DCACHE_UTCL1_STATUS__RETRY_DETECTED__SHIFT 0x1
++#define SQC_DCACHE_UTCL1_STATUS__PRT_DETECTED__SHIFT 0x2
++#define SQC_DCACHE_UTCL1_STATUS__FAULT_DETECTED_MASK 0x00000001L
++#define SQC_DCACHE_UTCL1_STATUS__RETRY_DETECTED_MASK 0x00000002L
++#define SQC_DCACHE_UTCL1_STATUS__PRT_DETECTED_MASK 0x00000004L
++
++
++// addressBlock: gc_shsdec
++//SX_DEBUG_1
++#define SX_DEBUG_1__SX_DB_QUAD_CREDIT__SHIFT 0x0
++#define SX_DEBUG_1__DISABLE_BLEND_OPT_DONT_RD_DST__SHIFT 0x8
++#define SX_DEBUG_1__DISABLE_BLEND_OPT_BYPASS__SHIFT 0x9
++#define SX_DEBUG_1__DISABLE_BLEND_OPT_DISCARD_PIXEL__SHIFT 0xa
++#define SX_DEBUG_1__DISABLE_QUAD_PAIR_OPT__SHIFT 0xb
++#define SX_DEBUG_1__DISABLE_PIX_EN_ZERO_OPT__SHIFT 0xc
++#define SX_DEBUG_1__PC_CFG__SHIFT 0xd
++#define SX_DEBUG_1__DEBUG_DATA__SHIFT 0xe
++#define SX_DEBUG_1__SX_DB_QUAD_CREDIT_MASK 0x0000007FL
++#define SX_DEBUG_1__DISABLE_BLEND_OPT_DONT_RD_DST_MASK 0x00000100L
++#define SX_DEBUG_1__DISABLE_BLEND_OPT_BYPASS_MASK 0x00000200L
++#define SX_DEBUG_1__DISABLE_BLEND_OPT_DISCARD_PIXEL_MASK 0x00000400L
++#define SX_DEBUG_1__DISABLE_QUAD_PAIR_OPT_MASK 0x00000800L
++#define SX_DEBUG_1__DISABLE_PIX_EN_ZERO_OPT_MASK 0x00001000L
++#define SX_DEBUG_1__PC_CFG_MASK 0x00002000L
++#define SX_DEBUG_1__DEBUG_DATA_MASK 0xFFFFC000L
++//SPI_PS_MAX_WAVE_ID
++#define SPI_PS_MAX_WAVE_ID__MAX_WAVE_ID__SHIFT 0x0
++#define SPI_PS_MAX_WAVE_ID__MAX_COLLISION_WAVE_ID__SHIFT 0x10
++#define SPI_PS_MAX_WAVE_ID__MAX_WAVE_ID_MASK 0x00000FFFL
++#define SPI_PS_MAX_WAVE_ID__MAX_COLLISION_WAVE_ID_MASK 0x03FF0000L
++//SPI_START_PHASE
++#define SPI_START_PHASE__VGPR_START_PHASE__SHIFT 0x0
++#define SPI_START_PHASE__SGPR_START_PHASE__SHIFT 0x2
++#define SPI_START_PHASE__WAVE_START_PHASE__SHIFT 0x4
++#define SPI_START_PHASE__VGPR_START_PHASE_MASK 0x00000003L
++#define SPI_START_PHASE__SGPR_START_PHASE_MASK 0x0000000CL
++#define SPI_START_PHASE__WAVE_START_PHASE_MASK 0x00000030L
++//SPI_GFX_CNTL
++#define SPI_GFX_CNTL__RESET_COUNTS__SHIFT 0x0
++#define SPI_GFX_CNTL__RESET_COUNTS_MASK 0x00000001L
++//SPI_DSM_CNTL
++#define SPI_DSM_CNTL__SPI_SR_MEM_DSM_IRRITATOR_DATA__SHIFT 0x0
++#define SPI_DSM_CNTL__SPI_SR_MEM_ENABLE_SINGLE_WRITE__SHIFT 0x2
++#define SPI_DSM_CNTL__UNUSED__SHIFT 0x3
++#define SPI_DSM_CNTL__SPI_SR_MEM_DSM_IRRITATOR_DATA_MASK 0x00000003L
++#define SPI_DSM_CNTL__SPI_SR_MEM_ENABLE_SINGLE_WRITE_MASK 0x00000004L
++#define SPI_DSM_CNTL__UNUSED_MASK 0xFFFFFFF8L
++//SPI_DSM_CNTL2
++#define SPI_DSM_CNTL2__SPI_SR_MEM_ENABLE_ERROR_INJECT__SHIFT 0x0
++#define SPI_DSM_CNTL2__SPI_SR_MEM_SELECT_INJECT_DELAY__SHIFT 0x2
++#define SPI_DSM_CNTL2__SPI_SR_MEM_INJECT_DELAY__SHIFT 0x4
++#define SPI_DSM_CNTL2__UNUSED__SHIFT 0xa
++#define SPI_DSM_CNTL2__SPI_SR_MEM_ENABLE_ERROR_INJECT_MASK 0x00000003L
++#define SPI_DSM_CNTL2__SPI_SR_MEM_SELECT_INJECT_DELAY_MASK 0x00000004L
++#define SPI_DSM_CNTL2__SPI_SR_MEM_INJECT_DELAY_MASK 0x000003F0L
++#define SPI_DSM_CNTL2__UNUSED_MASK 0xFFFFFC00L
++//SPI_EDC_CNT
++#define SPI_EDC_CNT__SPI_SR_MEM_SED_COUNT__SHIFT 0x0
++#define SPI_EDC_CNT__SPI_SR_MEM_SED_COUNT_MASK 0x00000003L
++//SPI_CONFIG_PS_CU_EN
++#define SPI_CONFIG_PS_CU_EN__ENABLE__SHIFT 0x0
++#define SPI_CONFIG_PS_CU_EN__PKR0_CU_EN__SHIFT 0x1
++#define SPI_CONFIG_PS_CU_EN__PKR1_CU_EN__SHIFT 0x10
++#define SPI_CONFIG_PS_CU_EN__ENABLE_MASK 0x00000001L
++#define SPI_CONFIG_PS_CU_EN__PKR0_CU_EN_MASK 0x0000FFFEL
++#define SPI_CONFIG_PS_CU_EN__PKR1_CU_EN_MASK 0xFFFF0000L
++//SPI_WF_LIFETIME_CNTL
++#define SPI_WF_LIFETIME_CNTL__SAMPLE_PERIOD__SHIFT 0x0
++#define SPI_WF_LIFETIME_CNTL__EN__SHIFT 0x4
++#define SPI_WF_LIFETIME_CNTL__SAMPLE_PERIOD_MASK 0x0000000FL
++#define SPI_WF_LIFETIME_CNTL__EN_MASK 0x00000010L
++//SPI_WF_LIFETIME_LIMIT_0
++#define SPI_WF_LIFETIME_LIMIT_0__MAX_CNT__SHIFT 0x0
++#define SPI_WF_LIFETIME_LIMIT_0__EN_WARN__SHIFT 0x1f
++#define SPI_WF_LIFETIME_LIMIT_0__MAX_CNT_MASK 0x7FFFFFFFL
++#define SPI_WF_LIFETIME_LIMIT_0__EN_WARN_MASK 0x80000000L
++//SPI_WF_LIFETIME_LIMIT_1
++#define SPI_WF_LIFETIME_LIMIT_1__MAX_CNT__SHIFT 0x0
++#define SPI_WF_LIFETIME_LIMIT_1__EN_WARN__SHIFT 0x1f
++#define SPI_WF_LIFETIME_LIMIT_1__MAX_CNT_MASK 0x7FFFFFFFL
++#define SPI_WF_LIFETIME_LIMIT_1__EN_WARN_MASK 0x80000000L
++//SPI_WF_LIFETIME_LIMIT_2
++#define SPI_WF_LIFETIME_LIMIT_2__MAX_CNT__SHIFT 0x0
++#define SPI_WF_LIFETIME_LIMIT_2__EN_WARN__SHIFT 0x1f
++#define SPI_WF_LIFETIME_LIMIT_2__MAX_CNT_MASK 0x7FFFFFFFL
++#define SPI_WF_LIFETIME_LIMIT_2__EN_WARN_MASK 0x80000000L
++//SPI_WF_LIFETIME_LIMIT_3
++#define SPI_WF_LIFETIME_LIMIT_3__MAX_CNT__SHIFT 0x0
++#define SPI_WF_LIFETIME_LIMIT_3__EN_WARN__SHIFT 0x1f
++#define SPI_WF_LIFETIME_LIMIT_3__MAX_CNT_MASK 0x7FFFFFFFL
++#define SPI_WF_LIFETIME_LIMIT_3__EN_WARN_MASK 0x80000000L
++//SPI_WF_LIFETIME_LIMIT_4
++#define SPI_WF_LIFETIME_LIMIT_4__MAX_CNT__SHIFT 0x0
++#define SPI_WF_LIFETIME_LIMIT_4__EN_WARN__SHIFT 0x1f
++#define SPI_WF_LIFETIME_LIMIT_4__MAX_CNT_MASK 0x7FFFFFFFL
++#define SPI_WF_LIFETIME_LIMIT_4__EN_WARN_MASK 0x80000000L
++//SPI_WF_LIFETIME_LIMIT_5
++#define SPI_WF_LIFETIME_LIMIT_5__MAX_CNT__SHIFT 0x0
++#define SPI_WF_LIFETIME_LIMIT_5__EN_WARN__SHIFT 0x1f
++#define SPI_WF_LIFETIME_LIMIT_5__MAX_CNT_MASK 0x7FFFFFFFL
++#define SPI_WF_LIFETIME_LIMIT_5__EN_WARN_MASK 0x80000000L
++//SPI_WF_LIFETIME_LIMIT_6
++#define SPI_WF_LIFETIME_LIMIT_6__MAX_CNT__SHIFT 0x0
++#define SPI_WF_LIFETIME_LIMIT_6__EN_WARN__SHIFT 0x1f
++#define SPI_WF_LIFETIME_LIMIT_6__MAX_CNT_MASK 0x7FFFFFFFL
++#define SPI_WF_LIFETIME_LIMIT_6__EN_WARN_MASK 0x80000000L
++//SPI_WF_LIFETIME_LIMIT_7
++#define SPI_WF_LIFETIME_LIMIT_7__MAX_CNT__SHIFT 0x0
++#define SPI_WF_LIFETIME_LIMIT_7__EN_WARN__SHIFT 0x1f
++#define SPI_WF_LIFETIME_LIMIT_7__MAX_CNT_MASK 0x7FFFFFFFL
++#define SPI_WF_LIFETIME_LIMIT_7__EN_WARN_MASK 0x80000000L
++//SPI_WF_LIFETIME_LIMIT_8
++#define SPI_WF_LIFETIME_LIMIT_8__MAX_CNT__SHIFT 0x0
++#define SPI_WF_LIFETIME_LIMIT_8__EN_WARN__SHIFT 0x1f
++#define SPI_WF_LIFETIME_LIMIT_8__MAX_CNT_MASK 0x7FFFFFFFL
++#define SPI_WF_LIFETIME_LIMIT_8__EN_WARN_MASK 0x80000000L
++//SPI_WF_LIFETIME_LIMIT_9
++#define SPI_WF_LIFETIME_LIMIT_9__MAX_CNT__SHIFT 0x0
++#define SPI_WF_LIFETIME_LIMIT_9__EN_WARN__SHIFT 0x1f
++#define SPI_WF_LIFETIME_LIMIT_9__MAX_CNT_MASK 0x7FFFFFFFL
++#define SPI_WF_LIFETIME_LIMIT_9__EN_WARN_MASK 0x80000000L
++//SPI_WF_LIFETIME_STATUS_0
++#define SPI_WF_LIFETIME_STATUS_0__MAX_CNT__SHIFT 0x0
++#define SPI_WF_LIFETIME_STATUS_0__INT_SENT__SHIFT 0x1f
++#define SPI_WF_LIFETIME_STATUS_0__MAX_CNT_MASK 0x7FFFFFFFL
++#define SPI_WF_LIFETIME_STATUS_0__INT_SENT_MASK 0x80000000L
++//SPI_WF_LIFETIME_STATUS_1
++#define SPI_WF_LIFETIME_STATUS_1__MAX_CNT__SHIFT 0x0
++#define SPI_WF_LIFETIME_STATUS_1__INT_SENT__SHIFT 0x1f
++#define SPI_WF_LIFETIME_STATUS_1__MAX_CNT_MASK 0x7FFFFFFFL
++#define SPI_WF_LIFETIME_STATUS_1__INT_SENT_MASK 0x80000000L
++//SPI_WF_LIFETIME_STATUS_2
++#define SPI_WF_LIFETIME_STATUS_2__MAX_CNT__SHIFT 0x0
++#define SPI_WF_LIFETIME_STATUS_2__INT_SENT__SHIFT 0x1f
++#define SPI_WF_LIFETIME_STATUS_2__MAX_CNT_MASK 0x7FFFFFFFL
++#define SPI_WF_LIFETIME_STATUS_2__INT_SENT_MASK 0x80000000L
++//SPI_WF_LIFETIME_STATUS_3
++#define SPI_WF_LIFETIME_STATUS_3__MAX_CNT__SHIFT 0x0
++#define SPI_WF_LIFETIME_STATUS_3__INT_SENT__SHIFT 0x1f
++#define SPI_WF_LIFETIME_STATUS_3__MAX_CNT_MASK 0x7FFFFFFFL
++#define SPI_WF_LIFETIME_STATUS_3__INT_SENT_MASK 0x80000000L
++//SPI_WF_LIFETIME_STATUS_4
++#define SPI_WF_LIFETIME_STATUS_4__MAX_CNT__SHIFT 0x0
++#define SPI_WF_LIFETIME_STATUS_4__INT_SENT__SHIFT 0x1f
++#define SPI_WF_LIFETIME_STATUS_4__MAX_CNT_MASK 0x7FFFFFFFL
++#define SPI_WF_LIFETIME_STATUS_4__INT_SENT_MASK 0x80000000L
++//SPI_WF_LIFETIME_STATUS_5
++#define SPI_WF_LIFETIME_STATUS_5__MAX_CNT__SHIFT 0x0
++#define SPI_WF_LIFETIME_STATUS_5__INT_SENT__SHIFT 0x1f
++#define SPI_WF_LIFETIME_STATUS_5__MAX_CNT_MASK 0x7FFFFFFFL
++#define SPI_WF_LIFETIME_STATUS_5__INT_SENT_MASK 0x80000000L
++//SPI_WF_LIFETIME_STATUS_6
++#define SPI_WF_LIFETIME_STATUS_6__MAX_CNT__SHIFT 0x0
++#define SPI_WF_LIFETIME_STATUS_6__INT_SENT__SHIFT 0x1f
++#define SPI_WF_LIFETIME_STATUS_6__MAX_CNT_MASK 0x7FFFFFFFL
++#define SPI_WF_LIFETIME_STATUS_6__INT_SENT_MASK 0x80000000L
++//SPI_WF_LIFETIME_STATUS_7
++#define SPI_WF_LIFETIME_STATUS_7__MAX_CNT__SHIFT 0x0
++#define SPI_WF_LIFETIME_STATUS_7__INT_SENT__SHIFT 0x1f
++#define SPI_WF_LIFETIME_STATUS_7__MAX_CNT_MASK 0x7FFFFFFFL
++#define SPI_WF_LIFETIME_STATUS_7__INT_SENT_MASK 0x80000000L
++//SPI_WF_LIFETIME_STATUS_8
++#define SPI_WF_LIFETIME_STATUS_8__MAX_CNT__SHIFT 0x0
++#define SPI_WF_LIFETIME_STATUS_8__INT_SENT__SHIFT 0x1f
++#define SPI_WF_LIFETIME_STATUS_8__MAX_CNT_MASK 0x7FFFFFFFL
++#define SPI_WF_LIFETIME_STATUS_8__INT_SENT_MASK 0x80000000L
++//SPI_WF_LIFETIME_STATUS_9
++#define SPI_WF_LIFETIME_STATUS_9__MAX_CNT__SHIFT 0x0
++#define SPI_WF_LIFETIME_STATUS_9__INT_SENT__SHIFT 0x1f
++#define SPI_WF_LIFETIME_STATUS_9__MAX_CNT_MASK 0x7FFFFFFFL
++#define SPI_WF_LIFETIME_STATUS_9__INT_SENT_MASK 0x80000000L
++//SPI_WF_LIFETIME_STATUS_10
++#define SPI_WF_LIFETIME_STATUS_10__MAX_CNT__SHIFT 0x0
++#define SPI_WF_LIFETIME_STATUS_10__INT_SENT__SHIFT 0x1f
++#define SPI_WF_LIFETIME_STATUS_10__MAX_CNT_MASK 0x7FFFFFFFL
++#define SPI_WF_LIFETIME_STATUS_10__INT_SENT_MASK 0x80000000L
++//SPI_WF_LIFETIME_STATUS_11
++#define SPI_WF_LIFETIME_STATUS_11__MAX_CNT__SHIFT 0x0
++#define SPI_WF_LIFETIME_STATUS_11__INT_SENT__SHIFT 0x1f
++#define SPI_WF_LIFETIME_STATUS_11__MAX_CNT_MASK 0x7FFFFFFFL
++#define SPI_WF_LIFETIME_STATUS_11__INT_SENT_MASK 0x80000000L
++//SPI_WF_LIFETIME_STATUS_12
++#define SPI_WF_LIFETIME_STATUS_12__MAX_CNT__SHIFT 0x0
++#define SPI_WF_LIFETIME_STATUS_12__INT_SENT__SHIFT 0x1f
++#define SPI_WF_LIFETIME_STATUS_12__MAX_CNT_MASK 0x7FFFFFFFL
++#define SPI_WF_LIFETIME_STATUS_12__INT_SENT_MASK 0x80000000L
++//SPI_WF_LIFETIME_STATUS_13
++#define SPI_WF_LIFETIME_STATUS_13__MAX_CNT__SHIFT 0x0
++#define SPI_WF_LIFETIME_STATUS_13__INT_SENT__SHIFT 0x1f
++#define SPI_WF_LIFETIME_STATUS_13__MAX_CNT_MASK 0x7FFFFFFFL
++#define SPI_WF_LIFETIME_STATUS_13__INT_SENT_MASK 0x80000000L
++//SPI_WF_LIFETIME_STATUS_14
++#define SPI_WF_LIFETIME_STATUS_14__MAX_CNT__SHIFT 0x0
++#define SPI_WF_LIFETIME_STATUS_14__INT_SENT__SHIFT 0x1f
++#define SPI_WF_LIFETIME_STATUS_14__MAX_CNT_MASK 0x7FFFFFFFL
++#define SPI_WF_LIFETIME_STATUS_14__INT_SENT_MASK 0x80000000L
++//SPI_WF_LIFETIME_STATUS_15
++#define SPI_WF_LIFETIME_STATUS_15__MAX_CNT__SHIFT 0x0
++#define SPI_WF_LIFETIME_STATUS_15__INT_SENT__SHIFT 0x1f
++#define SPI_WF_LIFETIME_STATUS_15__MAX_CNT_MASK 0x7FFFFFFFL
++#define SPI_WF_LIFETIME_STATUS_15__INT_SENT_MASK 0x80000000L
++//SPI_WF_LIFETIME_STATUS_16
++#define SPI_WF_LIFETIME_STATUS_16__MAX_CNT__SHIFT 0x0
++#define SPI_WF_LIFETIME_STATUS_16__INT_SENT__SHIFT 0x1f
++#define SPI_WF_LIFETIME_STATUS_16__MAX_CNT_MASK 0x7FFFFFFFL
++#define SPI_WF_LIFETIME_STATUS_16__INT_SENT_MASK 0x80000000L
++//SPI_WF_LIFETIME_STATUS_17
++#define SPI_WF_LIFETIME_STATUS_17__MAX_CNT__SHIFT 0x0
++#define SPI_WF_LIFETIME_STATUS_17__INT_SENT__SHIFT 0x1f
++#define SPI_WF_LIFETIME_STATUS_17__MAX_CNT_MASK 0x7FFFFFFFL
++#define SPI_WF_LIFETIME_STATUS_17__INT_SENT_MASK 0x80000000L
++//SPI_WF_LIFETIME_STATUS_18
++#define SPI_WF_LIFETIME_STATUS_18__MAX_CNT__SHIFT 0x0
++#define SPI_WF_LIFETIME_STATUS_18__INT_SENT__SHIFT 0x1f
++#define SPI_WF_LIFETIME_STATUS_18__MAX_CNT_MASK 0x7FFFFFFFL
++#define SPI_WF_LIFETIME_STATUS_18__INT_SENT_MASK 0x80000000L
++//SPI_WF_LIFETIME_STATUS_19
++#define SPI_WF_LIFETIME_STATUS_19__MAX_CNT__SHIFT 0x0
++#define SPI_WF_LIFETIME_STATUS_19__INT_SENT__SHIFT 0x1f
++#define SPI_WF_LIFETIME_STATUS_19__MAX_CNT_MASK 0x7FFFFFFFL
++#define SPI_WF_LIFETIME_STATUS_19__INT_SENT_MASK 0x80000000L
++//SPI_WF_LIFETIME_STATUS_20
++#define SPI_WF_LIFETIME_STATUS_20__MAX_CNT__SHIFT 0x0
++#define SPI_WF_LIFETIME_STATUS_20__INT_SENT__SHIFT 0x1f
++#define SPI_WF_LIFETIME_STATUS_20__MAX_CNT_MASK 0x7FFFFFFFL
++#define SPI_WF_LIFETIME_STATUS_20__INT_SENT_MASK 0x80000000L
++//SPI_LB_CTR_CTRL
++#define SPI_LB_CTR_CTRL__LOAD__SHIFT 0x0
++#define SPI_LB_CTR_CTRL__WAVES_SELECT__SHIFT 0x1
++#define SPI_LB_CTR_CTRL__CLEAR_ON_READ__SHIFT 0x3
++#define SPI_LB_CTR_CTRL__RESET_COUNTS__SHIFT 0x4
++#define SPI_LB_CTR_CTRL__LOAD_MASK 0x00000001L
++#define SPI_LB_CTR_CTRL__WAVES_SELECT_MASK 0x00000006L
++#define SPI_LB_CTR_CTRL__CLEAR_ON_READ_MASK 0x00000008L
++#define SPI_LB_CTR_CTRL__RESET_COUNTS_MASK 0x00000010L
++//SPI_LB_CU_MASK
++#define SPI_LB_CU_MASK__CU_MASK__SHIFT 0x0
++#define SPI_LB_CU_MASK__CU_MASK_MASK 0xFFFFL
++//SPI_LB_DATA_REG
++#define SPI_LB_DATA_REG__CNT_DATA__SHIFT 0x0
++#define SPI_LB_DATA_REG__CNT_DATA_MASK 0xFFFFFFFFL
++//SPI_PG_ENABLE_STATIC_CU_MASK
++#define SPI_PG_ENABLE_STATIC_CU_MASK__CU_MASK__SHIFT 0x0
++#define SPI_PG_ENABLE_STATIC_CU_MASK__CU_MASK_MASK 0xFFFFL
++//SPI_GDS_CREDITS
++#define SPI_GDS_CREDITS__DS_DATA_CREDITS__SHIFT 0x0
++#define SPI_GDS_CREDITS__DS_CMD_CREDITS__SHIFT 0x8
++#define SPI_GDS_CREDITS__UNUSED__SHIFT 0x10
++#define SPI_GDS_CREDITS__DS_DATA_CREDITS_MASK 0x000000FFL
++#define SPI_GDS_CREDITS__DS_CMD_CREDITS_MASK 0x0000FF00L
++#define SPI_GDS_CREDITS__UNUSED_MASK 0xFFFF0000L
++//SPI_SX_EXPORT_BUFFER_SIZES
++#define SPI_SX_EXPORT_BUFFER_SIZES__COLOR_BUFFER_SIZE__SHIFT 0x0
++#define SPI_SX_EXPORT_BUFFER_SIZES__POSITION_BUFFER_SIZE__SHIFT 0x10
++#define SPI_SX_EXPORT_BUFFER_SIZES__COLOR_BUFFER_SIZE_MASK 0x0000FFFFL
++#define SPI_SX_EXPORT_BUFFER_SIZES__POSITION_BUFFER_SIZE_MASK 0xFFFF0000L
++//SPI_SX_SCOREBOARD_BUFFER_SIZES
++#define SPI_SX_SCOREBOARD_BUFFER_SIZES__COLOR_SCOREBOARD_SIZE__SHIFT 0x0
++#define SPI_SX_SCOREBOARD_BUFFER_SIZES__POSITION_SCOREBOARD_SIZE__SHIFT 0x10
++#define SPI_SX_SCOREBOARD_BUFFER_SIZES__COLOR_SCOREBOARD_SIZE_MASK 0x0000FFFFL
++#define SPI_SX_SCOREBOARD_BUFFER_SIZES__POSITION_SCOREBOARD_SIZE_MASK 0xFFFF0000L
++//SPI_CSQ_WF_ACTIVE_STATUS
++#define SPI_CSQ_WF_ACTIVE_STATUS__ACTIVE__SHIFT 0x0
++#define SPI_CSQ_WF_ACTIVE_STATUS__ACTIVE_MASK 0xFFFFFFFFL
++//SPI_CSQ_WF_ACTIVE_COUNT_0
++#define SPI_CSQ_WF_ACTIVE_COUNT_0__COUNT__SHIFT 0x0
++#define SPI_CSQ_WF_ACTIVE_COUNT_0__EVENTS__SHIFT 0x10
++#define SPI_CSQ_WF_ACTIVE_COUNT_0__COUNT_MASK 0x000007FFL
++#define SPI_CSQ_WF_ACTIVE_COUNT_0__EVENTS_MASK 0x07FF0000L
++//SPI_CSQ_WF_ACTIVE_COUNT_1
++#define SPI_CSQ_WF_ACTIVE_COUNT_1__COUNT__SHIFT 0x0
++#define SPI_CSQ_WF_ACTIVE_COUNT_1__EVENTS__SHIFT 0x10
++#define SPI_CSQ_WF_ACTIVE_COUNT_1__COUNT_MASK 0x000007FFL
++#define SPI_CSQ_WF_ACTIVE_COUNT_1__EVENTS_MASK 0x07FF0000L
++//SPI_CSQ_WF_ACTIVE_COUNT_2
++#define SPI_CSQ_WF_ACTIVE_COUNT_2__COUNT__SHIFT 0x0
++#define SPI_CSQ_WF_ACTIVE_COUNT_2__EVENTS__SHIFT 0x10
++#define SPI_CSQ_WF_ACTIVE_COUNT_2__COUNT_MASK 0x000007FFL
++#define SPI_CSQ_WF_ACTIVE_COUNT_2__EVENTS_MASK 0x07FF0000L
++//SPI_CSQ_WF_ACTIVE_COUNT_3
++#define SPI_CSQ_WF_ACTIVE_COUNT_3__COUNT__SHIFT 0x0
++#define SPI_CSQ_WF_ACTIVE_COUNT_3__EVENTS__SHIFT 0x10
++#define SPI_CSQ_WF_ACTIVE_COUNT_3__COUNT_MASK 0x000007FFL
++#define SPI_CSQ_WF_ACTIVE_COUNT_3__EVENTS_MASK 0x07FF0000L
++//SPI_CSQ_WF_ACTIVE_COUNT_4
++#define SPI_CSQ_WF_ACTIVE_COUNT_4__COUNT__SHIFT 0x0
++#define SPI_CSQ_WF_ACTIVE_COUNT_4__EVENTS__SHIFT 0x10
++#define SPI_CSQ_WF_ACTIVE_COUNT_4__COUNT_MASK 0x000007FFL
++#define SPI_CSQ_WF_ACTIVE_COUNT_4__EVENTS_MASK 0x07FF0000L
++//SPI_CSQ_WF_ACTIVE_COUNT_5
++#define SPI_CSQ_WF_ACTIVE_COUNT_5__COUNT__SHIFT 0x0
++#define SPI_CSQ_WF_ACTIVE_COUNT_5__EVENTS__SHIFT 0x10
++#define SPI_CSQ_WF_ACTIVE_COUNT_5__COUNT_MASK 0x000007FFL
++#define SPI_CSQ_WF_ACTIVE_COUNT_5__EVENTS_MASK 0x07FF0000L
++//SPI_CSQ_WF_ACTIVE_COUNT_6
++#define SPI_CSQ_WF_ACTIVE_COUNT_6__COUNT__SHIFT 0x0
++#define SPI_CSQ_WF_ACTIVE_COUNT_6__EVENTS__SHIFT 0x10
++#define SPI_CSQ_WF_ACTIVE_COUNT_6__COUNT_MASK 0x000007FFL
++#define SPI_CSQ_WF_ACTIVE_COUNT_6__EVENTS_MASK 0x07FF0000L
++//SPI_CSQ_WF_ACTIVE_COUNT_7
++#define SPI_CSQ_WF_ACTIVE_COUNT_7__COUNT__SHIFT 0x0
++#define SPI_CSQ_WF_ACTIVE_COUNT_7__EVENTS__SHIFT 0x10
++#define SPI_CSQ_WF_ACTIVE_COUNT_7__COUNT_MASK 0x000007FFL
++#define SPI_CSQ_WF_ACTIVE_COUNT_7__EVENTS_MASK 0x07FF0000L
++//SPI_LB_DATA_WAVES
++#define SPI_LB_DATA_WAVES__COUNT0__SHIFT 0x0
++#define SPI_LB_DATA_WAVES__COUNT1__SHIFT 0x10
++#define SPI_LB_DATA_WAVES__COUNT0_MASK 0x0000FFFFL
++#define SPI_LB_DATA_WAVES__COUNT1_MASK 0xFFFF0000L
++//SPI_LB_DATA_PERCU_WAVE_HSGS
++#define SPI_LB_DATA_PERCU_WAVE_HSGS__CU_USED_HS__SHIFT 0x0
++#define SPI_LB_DATA_PERCU_WAVE_HSGS__CU_USED_GS__SHIFT 0x10
++#define SPI_LB_DATA_PERCU_WAVE_HSGS__CU_USED_HS_MASK 0x0000FFFFL
++#define SPI_LB_DATA_PERCU_WAVE_HSGS__CU_USED_GS_MASK 0xFFFF0000L
++//SPI_LB_DATA_PERCU_WAVE_VSPS
++#define SPI_LB_DATA_PERCU_WAVE_VSPS__CU_USED_VS__SHIFT 0x0
++#define SPI_LB_DATA_PERCU_WAVE_VSPS__CU_USED_PS__SHIFT 0x10
++#define SPI_LB_DATA_PERCU_WAVE_VSPS__CU_USED_VS_MASK 0x0000FFFFL
++#define SPI_LB_DATA_PERCU_WAVE_VSPS__CU_USED_PS_MASK 0xFFFF0000L
++//SPI_LB_DATA_PERCU_WAVE_CS
++#define SPI_LB_DATA_PERCU_WAVE_CS__ACTIVE__SHIFT 0x0
++#define SPI_LB_DATA_PERCU_WAVE_CS__ACTIVE_MASK 0xFFFFL
++//SPI_P0_TRAP_SCREEN_PSBA_LO
++#define SPI_P0_TRAP_SCREEN_PSBA_LO__MEM_BASE__SHIFT 0x0
++#define SPI_P0_TRAP_SCREEN_PSBA_LO__MEM_BASE_MASK 0xFFFFFFFFL
++//SPI_P0_TRAP_SCREEN_PSBA_HI
++#define SPI_P0_TRAP_SCREEN_PSBA_HI__MEM_BASE__SHIFT 0x0
++#define SPI_P0_TRAP_SCREEN_PSBA_HI__MEM_BASE_MASK 0xFFL
++//SPI_P0_TRAP_SCREEN_PSMA_LO
++#define SPI_P0_TRAP_SCREEN_PSMA_LO__MEM_BASE__SHIFT 0x0
++#define SPI_P0_TRAP_SCREEN_PSMA_LO__MEM_BASE_MASK 0xFFFFFFFFL
++//SPI_P0_TRAP_SCREEN_PSMA_HI
++#define SPI_P0_TRAP_SCREEN_PSMA_HI__MEM_BASE__SHIFT 0x0
++#define SPI_P0_TRAP_SCREEN_PSMA_HI__MEM_BASE_MASK 0xFFL
++//SPI_P0_TRAP_SCREEN_GPR_MIN
++#define SPI_P0_TRAP_SCREEN_GPR_MIN__VGPR_MIN__SHIFT 0x0
++#define SPI_P0_TRAP_SCREEN_GPR_MIN__SGPR_MIN__SHIFT 0x6
++#define SPI_P0_TRAP_SCREEN_GPR_MIN__VGPR_MIN_MASK 0x003FL
++#define SPI_P0_TRAP_SCREEN_GPR_MIN__SGPR_MIN_MASK 0x03C0L
++//SPI_P1_TRAP_SCREEN_PSBA_LO
++#define SPI_P1_TRAP_SCREEN_PSBA_LO__MEM_BASE__SHIFT 0x0
++#define SPI_P1_TRAP_SCREEN_PSBA_LO__MEM_BASE_MASK 0xFFFFFFFFL
++//SPI_P1_TRAP_SCREEN_PSBA_HI
++#define SPI_P1_TRAP_SCREEN_PSBA_HI__MEM_BASE__SHIFT 0x0
++#define SPI_P1_TRAP_SCREEN_PSBA_HI__MEM_BASE_MASK 0xFFL
++//SPI_P1_TRAP_SCREEN_PSMA_LO
++#define SPI_P1_TRAP_SCREEN_PSMA_LO__MEM_BASE__SHIFT 0x0
++#define SPI_P1_TRAP_SCREEN_PSMA_LO__MEM_BASE_MASK 0xFFFFFFFFL
++//SPI_P1_TRAP_SCREEN_PSMA_HI
++#define SPI_P1_TRAP_SCREEN_PSMA_HI__MEM_BASE__SHIFT 0x0
++#define SPI_P1_TRAP_SCREEN_PSMA_HI__MEM_BASE_MASK 0xFFL
++//SPI_P1_TRAP_SCREEN_GPR_MIN
++#define SPI_P1_TRAP_SCREEN_GPR_MIN__VGPR_MIN__SHIFT 0x0
++#define SPI_P1_TRAP_SCREEN_GPR_MIN__SGPR_MIN__SHIFT 0x6
++#define SPI_P1_TRAP_SCREEN_GPR_MIN__VGPR_MIN_MASK 0x003FL
++#define SPI_P1_TRAP_SCREEN_GPR_MIN__SGPR_MIN_MASK 0x03C0L
++
++
++// addressBlock: gc_tpdec
++//TD_CNTL
++#define TD_CNTL__SYNC_PHASE_SH__SHIFT 0x0
++#define TD_CNTL__SYNC_PHASE_VC_SMX__SHIFT 0x4
++#define TD_CNTL__PAD_STALL_EN__SHIFT 0x8
++#define TD_CNTL__EXTEND_LDS_STALL__SHIFT 0x9
++#define TD_CNTL__LDS_STALL_PHASE_ADJUST__SHIFT 0xb
++#define TD_CNTL__PRECISION_COMPATIBILITY__SHIFT 0xf
++#define TD_CNTL__GATHER4_FLOAT_MODE__SHIFT 0x10
++#define TD_CNTL__LD_FLOAT_MODE__SHIFT 0x12
++#define TD_CNTL__GATHER4_DX9_MODE__SHIFT 0x13
++#define TD_CNTL__DISABLE_POWER_THROTTLE__SHIFT 0x14
++#define TD_CNTL__ENABLE_ROUND_TO_ZERO__SHIFT 0x15
++#define TD_CNTL__DISABLE_2BIT_SIGNED_FORMAT__SHIFT 0x17
++#define TD_CNTL__DISABLE_MM_QNAN_COMPARE_RESULT__SHIFT 0x18
++#define TD_CNTL__SYNC_PHASE_SH_MASK 0x00000003L
++#define TD_CNTL__SYNC_PHASE_VC_SMX_MASK 0x00000030L
++#define TD_CNTL__PAD_STALL_EN_MASK 0x00000100L
++#define TD_CNTL__EXTEND_LDS_STALL_MASK 0x00000600L
++#define TD_CNTL__LDS_STALL_PHASE_ADJUST_MASK 0x00001800L
++#define TD_CNTL__PRECISION_COMPATIBILITY_MASK 0x00008000L
++#define TD_CNTL__GATHER4_FLOAT_MODE_MASK 0x00010000L
++#define TD_CNTL__LD_FLOAT_MODE_MASK 0x00040000L
++#define TD_CNTL__GATHER4_DX9_MODE_MASK 0x00080000L
++#define TD_CNTL__DISABLE_POWER_THROTTLE_MASK 0x00100000L
++#define TD_CNTL__ENABLE_ROUND_TO_ZERO_MASK 0x00200000L
++#define TD_CNTL__DISABLE_2BIT_SIGNED_FORMAT_MASK 0x00800000L
++#define TD_CNTL__DISABLE_MM_QNAN_COMPARE_RESULT_MASK 0x01000000L
++//TD_STATUS
++#define TD_STATUS__BUSY__SHIFT 0x1f
++#define TD_STATUS__BUSY_MASK 0x80000000L
++//TD_DSM_CNTL
++#define TD_DSM_CNTL__TD_SS_FIFO_LO_DSM_IRRITATOR_DATA__SHIFT 0x0
++#define TD_DSM_CNTL__TD_SS_FIFO_LO_ENABLE_SINGLE_WRITE__SHIFT 0x2
++#define TD_DSM_CNTL__TD_SS_FIFO_HI_DSM_IRRITATOR_DATA__SHIFT 0x3
++#define TD_DSM_CNTL__TD_SS_FIFO_HI_ENABLE_SINGLE_WRITE__SHIFT 0x5
++#define TD_DSM_CNTL__TD_CS_FIFO_DSM_IRRITATOR_DATA__SHIFT 0x6
++#define TD_DSM_CNTL__TD_CS_FIFO_ENABLE_SINGLE_WRITE__SHIFT 0x8
++#define TD_DSM_CNTL__TD_SS_FIFO_LO_DSM_IRRITATOR_DATA_MASK 0x00000003L
++#define TD_DSM_CNTL__TD_SS_FIFO_LO_ENABLE_SINGLE_WRITE_MASK 0x00000004L
++#define TD_DSM_CNTL__TD_SS_FIFO_HI_DSM_IRRITATOR_DATA_MASK 0x00000018L
++#define TD_DSM_CNTL__TD_SS_FIFO_HI_ENABLE_SINGLE_WRITE_MASK 0x00000020L
++#define TD_DSM_CNTL__TD_CS_FIFO_DSM_IRRITATOR_DATA_MASK 0x000000C0L
++#define TD_DSM_CNTL__TD_CS_FIFO_ENABLE_SINGLE_WRITE_MASK 0x00000100L
++//TD_DSM_CNTL2
++#define TD_DSM_CNTL2__TD_SS_FIFO_LO_ENABLE_ERROR_INJECT__SHIFT 0x0
++#define TD_DSM_CNTL2__TD_SS_FIFO_LO_SELECT_INJECT_DELAY__SHIFT 0x2
++#define TD_DSM_CNTL2__TD_SS_FIFO_HI_ENABLE_ERROR_INJECT__SHIFT 0x3
++#define TD_DSM_CNTL2__TD_SS_FIFO_HI_SELECT_INJECT_DELAY__SHIFT 0x5
++#define TD_DSM_CNTL2__TD_CS_FIFO_ENABLE_ERROR_INJECT__SHIFT 0x6
++#define TD_DSM_CNTL2__TD_CS_FIFO_SELECT_INJECT_DELAY__SHIFT 0x8
++#define TD_DSM_CNTL2__TD_INJECT_DELAY__SHIFT 0x1a
++#define TD_DSM_CNTL2__TD_SS_FIFO_LO_ENABLE_ERROR_INJECT_MASK 0x00000003L
++#define TD_DSM_CNTL2__TD_SS_FIFO_LO_SELECT_INJECT_DELAY_MASK 0x00000004L
++#define TD_DSM_CNTL2__TD_SS_FIFO_HI_ENABLE_ERROR_INJECT_MASK 0x00000018L
++#define TD_DSM_CNTL2__TD_SS_FIFO_HI_SELECT_INJECT_DELAY_MASK 0x00000020L
++#define TD_DSM_CNTL2__TD_CS_FIFO_ENABLE_ERROR_INJECT_MASK 0x000000C0L
++#define TD_DSM_CNTL2__TD_CS_FIFO_SELECT_INJECT_DELAY_MASK 0x00000100L
++#define TD_DSM_CNTL2__TD_INJECT_DELAY_MASK 0xFC000000L
++//TD_SCRATCH
++#define TD_SCRATCH__SCRATCH__SHIFT 0x0
++#define TD_SCRATCH__SCRATCH_MASK 0xFFFFFFFFL
++//TA_CNTL
++#define TA_CNTL__FX_XNACK_CREDIT__SHIFT 0x0
++#define TA_CNTL__SQ_XNACK_CREDIT__SHIFT 0x9
++#define TA_CNTL__TC_DATA_CREDIT__SHIFT 0xd
++#define TA_CNTL__ALIGNER_CREDIT__SHIFT 0x10
++#define TA_CNTL__TD_FIFO_CREDIT__SHIFT 0x16
++#define TA_CNTL__FX_XNACK_CREDIT_MASK 0x0000007FL
++#define TA_CNTL__SQ_XNACK_CREDIT_MASK 0x00001E00L
++#define TA_CNTL__TC_DATA_CREDIT_MASK 0x0000E000L
++#define TA_CNTL__ALIGNER_CREDIT_MASK 0x001F0000L
++#define TA_CNTL__TD_FIFO_CREDIT_MASK 0xFFC00000L
++//TA_CNTL_AUX
++#define TA_CNTL_AUX__SCOAL_DSWIZZLE_N__SHIFT 0x0
++#define TA_CNTL_AUX__RESERVED__SHIFT 0x1
++#define TA_CNTL_AUX__TFAULT_EN_OVERRIDE__SHIFT 0x5
++#define TA_CNTL_AUX__GATHERH_DST_SEL__SHIFT 0x6
++#define TA_CNTL_AUX__DISABLE_GATHER4_BC_SWIZZLE__SHIFT 0x7
++#define TA_CNTL_AUX__NONIMG_ANISO_BYPASS__SHIFT 0x9
++#define TA_CNTL_AUX__ANISO_HALF_THRESH__SHIFT 0xa
++#define TA_CNTL_AUX__ANISO_ERROR_FP_VBIAS__SHIFT 0xc
++#define TA_CNTL_AUX__ANISO_STEP_ORDER__SHIFT 0xd
++#define TA_CNTL_AUX__ANISO_STEP__SHIFT 0xe
++#define TA_CNTL_AUX__MINMAG_UNNORM__SHIFT 0xf
++#define TA_CNTL_AUX__ANISO_WEIGHT_MODE__SHIFT 0x10
++#define TA_CNTL_AUX__ANISO_RATIO_LUT__SHIFT 0x11
++#define TA_CNTL_AUX__ANISO_TAP__SHIFT 0x12
++#define TA_CNTL_AUX__ANISO_MIP_ADJ_MODE__SHIFT 0x13
++#define TA_CNTL_AUX__DETERMINISM_RESERVED_DISABLE__SHIFT 0x14
++#define TA_CNTL_AUX__DETERMINISM_OPCODE_STRICT_DISABLE__SHIFT 0x15
++#define TA_CNTL_AUX__DETERMINISM_MISC_DISABLE__SHIFT 0x16
++#define TA_CNTL_AUX__DETERMINISM_SAMPLE_C_DFMT_DISABLE__SHIFT 0x17
++#define TA_CNTL_AUX__DETERMINISM_SAMPLER_MSAA_DISABLE__SHIFT 0x18
++#define TA_CNTL_AUX__DETERMINISM_WRITEOP_READFMT_DISABLE__SHIFT 0x19
++#define TA_CNTL_AUX__DETERMINISM_DFMT_NFMT_DISABLE__SHIFT 0x1a
++#define TA_CNTL_AUX__DISABLE_DWORD_X2_COALESCE__SHIFT 0x1b
++#define TA_CNTL_AUX__CUBEMAP_SLICE_CLAMP__SHIFT 0x1c
++#define TA_CNTL_AUX__TRUNC_SMALL_NEG__SHIFT 0x1d
++#define TA_CNTL_AUX__ARRAY_ROUND_MODE__SHIFT 0x1e
++#define TA_CNTL_AUX__SCOAL_DSWIZZLE_N_MASK 0x00000001L
++#define TA_CNTL_AUX__RESERVED_MASK 0x0000000EL
++#define TA_CNTL_AUX__TFAULT_EN_OVERRIDE_MASK 0x00000020L
++#define TA_CNTL_AUX__GATHERH_DST_SEL_MASK 0x00000040L
++#define TA_CNTL_AUX__DISABLE_GATHER4_BC_SWIZZLE_MASK 0x00000080L
++#define TA_CNTL_AUX__NONIMG_ANISO_BYPASS_MASK 0x00000200L
++#define TA_CNTL_AUX__ANISO_HALF_THRESH_MASK 0x00000C00L
++#define TA_CNTL_AUX__ANISO_ERROR_FP_VBIAS_MASK 0x00001000L
++#define TA_CNTL_AUX__ANISO_STEP_ORDER_MASK 0x00002000L
++#define TA_CNTL_AUX__ANISO_STEP_MASK 0x00004000L
++#define TA_CNTL_AUX__MINMAG_UNNORM_MASK 0x00008000L
++#define TA_CNTL_AUX__ANISO_WEIGHT_MODE_MASK 0x00010000L
++#define TA_CNTL_AUX__ANISO_RATIO_LUT_MASK 0x00020000L
++#define TA_CNTL_AUX__ANISO_TAP_MASK 0x00040000L
++#define TA_CNTL_AUX__ANISO_MIP_ADJ_MODE_MASK 0x00080000L
++#define TA_CNTL_AUX__DETERMINISM_RESERVED_DISABLE_MASK 0x00100000L
++#define TA_CNTL_AUX__DETERMINISM_OPCODE_STRICT_DISABLE_MASK 0x00200000L
++#define TA_CNTL_AUX__DETERMINISM_MISC_DISABLE_MASK 0x00400000L
++#define TA_CNTL_AUX__DETERMINISM_SAMPLE_C_DFMT_DISABLE_MASK 0x00800000L
++#define TA_CNTL_AUX__DETERMINISM_SAMPLER_MSAA_DISABLE_MASK 0x01000000L
++#define TA_CNTL_AUX__DETERMINISM_WRITEOP_READFMT_DISABLE_MASK 0x02000000L
++#define TA_CNTL_AUX__DETERMINISM_DFMT_NFMT_DISABLE_MASK 0x04000000L
++#define TA_CNTL_AUX__DISABLE_DWORD_X2_COALESCE_MASK 0x08000000L
++#define TA_CNTL_AUX__CUBEMAP_SLICE_CLAMP_MASK 0x10000000L
++#define TA_CNTL_AUX__TRUNC_SMALL_NEG_MASK 0x20000000L
++#define TA_CNTL_AUX__ARRAY_ROUND_MODE_MASK 0xC0000000L
++//TA_RESERVED_010C
++#define TA_RESERVED_010C__Unused__SHIFT 0x0
++#define TA_RESERVED_010C__Unused_MASK 0xFFFFFFFFL
++//TA_STATUS
++#define TA_STATUS__FG_PFIFO_EMPTYB__SHIFT 0xc
++#define TA_STATUS__FG_LFIFO_EMPTYB__SHIFT 0xd
++#define TA_STATUS__FG_SFIFO_EMPTYB__SHIFT 0xe
++#define TA_STATUS__FL_PFIFO_EMPTYB__SHIFT 0x10
++#define TA_STATUS__FL_LFIFO_EMPTYB__SHIFT 0x11
++#define TA_STATUS__FL_SFIFO_EMPTYB__SHIFT 0x12
++#define TA_STATUS__FA_PFIFO_EMPTYB__SHIFT 0x14
++#define TA_STATUS__FA_LFIFO_EMPTYB__SHIFT 0x15
++#define TA_STATUS__FA_SFIFO_EMPTYB__SHIFT 0x16
++#define TA_STATUS__IN_BUSY__SHIFT 0x18
++#define TA_STATUS__FG_BUSY__SHIFT 0x19
++#define TA_STATUS__LA_BUSY__SHIFT 0x1a
++#define TA_STATUS__FL_BUSY__SHIFT 0x1b
++#define TA_STATUS__TA_BUSY__SHIFT 0x1c
++#define TA_STATUS__FA_BUSY__SHIFT 0x1d
++#define TA_STATUS__AL_BUSY__SHIFT 0x1e
++#define TA_STATUS__BUSY__SHIFT 0x1f
++#define TA_STATUS__FG_PFIFO_EMPTYB_MASK 0x00001000L
++#define TA_STATUS__FG_LFIFO_EMPTYB_MASK 0x00002000L
++#define TA_STATUS__FG_SFIFO_EMPTYB_MASK 0x00004000L
++#define TA_STATUS__FL_PFIFO_EMPTYB_MASK 0x00010000L
++#define TA_STATUS__FL_LFIFO_EMPTYB_MASK 0x00020000L
++#define TA_STATUS__FL_SFIFO_EMPTYB_MASK 0x00040000L
++#define TA_STATUS__FA_PFIFO_EMPTYB_MASK 0x00100000L
++#define TA_STATUS__FA_LFIFO_EMPTYB_MASK 0x00200000L
++#define TA_STATUS__FA_SFIFO_EMPTYB_MASK 0x00400000L
++#define TA_STATUS__IN_BUSY_MASK 0x01000000L
++#define TA_STATUS__FG_BUSY_MASK 0x02000000L
++#define TA_STATUS__LA_BUSY_MASK 0x04000000L
++#define TA_STATUS__FL_BUSY_MASK 0x08000000L
++#define TA_STATUS__TA_BUSY_MASK 0x10000000L
++#define TA_STATUS__FA_BUSY_MASK 0x20000000L
++#define TA_STATUS__AL_BUSY_MASK 0x40000000L
++#define TA_STATUS__BUSY_MASK 0x80000000L
++//TA_SCRATCH
++#define TA_SCRATCH__SCRATCH__SHIFT 0x0
++#define TA_SCRATCH__SCRATCH_MASK 0xFFFFFFFFL
++
++
++// addressBlock: gc_gdsdec
++//GDS_CONFIG
++#define GDS_CONFIG__SH0_GPR_PHASE_SEL__SHIFT 0x1
++#define GDS_CONFIG__SH1_GPR_PHASE_SEL__SHIFT 0x3
++#define GDS_CONFIG__SH2_GPR_PHASE_SEL__SHIFT 0x5
++#define GDS_CONFIG__SH3_GPR_PHASE_SEL__SHIFT 0x7
++#define GDS_CONFIG__SH0_GPR_PHASE_SEL_MASK 0x00000006L
++#define GDS_CONFIG__SH1_GPR_PHASE_SEL_MASK 0x00000018L
++#define GDS_CONFIG__SH2_GPR_PHASE_SEL_MASK 0x00000060L
++#define GDS_CONFIG__SH3_GPR_PHASE_SEL_MASK 0x00000180L
++//GDS_CNTL_STATUS
++#define GDS_CNTL_STATUS__GDS_BUSY__SHIFT 0x0
++#define GDS_CNTL_STATUS__GRBM_WBUF_BUSY__SHIFT 0x1
++#define GDS_CNTL_STATUS__ORD_APP_BUSY__SHIFT 0x2
++#define GDS_CNTL_STATUS__DS_BANK_CONFLICT__SHIFT 0x3
++#define GDS_CNTL_STATUS__DS_ADDR_CONFLICT__SHIFT 0x4
++#define GDS_CNTL_STATUS__DS_WR_CLAMP__SHIFT 0x5
++#define GDS_CNTL_STATUS__DS_RD_CLAMP__SHIFT 0x6
++#define GDS_CNTL_STATUS__GRBM_RBUF_BUSY__SHIFT 0x7
++#define GDS_CNTL_STATUS__DS_BUSY__SHIFT 0x8
++#define GDS_CNTL_STATUS__GWS_BUSY__SHIFT 0x9
++#define GDS_CNTL_STATUS__ORD_FIFO_BUSY__SHIFT 0xa
++#define GDS_CNTL_STATUS__CREDIT_BUSY0__SHIFT 0xb
++#define GDS_CNTL_STATUS__CREDIT_BUSY1__SHIFT 0xc
++#define GDS_CNTL_STATUS__CREDIT_BUSY2__SHIFT 0xd
++#define GDS_CNTL_STATUS__CREDIT_BUSY3__SHIFT 0xe
++#define GDS_CNTL_STATUS__GDS_BUSY_MASK 0x00000001L
++#define GDS_CNTL_STATUS__GRBM_WBUF_BUSY_MASK 0x00000002L
++#define GDS_CNTL_STATUS__ORD_APP_BUSY_MASK 0x00000004L
++#define GDS_CNTL_STATUS__DS_BANK_CONFLICT_MASK 0x00000008L
++#define GDS_CNTL_STATUS__DS_ADDR_CONFLICT_MASK 0x00000010L
++#define GDS_CNTL_STATUS__DS_WR_CLAMP_MASK 0x00000020L
++#define GDS_CNTL_STATUS__DS_RD_CLAMP_MASK 0x00000040L
++#define GDS_CNTL_STATUS__GRBM_RBUF_BUSY_MASK 0x00000080L
++#define GDS_CNTL_STATUS__DS_BUSY_MASK 0x00000100L
++#define GDS_CNTL_STATUS__GWS_BUSY_MASK 0x00000200L
++#define GDS_CNTL_STATUS__ORD_FIFO_BUSY_MASK 0x00000400L
++#define GDS_CNTL_STATUS__CREDIT_BUSY0_MASK 0x00000800L
++#define GDS_CNTL_STATUS__CREDIT_BUSY1_MASK 0x00001000L
++#define GDS_CNTL_STATUS__CREDIT_BUSY2_MASK 0x00002000L
++#define GDS_CNTL_STATUS__CREDIT_BUSY3_MASK 0x00004000L
++//GDS_ENHANCE2
++#define GDS_ENHANCE2__MISC__SHIFT 0x0
++#define GDS_ENHANCE2__UNUSED__SHIFT 0x10
++#define GDS_ENHANCE2__MISC_MASK 0x0000FFFFL
++#define GDS_ENHANCE2__UNUSED_MASK 0xFFFF0000L
++//GDS_PROTECTION_FAULT
++#define GDS_PROTECTION_FAULT__WRITE_DIS__SHIFT 0x0
++#define GDS_PROTECTION_FAULT__FAULT_DETECTED__SHIFT 0x1
++#define GDS_PROTECTION_FAULT__GRBM__SHIFT 0x2
++#define GDS_PROTECTION_FAULT__SH_ID__SHIFT 0x3
++#define GDS_PROTECTION_FAULT__CU_ID__SHIFT 0x6
++#define GDS_PROTECTION_FAULT__SIMD_ID__SHIFT 0xa
++#define GDS_PROTECTION_FAULT__WAVE_ID__SHIFT 0xc
++#define GDS_PROTECTION_FAULT__ADDRESS__SHIFT 0x10
++#define GDS_PROTECTION_FAULT__WRITE_DIS_MASK 0x00000001L
++#define GDS_PROTECTION_FAULT__FAULT_DETECTED_MASK 0x00000002L
++#define GDS_PROTECTION_FAULT__GRBM_MASK 0x00000004L
++#define GDS_PROTECTION_FAULT__SH_ID_MASK 0x00000038L
++#define GDS_PROTECTION_FAULT__CU_ID_MASK 0x000003C0L
++#define GDS_PROTECTION_FAULT__SIMD_ID_MASK 0x00000C00L
++#define GDS_PROTECTION_FAULT__WAVE_ID_MASK 0x0000F000L
++#define GDS_PROTECTION_FAULT__ADDRESS_MASK 0xFFFF0000L
++//GDS_VM_PROTECTION_FAULT
++#define GDS_VM_PROTECTION_FAULT__WRITE_DIS__SHIFT 0x0
++#define GDS_VM_PROTECTION_FAULT__FAULT_DETECTED__SHIFT 0x1
++#define GDS_VM_PROTECTION_FAULT__GWS__SHIFT 0x2
++#define GDS_VM_PROTECTION_FAULT__OA__SHIFT 0x3
++#define GDS_VM_PROTECTION_FAULT__GRBM__SHIFT 0x4
++#define GDS_VM_PROTECTION_FAULT__TMZ__SHIFT 0x5
++#define GDS_VM_PROTECTION_FAULT__VMID__SHIFT 0x8
++#define GDS_VM_PROTECTION_FAULT__ADDRESS__SHIFT 0x10
++#define GDS_VM_PROTECTION_FAULT__WRITE_DIS_MASK 0x00000001L
++#define GDS_VM_PROTECTION_FAULT__FAULT_DETECTED_MASK 0x00000002L
++#define GDS_VM_PROTECTION_FAULT__GWS_MASK 0x00000004L
++#define GDS_VM_PROTECTION_FAULT__OA_MASK 0x00000008L
++#define GDS_VM_PROTECTION_FAULT__GRBM_MASK 0x00000010L
++#define GDS_VM_PROTECTION_FAULT__TMZ_MASK 0x00000020L
++#define GDS_VM_PROTECTION_FAULT__VMID_MASK 0x00000F00L
++#define GDS_VM_PROTECTION_FAULT__ADDRESS_MASK 0xFFFF0000L
++//GDS_EDC_CNT
++#define GDS_EDC_CNT__GDS_MEM_DED__SHIFT 0x0
++#define GDS_EDC_CNT__GDS_INPUT_QUEUE_SED__SHIFT 0x2
++#define GDS_EDC_CNT__GDS_MEM_SEC__SHIFT 0x4
++#define GDS_EDC_CNT__UNUSED__SHIFT 0x6
++#define GDS_EDC_CNT__GDS_MEM_DED_MASK 0x00000003L
++#define GDS_EDC_CNT__GDS_INPUT_QUEUE_SED_MASK 0x0000000CL
++#define GDS_EDC_CNT__GDS_MEM_SEC_MASK 0x00000030L
++#define GDS_EDC_CNT__UNUSED_MASK 0xFFFFFFC0L
++//GDS_EDC_GRBM_CNT
++#define GDS_EDC_GRBM_CNT__DED__SHIFT 0x0
++#define GDS_EDC_GRBM_CNT__SEC__SHIFT 0x2
++#define GDS_EDC_GRBM_CNT__UNUSED__SHIFT 0x4
++#define GDS_EDC_GRBM_CNT__DED_MASK 0x00000003L
++#define GDS_EDC_GRBM_CNT__SEC_MASK 0x0000000CL
++#define GDS_EDC_GRBM_CNT__UNUSED_MASK 0xFFFFFFF0L
++//GDS_EDC_OA_DED
++#define GDS_EDC_OA_DED__ME0_GFXHP3D_PIX_DED__SHIFT 0x0
++#define GDS_EDC_OA_DED__ME0_GFXHP3D_VTX_DED__SHIFT 0x1
++#define GDS_EDC_OA_DED__ME0_CS_DED__SHIFT 0x2
++#define GDS_EDC_OA_DED__ME0_GFXHP3D_GS_DED__SHIFT 0x3
++#define GDS_EDC_OA_DED__ME1_PIPE0_DED__SHIFT 0x4
++#define GDS_EDC_OA_DED__ME1_PIPE1_DED__SHIFT 0x5
++#define GDS_EDC_OA_DED__ME1_PIPE2_DED__SHIFT 0x6
++#define GDS_EDC_OA_DED__ME1_PIPE3_DED__SHIFT 0x7
++#define GDS_EDC_OA_DED__ME2_PIPE0_DED__SHIFT 0x8
++#define GDS_EDC_OA_DED__ME2_PIPE1_DED__SHIFT 0x9
++#define GDS_EDC_OA_DED__ME2_PIPE2_DED__SHIFT 0xa
++#define GDS_EDC_OA_DED__ME2_PIPE3_DED__SHIFT 0xb
++#define GDS_EDC_OA_DED__UNUSED1__SHIFT 0xc
++#define GDS_EDC_OA_DED__ME0_GFXHP3D_PIX_DED_MASK 0x00000001L
++#define GDS_EDC_OA_DED__ME0_GFXHP3D_VTX_DED_MASK 0x00000002L
++#define GDS_EDC_OA_DED__ME0_CS_DED_MASK 0x00000004L
++#define GDS_EDC_OA_DED__ME0_GFXHP3D_GS_DED_MASK 0x00000008L
++#define GDS_EDC_OA_DED__ME1_PIPE0_DED_MASK 0x00000010L
++#define GDS_EDC_OA_DED__ME1_PIPE1_DED_MASK 0x00000020L
++#define GDS_EDC_OA_DED__ME1_PIPE2_DED_MASK 0x00000040L
++#define GDS_EDC_OA_DED__ME1_PIPE3_DED_MASK 0x00000080L
++#define GDS_EDC_OA_DED__ME2_PIPE0_DED_MASK 0x00000100L
++#define GDS_EDC_OA_DED__ME2_PIPE1_DED_MASK 0x00000200L
++#define GDS_EDC_OA_DED__ME2_PIPE2_DED_MASK 0x00000400L
++#define GDS_EDC_OA_DED__ME2_PIPE3_DED_MASK 0x00000800L
++#define GDS_EDC_OA_DED__UNUSED1_MASK 0xFFFFF000L
++//GDS_DSM_CNTL
++#define GDS_DSM_CNTL__SEL_DSM_GDS_MEM_IRRITATOR_DATA_0__SHIFT 0x0
++#define GDS_DSM_CNTL__SEL_DSM_GDS_MEM_IRRITATOR_DATA_1__SHIFT 0x1
++#define GDS_DSM_CNTL__GDS_MEM_ENABLE_SINGLE_WRITE__SHIFT 0x2
++#define GDS_DSM_CNTL__SEL_DSM_GDS_INPUT_QUEUE_IRRITATOR_DATA_0__SHIFT 0x3
++#define GDS_DSM_CNTL__SEL_DSM_GDS_INPUT_QUEUE_IRRITATOR_DATA_1__SHIFT 0x4
++#define GDS_DSM_CNTL__GDS_INPUT_QUEUE_ENABLE_SINGLE_WRITE__SHIFT 0x5
++#define GDS_DSM_CNTL__SEL_DSM_GDS_PHY_CMD_RAM_IRRITATOR_DATA_0__SHIFT 0x6
++#define GDS_DSM_CNTL__SEL_DSM_GDS_PHY_CMD_RAM_IRRITATOR_DATA_1__SHIFT 0x7
++#define GDS_DSM_CNTL__GDS_PHY_CMD_RAM_ENABLE_SINGLE_WRITE__SHIFT 0x8
++#define GDS_DSM_CNTL__SEL_DSM_GDS_PHY_DATA_RAM_IRRITATOR_DATA_0__SHIFT 0x9
++#define GDS_DSM_CNTL__SEL_DSM_GDS_PHY_DATA_RAM_IRRITATOR_DATA_1__SHIFT 0xa
++#define GDS_DSM_CNTL__GDS_PHY_DATA_RAM_ENABLE_SINGLE_WRITE__SHIFT 0xb
++#define GDS_DSM_CNTL__SEL_DSM_GDS_PIPE_MEM_IRRITATOR_DATA_0__SHIFT 0xc
++#define GDS_DSM_CNTL__SEL_DSM_GDS_PIPE_MEM_IRRITATOR_DATA_1__SHIFT 0xd
++#define GDS_DSM_CNTL__GDS_PIPE_MEM_ENABLE_SINGLE_WRITE__SHIFT 0xe
++#define GDS_DSM_CNTL__UNUSED__SHIFT 0xf
++#define GDS_DSM_CNTL__SEL_DSM_GDS_MEM_IRRITATOR_DATA_0_MASK 0x00000001L
++#define GDS_DSM_CNTL__SEL_DSM_GDS_MEM_IRRITATOR_DATA_1_MASK 0x00000002L
++#define GDS_DSM_CNTL__GDS_MEM_ENABLE_SINGLE_WRITE_MASK 0x00000004L
++#define GDS_DSM_CNTL__SEL_DSM_GDS_INPUT_QUEUE_IRRITATOR_DATA_0_MASK 0x00000008L
++#define GDS_DSM_CNTL__SEL_DSM_GDS_INPUT_QUEUE_IRRITATOR_DATA_1_MASK 0x00000010L
++#define GDS_DSM_CNTL__GDS_INPUT_QUEUE_ENABLE_SINGLE_WRITE_MASK 0x00000020L
++#define GDS_DSM_CNTL__SEL_DSM_GDS_PHY_CMD_RAM_IRRITATOR_DATA_0_MASK 0x00000040L
++#define GDS_DSM_CNTL__SEL_DSM_GDS_PHY_CMD_RAM_IRRITATOR_DATA_1_MASK 0x00000080L
++#define GDS_DSM_CNTL__GDS_PHY_CMD_RAM_ENABLE_SINGLE_WRITE_MASK 0x00000100L
++#define GDS_DSM_CNTL__SEL_DSM_GDS_PHY_DATA_RAM_IRRITATOR_DATA_0_MASK 0x00000200L
++#define GDS_DSM_CNTL__SEL_DSM_GDS_PHY_DATA_RAM_IRRITATOR_DATA_1_MASK 0x00000400L
++#define GDS_DSM_CNTL__GDS_PHY_DATA_RAM_ENABLE_SINGLE_WRITE_MASK 0x00000800L
++#define GDS_DSM_CNTL__SEL_DSM_GDS_PIPE_MEM_IRRITATOR_DATA_0_MASK 0x00001000L
++#define GDS_DSM_CNTL__SEL_DSM_GDS_PIPE_MEM_IRRITATOR_DATA_1_MASK 0x00002000L
++#define GDS_DSM_CNTL__GDS_PIPE_MEM_ENABLE_SINGLE_WRITE_MASK 0x00004000L
++#define GDS_DSM_CNTL__UNUSED_MASK 0xFFFF8000L
++//GDS_EDC_OA_PHY_CNT
++#define GDS_EDC_OA_PHY_CNT__ME0_CS_PIPE_MEM_SEC__SHIFT 0x0
++#define GDS_EDC_OA_PHY_CNT__ME0_CS_PIPE_MEM_DED__SHIFT 0x2
++#define GDS_EDC_OA_PHY_CNT__PHY_CMD_RAM_MEM_SEC__SHIFT 0x4
++#define GDS_EDC_OA_PHY_CNT__PHY_CMD_RAM_MEM_DED__SHIFT 0x6
++#define GDS_EDC_OA_PHY_CNT__PHY_DATA_RAM_MEM_SED__SHIFT 0x8
++#define GDS_EDC_OA_PHY_CNT__UNUSED1__SHIFT 0xa
++#define GDS_EDC_OA_PHY_CNT__ME0_CS_PIPE_MEM_SEC_MASK 0x00000003L
++#define GDS_EDC_OA_PHY_CNT__ME0_CS_PIPE_MEM_DED_MASK 0x0000000CL
++#define GDS_EDC_OA_PHY_CNT__PHY_CMD_RAM_MEM_SEC_MASK 0x00000030L
++#define GDS_EDC_OA_PHY_CNT__PHY_CMD_RAM_MEM_DED_MASK 0x000000C0L
++#define GDS_EDC_OA_PHY_CNT__PHY_DATA_RAM_MEM_SED_MASK 0x00000300L
++#define GDS_EDC_OA_PHY_CNT__UNUSED1_MASK 0xFFFFFC00L
++//GDS_EDC_OA_PIPE_CNT
++#define GDS_EDC_OA_PIPE_CNT__ME1_PIPE0_PIPE_MEM_SEC__SHIFT 0x0
++#define GDS_EDC_OA_PIPE_CNT__ME1_PIPE0_PIPE_MEM_DED__SHIFT 0x2
++#define GDS_EDC_OA_PIPE_CNT__ME1_PIPE1_PIPE_MEM_SEC__SHIFT 0x4
++#define GDS_EDC_OA_PIPE_CNT__ME1_PIPE1_PIPE_MEM_DED__SHIFT 0x6
++#define GDS_EDC_OA_PIPE_CNT__ME1_PIPE2_PIPE_MEM_SEC__SHIFT 0x8
++#define GDS_EDC_OA_PIPE_CNT__ME1_PIPE2_PIPE_MEM_DED__SHIFT 0xa
++#define GDS_EDC_OA_PIPE_CNT__ME1_PIPE3_PIPE_MEM_SEC__SHIFT 0xc
++#define GDS_EDC_OA_PIPE_CNT__ME1_PIPE3_PIPE_MEM_DED__SHIFT 0xe
++#define GDS_EDC_OA_PIPE_CNT__UNUSED__SHIFT 0x10
++#define GDS_EDC_OA_PIPE_CNT__ME1_PIPE0_PIPE_MEM_SEC_MASK 0x00000003L
++#define GDS_EDC_OA_PIPE_CNT__ME1_PIPE0_PIPE_MEM_DED_MASK 0x0000000CL
++#define GDS_EDC_OA_PIPE_CNT__ME1_PIPE1_PIPE_MEM_SEC_MASK 0x00000030L
++#define GDS_EDC_OA_PIPE_CNT__ME1_PIPE1_PIPE_MEM_DED_MASK 0x000000C0L
++#define GDS_EDC_OA_PIPE_CNT__ME1_PIPE2_PIPE_MEM_SEC_MASK 0x00000300L
++#define GDS_EDC_OA_PIPE_CNT__ME1_PIPE2_PIPE_MEM_DED_MASK 0x00000C00L
++#define GDS_EDC_OA_PIPE_CNT__ME1_PIPE3_PIPE_MEM_SEC_MASK 0x00003000L
++#define GDS_EDC_OA_PIPE_CNT__ME1_PIPE3_PIPE_MEM_DED_MASK 0x0000C000L
++#define GDS_EDC_OA_PIPE_CNT__UNUSED_MASK 0xFFFF0000L
++//GDS_DSM_CNTL2
++#define GDS_DSM_CNTL2__GDS_MEM_ENABLE_ERROR_INJECT__SHIFT 0x0
++#define GDS_DSM_CNTL2__GDS_MEM_SELECT_INJECT_DELAY__SHIFT 0x2
++#define GDS_DSM_CNTL2__GDS_INPUT_QUEUE_ENABLE_ERROR_INJECT__SHIFT 0x3
++#define GDS_DSM_CNTL2__GDS_INPUT_QUEUE_SELECT_INJECT_DELAY__SHIFT 0x5
++#define GDS_DSM_CNTL2__GDS_PHY_CMD_RAM_ENABLE_ERROR_INJECT__SHIFT 0x6
++#define GDS_DSM_CNTL2__GDS_PHY_CMD_RAM_SELECT_INJECT_DELAY__SHIFT 0x8
++#define GDS_DSM_CNTL2__GDS_PHY_DATA_RAM_ENABLE_ERROR_INJECT__SHIFT 0x9
++#define GDS_DSM_CNTL2__GDS_PHY_DATA_RAM_SELECT_INJECT_DELAY__SHIFT 0xb
++#define GDS_DSM_CNTL2__GDS_PIPE_MEM_ENABLE_ERROR_INJECT__SHIFT 0xc
++#define GDS_DSM_CNTL2__GDS_PIPE_MEM_SELECT_INJECT_DELAY__SHIFT 0xe
++#define GDS_DSM_CNTL2__UNUSED__SHIFT 0xf
++#define GDS_DSM_CNTL2__GDS_INJECT_DELAY__SHIFT 0x1a
++#define GDS_DSM_CNTL2__GDS_MEM_ENABLE_ERROR_INJECT_MASK 0x00000003L
++#define GDS_DSM_CNTL2__GDS_MEM_SELECT_INJECT_DELAY_MASK 0x00000004L
++#define GDS_DSM_CNTL2__GDS_INPUT_QUEUE_ENABLE_ERROR_INJECT_MASK 0x00000018L
++#define GDS_DSM_CNTL2__GDS_INPUT_QUEUE_SELECT_INJECT_DELAY_MASK 0x00000020L
++#define GDS_DSM_CNTL2__GDS_PHY_CMD_RAM_ENABLE_ERROR_INJECT_MASK 0x000000C0L
++#define GDS_DSM_CNTL2__GDS_PHY_CMD_RAM_SELECT_INJECT_DELAY_MASK 0x00000100L
++#define GDS_DSM_CNTL2__GDS_PHY_DATA_RAM_ENABLE_ERROR_INJECT_MASK 0x00000600L
++#define GDS_DSM_CNTL2__GDS_PHY_DATA_RAM_SELECT_INJECT_DELAY_MASK 0x00000800L
++#define GDS_DSM_CNTL2__GDS_PIPE_MEM_ENABLE_ERROR_INJECT_MASK 0x00003000L
++#define GDS_DSM_CNTL2__GDS_PIPE_MEM_SELECT_INJECT_DELAY_MASK 0x00004000L
++#define GDS_DSM_CNTL2__UNUSED_MASK 0x03FF8000L
++#define GDS_DSM_CNTL2__GDS_INJECT_DELAY_MASK 0xFC000000L
++//GDS_WD_GDS_CSB
++#define GDS_WD_GDS_CSB__COUNTER__SHIFT 0x0
++#define GDS_WD_GDS_CSB__UNUSED__SHIFT 0xd
++#define GDS_WD_GDS_CSB__COUNTER_MASK 0x00001FFFL
++#define GDS_WD_GDS_CSB__UNUSED_MASK 0xFFFFE000L
++
++
++// addressBlock: gc_rbdec
++//DB_DEBUG
++#define DB_DEBUG__DEBUG_STENCIL_COMPRESS_DISABLE__SHIFT 0x0
++#define DB_DEBUG__DEBUG_DEPTH_COMPRESS_DISABLE__SHIFT 0x1
++#define DB_DEBUG__FETCH_FULL_Z_TILE__SHIFT 0x2
++#define DB_DEBUG__FETCH_FULL_STENCIL_TILE__SHIFT 0x3
++#define DB_DEBUG__FORCE_Z_MODE__SHIFT 0x4
++#define DB_DEBUG__DEBUG_FORCE_DEPTH_READ__SHIFT 0x6
++#define DB_DEBUG__DEBUG_FORCE_STENCIL_READ__SHIFT 0x7
++#define DB_DEBUG__DEBUG_FORCE_HIZ_ENABLE__SHIFT 0x8
++#define DB_DEBUG__DEBUG_FORCE_HIS_ENABLE0__SHIFT 0xa
++#define DB_DEBUG__DEBUG_FORCE_HIS_ENABLE1__SHIFT 0xc
++#define DB_DEBUG__DEBUG_FAST_Z_DISABLE__SHIFT 0xe
++#define DB_DEBUG__DEBUG_FAST_STENCIL_DISABLE__SHIFT 0xf
++#define DB_DEBUG__DEBUG_NOOP_CULL_DISABLE__SHIFT 0x10
++#define DB_DEBUG__DISABLE_SUMM_SQUADS__SHIFT 0x11
++#define DB_DEBUG__DEPTH_CACHE_FORCE_MISS__SHIFT 0x12
++#define DB_DEBUG__DEBUG_FORCE_FULL_Z_RANGE__SHIFT 0x13
++#define DB_DEBUG__NEVER_FREE_Z_ONLY__SHIFT 0x15
++#define DB_DEBUG__ZPASS_COUNTS_LOOK_AT_PIPE_STAT_EVENTS__SHIFT 0x16
++#define DB_DEBUG__DISABLE_VPORT_ZPLANE_OPTIMIZATION__SHIFT 0x17
++#define DB_DEBUG__DECOMPRESS_AFTER_N_ZPLANES__SHIFT 0x18
++#define DB_DEBUG__ONE_FREE_IN_FLIGHT__SHIFT 0x1c
++#define DB_DEBUG__FORCE_MISS_IF_NOT_INFLIGHT__SHIFT 0x1d
++#define DB_DEBUG__DISABLE_DEPTH_SURFACE_SYNC__SHIFT 0x1e
++#define DB_DEBUG__DISABLE_HTILE_SURFACE_SYNC__SHIFT 0x1f
++#define DB_DEBUG__DEBUG_STENCIL_COMPRESS_DISABLE_MASK 0x00000001L
++#define DB_DEBUG__DEBUG_DEPTH_COMPRESS_DISABLE_MASK 0x00000002L
++#define DB_DEBUG__FETCH_FULL_Z_TILE_MASK 0x00000004L
++#define DB_DEBUG__FETCH_FULL_STENCIL_TILE_MASK 0x00000008L
++#define DB_DEBUG__FORCE_Z_MODE_MASK 0x00000030L
++#define DB_DEBUG__DEBUG_FORCE_DEPTH_READ_MASK 0x00000040L
++#define DB_DEBUG__DEBUG_FORCE_STENCIL_READ_MASK 0x00000080L
++#define DB_DEBUG__DEBUG_FORCE_HIZ_ENABLE_MASK 0x00000300L
++#define DB_DEBUG__DEBUG_FORCE_HIS_ENABLE0_MASK 0x00000C00L
++#define DB_DEBUG__DEBUG_FORCE_HIS_ENABLE1_MASK 0x00003000L
++#define DB_DEBUG__DEBUG_FAST_Z_DISABLE_MASK 0x00004000L
++#define DB_DEBUG__DEBUG_FAST_STENCIL_DISABLE_MASK 0x00008000L
++#define DB_DEBUG__DEBUG_NOOP_CULL_DISABLE_MASK 0x00010000L
++#define DB_DEBUG__DISABLE_SUMM_SQUADS_MASK 0x00020000L
++#define DB_DEBUG__DEPTH_CACHE_FORCE_MISS_MASK 0x00040000L
++#define DB_DEBUG__DEBUG_FORCE_FULL_Z_RANGE_MASK 0x00180000L
++#define DB_DEBUG__NEVER_FREE_Z_ONLY_MASK 0x00200000L
++#define DB_DEBUG__ZPASS_COUNTS_LOOK_AT_PIPE_STAT_EVENTS_MASK 0x00400000L
++#define DB_DEBUG__DISABLE_VPORT_ZPLANE_OPTIMIZATION_MASK 0x00800000L
++#define DB_DEBUG__DECOMPRESS_AFTER_N_ZPLANES_MASK 0x0F000000L
++#define DB_DEBUG__ONE_FREE_IN_FLIGHT_MASK 0x10000000L
++#define DB_DEBUG__FORCE_MISS_IF_NOT_INFLIGHT_MASK 0x20000000L
++#define DB_DEBUG__DISABLE_DEPTH_SURFACE_SYNC_MASK 0x40000000L
++#define DB_DEBUG__DISABLE_HTILE_SURFACE_SYNC_MASK 0x80000000L
++//DB_DEBUG2
++#define DB_DEBUG2__ALLOW_COMPZ_BYTE_MASKING__SHIFT 0x0
++#define DB_DEBUG2__DISABLE_TC_ZRANGE_L0_CACHE__SHIFT 0x1
++#define DB_DEBUG2__DISABLE_TC_MASK_L0_CACHE__SHIFT 0x2
++#define DB_DEBUG2__DTR_ROUND_ROBIN_ARB__SHIFT 0x3
++#define DB_DEBUG2__DTR_PREZ_STALLS_FOR_ETF_ROOM__SHIFT 0x4
++#define DB_DEBUG2__DISABLE_PREZL_FIFO_STALL__SHIFT 0x5
++#define DB_DEBUG2__DISABLE_PREZL_FIFO_STALL_REZ__SHIFT 0x6
++#define DB_DEBUG2__ENABLE_VIEWPORT_STALL_ON_ALL__SHIFT 0x7
++#define DB_DEBUG2__OPTIMIZE_HIZ_MATCHES_FB_DISABLE__SHIFT 0x8
++#define DB_DEBUG2__CLK_OFF_DELAY__SHIFT 0x9
++#define DB_DEBUG2__DISABLE_TILE_COVERED_FOR_PS_ITER__SHIFT 0xe
++#define DB_DEBUG2__ENABLE_SUBTILE_GROUPING__SHIFT 0xf
++#define DB_DEBUG2__RESERVED__SHIFT 0x10
++#define DB_DEBUG2__DISABLE_NULL_EOT_FORWARDING__SHIFT 0x11
++#define DB_DEBUG2__DISABLE_DTT_DATA_FORWARDING__SHIFT 0x12
++#define DB_DEBUG2__DISABLE_QUAD_COHERENCY_STALL__SHIFT 0x13
++#define DB_DEBUG2__ENABLE_PREZ_OF_REZ_SUMM__SHIFT 0x1c
++#define DB_DEBUG2__DISABLE_PREZL_VIEWPORT_STALL__SHIFT 0x1d
++#define DB_DEBUG2__DISABLE_SINGLE_STENCIL_QUAD_SUMM__SHIFT 0x1e
++#define DB_DEBUG2__DISABLE_WRITE_STALL_ON_RDWR_CONFLICT__SHIFT 0x1f
++#define DB_DEBUG2__ALLOW_COMPZ_BYTE_MASKING_MASK 0x00000001L
++#define DB_DEBUG2__DISABLE_TC_ZRANGE_L0_CACHE_MASK 0x00000002L
++#define DB_DEBUG2__DISABLE_TC_MASK_L0_CACHE_MASK 0x00000004L
++#define DB_DEBUG2__DTR_ROUND_ROBIN_ARB_MASK 0x00000008L
++#define DB_DEBUG2__DTR_PREZ_STALLS_FOR_ETF_ROOM_MASK 0x00000010L
++#define DB_DEBUG2__DISABLE_PREZL_FIFO_STALL_MASK 0x00000020L
++#define DB_DEBUG2__DISABLE_PREZL_FIFO_STALL_REZ_MASK 0x00000040L
++#define DB_DEBUG2__ENABLE_VIEWPORT_STALL_ON_ALL_MASK 0x00000080L
++#define DB_DEBUG2__OPTIMIZE_HIZ_MATCHES_FB_DISABLE_MASK 0x00000100L
++#define DB_DEBUG2__CLK_OFF_DELAY_MASK 0x00003E00L
++#define DB_DEBUG2__DISABLE_TILE_COVERED_FOR_PS_ITER_MASK 0x00004000L
++#define DB_DEBUG2__ENABLE_SUBTILE_GROUPING_MASK 0x00008000L
++#define DB_DEBUG2__RESERVED_MASK 0x00010000L
++#define DB_DEBUG2__DISABLE_NULL_EOT_FORWARDING_MASK 0x00020000L
++#define DB_DEBUG2__DISABLE_DTT_DATA_FORWARDING_MASK 0x00040000L
++#define DB_DEBUG2__DISABLE_QUAD_COHERENCY_STALL_MASK 0x00080000L
++#define DB_DEBUG2__ENABLE_PREZ_OF_REZ_SUMM_MASK 0x10000000L
++#define DB_DEBUG2__DISABLE_PREZL_VIEWPORT_STALL_MASK 0x20000000L
++#define DB_DEBUG2__DISABLE_SINGLE_STENCIL_QUAD_SUMM_MASK 0x40000000L
++#define DB_DEBUG2__DISABLE_WRITE_STALL_ON_RDWR_CONFLICT_MASK 0x80000000L
++//DB_DEBUG3
++#define DB_DEBUG3__DISABLE_CLEAR_ZRANGE_CORRECTION__SHIFT 0x0
++#define DB_DEBUG3__ROUND_ZRANGE_CORRECTION__SHIFT 0x1
++#define DB_DEBUG3__FORCE_DB_IS_GOOD__SHIFT 0x2
++#define DB_DEBUG3__DISABLE_TL_SSO_NULL_SUPPRESSION__SHIFT 0x3
++#define DB_DEBUG3__DISABLE_HIZ_ON_VPORT_CLAMP__SHIFT 0x4
++#define DB_DEBUG3__EQAA_INTERPOLATE_COMP_Z__SHIFT 0x5
++#define DB_DEBUG3__EQAA_INTERPOLATE_SRC_Z__SHIFT 0x6
++#define DB_DEBUG3__DISABLE_TCP_CAM_BYPASS__SHIFT 0x7
++#define DB_DEBUG3__DISABLE_ZCMP_DIRTY_SUPPRESSION__SHIFT 0x8
++#define DB_DEBUG3__DISABLE_REDUNDANT_PLANE_FLUSHES_OPT__SHIFT 0x9
++#define DB_DEBUG3__DISABLE_RECOMP_TO_1ZPLANE_WITHOUT_FASTOP__SHIFT 0xa
++#define DB_DEBUG3__ENABLE_INCOHERENT_EQAA_READS__SHIFT 0xb
++#define DB_DEBUG3__DISABLE_OP_Z_DATA_FORWARDING__SHIFT 0xc
++#define DB_DEBUG3__DISABLE_OP_DF_BYPASS__SHIFT 0xd
++#define DB_DEBUG3__DISABLE_OP_DF_WRITE_COMBINE__SHIFT 0xe
++#define DB_DEBUG3__DISABLE_OP_DF_DIRECT_FEEDBACK__SHIFT 0xf
++#define DB_DEBUG3__ALLOW_RF2P_RW_COLLISION__SHIFT 0x10
++#define DB_DEBUG3__SLOW_PREZ_TO_A2M_OMASK_RATE__SHIFT 0x11
++#define DB_DEBUG3__DISABLE_OP_S_DATA_FORWARDING__SHIFT 0x12
++#define DB_DEBUG3__DISABLE_TC_UPDATE_WRITE_COMBINE__SHIFT 0x13
++#define DB_DEBUG3__DISABLE_HZ_TC_WRITE_COMBINE__SHIFT 0x14
++#define DB_DEBUG3__ENABLE_RECOMP_ZDIRTY_SUPPRESSION_OPT__SHIFT 0x15
++#define DB_DEBUG3__ENABLE_TC_MA_ROUND_ROBIN_ARB__SHIFT 0x16
++#define DB_DEBUG3__DISABLE_RAM_READ_SUPPRESION_ON_FWD__SHIFT 0x17
++#define DB_DEBUG3__DISABLE_EQAA_A2M_PERF_OPT__SHIFT 0x18
++#define DB_DEBUG3__DISABLE_DI_DT_STALL__SHIFT 0x19
++#define DB_DEBUG3__ENABLE_DB_PROCESS_RESET__SHIFT 0x1a
++#define DB_DEBUG3__DISABLE_OVERRASTERIZATION_FIX__SHIFT 0x1b
++#define DB_DEBUG3__DONT_INSERT_CONTEXT_SUSPEND__SHIFT 0x1c
++#define DB_DEBUG3__DONT_DELETE_CONTEXT_SUSPEND__SHIFT 0x1d
++#define DB_DEBUG3__DISABLE_4XAA_2P_DELAYED_WRITE__SHIFT 0x1e
++#define DB_DEBUG3__DISABLE_4XAA_2P_INTERLEAVED_PMASK__SHIFT 0x1f
++#define DB_DEBUG3__DISABLE_CLEAR_ZRANGE_CORRECTION_MASK 0x00000001L
++#define DB_DEBUG3__ROUND_ZRANGE_CORRECTION_MASK 0x00000002L
++#define DB_DEBUG3__FORCE_DB_IS_GOOD_MASK 0x00000004L
++#define DB_DEBUG3__DISABLE_TL_SSO_NULL_SUPPRESSION_MASK 0x00000008L
++#define DB_DEBUG3__DISABLE_HIZ_ON_VPORT_CLAMP_MASK 0x00000010L
++#define DB_DEBUG3__EQAA_INTERPOLATE_COMP_Z_MASK 0x00000020L
++#define DB_DEBUG3__EQAA_INTERPOLATE_SRC_Z_MASK 0x00000040L
++#define DB_DEBUG3__DISABLE_TCP_CAM_BYPASS_MASK 0x00000080L
++#define DB_DEBUG3__DISABLE_ZCMP_DIRTY_SUPPRESSION_MASK 0x00000100L
++#define DB_DEBUG3__DISABLE_REDUNDANT_PLANE_FLUSHES_OPT_MASK 0x00000200L
++#define DB_DEBUG3__DISABLE_RECOMP_TO_1ZPLANE_WITHOUT_FASTOP_MASK 0x00000400L
++#define DB_DEBUG3__ENABLE_INCOHERENT_EQAA_READS_MASK 0x00000800L
++#define DB_DEBUG3__DISABLE_OP_Z_DATA_FORWARDING_MASK 0x00001000L
++#define DB_DEBUG3__DISABLE_OP_DF_BYPASS_MASK 0x00002000L
++#define DB_DEBUG3__DISABLE_OP_DF_WRITE_COMBINE_MASK 0x00004000L
++#define DB_DEBUG3__DISABLE_OP_DF_DIRECT_FEEDBACK_MASK 0x00008000L
++#define DB_DEBUG3__ALLOW_RF2P_RW_COLLISION_MASK 0x00010000L
++#define DB_DEBUG3__SLOW_PREZ_TO_A2M_OMASK_RATE_MASK 0x00020000L
++#define DB_DEBUG3__DISABLE_OP_S_DATA_FORWARDING_MASK 0x00040000L
++#define DB_DEBUG3__DISABLE_TC_UPDATE_WRITE_COMBINE_MASK 0x00080000L
++#define DB_DEBUG3__DISABLE_HZ_TC_WRITE_COMBINE_MASK 0x00100000L
++#define DB_DEBUG3__ENABLE_RECOMP_ZDIRTY_SUPPRESSION_OPT_MASK 0x00200000L
++#define DB_DEBUG3__ENABLE_TC_MA_ROUND_ROBIN_ARB_MASK 0x00400000L
++#define DB_DEBUG3__DISABLE_RAM_READ_SUPPRESION_ON_FWD_MASK 0x00800000L
++#define DB_DEBUG3__DISABLE_EQAA_A2M_PERF_OPT_MASK 0x01000000L
++#define DB_DEBUG3__DISABLE_DI_DT_STALL_MASK 0x02000000L
++#define DB_DEBUG3__ENABLE_DB_PROCESS_RESET_MASK 0x04000000L
++#define DB_DEBUG3__DISABLE_OVERRASTERIZATION_FIX_MASK 0x08000000L
++#define DB_DEBUG3__DONT_INSERT_CONTEXT_SUSPEND_MASK 0x10000000L
++#define DB_DEBUG3__DONT_DELETE_CONTEXT_SUSPEND_MASK 0x20000000L
++#define DB_DEBUG3__DISABLE_4XAA_2P_DELAYED_WRITE_MASK 0x40000000L
++#define DB_DEBUG3__DISABLE_4XAA_2P_INTERLEAVED_PMASK_MASK 0x80000000L
++//DB_DEBUG4
++#define DB_DEBUG4__DISABLE_QC_Z_MASK_SUMMATION__SHIFT 0x0
++#define DB_DEBUG4__DISABLE_QC_STENCIL_MASK_SUMMATION__SHIFT 0x1
++#define DB_DEBUG4__DISABLE_RESUMM_TO_SINGLE_STENCIL__SHIFT 0x2
++#define DB_DEBUG4__DISABLE_PREZ_POSTZ_DTILE_CONFLICT_STALL__SHIFT 0x3
++#define DB_DEBUG4__DISABLE_4XAA_2P_ZD_HOLDOFF__SHIFT 0x4
++#define DB_DEBUG4__ENABLE_A2M_DQUAD_OPTIMIZATION__SHIFT 0x5
++#define DB_DEBUG4__ENABLE_DBCB_SLOW_FORMAT_COLLAPSE__SHIFT 0x6
++#define DB_DEBUG4__ALWAYS_ON_RMI_CLK_EN__SHIFT 0x7
++#define DB_DEBUG4__DFSM_CONVERT_PASSTHROUGH_TO_BYPASS__SHIFT 0x8
++#define DB_DEBUG4__DISABLE_UNMAPPED_Z_INDICATOR__SHIFT 0x9
++#define DB_DEBUG4__DISABLE_UNMAPPED_S_INDICATOR__SHIFT 0xa
++#define DB_DEBUG4__DISABLE_UNMAPPED_H_INDICATOR__SHIFT 0xb
++#define DB_DEBUG4__DISABLE_SEPARATE_DFSM_CLK__SHIFT 0xc
++#define DB_DEBUG4__DISABLE_DTT_FAST_HTILENACK_LOOKUP__SHIFT 0xd
++#define DB_DEBUG4__DISABLE_RESCHECK_MEMCOHER_OPTIMIZATION__SHIFT 0xe
++#define DB_DEBUG4__DISABLE_TS_WRITE_L0__SHIFT 0xf
++#define DB_DEBUG4__DISABLE_DYNAMIC_RAM_LIGHT_SLEEP_MODE__SHIFT 0x10
++#define DB_DEBUG4__DISABLE_HIZ_Q1_TS_COLLISION_DETECT__SHIFT 0x11
++#define DB_DEBUG4__DISABLE_HIZ_Q2_TS_COLLISION_DETECT__SHIFT 0x12
++#define DB_DEBUG4__DB_EXTRA_DEBUG4__SHIFT 0x13
++#define DB_DEBUG4__DISABLE_QC_Z_MASK_SUMMATION_MASK 0x00000001L
++#define DB_DEBUG4__DISABLE_QC_STENCIL_MASK_SUMMATION_MASK 0x00000002L
++#define DB_DEBUG4__DISABLE_RESUMM_TO_SINGLE_STENCIL_MASK 0x00000004L
++#define DB_DEBUG4__DISABLE_PREZ_POSTZ_DTILE_CONFLICT_STALL_MASK 0x00000008L
++#define DB_DEBUG4__DISABLE_4XAA_2P_ZD_HOLDOFF_MASK 0x00000010L
++#define DB_DEBUG4__ENABLE_A2M_DQUAD_OPTIMIZATION_MASK 0x00000020L
++#define DB_DEBUG4__ENABLE_DBCB_SLOW_FORMAT_COLLAPSE_MASK 0x00000040L
++#define DB_DEBUG4__ALWAYS_ON_RMI_CLK_EN_MASK 0x00000080L
++#define DB_DEBUG4__DFSM_CONVERT_PASSTHROUGH_TO_BYPASS_MASK 0x00000100L
++#define DB_DEBUG4__DISABLE_UNMAPPED_Z_INDICATOR_MASK 0x00000200L
++#define DB_DEBUG4__DISABLE_UNMAPPED_S_INDICATOR_MASK 0x00000400L
++#define DB_DEBUG4__DISABLE_UNMAPPED_H_INDICATOR_MASK 0x00000800L
++#define DB_DEBUG4__DISABLE_SEPARATE_DFSM_CLK_MASK 0x00001000L
++#define DB_DEBUG4__DISABLE_DTT_FAST_HTILENACK_LOOKUP_MASK 0x00002000L
++#define DB_DEBUG4__DISABLE_RESCHECK_MEMCOHER_OPTIMIZATION_MASK 0x00004000L
++#define DB_DEBUG4__DISABLE_TS_WRITE_L0_MASK 0x00008000L
++#define DB_DEBUG4__DISABLE_DYNAMIC_RAM_LIGHT_SLEEP_MODE_MASK 0x00010000L
++#define DB_DEBUG4__DISABLE_HIZ_Q1_TS_COLLISION_DETECT_MASK 0x00020000L
++#define DB_DEBUG4__DISABLE_HIZ_Q2_TS_COLLISION_DETECT_MASK 0x00040000L
++#define DB_DEBUG4__DB_EXTRA_DEBUG4_MASK 0xFFF80000L
++//DB_CREDIT_LIMIT
++#define DB_CREDIT_LIMIT__DB_SC_TILE_CREDITS__SHIFT 0x0
++#define DB_CREDIT_LIMIT__DB_SC_QUAD_CREDITS__SHIFT 0x5
++#define DB_CREDIT_LIMIT__DB_CB_LQUAD_CREDITS__SHIFT 0xa
++#define DB_CREDIT_LIMIT__DB_CB_TILE_CREDITS__SHIFT 0x18
++#define DB_CREDIT_LIMIT__DB_SC_TILE_CREDITS_MASK 0x0000001FL
++#define DB_CREDIT_LIMIT__DB_SC_QUAD_CREDITS_MASK 0x000003E0L
++#define DB_CREDIT_LIMIT__DB_CB_LQUAD_CREDITS_MASK 0x00001C00L
++#define DB_CREDIT_LIMIT__DB_CB_TILE_CREDITS_MASK 0x7F000000L
++//DB_WATERMARKS
++#define DB_WATERMARKS__DEPTH_FREE__SHIFT 0x0
++#define DB_WATERMARKS__DEPTH_FLUSH__SHIFT 0x5
++#define DB_WATERMARKS__FORCE_SUMMARIZE__SHIFT 0xb
++#define DB_WATERMARKS__DEPTH_PENDING_FREE__SHIFT 0xf
++#define DB_WATERMARKS__DEPTH_CACHELINE_FREE__SHIFT 0x14
++#define DB_WATERMARKS__AUTO_FLUSH_HTILE__SHIFT 0x1e
++#define DB_WATERMARKS__AUTO_FLUSH_QUAD__SHIFT 0x1f
++#define DB_WATERMARKS__DEPTH_FREE_MASK 0x0000001FL
++#define DB_WATERMARKS__DEPTH_FLUSH_MASK 0x000007E0L
++#define DB_WATERMARKS__FORCE_SUMMARIZE_MASK 0x00007800L
++#define DB_WATERMARKS__DEPTH_PENDING_FREE_MASK 0x000F8000L
++#define DB_WATERMARKS__DEPTH_CACHELINE_FREE_MASK 0x0FF00000L
++#define DB_WATERMARKS__AUTO_FLUSH_HTILE_MASK 0x40000000L
++#define DB_WATERMARKS__AUTO_FLUSH_QUAD_MASK 0x80000000L
++//DB_SUBTILE_CONTROL
++#define DB_SUBTILE_CONTROL__MSAA1_X__SHIFT 0x0
++#define DB_SUBTILE_CONTROL__MSAA1_Y__SHIFT 0x2
++#define DB_SUBTILE_CONTROL__MSAA2_X__SHIFT 0x4
++#define DB_SUBTILE_CONTROL__MSAA2_Y__SHIFT 0x6
++#define DB_SUBTILE_CONTROL__MSAA4_X__SHIFT 0x8
++#define DB_SUBTILE_CONTROL__MSAA4_Y__SHIFT 0xa
++#define DB_SUBTILE_CONTROL__MSAA8_X__SHIFT 0xc
++#define DB_SUBTILE_CONTROL__MSAA8_Y__SHIFT 0xe
++#define DB_SUBTILE_CONTROL__MSAA16_X__SHIFT 0x10
++#define DB_SUBTILE_CONTROL__MSAA16_Y__SHIFT 0x12
++#define DB_SUBTILE_CONTROL__MSAA1_X_MASK 0x00000003L
++#define DB_SUBTILE_CONTROL__MSAA1_Y_MASK 0x0000000CL
++#define DB_SUBTILE_CONTROL__MSAA2_X_MASK 0x00000030L
++#define DB_SUBTILE_CONTROL__MSAA2_Y_MASK 0x000000C0L
++#define DB_SUBTILE_CONTROL__MSAA4_X_MASK 0x00000300L
++#define DB_SUBTILE_CONTROL__MSAA4_Y_MASK 0x00000C00L
++#define DB_SUBTILE_CONTROL__MSAA8_X_MASK 0x00003000L
++#define DB_SUBTILE_CONTROL__MSAA8_Y_MASK 0x0000C000L
++#define DB_SUBTILE_CONTROL__MSAA16_X_MASK 0x00030000L
++#define DB_SUBTILE_CONTROL__MSAA16_Y_MASK 0x000C0000L
++//DB_FREE_CACHELINES
++#define DB_FREE_CACHELINES__FREE_DTILE_DEPTH__SHIFT 0x0
++#define DB_FREE_CACHELINES__FREE_PLANE_DEPTH__SHIFT 0x7
++#define DB_FREE_CACHELINES__FREE_Z_DEPTH__SHIFT 0xe
++#define DB_FREE_CACHELINES__FREE_HTILE_DEPTH__SHIFT 0x14
++#define DB_FREE_CACHELINES__QUAD_READ_REQS__SHIFT 0x18
++#define DB_FREE_CACHELINES__FREE_DTILE_DEPTH_MASK 0x0000007FL
++#define DB_FREE_CACHELINES__FREE_PLANE_DEPTH_MASK 0x00003F80L
++#define DB_FREE_CACHELINES__FREE_Z_DEPTH_MASK 0x000FC000L
++#define DB_FREE_CACHELINES__FREE_HTILE_DEPTH_MASK 0x00F00000L
++#define DB_FREE_CACHELINES__QUAD_READ_REQS_MASK 0xFF000000L
++//DB_FIFO_DEPTH1
++#define DB_FIFO_DEPTH1__DB_RMI_RDREQ_CREDITS__SHIFT 0x0
++#define DB_FIFO_DEPTH1__DB_RMI_WRREQ_CREDITS__SHIFT 0x5
++#define DB_FIFO_DEPTH1__MCC_DEPTH__SHIFT 0xa
++#define DB_FIFO_DEPTH1__QC_DEPTH__SHIFT 0x10
++#define DB_FIFO_DEPTH1__LTILE_PROBE_FIFO_DEPTH__SHIFT 0x15
++#define DB_FIFO_DEPTH1__DB_RMI_RDREQ_CREDITS_MASK 0x0000001FL
++#define DB_FIFO_DEPTH1__DB_RMI_WRREQ_CREDITS_MASK 0x000003E0L
++#define DB_FIFO_DEPTH1__MCC_DEPTH_MASK 0x0000FC00L
++#define DB_FIFO_DEPTH1__QC_DEPTH_MASK 0x001F0000L
++#define DB_FIFO_DEPTH1__LTILE_PROBE_FIFO_DEPTH_MASK 0x1FE00000L
++//DB_FIFO_DEPTH2
++#define DB_FIFO_DEPTH2__EQUAD_FIFO_DEPTH__SHIFT 0x0
++#define DB_FIFO_DEPTH2__ETILE_OP_FIFO_DEPTH__SHIFT 0x8
++#define DB_FIFO_DEPTH2__LQUAD_FIFO_DEPTH__SHIFT 0xf
++#define DB_FIFO_DEPTH2__LTILE_OP_FIFO_DEPTH__SHIFT 0x19
++#define DB_FIFO_DEPTH2__EQUAD_FIFO_DEPTH_MASK 0x000000FFL
++#define DB_FIFO_DEPTH2__ETILE_OP_FIFO_DEPTH_MASK 0x00007F00L
++#define DB_FIFO_DEPTH2__LQUAD_FIFO_DEPTH_MASK 0x01FF8000L
++#define DB_FIFO_DEPTH2__LTILE_OP_FIFO_DEPTH_MASK 0xFE000000L
++//DB_EXCEPTION_CONTROL
++#define DB_EXCEPTION_CONTROL__EARLY_Z_PANIC_DISABLE__SHIFT 0x0
++#define DB_EXCEPTION_CONTROL__LATE_Z_PANIC_DISABLE__SHIFT 0x1
++#define DB_EXCEPTION_CONTROL__RE_Z_PANIC_DISABLE__SHIFT 0x2
++#define DB_EXCEPTION_CONTROL__EARLY_Z_PANIC_DISABLE_MASK 0x00000001L
++#define DB_EXCEPTION_CONTROL__LATE_Z_PANIC_DISABLE_MASK 0x00000002L
++#define DB_EXCEPTION_CONTROL__RE_Z_PANIC_DISABLE_MASK 0x00000004L
++//DB_RING_CONTROL
++#define DB_RING_CONTROL__COUNTER_CONTROL__SHIFT 0x0
++#define DB_RING_CONTROL__COUNTER_CONTROL_MASK 0x00000003L
++//DB_MEM_ARB_WATERMARKS
++#define DB_MEM_ARB_WATERMARKS__CLIENT0_WATERMARK__SHIFT 0x0
++#define DB_MEM_ARB_WATERMARKS__CLIENT1_WATERMARK__SHIFT 0x8
++#define DB_MEM_ARB_WATERMARKS__CLIENT2_WATERMARK__SHIFT 0x10
++#define DB_MEM_ARB_WATERMARKS__CLIENT3_WATERMARK__SHIFT 0x18
++#define DB_MEM_ARB_WATERMARKS__CLIENT0_WATERMARK_MASK 0x00000007L
++#define DB_MEM_ARB_WATERMARKS__CLIENT1_WATERMARK_MASK 0x00000700L
++#define DB_MEM_ARB_WATERMARKS__CLIENT2_WATERMARK_MASK 0x00070000L
++#define DB_MEM_ARB_WATERMARKS__CLIENT3_WATERMARK_MASK 0x07000000L
++//DB_RMI_CACHE_POLICY
++#define DB_RMI_CACHE_POLICY__Z_RD__SHIFT 0x0
++#define DB_RMI_CACHE_POLICY__S_RD__SHIFT 0x1
++#define DB_RMI_CACHE_POLICY__HTILE_RD__SHIFT 0x2
++#define DB_RMI_CACHE_POLICY__Z_WR__SHIFT 0x8
++#define DB_RMI_CACHE_POLICY__S_WR__SHIFT 0x9
++#define DB_RMI_CACHE_POLICY__HTILE_WR__SHIFT 0xa
++#define DB_RMI_CACHE_POLICY__ZPCPSD_WR__SHIFT 0xb
++#define DB_RMI_CACHE_POLICY__CC_RD__SHIFT 0x10
++#define DB_RMI_CACHE_POLICY__FMASK_RD__SHIFT 0x11
++#define DB_RMI_CACHE_POLICY__CMASK_RD__SHIFT 0x12
++#define DB_RMI_CACHE_POLICY__DCC_RD__SHIFT 0x13
++#define DB_RMI_CACHE_POLICY__CC_WR__SHIFT 0x18
++#define DB_RMI_CACHE_POLICY__FMASK_WR__SHIFT 0x19
++#define DB_RMI_CACHE_POLICY__CMASK_WR__SHIFT 0x1a
++#define DB_RMI_CACHE_POLICY__DCC_WR__SHIFT 0x1b
++#define DB_RMI_CACHE_POLICY__Z_RD_MASK 0x00000001L
++#define DB_RMI_CACHE_POLICY__S_RD_MASK 0x00000002L
++#define DB_RMI_CACHE_POLICY__HTILE_RD_MASK 0x00000004L
++#define DB_RMI_CACHE_POLICY__Z_WR_MASK 0x00000100L
++#define DB_RMI_CACHE_POLICY__S_WR_MASK 0x00000200L
++#define DB_RMI_CACHE_POLICY__HTILE_WR_MASK 0x00000400L
++#define DB_RMI_CACHE_POLICY__ZPCPSD_WR_MASK 0x00000800L
++#define DB_RMI_CACHE_POLICY__CC_RD_MASK 0x00010000L
++#define DB_RMI_CACHE_POLICY__FMASK_RD_MASK 0x00020000L
++#define DB_RMI_CACHE_POLICY__CMASK_RD_MASK 0x00040000L
++#define DB_RMI_CACHE_POLICY__DCC_RD_MASK 0x00080000L
++#define DB_RMI_CACHE_POLICY__CC_WR_MASK 0x01000000L
++#define DB_RMI_CACHE_POLICY__FMASK_WR_MASK 0x02000000L
++#define DB_RMI_CACHE_POLICY__CMASK_WR_MASK 0x04000000L
++#define DB_RMI_CACHE_POLICY__DCC_WR_MASK 0x08000000L
++//DB_DFSM_CONFIG
++#define DB_DFSM_CONFIG__BYPASS_DFSM__SHIFT 0x0
++#define DB_DFSM_CONFIG__DISABLE_PUNCHOUT__SHIFT 0x1
++#define DB_DFSM_CONFIG__DISABLE_POPS__SHIFT 0x2
++#define DB_DFSM_CONFIG__FORCE_FLUSH__SHIFT 0x3
++#define DB_DFSM_CONFIG__MIDDLE_PIPE_MAX_DEPTH__SHIFT 0x8
++#define DB_DFSM_CONFIG__BYPASS_DFSM_MASK 0x00000001L
++#define DB_DFSM_CONFIG__DISABLE_PUNCHOUT_MASK 0x00000002L
++#define DB_DFSM_CONFIG__DISABLE_POPS_MASK 0x00000004L
++#define DB_DFSM_CONFIG__FORCE_FLUSH_MASK 0x00000008L
++#define DB_DFSM_CONFIG__MIDDLE_PIPE_MAX_DEPTH_MASK 0x00007F00L
++//DB_DFSM_WATERMARK
++#define DB_DFSM_WATERMARK__DFSM_HIGH_WATERMARK__SHIFT 0x0
++#define DB_DFSM_WATERMARK__POPS_HIGH_WATERMARK__SHIFT 0x10
++#define DB_DFSM_WATERMARK__DFSM_HIGH_WATERMARK_MASK 0x0000FFFFL
++#define DB_DFSM_WATERMARK__POPS_HIGH_WATERMARK_MASK 0xFFFF0000L
++//DB_DFSM_TILES_IN_FLIGHT
++#define DB_DFSM_TILES_IN_FLIGHT__HIGH_WATERMARK__SHIFT 0x0
++#define DB_DFSM_TILES_IN_FLIGHT__HARD_LIMIT__SHIFT 0x10
++#define DB_DFSM_TILES_IN_FLIGHT__HIGH_WATERMARK_MASK 0x0000FFFFL
++#define DB_DFSM_TILES_IN_FLIGHT__HARD_LIMIT_MASK 0xFFFF0000L
++//DB_DFSM_PRIMS_IN_FLIGHT
++#define DB_DFSM_PRIMS_IN_FLIGHT__HIGH_WATERMARK__SHIFT 0x0
++#define DB_DFSM_PRIMS_IN_FLIGHT__HARD_LIMIT__SHIFT 0x10
++#define DB_DFSM_PRIMS_IN_FLIGHT__HIGH_WATERMARK_MASK 0x0000FFFFL
++#define DB_DFSM_PRIMS_IN_FLIGHT__HARD_LIMIT_MASK 0xFFFF0000L
++//DB_DFSM_WATCHDOG
++#define DB_DFSM_WATCHDOG__TIMER_TARGET__SHIFT 0x0
++#define DB_DFSM_WATCHDOG__TIMER_TARGET_MASK 0xFFFFFFFFL
++//DB_DFSM_FLUSH_ENABLE
++#define DB_DFSM_FLUSH_ENABLE__PRIMARY_EVENTS__SHIFT 0x0
++#define DB_DFSM_FLUSH_ENABLE__AUX_FORCE_PASSTHRU__SHIFT 0x18
++#define DB_DFSM_FLUSH_ENABLE__AUX_EVENTS__SHIFT 0x1c
++#define DB_DFSM_FLUSH_ENABLE__PRIMARY_EVENTS_MASK 0x000003FFL
++#define DB_DFSM_FLUSH_ENABLE__AUX_FORCE_PASSTHRU_MASK 0x0F000000L
++#define DB_DFSM_FLUSH_ENABLE__AUX_EVENTS_MASK 0xF0000000L
++//DB_DFSM_FLUSH_AUX_EVENT
++#define DB_DFSM_FLUSH_AUX_EVENT__EVENT_A__SHIFT 0x0
++#define DB_DFSM_FLUSH_AUX_EVENT__EVENT_B__SHIFT 0x8
++#define DB_DFSM_FLUSH_AUX_EVENT__EVENT_C__SHIFT 0x10
++#define DB_DFSM_FLUSH_AUX_EVENT__EVENT_D__SHIFT 0x18
++#define DB_DFSM_FLUSH_AUX_EVENT__EVENT_A_MASK 0x000000FFL
++#define DB_DFSM_FLUSH_AUX_EVENT__EVENT_B_MASK 0x0000FF00L
++#define DB_DFSM_FLUSH_AUX_EVENT__EVENT_C_MASK 0x00FF0000L
++#define DB_DFSM_FLUSH_AUX_EVENT__EVENT_D_MASK 0xFF000000L
++//CC_RB_REDUNDANCY
++#define CC_RB_REDUNDANCY__FAILED_RB0__SHIFT 0x8
++#define CC_RB_REDUNDANCY__EN_REDUNDANCY0__SHIFT 0xc
++#define CC_RB_REDUNDANCY__FAILED_RB1__SHIFT 0x10
++#define CC_RB_REDUNDANCY__EN_REDUNDANCY1__SHIFT 0x14
++#define CC_RB_REDUNDANCY__FAILED_RB0_MASK 0x00000F00L
++#define CC_RB_REDUNDANCY__EN_REDUNDANCY0_MASK 0x00001000L
++#define CC_RB_REDUNDANCY__FAILED_RB1_MASK 0x000F0000L
++#define CC_RB_REDUNDANCY__EN_REDUNDANCY1_MASK 0x00100000L
++//CC_RB_BACKEND_DISABLE
++#define CC_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT 0x10
++#define CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK 0x00FF0000L
++//GB_ADDR_CONFIG
++#define GB_ADDR_CONFIG__NUM_PIPES__SHIFT 0x0
++#define GB_ADDR_CONFIG__PIPE_INTERLEAVE_SIZE__SHIFT 0x3
++#define GB_ADDR_CONFIG__MAX_COMPRESSED_FRAGS__SHIFT 0x6
++#define GB_ADDR_CONFIG__BANK_INTERLEAVE_SIZE__SHIFT 0x8
++#define GB_ADDR_CONFIG__NUM_BANKS__SHIFT 0xc
++#define GB_ADDR_CONFIG__SHADER_ENGINE_TILE_SIZE__SHIFT 0x10
++#define GB_ADDR_CONFIG__NUM_SHADER_ENGINES__SHIFT 0x13
++#define GB_ADDR_CONFIG__NUM_GPUS__SHIFT 0x15
++#define GB_ADDR_CONFIG__MULTI_GPU_TILE_SIZE__SHIFT 0x18
++#define GB_ADDR_CONFIG__NUM_RB_PER_SE__SHIFT 0x1a
++#define GB_ADDR_CONFIG__ROW_SIZE__SHIFT 0x1c
++#define GB_ADDR_CONFIG__NUM_LOWER_PIPES__SHIFT 0x1e
++#define GB_ADDR_CONFIG__SE_ENABLE__SHIFT 0x1f
++#define GB_ADDR_CONFIG__NUM_PIPES_MASK 0x00000007L
++#define GB_ADDR_CONFIG__PIPE_INTERLEAVE_SIZE_MASK 0x00000038L
++#define GB_ADDR_CONFIG__MAX_COMPRESSED_FRAGS_MASK 0x000000C0L
++#define GB_ADDR_CONFIG__BANK_INTERLEAVE_SIZE_MASK 0x00000700L
++#define GB_ADDR_CONFIG__NUM_BANKS_MASK 0x00007000L
++#define GB_ADDR_CONFIG__SHADER_ENGINE_TILE_SIZE_MASK 0x00070000L
++#define GB_ADDR_CONFIG__NUM_SHADER_ENGINES_MASK 0x00180000L
++#define GB_ADDR_CONFIG__NUM_GPUS_MASK 0x00E00000L
++#define GB_ADDR_CONFIG__MULTI_GPU_TILE_SIZE_MASK 0x03000000L
++#define GB_ADDR_CONFIG__NUM_RB_PER_SE_MASK 0x0C000000L
++#define GB_ADDR_CONFIG__ROW_SIZE_MASK 0x30000000L
++#define GB_ADDR_CONFIG__NUM_LOWER_PIPES_MASK 0x40000000L
++#define GB_ADDR_CONFIG__SE_ENABLE_MASK 0x80000000L
++//GB_BACKEND_MAP
++#define GB_BACKEND_MAP__BACKEND_MAP__SHIFT 0x0
++#define GB_BACKEND_MAP__BACKEND_MAP_MASK 0xFFFFFFFFL
++//GB_GPU_ID
++#define GB_GPU_ID__GPU_ID__SHIFT 0x0
++#define GB_GPU_ID__GPU_ID_MASK 0x0000000FL
++//CC_RB_DAISY_CHAIN
++#define CC_RB_DAISY_CHAIN__RB_0__SHIFT 0x0
++#define CC_RB_DAISY_CHAIN__RB_1__SHIFT 0x4
++#define CC_RB_DAISY_CHAIN__RB_2__SHIFT 0x8
++#define CC_RB_DAISY_CHAIN__RB_3__SHIFT 0xc
++#define CC_RB_DAISY_CHAIN__RB_4__SHIFT 0x10
++#define CC_RB_DAISY_CHAIN__RB_5__SHIFT 0x14
++#define CC_RB_DAISY_CHAIN__RB_6__SHIFT 0x18
++#define CC_RB_DAISY_CHAIN__RB_7__SHIFT 0x1c
++#define CC_RB_DAISY_CHAIN__RB_0_MASK 0x0000000FL
++#define CC_RB_DAISY_CHAIN__RB_1_MASK 0x000000F0L
++#define CC_RB_DAISY_CHAIN__RB_2_MASK 0x00000F00L
++#define CC_RB_DAISY_CHAIN__RB_3_MASK 0x0000F000L
++#define CC_RB_DAISY_CHAIN__RB_4_MASK 0x000F0000L
++#define CC_RB_DAISY_CHAIN__RB_5_MASK 0x00F00000L
++#define CC_RB_DAISY_CHAIN__RB_6_MASK 0x0F000000L
++#define CC_RB_DAISY_CHAIN__RB_7_MASK 0xF0000000L
++//GB_ADDR_CONFIG_READ
++#define GB_ADDR_CONFIG_READ__NUM_PIPES__SHIFT 0x0
++#define GB_ADDR_CONFIG_READ__PIPE_INTERLEAVE_SIZE__SHIFT 0x3
++#define GB_ADDR_CONFIG_READ__MAX_COMPRESSED_FRAGS__SHIFT 0x6
++#define GB_ADDR_CONFIG_READ__BANK_INTERLEAVE_SIZE__SHIFT 0x8
++#define GB_ADDR_CONFIG_READ__NUM_BANKS__SHIFT 0xc
++#define GB_ADDR_CONFIG_READ__SHADER_ENGINE_TILE_SIZE__SHIFT 0x10
++#define GB_ADDR_CONFIG_READ__NUM_SHADER_ENGINES__SHIFT 0x13
++#define GB_ADDR_CONFIG_READ__NUM_GPUS__SHIFT 0x15
++#define GB_ADDR_CONFIG_READ__MULTI_GPU_TILE_SIZE__SHIFT 0x18
++#define GB_ADDR_CONFIG_READ__NUM_RB_PER_SE__SHIFT 0x1a
++#define GB_ADDR_CONFIG_READ__ROW_SIZE__SHIFT 0x1c
++#define GB_ADDR_CONFIG_READ__NUM_LOWER_PIPES__SHIFT 0x1e
++#define GB_ADDR_CONFIG_READ__SE_ENABLE__SHIFT 0x1f
++#define GB_ADDR_CONFIG_READ__NUM_PIPES_MASK 0x00000007L
++#define GB_ADDR_CONFIG_READ__PIPE_INTERLEAVE_SIZE_MASK 0x00000038L
++#define GB_ADDR_CONFIG_READ__MAX_COMPRESSED_FRAGS_MASK 0x000000C0L
++#define GB_ADDR_CONFIG_READ__BANK_INTERLEAVE_SIZE_MASK 0x00000700L
++#define GB_ADDR_CONFIG_READ__NUM_BANKS_MASK 0x00007000L
++#define GB_ADDR_CONFIG_READ__SHADER_ENGINE_TILE_SIZE_MASK 0x00070000L
++#define GB_ADDR_CONFIG_READ__NUM_SHADER_ENGINES_MASK 0x00180000L
++#define GB_ADDR_CONFIG_READ__NUM_GPUS_MASK 0x00E00000L
++#define GB_ADDR_CONFIG_READ__MULTI_GPU_TILE_SIZE_MASK 0x03000000L
++#define GB_ADDR_CONFIG_READ__NUM_RB_PER_SE_MASK 0x0C000000L
++#define GB_ADDR_CONFIG_READ__ROW_SIZE_MASK 0x30000000L
++#define GB_ADDR_CONFIG_READ__NUM_LOWER_PIPES_MASK 0x40000000L
++#define GB_ADDR_CONFIG_READ__SE_ENABLE_MASK 0x80000000L
++//GB_TILE_MODE0
++#define GB_TILE_MODE0__ARRAY_MODE__SHIFT 0x2
++#define GB_TILE_MODE0__PIPE_CONFIG__SHIFT 0x6
++#define GB_TILE_MODE0__TILE_SPLIT__SHIFT 0xb
++#define GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT 0x16
++#define GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT 0x19
++#define GB_TILE_MODE0__ARRAY_MODE_MASK 0x0000003CL
++#define GB_TILE_MODE0__PIPE_CONFIG_MASK 0x000007C0L
++#define GB_TILE_MODE0__TILE_SPLIT_MASK 0x00003800L
++#define GB_TILE_MODE0__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
++#define GB_TILE_MODE0__SAMPLE_SPLIT_MASK 0x06000000L
++//GB_TILE_MODE1
++#define GB_TILE_MODE1__ARRAY_MODE__SHIFT 0x2
++#define GB_TILE_MODE1__PIPE_CONFIG__SHIFT 0x6
++#define GB_TILE_MODE1__TILE_SPLIT__SHIFT 0xb
++#define GB_TILE_MODE1__MICRO_TILE_MODE_NEW__SHIFT 0x16
++#define GB_TILE_MODE1__SAMPLE_SPLIT__SHIFT 0x19
++#define GB_TILE_MODE1__ARRAY_MODE_MASK 0x0000003CL
++#define GB_TILE_MODE1__PIPE_CONFIG_MASK 0x000007C0L
++#define GB_TILE_MODE1__TILE_SPLIT_MASK 0x00003800L
++#define GB_TILE_MODE1__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
++#define GB_TILE_MODE1__SAMPLE_SPLIT_MASK 0x06000000L
++//GB_TILE_MODE2
++#define GB_TILE_MODE2__ARRAY_MODE__SHIFT 0x2
++#define GB_TILE_MODE2__PIPE_CONFIG__SHIFT 0x6
++#define GB_TILE_MODE2__TILE_SPLIT__SHIFT 0xb
++#define GB_TILE_MODE2__MICRO_TILE_MODE_NEW__SHIFT 0x16
++#define GB_TILE_MODE2__SAMPLE_SPLIT__SHIFT 0x19
++#define GB_TILE_MODE2__ARRAY_MODE_MASK 0x0000003CL
++#define GB_TILE_MODE2__PIPE_CONFIG_MASK 0x000007C0L
++#define GB_TILE_MODE2__TILE_SPLIT_MASK 0x00003800L
++#define GB_TILE_MODE2__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
++#define GB_TILE_MODE2__SAMPLE_SPLIT_MASK 0x06000000L
++//GB_TILE_MODE3
++#define GB_TILE_MODE3__ARRAY_MODE__SHIFT 0x2
++#define GB_TILE_MODE3__PIPE_CONFIG__SHIFT 0x6
++#define GB_TILE_MODE3__TILE_SPLIT__SHIFT 0xb
++#define GB_TILE_MODE3__MICRO_TILE_MODE_NEW__SHIFT 0x16
++#define GB_TILE_MODE3__SAMPLE_SPLIT__SHIFT 0x19
++#define GB_TILE_MODE3__ARRAY_MODE_MASK 0x0000003CL
++#define GB_TILE_MODE3__PIPE_CONFIG_MASK 0x000007C0L
++#define GB_TILE_MODE3__TILE_SPLIT_MASK 0x00003800L
++#define GB_TILE_MODE3__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
++#define GB_TILE_MODE3__SAMPLE_SPLIT_MASK 0x06000000L
++//GB_TILE_MODE4
++#define GB_TILE_MODE4__ARRAY_MODE__SHIFT 0x2
++#define GB_TILE_MODE4__PIPE_CONFIG__SHIFT 0x6
++#define GB_TILE_MODE4__TILE_SPLIT__SHIFT 0xb
++#define GB_TILE_MODE4__MICRO_TILE_MODE_NEW__SHIFT 0x16
++#define GB_TILE_MODE4__SAMPLE_SPLIT__SHIFT 0x19
++#define GB_TILE_MODE4__ARRAY_MODE_MASK 0x0000003CL
++#define GB_TILE_MODE4__PIPE_CONFIG_MASK 0x000007C0L
++#define GB_TILE_MODE4__TILE_SPLIT_MASK 0x00003800L
++#define GB_TILE_MODE4__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
++#define GB_TILE_MODE4__SAMPLE_SPLIT_MASK 0x06000000L
++//GB_TILE_MODE5
++#define GB_TILE_MODE5__ARRAY_MODE__SHIFT 0x2
++#define GB_TILE_MODE5__PIPE_CONFIG__SHIFT 0x6
++#define GB_TILE_MODE5__TILE_SPLIT__SHIFT 0xb
++#define GB_TILE_MODE5__MICRO_TILE_MODE_NEW__SHIFT 0x16
++#define GB_TILE_MODE5__SAMPLE_SPLIT__SHIFT 0x19
++#define GB_TILE_MODE5__ARRAY_MODE_MASK 0x0000003CL
++#define GB_TILE_MODE5__PIPE_CONFIG_MASK 0x000007C0L
++#define GB_TILE_MODE5__TILE_SPLIT_MASK 0x00003800L
++#define GB_TILE_MODE5__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
++#define GB_TILE_MODE5__SAMPLE_SPLIT_MASK 0x06000000L
++//GB_TILE_MODE6
++#define GB_TILE_MODE6__ARRAY_MODE__SHIFT 0x2
++#define GB_TILE_MODE6__PIPE_CONFIG__SHIFT 0x6
++#define GB_TILE_MODE6__TILE_SPLIT__SHIFT 0xb
++#define GB_TILE_MODE6__MICRO_TILE_MODE_NEW__SHIFT 0x16
++#define GB_TILE_MODE6__SAMPLE_SPLIT__SHIFT 0x19
++#define GB_TILE_MODE6__ARRAY_MODE_MASK 0x0000003CL
++#define GB_TILE_MODE6__PIPE_CONFIG_MASK 0x000007C0L
++#define GB_TILE_MODE6__TILE_SPLIT_MASK 0x00003800L
++#define GB_TILE_MODE6__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
++#define GB_TILE_MODE6__SAMPLE_SPLIT_MASK 0x06000000L
++//GB_TILE_MODE7
++#define GB_TILE_MODE7__ARRAY_MODE__SHIFT 0x2
++#define GB_TILE_MODE7__PIPE_CONFIG__SHIFT 0x6
++#define GB_TILE_MODE7__TILE_SPLIT__SHIFT 0xb
++#define GB_TILE_MODE7__MICRO_TILE_MODE_NEW__SHIFT 0x16
++#define GB_TILE_MODE7__SAMPLE_SPLIT__SHIFT 0x19
++#define GB_TILE_MODE7__ARRAY_MODE_MASK 0x0000003CL
++#define GB_TILE_MODE7__PIPE_CONFIG_MASK 0x000007C0L
++#define GB_TILE_MODE7__TILE_SPLIT_MASK 0x00003800L
++#define GB_TILE_MODE7__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
++#define GB_TILE_MODE7__SAMPLE_SPLIT_MASK 0x06000000L
++//GB_TILE_MODE8
++#define GB_TILE_MODE8__ARRAY_MODE__SHIFT 0x2
++#define GB_TILE_MODE8__PIPE_CONFIG__SHIFT 0x6
++#define GB_TILE_MODE8__TILE_SPLIT__SHIFT 0xb
++#define GB_TILE_MODE8__MICRO_TILE_MODE_NEW__SHIFT 0x16
++#define GB_TILE_MODE8__SAMPLE_SPLIT__SHIFT 0x19
++#define GB_TILE_MODE8__ARRAY_MODE_MASK 0x0000003CL
++#define GB_TILE_MODE8__PIPE_CONFIG_MASK 0x000007C0L
++#define GB_TILE_MODE8__TILE_SPLIT_MASK 0x00003800L
++#define GB_TILE_MODE8__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
++#define GB_TILE_MODE8__SAMPLE_SPLIT_MASK 0x06000000L
++//GB_TILE_MODE9
++#define GB_TILE_MODE9__ARRAY_MODE__SHIFT 0x2
++#define GB_TILE_MODE9__PIPE_CONFIG__SHIFT 0x6
++#define GB_TILE_MODE9__TILE_SPLIT__SHIFT 0xb
++#define GB_TILE_MODE9__MICRO_TILE_MODE_NEW__SHIFT 0x16
++#define GB_TILE_MODE9__SAMPLE_SPLIT__SHIFT 0x19
++#define GB_TILE_MODE9__ARRAY_MODE_MASK 0x0000003CL
++#define GB_TILE_MODE9__PIPE_CONFIG_MASK 0x000007C0L
++#define GB_TILE_MODE9__TILE_SPLIT_MASK 0x00003800L
++#define GB_TILE_MODE9__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
++#define GB_TILE_MODE9__SAMPLE_SPLIT_MASK 0x06000000L
++//GB_TILE_MODE10
++#define GB_TILE_MODE10__ARRAY_MODE__SHIFT 0x2
++#define GB_TILE_MODE10__PIPE_CONFIG__SHIFT 0x6
++#define GB_TILE_MODE10__TILE_SPLIT__SHIFT 0xb
++#define GB_TILE_MODE10__MICRO_TILE_MODE_NEW__SHIFT 0x16
++#define GB_TILE_MODE10__SAMPLE_SPLIT__SHIFT 0x19
++#define GB_TILE_MODE10__ARRAY_MODE_MASK 0x0000003CL
++#define GB_TILE_MODE10__PIPE_CONFIG_MASK 0x000007C0L
++#define GB_TILE_MODE10__TILE_SPLIT_MASK 0x00003800L
++#define GB_TILE_MODE10__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
++#define GB_TILE_MODE10__SAMPLE_SPLIT_MASK 0x06000000L
++//GB_TILE_MODE11
++#define GB_TILE_MODE11__ARRAY_MODE__SHIFT 0x2
++#define GB_TILE_MODE11__PIPE_CONFIG__SHIFT 0x6
++#define GB_TILE_MODE11__TILE_SPLIT__SHIFT 0xb
++#define GB_TILE_MODE11__MICRO_TILE_MODE_NEW__SHIFT 0x16
++#define GB_TILE_MODE11__SAMPLE_SPLIT__SHIFT 0x19
++#define GB_TILE_MODE11__ARRAY_MODE_MASK 0x0000003CL
++#define GB_TILE_MODE11__PIPE_CONFIG_MASK 0x000007C0L
++#define GB_TILE_MODE11__TILE_SPLIT_MASK 0x00003800L
++#define GB_TILE_MODE11__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
++#define GB_TILE_MODE11__SAMPLE_SPLIT_MASK 0x06000000L
++//GB_TILE_MODE12
++#define GB_TILE_MODE12__ARRAY_MODE__SHIFT 0x2
++#define GB_TILE_MODE12__PIPE_CONFIG__SHIFT 0x6
++#define GB_TILE_MODE12__TILE_SPLIT__SHIFT 0xb
++#define GB_TILE_MODE12__MICRO_TILE_MODE_NEW__SHIFT 0x16
++#define GB_TILE_MODE12__SAMPLE_SPLIT__SHIFT 0x19
++#define GB_TILE_MODE12__ARRAY_MODE_MASK 0x0000003CL
++#define GB_TILE_MODE12__PIPE_CONFIG_MASK 0x000007C0L
++#define GB_TILE_MODE12__TILE_SPLIT_MASK 0x00003800L
++#define GB_TILE_MODE12__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
++#define GB_TILE_MODE12__SAMPLE_SPLIT_MASK 0x06000000L
++//GB_TILE_MODE13
++#define GB_TILE_MODE13__ARRAY_MODE__SHIFT 0x2
++#define GB_TILE_MODE13__PIPE_CONFIG__SHIFT 0x6
++#define GB_TILE_MODE13__TILE_SPLIT__SHIFT 0xb
++#define GB_TILE_MODE13__MICRO_TILE_MODE_NEW__SHIFT 0x16
++#define GB_TILE_MODE13__SAMPLE_SPLIT__SHIFT 0x19
++#define GB_TILE_MODE13__ARRAY_MODE_MASK 0x0000003CL
++#define GB_TILE_MODE13__PIPE_CONFIG_MASK 0x000007C0L
++#define GB_TILE_MODE13__TILE_SPLIT_MASK 0x00003800L
++#define GB_TILE_MODE13__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
++#define GB_TILE_MODE13__SAMPLE_SPLIT_MASK 0x06000000L
++//GB_TILE_MODE14
++#define GB_TILE_MODE14__ARRAY_MODE__SHIFT 0x2
++#define GB_TILE_MODE14__PIPE_CONFIG__SHIFT 0x6
++#define GB_TILE_MODE14__TILE_SPLIT__SHIFT 0xb
++#define GB_TILE_MODE14__MICRO_TILE_MODE_NEW__SHIFT 0x16
++#define GB_TILE_MODE14__SAMPLE_SPLIT__SHIFT 0x19
++#define GB_TILE_MODE14__ARRAY_MODE_MASK 0x0000003CL
++#define GB_TILE_MODE14__PIPE_CONFIG_MASK 0x000007C0L
++#define GB_TILE_MODE14__TILE_SPLIT_MASK 0x00003800L
++#define GB_TILE_MODE14__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
++#define GB_TILE_MODE14__SAMPLE_SPLIT_MASK 0x06000000L
++//GB_TILE_MODE15
++#define GB_TILE_MODE15__ARRAY_MODE__SHIFT 0x2
++#define GB_TILE_MODE15__PIPE_CONFIG__SHIFT 0x6
++#define GB_TILE_MODE15__TILE_SPLIT__SHIFT 0xb
++#define GB_TILE_MODE15__MICRO_TILE_MODE_NEW__SHIFT 0x16
++#define GB_TILE_MODE15__SAMPLE_SPLIT__SHIFT 0x19
++#define GB_TILE_MODE15__ARRAY_MODE_MASK 0x0000003CL
++#define GB_TILE_MODE15__PIPE_CONFIG_MASK 0x000007C0L
++#define GB_TILE_MODE15__TILE_SPLIT_MASK 0x00003800L
++#define GB_TILE_MODE15__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
++#define GB_TILE_MODE15__SAMPLE_SPLIT_MASK 0x06000000L
++//GB_TILE_MODE16
++#define GB_TILE_MODE16__ARRAY_MODE__SHIFT 0x2
++#define GB_TILE_MODE16__PIPE_CONFIG__SHIFT 0x6
++#define GB_TILE_MODE16__TILE_SPLIT__SHIFT 0xb
++#define GB_TILE_MODE16__MICRO_TILE_MODE_NEW__SHIFT 0x16
++#define GB_TILE_MODE16__SAMPLE_SPLIT__SHIFT 0x19
++#define GB_TILE_MODE16__ARRAY_MODE_MASK 0x0000003CL
++#define GB_TILE_MODE16__PIPE_CONFIG_MASK 0x000007C0L
++#define GB_TILE_MODE16__TILE_SPLIT_MASK 0x00003800L
++#define GB_TILE_MODE16__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
++#define GB_TILE_MODE16__SAMPLE_SPLIT_MASK 0x06000000L
++//GB_TILE_MODE17
++#define GB_TILE_MODE17__ARRAY_MODE__SHIFT 0x2
++#define GB_TILE_MODE17__PIPE_CONFIG__SHIFT 0x6
++#define GB_TILE_MODE17__TILE_SPLIT__SHIFT 0xb
++#define GB_TILE_MODE17__MICRO_TILE_MODE_NEW__SHIFT 0x16
++#define GB_TILE_MODE17__SAMPLE_SPLIT__SHIFT 0x19
++#define GB_TILE_MODE17__ARRAY_MODE_MASK 0x0000003CL
++#define GB_TILE_MODE17__PIPE_CONFIG_MASK 0x000007C0L
++#define GB_TILE_MODE17__TILE_SPLIT_MASK 0x00003800L
++#define GB_TILE_MODE17__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
++#define GB_TILE_MODE17__SAMPLE_SPLIT_MASK 0x06000000L
++//GB_TILE_MODE18
++#define GB_TILE_MODE18__ARRAY_MODE__SHIFT 0x2
++#define GB_TILE_MODE18__PIPE_CONFIG__SHIFT 0x6
++#define GB_TILE_MODE18__TILE_SPLIT__SHIFT 0xb
++#define GB_TILE_MODE18__MICRO_TILE_MODE_NEW__SHIFT 0x16
++#define GB_TILE_MODE18__SAMPLE_SPLIT__SHIFT 0x19
++#define GB_TILE_MODE18__ARRAY_MODE_MASK 0x0000003CL
++#define GB_TILE_MODE18__PIPE_CONFIG_MASK 0x000007C0L
++#define GB_TILE_MODE18__TILE_SPLIT_MASK 0x00003800L
++#define GB_TILE_MODE18__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
++#define GB_TILE_MODE18__SAMPLE_SPLIT_MASK 0x06000000L
++//GB_TILE_MODE19
++#define GB_TILE_MODE19__ARRAY_MODE__SHIFT 0x2
++#define GB_TILE_MODE19__PIPE_CONFIG__SHIFT 0x6
++#define GB_TILE_MODE19__TILE_SPLIT__SHIFT 0xb
++#define GB_TILE_MODE19__MICRO_TILE_MODE_NEW__SHIFT 0x16
++#define GB_TILE_MODE19__SAMPLE_SPLIT__SHIFT 0x19
++#define GB_TILE_MODE19__ARRAY_MODE_MASK 0x0000003CL
++#define GB_TILE_MODE19__PIPE_CONFIG_MASK 0x000007C0L
++#define GB_TILE_MODE19__TILE_SPLIT_MASK 0x00003800L
++#define GB_TILE_MODE19__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
++#define GB_TILE_MODE19__SAMPLE_SPLIT_MASK 0x06000000L
++//GB_TILE_MODE20
++#define GB_TILE_MODE20__ARRAY_MODE__SHIFT 0x2
++#define GB_TILE_MODE20__PIPE_CONFIG__SHIFT 0x6
++#define GB_TILE_MODE20__TILE_SPLIT__SHIFT 0xb
++#define GB_TILE_MODE20__MICRO_TILE_MODE_NEW__SHIFT 0x16
++#define GB_TILE_MODE20__SAMPLE_SPLIT__SHIFT 0x19
++#define GB_TILE_MODE20__ARRAY_MODE_MASK 0x0000003CL
++#define GB_TILE_MODE20__PIPE_CONFIG_MASK 0x000007C0L
++#define GB_TILE_MODE20__TILE_SPLIT_MASK 0x00003800L
++#define GB_TILE_MODE20__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
++#define GB_TILE_MODE20__SAMPLE_SPLIT_MASK 0x06000000L
++//GB_TILE_MODE21
++#define GB_TILE_MODE21__ARRAY_MODE__SHIFT 0x2
++#define GB_TILE_MODE21__PIPE_CONFIG__SHIFT 0x6
++#define GB_TILE_MODE21__TILE_SPLIT__SHIFT 0xb
++#define GB_TILE_MODE21__MICRO_TILE_MODE_NEW__SHIFT 0x16
++#define GB_TILE_MODE21__SAMPLE_SPLIT__SHIFT 0x19
++#define GB_TILE_MODE21__ARRAY_MODE_MASK 0x0000003CL
++#define GB_TILE_MODE21__PIPE_CONFIG_MASK 0x000007C0L
++#define GB_TILE_MODE21__TILE_SPLIT_MASK 0x00003800L
++#define GB_TILE_MODE21__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
++#define GB_TILE_MODE21__SAMPLE_SPLIT_MASK 0x06000000L
++//GB_TILE_MODE22
++#define GB_TILE_MODE22__ARRAY_MODE__SHIFT 0x2
++#define GB_TILE_MODE22__PIPE_CONFIG__SHIFT 0x6
++#define GB_TILE_MODE22__TILE_SPLIT__SHIFT 0xb
++#define GB_TILE_MODE22__MICRO_TILE_MODE_NEW__SHIFT 0x16
++#define GB_TILE_MODE22__SAMPLE_SPLIT__SHIFT 0x19
++#define GB_TILE_MODE22__ARRAY_MODE_MASK 0x0000003CL
++#define GB_TILE_MODE22__PIPE_CONFIG_MASK 0x000007C0L
++#define GB_TILE_MODE22__TILE_SPLIT_MASK 0x00003800L
++#define GB_TILE_MODE22__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
++#define GB_TILE_MODE22__SAMPLE_SPLIT_MASK 0x06000000L
++//GB_TILE_MODE23
++#define GB_TILE_MODE23__ARRAY_MODE__SHIFT 0x2
++#define GB_TILE_MODE23__PIPE_CONFIG__SHIFT 0x6
++#define GB_TILE_MODE23__TILE_SPLIT__SHIFT 0xb
++#define GB_TILE_MODE23__MICRO_TILE_MODE_NEW__SHIFT 0x16
++#define GB_TILE_MODE23__SAMPLE_SPLIT__SHIFT 0x19
++#define GB_TILE_MODE23__ARRAY_MODE_MASK 0x0000003CL
++#define GB_TILE_MODE23__PIPE_CONFIG_MASK 0x000007C0L
++#define GB_TILE_MODE23__TILE_SPLIT_MASK 0x00003800L
++#define GB_TILE_MODE23__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
++#define GB_TILE_MODE23__SAMPLE_SPLIT_MASK 0x06000000L
++//GB_TILE_MODE24
++#define GB_TILE_MODE24__ARRAY_MODE__SHIFT 0x2
++#define GB_TILE_MODE24__PIPE_CONFIG__SHIFT 0x6
++#define GB_TILE_MODE24__TILE_SPLIT__SHIFT 0xb
++#define GB_TILE_MODE24__MICRO_TILE_MODE_NEW__SHIFT 0x16
++#define GB_TILE_MODE24__SAMPLE_SPLIT__SHIFT 0x19
++#define GB_TILE_MODE24__ARRAY_MODE_MASK 0x0000003CL
++#define GB_TILE_MODE24__PIPE_CONFIG_MASK 0x000007C0L
++#define GB_TILE_MODE24__TILE_SPLIT_MASK 0x00003800L
++#define GB_TILE_MODE24__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
++#define GB_TILE_MODE24__SAMPLE_SPLIT_MASK 0x06000000L
++//GB_TILE_MODE25
++#define GB_TILE_MODE25__ARRAY_MODE__SHIFT 0x2
++#define GB_TILE_MODE25__PIPE_CONFIG__SHIFT 0x6
++#define GB_TILE_MODE25__TILE_SPLIT__SHIFT 0xb
++#define GB_TILE_MODE25__MICRO_TILE_MODE_NEW__SHIFT 0x16
++#define GB_TILE_MODE25__SAMPLE_SPLIT__SHIFT 0x19
++#define GB_TILE_MODE25__ARRAY_MODE_MASK 0x0000003CL
++#define GB_TILE_MODE25__PIPE_CONFIG_MASK 0x000007C0L
++#define GB_TILE_MODE25__TILE_SPLIT_MASK 0x00003800L
++#define GB_TILE_MODE25__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
++#define GB_TILE_MODE25__SAMPLE_SPLIT_MASK 0x06000000L
++//GB_TILE_MODE26
++#define GB_TILE_MODE26__ARRAY_MODE__SHIFT 0x2
++#define GB_TILE_MODE26__PIPE_CONFIG__SHIFT 0x6
++#define GB_TILE_MODE26__TILE_SPLIT__SHIFT 0xb
++#define GB_TILE_MODE26__MICRO_TILE_MODE_NEW__SHIFT 0x16
++#define GB_TILE_MODE26__SAMPLE_SPLIT__SHIFT 0x19
++#define GB_TILE_MODE26__ARRAY_MODE_MASK 0x0000003CL
++#define GB_TILE_MODE26__PIPE_CONFIG_MASK 0x000007C0L
++#define GB_TILE_MODE26__TILE_SPLIT_MASK 0x00003800L
++#define GB_TILE_MODE26__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
++#define GB_TILE_MODE26__SAMPLE_SPLIT_MASK 0x06000000L
++//GB_TILE_MODE27
++#define GB_TILE_MODE27__ARRAY_MODE__SHIFT 0x2
++#define GB_TILE_MODE27__PIPE_CONFIG__SHIFT 0x6
++#define GB_TILE_MODE27__TILE_SPLIT__SHIFT 0xb
++#define GB_TILE_MODE27__MICRO_TILE_MODE_NEW__SHIFT 0x16
++#define GB_TILE_MODE27__SAMPLE_SPLIT__SHIFT 0x19
++#define GB_TILE_MODE27__ARRAY_MODE_MASK 0x0000003CL
++#define GB_TILE_MODE27__PIPE_CONFIG_MASK 0x000007C0L
++#define GB_TILE_MODE27__TILE_SPLIT_MASK 0x00003800L
++#define GB_TILE_MODE27__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
++#define GB_TILE_MODE27__SAMPLE_SPLIT_MASK 0x06000000L
++//GB_TILE_MODE28
++#define GB_TILE_MODE28__ARRAY_MODE__SHIFT 0x2
++#define GB_TILE_MODE28__PIPE_CONFIG__SHIFT 0x6
++#define GB_TILE_MODE28__TILE_SPLIT__SHIFT 0xb
++#define GB_TILE_MODE28__MICRO_TILE_MODE_NEW__SHIFT 0x16
++#define GB_TILE_MODE28__SAMPLE_SPLIT__SHIFT 0x19
++#define GB_TILE_MODE28__ARRAY_MODE_MASK 0x0000003CL
++#define GB_TILE_MODE28__PIPE_CONFIG_MASK 0x000007C0L
++#define GB_TILE_MODE28__TILE_SPLIT_MASK 0x00003800L
++#define GB_TILE_MODE28__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
++#define GB_TILE_MODE28__SAMPLE_SPLIT_MASK 0x06000000L
++//GB_TILE_MODE29
++#define GB_TILE_MODE29__ARRAY_MODE__SHIFT 0x2
++#define GB_TILE_MODE29__PIPE_CONFIG__SHIFT 0x6
++#define GB_TILE_MODE29__TILE_SPLIT__SHIFT 0xb
++#define GB_TILE_MODE29__MICRO_TILE_MODE_NEW__SHIFT 0x16
++#define GB_TILE_MODE29__SAMPLE_SPLIT__SHIFT 0x19
++#define GB_TILE_MODE29__ARRAY_MODE_MASK 0x0000003CL
++#define GB_TILE_MODE29__PIPE_CONFIG_MASK 0x000007C0L
++#define GB_TILE_MODE29__TILE_SPLIT_MASK 0x00003800L
++#define GB_TILE_MODE29__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
++#define GB_TILE_MODE29__SAMPLE_SPLIT_MASK 0x06000000L
++//GB_TILE_MODE30
++#define GB_TILE_MODE30__ARRAY_MODE__SHIFT 0x2
++#define GB_TILE_MODE30__PIPE_CONFIG__SHIFT 0x6
++#define GB_TILE_MODE30__TILE_SPLIT__SHIFT 0xb
++#define GB_TILE_MODE30__MICRO_TILE_MODE_NEW__SHIFT 0x16
++#define GB_TILE_MODE30__SAMPLE_SPLIT__SHIFT 0x19
++#define GB_TILE_MODE30__ARRAY_MODE_MASK 0x0000003CL
++#define GB_TILE_MODE30__PIPE_CONFIG_MASK 0x000007C0L
++#define GB_TILE_MODE30__TILE_SPLIT_MASK 0x00003800L
++#define GB_TILE_MODE30__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
++#define GB_TILE_MODE30__SAMPLE_SPLIT_MASK 0x06000000L
++//GB_TILE_MODE31
++#define GB_TILE_MODE31__ARRAY_MODE__SHIFT 0x2
++#define GB_TILE_MODE31__PIPE_CONFIG__SHIFT 0x6
++#define GB_TILE_MODE31__TILE_SPLIT__SHIFT 0xb
++#define GB_TILE_MODE31__MICRO_TILE_MODE_NEW__SHIFT 0x16
++#define GB_TILE_MODE31__SAMPLE_SPLIT__SHIFT 0x19
++#define GB_TILE_MODE31__ARRAY_MODE_MASK 0x0000003CL
++#define GB_TILE_MODE31__PIPE_CONFIG_MASK 0x000007C0L
++#define GB_TILE_MODE31__TILE_SPLIT_MASK 0x00003800L
++#define GB_TILE_MODE31__MICRO_TILE_MODE_NEW_MASK 0x01C00000L
++#define GB_TILE_MODE31__SAMPLE_SPLIT_MASK 0x06000000L
++//GB_MACROTILE_MODE0
++#define GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT 0x0
++#define GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT 0x2
++#define GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT 0x4
++#define GB_MACROTILE_MODE0__NUM_BANKS__SHIFT 0x6
++#define GB_MACROTILE_MODE0__BANK_WIDTH_MASK 0x00000003L
++#define GB_MACROTILE_MODE0__BANK_HEIGHT_MASK 0x0000000CL
++#define GB_MACROTILE_MODE0__MACRO_TILE_ASPECT_MASK 0x00000030L
++#define GB_MACROTILE_MODE0__NUM_BANKS_MASK 0x000000C0L
++//GB_MACROTILE_MODE1
++#define GB_MACROTILE_MODE1__BANK_WIDTH__SHIFT 0x0
++#define GB_MACROTILE_MODE1__BANK_HEIGHT__SHIFT 0x2
++#define GB_MACROTILE_MODE1__MACRO_TILE_ASPECT__SHIFT 0x4
++#define GB_MACROTILE_MODE1__NUM_BANKS__SHIFT 0x6
++#define GB_MACROTILE_MODE1__BANK_WIDTH_MASK 0x00000003L
++#define GB_MACROTILE_MODE1__BANK_HEIGHT_MASK 0x0000000CL
++#define GB_MACROTILE_MODE1__MACRO_TILE_ASPECT_MASK 0x00000030L
++#define GB_MACROTILE_MODE1__NUM_BANKS_MASK 0x000000C0L
++//GB_MACROTILE_MODE2
++#define GB_MACROTILE_MODE2__BANK_WIDTH__SHIFT 0x0
++#define GB_MACROTILE_MODE2__BANK_HEIGHT__SHIFT 0x2
++#define GB_MACROTILE_MODE2__MACRO_TILE_ASPECT__SHIFT 0x4
++#define GB_MACROTILE_MODE2__NUM_BANKS__SHIFT 0x6
++#define GB_MACROTILE_MODE2__BANK_WIDTH_MASK 0x00000003L
++#define GB_MACROTILE_MODE2__BANK_HEIGHT_MASK 0x0000000CL
++#define GB_MACROTILE_MODE2__MACRO_TILE_ASPECT_MASK 0x00000030L
++#define GB_MACROTILE_MODE2__NUM_BANKS_MASK 0x000000C0L
++//GB_MACROTILE_MODE3
++#define GB_MACROTILE_MODE3__BANK_WIDTH__SHIFT 0x0
++#define GB_MACROTILE_MODE3__BANK_HEIGHT__SHIFT 0x2
++#define GB_MACROTILE_MODE3__MACRO_TILE_ASPECT__SHIFT 0x4
++#define GB_MACROTILE_MODE3__NUM_BANKS__SHIFT 0x6
++#define GB_MACROTILE_MODE3__BANK_WIDTH_MASK 0x00000003L
++#define GB_MACROTILE_MODE3__BANK_HEIGHT_MASK 0x0000000CL
++#define GB_MACROTILE_MODE3__MACRO_TILE_ASPECT_MASK 0x00000030L
++#define GB_MACROTILE_MODE3__NUM_BANKS_MASK 0x000000C0L
++//GB_MACROTILE_MODE4
++#define GB_MACROTILE_MODE4__BANK_WIDTH__SHIFT 0x0
++#define GB_MACROTILE_MODE4__BANK_HEIGHT__SHIFT 0x2
++#define GB_MACROTILE_MODE4__MACRO_TILE_ASPECT__SHIFT 0x4
++#define GB_MACROTILE_MODE4__NUM_BANKS__SHIFT 0x6
++#define GB_MACROTILE_MODE4__BANK_WIDTH_MASK 0x00000003L
++#define GB_MACROTILE_MODE4__BANK_HEIGHT_MASK 0x0000000CL
++#define GB_MACROTILE_MODE4__MACRO_TILE_ASPECT_MASK 0x00000030L
++#define GB_MACROTILE_MODE4__NUM_BANKS_MASK 0x000000C0L
++//GB_MACROTILE_MODE5
++#define GB_MACROTILE_MODE5__BANK_WIDTH__SHIFT 0x0
++#define GB_MACROTILE_MODE5__BANK_HEIGHT__SHIFT 0x2
++#define GB_MACROTILE_MODE5__MACRO_TILE_ASPECT__SHIFT 0x4
++#define GB_MACROTILE_MODE5__NUM_BANKS__SHIFT 0x6
++#define GB_MACROTILE_MODE5__BANK_WIDTH_MASK 0x00000003L
++#define GB_MACROTILE_MODE5__BANK_HEIGHT_MASK 0x0000000CL
++#define GB_MACROTILE_MODE5__MACRO_TILE_ASPECT_MASK 0x00000030L
++#define GB_MACROTILE_MODE5__NUM_BANKS_MASK 0x000000C0L
++//GB_MACROTILE_MODE6
++#define GB_MACROTILE_MODE6__BANK_WIDTH__SHIFT 0x0
++#define GB_MACROTILE_MODE6__BANK_HEIGHT__SHIFT 0x2
++#define GB_MACROTILE_MODE6__MACRO_TILE_ASPECT__SHIFT 0x4
++#define GB_MACROTILE_MODE6__NUM_BANKS__SHIFT 0x6
++#define GB_MACROTILE_MODE6__BANK_WIDTH_MASK 0x00000003L
++#define GB_MACROTILE_MODE6__BANK_HEIGHT_MASK 0x0000000CL
++#define GB_MACROTILE_MODE6__MACRO_TILE_ASPECT_MASK 0x00000030L
++#define GB_MACROTILE_MODE6__NUM_BANKS_MASK 0x000000C0L
++//GB_MACROTILE_MODE7
++#define GB_MACROTILE_MODE7__BANK_WIDTH__SHIFT 0x0
++#define GB_MACROTILE_MODE7__BANK_HEIGHT__SHIFT 0x2
++#define GB_MACROTILE_MODE7__MACRO_TILE_ASPECT__SHIFT 0x4
++#define GB_MACROTILE_MODE7__NUM_BANKS__SHIFT 0x6
++#define GB_MACROTILE_MODE7__BANK_WIDTH_MASK 0x00000003L
++#define GB_MACROTILE_MODE7__BANK_HEIGHT_MASK 0x0000000CL
++#define GB_MACROTILE_MODE7__MACRO_TILE_ASPECT_MASK 0x00000030L
++#define GB_MACROTILE_MODE7__NUM_BANKS_MASK 0x000000C0L
++//GB_MACROTILE_MODE8
++#define GB_MACROTILE_MODE8__BANK_WIDTH__SHIFT 0x0
++#define GB_MACROTILE_MODE8__BANK_HEIGHT__SHIFT 0x2
++#define GB_MACROTILE_MODE8__MACRO_TILE_ASPECT__SHIFT 0x4
++#define GB_MACROTILE_MODE8__NUM_BANKS__SHIFT 0x6
++#define GB_MACROTILE_MODE8__BANK_WIDTH_MASK 0x00000003L
++#define GB_MACROTILE_MODE8__BANK_HEIGHT_MASK 0x0000000CL
++#define GB_MACROTILE_MODE8__MACRO_TILE_ASPECT_MASK 0x00000030L
++#define GB_MACROTILE_MODE8__NUM_BANKS_MASK 0x000000C0L
++//GB_MACROTILE_MODE9
++#define GB_MACROTILE_MODE9__BANK_WIDTH__SHIFT 0x0
++#define GB_MACROTILE_MODE9__BANK_HEIGHT__SHIFT 0x2
++#define GB_MACROTILE_MODE9__MACRO_TILE_ASPECT__SHIFT 0x4
++#define GB_MACROTILE_MODE9__NUM_BANKS__SHIFT 0x6
++#define GB_MACROTILE_MODE9__BANK_WIDTH_MASK 0x00000003L
++#define GB_MACROTILE_MODE9__BANK_HEIGHT_MASK 0x0000000CL
++#define GB_MACROTILE_MODE9__MACRO_TILE_ASPECT_MASK 0x00000030L
++#define GB_MACROTILE_MODE9__NUM_BANKS_MASK 0x000000C0L
++//GB_MACROTILE_MODE10
++#define GB_MACROTILE_MODE10__BANK_WIDTH__SHIFT 0x0
++#define GB_MACROTILE_MODE10__BANK_HEIGHT__SHIFT 0x2
++#define GB_MACROTILE_MODE10__MACRO_TILE_ASPECT__SHIFT 0x4
++#define GB_MACROTILE_MODE10__NUM_BANKS__SHIFT 0x6
++#define GB_MACROTILE_MODE10__BANK_WIDTH_MASK 0x00000003L
++#define GB_MACROTILE_MODE10__BANK_HEIGHT_MASK 0x0000000CL
++#define GB_MACROTILE_MODE10__MACRO_TILE_ASPECT_MASK 0x00000030L
++#define GB_MACROTILE_MODE10__NUM_BANKS_MASK 0x000000C0L
++//GB_MACROTILE_MODE11
++#define GB_MACROTILE_MODE11__BANK_WIDTH__SHIFT 0x0
++#define GB_MACROTILE_MODE11__BANK_HEIGHT__SHIFT 0x2
++#define GB_MACROTILE_MODE11__MACRO_TILE_ASPECT__SHIFT 0x4
++#define GB_MACROTILE_MODE11__NUM_BANKS__SHIFT 0x6
++#define GB_MACROTILE_MODE11__BANK_WIDTH_MASK 0x00000003L
++#define GB_MACROTILE_MODE11__BANK_HEIGHT_MASK 0x0000000CL
++#define GB_MACROTILE_MODE11__MACRO_TILE_ASPECT_MASK 0x00000030L
++#define GB_MACROTILE_MODE11__NUM_BANKS_MASK 0x000000C0L
++//GB_MACROTILE_MODE12
++#define GB_MACROTILE_MODE12__BANK_WIDTH__SHIFT 0x0
++#define GB_MACROTILE_MODE12__BANK_HEIGHT__SHIFT 0x2
++#define GB_MACROTILE_MODE12__MACRO_TILE_ASPECT__SHIFT 0x4
++#define GB_MACROTILE_MODE12__NUM_BANKS__SHIFT 0x6
++#define GB_MACROTILE_MODE12__BANK_WIDTH_MASK 0x00000003L
++#define GB_MACROTILE_MODE12__BANK_HEIGHT_MASK 0x0000000CL
++#define GB_MACROTILE_MODE12__MACRO_TILE_ASPECT_MASK 0x00000030L
++#define GB_MACROTILE_MODE12__NUM_BANKS_MASK 0x000000C0L
++//GB_MACROTILE_MODE13
++#define GB_MACROTILE_MODE13__BANK_WIDTH__SHIFT 0x0
++#define GB_MACROTILE_MODE13__BANK_HEIGHT__SHIFT 0x2
++#define GB_MACROTILE_MODE13__MACRO_TILE_ASPECT__SHIFT 0x4
++#define GB_MACROTILE_MODE13__NUM_BANKS__SHIFT 0x6
++#define GB_MACROTILE_MODE13__BANK_WIDTH_MASK 0x00000003L
++#define GB_MACROTILE_MODE13__BANK_HEIGHT_MASK 0x0000000CL
++#define GB_MACROTILE_MODE13__MACRO_TILE_ASPECT_MASK 0x00000030L
++#define GB_MACROTILE_MODE13__NUM_BANKS_MASK 0x000000C0L
++//GB_MACROTILE_MODE14
++#define GB_MACROTILE_MODE14__BANK_WIDTH__SHIFT 0x0
++#define GB_MACROTILE_MODE14__BANK_HEIGHT__SHIFT 0x2
++#define GB_MACROTILE_MODE14__MACRO_TILE_ASPECT__SHIFT 0x4
++#define GB_MACROTILE_MODE14__NUM_BANKS__SHIFT 0x6
++#define GB_MACROTILE_MODE14__BANK_WIDTH_MASK 0x00000003L
++#define GB_MACROTILE_MODE14__BANK_HEIGHT_MASK 0x0000000CL
++#define GB_MACROTILE_MODE14__MACRO_TILE_ASPECT_MASK 0x00000030L
++#define GB_MACROTILE_MODE14__NUM_BANKS_MASK 0x000000C0L
++//GB_MACROTILE_MODE15
++#define GB_MACROTILE_MODE15__BANK_WIDTH__SHIFT 0x0
++#define GB_MACROTILE_MODE15__BANK_HEIGHT__SHIFT 0x2
++#define GB_MACROTILE_MODE15__MACRO_TILE_ASPECT__SHIFT 0x4
++#define GB_MACROTILE_MODE15__NUM_BANKS__SHIFT 0x6
++#define GB_MACROTILE_MODE15__BANK_WIDTH_MASK 0x00000003L
++#define GB_MACROTILE_MODE15__BANK_HEIGHT_MASK 0x0000000CL
++#define GB_MACROTILE_MODE15__MACRO_TILE_ASPECT_MASK 0x00000030L
++#define GB_MACROTILE_MODE15__NUM_BANKS_MASK 0x000000C0L
++//CB_HW_CONTROL
++#define CB_HW_CONTROL__CM_CACHE_EVICT_POINT__SHIFT 0x0
++#define CB_HW_CONTROL__FC_CACHE_EVICT_POINT__SHIFT 0x6
++#define CB_HW_CONTROL__CC_CACHE_EVICT_POINT__SHIFT 0xc
++#define CB_HW_CONTROL__ALLOW_MRT_WITH_DUAL_SOURCE__SHIFT 0x10
++#define CB_HW_CONTROL__DISABLE_INTNORM_LE11BPC_CLAMPING__SHIFT 0x12
++#define CB_HW_CONTROL__FORCE_NEEDS_DST__SHIFT 0x13
++#define CB_HW_CONTROL__FORCE_ALWAYS_TOGGLE__SHIFT 0x14
++#define CB_HW_CONTROL__DISABLE_BLEND_OPT_RESULT_EQ_DEST__SHIFT 0x15
++#define CB_HW_CONTROL__DISABLE_FULL_WRITE_MASK__SHIFT 0x16
++#define CB_HW_CONTROL__DISABLE_RESOLVE_OPT_FOR_SINGLE_FRAG__SHIFT 0x17
++#define CB_HW_CONTROL__DISABLE_BLEND_OPT_DONT_RD_DST__SHIFT 0x18
++#define CB_HW_CONTROL__DISABLE_BLEND_OPT_BYPASS__SHIFT 0x19
++#define CB_HW_CONTROL__DISABLE_BLEND_OPT_DISCARD_PIXEL__SHIFT 0x1a
++#define CB_HW_CONTROL__DISABLE_BLEND_OPT_WHEN_DISABLED_SRCALPHA_IS_USED__SHIFT 0x1b
++#define CB_HW_CONTROL__PRIORITIZE_FC_WR_OVER_FC_RD_ON_CMASK_CONFLICT__SHIFT 0x1c
++#define CB_HW_CONTROL__PRIORITIZE_FC_EVICT_OVER_FOP_RD_ON_BANK_CONFLICT__SHIFT 0x1d
++#define CB_HW_CONTROL__DISABLE_CC_IB_SERIALIZER_STATE_OPT__SHIFT 0x1e
++#define CB_HW_CONTROL__DISABLE_PIXEL_IN_QUAD_FIX_FOR_LINEAR_SURFACE__SHIFT 0x1f
++#define CB_HW_CONTROL__CM_CACHE_EVICT_POINT_MASK 0x0000000FL
++#define CB_HW_CONTROL__FC_CACHE_EVICT_POINT_MASK 0x000003C0L
++#define CB_HW_CONTROL__CC_CACHE_EVICT_POINT_MASK 0x0000F000L
++#define CB_HW_CONTROL__ALLOW_MRT_WITH_DUAL_SOURCE_MASK 0x00010000L
++#define CB_HW_CONTROL__DISABLE_INTNORM_LE11BPC_CLAMPING_MASK 0x00040000L
++#define CB_HW_CONTROL__FORCE_NEEDS_DST_MASK 0x00080000L
++#define CB_HW_CONTROL__FORCE_ALWAYS_TOGGLE_MASK 0x00100000L
++#define CB_HW_CONTROL__DISABLE_BLEND_OPT_RESULT_EQ_DEST_MASK 0x00200000L
++#define CB_HW_CONTROL__DISABLE_FULL_WRITE_MASK_MASK 0x00400000L
++#define CB_HW_CONTROL__DISABLE_RESOLVE_OPT_FOR_SINGLE_FRAG_MASK 0x00800000L
++#define CB_HW_CONTROL__DISABLE_BLEND_OPT_DONT_RD_DST_MASK 0x01000000L
++#define CB_HW_CONTROL__DISABLE_BLEND_OPT_BYPASS_MASK 0x02000000L
++#define CB_HW_CONTROL__DISABLE_BLEND_OPT_DISCARD_PIXEL_MASK 0x04000000L
++#define CB_HW_CONTROL__DISABLE_BLEND_OPT_WHEN_DISABLED_SRCALPHA_IS_USED_MASK 0x08000000L
++#define CB_HW_CONTROL__PRIORITIZE_FC_WR_OVER_FC_RD_ON_CMASK_CONFLICT_MASK 0x10000000L
++#define CB_HW_CONTROL__PRIORITIZE_FC_EVICT_OVER_FOP_RD_ON_BANK_CONFLICT_MASK 0x20000000L
++#define CB_HW_CONTROL__DISABLE_CC_IB_SERIALIZER_STATE_OPT_MASK 0x40000000L
++#define CB_HW_CONTROL__DISABLE_PIXEL_IN_QUAD_FIX_FOR_LINEAR_SURFACE_MASK 0x80000000L
++//CB_HW_CONTROL_1
++#define CB_HW_CONTROL_1__CM_CACHE_NUM_TAGS__SHIFT 0x0
++#define CB_HW_CONTROL_1__FC_CACHE_NUM_TAGS__SHIFT 0x5
++#define CB_HW_CONTROL_1__CC_CACHE_NUM_TAGS__SHIFT 0xb
++#define CB_HW_CONTROL_1__CM_TILE_FIFO_DEPTH__SHIFT 0x11
++#define CB_HW_CONTROL_1__RMI_CREDITS__SHIFT 0x1a
++#define CB_HW_CONTROL_1__CM_CACHE_NUM_TAGS_MASK 0x0000001FL
++#define CB_HW_CONTROL_1__FC_CACHE_NUM_TAGS_MASK 0x000007E0L
++#define CB_HW_CONTROL_1__CC_CACHE_NUM_TAGS_MASK 0x0001F800L
++#define CB_HW_CONTROL_1__CM_TILE_FIFO_DEPTH_MASK 0x03FE0000L
++#define CB_HW_CONTROL_1__RMI_CREDITS_MASK 0xFC000000L
++//CB_HW_CONTROL_2
++#define CB_HW_CONTROL_2__CC_EVEN_ODD_FIFO_DEPTH__SHIFT 0x0
++#define CB_HW_CONTROL_2__FC_RDLAT_TILE_FIFO_DEPTH__SHIFT 0x8
++#define CB_HW_CONTROL_2__FC_RDLAT_QUAD_FIFO_DEPTH__SHIFT 0xf
++#define CB_HW_CONTROL_2__DRR_ASSUMED_FIFO_DEPTH_DIV8__SHIFT 0x18
++#define CB_HW_CONTROL_2__CHICKEN_BITS__SHIFT 0x1c
++#define CB_HW_CONTROL_2__CC_EVEN_ODD_FIFO_DEPTH_MASK 0x000000FFL
++#define CB_HW_CONTROL_2__FC_RDLAT_TILE_FIFO_DEPTH_MASK 0x00007F00L
++#define CB_HW_CONTROL_2__FC_RDLAT_QUAD_FIFO_DEPTH_MASK 0x007F8000L
++#define CB_HW_CONTROL_2__DRR_ASSUMED_FIFO_DEPTH_DIV8_MASK 0x0F000000L
++#define CB_HW_CONTROL_2__CHICKEN_BITS_MASK 0xF0000000L
++//CB_HW_CONTROL_3
++#define CB_HW_CONTROL_3__DISABLE_SLOW_MODE_EMPTY_HALF_QUAD_KILL__SHIFT 0x0
++#define CB_HW_CONTROL_3__RAM_ADDRESS_CONFLICTS_DISALLOWED__SHIFT 0x1
++#define CB_HW_CONTROL_3__DISABLE_FAST_CLEAR_FETCH_OPT__SHIFT 0x2
++#define CB_HW_CONTROL_3__DISABLE_QUAD_MARKER_DROP_STOP__SHIFT 0x3
++#define CB_HW_CONTROL_3__DISABLE_OVERWRITE_COMBINER_CAM_CLR__SHIFT 0x4
++#define CB_HW_CONTROL_3__DISABLE_CC_CACHE_OVWR_STATUS_ACCUM__SHIFT 0x5
++#define CB_HW_CONTROL_3__DISABLE_CC_CACHE_OVWR_KEY_MOD__SHIFT 0x6
++#define CB_HW_CONTROL_3__DISABLE_CC_CACHE_PANIC_GATING__SHIFT 0x7
++#define CB_HW_CONTROL_3__DISABLE_OVERWRITE_COMBINER_TARGET_MASK_VALIDATION__SHIFT 0x8
++#define CB_HW_CONTROL_3__SPLIT_ALL_FAST_MODE_TRANSFERS__SHIFT 0x9
++#define CB_HW_CONTROL_3__DISABLE_SHADER_BLEND_OPTS__SHIFT 0xa
++#define CB_HW_CONTROL_3__DISABLE_CMASK_LAST_QUAD_INSERTION__SHIFT 0xb
++#define CB_HW_CONTROL_3__DISABLE_ROP3_FIXES_OF_BUG_511967__SHIFT 0xc
++#define CB_HW_CONTROL_3__DISABLE_ROP3_FIXES_OF_BUG_520657__SHIFT 0xd
++#define CB_HW_CONTROL_3__DISABLE_OC_FIXES_OF_BUG_522542__SHIFT 0xe
++#define CB_HW_CONTROL_3__FORCE_RMI_LAST_HIGH__SHIFT 0xf
++#define CB_HW_CONTROL_3__FORCE_RMI_CLKEN_HIGH__SHIFT 0x10
++#define CB_HW_CONTROL_3__DISABLE_EARLY_WRACKS_CC__SHIFT 0x11
++#define CB_HW_CONTROL_3__DISABLE_EARLY_WRACKS_FC__SHIFT 0x12
++#define CB_HW_CONTROL_3__DISABLE_EARLY_WRACKS_DC__SHIFT 0x13
++#define CB_HW_CONTROL_3__DISABLE_EARLY_WRACKS_CM__SHIFT 0x14
++#define CB_HW_CONTROL_3__DISABLE_NACK_PROCESSING_CC__SHIFT 0x15
++#define CB_HW_CONTROL_3__DISABLE_NACK_PROCESSING_FC__SHIFT 0x16
++#define CB_HW_CONTROL_3__DISABLE_NACK_PROCESSING_DC__SHIFT 0x17
++#define CB_HW_CONTROL_3__DISABLE_NACK_PROCESSING_CM__SHIFT 0x18
++#define CB_HW_CONTROL_3__DISABLE_NACK_COLOR_RD_WR_OPT__SHIFT 0x19
++#define CB_HW_CONTROL_3__DISABLE_BLENDER_CLOCK_GATING__SHIFT 0x1a
++#define CB_HW_CONTROL_3__DISABLE_DUALSRC_WITH_OBJPRIMID_FIX__SHIFT 0x1b
++#define CB_HW_CONTROL_3__COLOR_CACHE_PREFETCH_NUM_CLS__SHIFT 0x1c
++#define CB_HW_CONTROL_3__DISABLE_SLOW_MODE_EMPTY_HALF_QUAD_KILL_MASK 0x00000001L
++#define CB_HW_CONTROL_3__RAM_ADDRESS_CONFLICTS_DISALLOWED_MASK 0x00000002L
++#define CB_HW_CONTROL_3__DISABLE_FAST_CLEAR_FETCH_OPT_MASK 0x00000004L
++#define CB_HW_CONTROL_3__DISABLE_QUAD_MARKER_DROP_STOP_MASK 0x00000008L
++#define CB_HW_CONTROL_3__DISABLE_OVERWRITE_COMBINER_CAM_CLR_MASK 0x00000010L
++#define CB_HW_CONTROL_3__DISABLE_CC_CACHE_OVWR_STATUS_ACCUM_MASK 0x00000020L
++#define CB_HW_CONTROL_3__DISABLE_CC_CACHE_OVWR_KEY_MOD_MASK 0x00000040L
++#define CB_HW_CONTROL_3__DISABLE_CC_CACHE_PANIC_GATING_MASK 0x00000080L
++#define CB_HW_CONTROL_3__DISABLE_OVERWRITE_COMBINER_TARGET_MASK_VALIDATION_MASK 0x00000100L
++#define CB_HW_CONTROL_3__SPLIT_ALL_FAST_MODE_TRANSFERS_MASK 0x00000200L
++#define CB_HW_CONTROL_3__DISABLE_SHADER_BLEND_OPTS_MASK 0x00000400L
++#define CB_HW_CONTROL_3__DISABLE_CMASK_LAST_QUAD_INSERTION_MASK 0x00000800L
++#define CB_HW_CONTROL_3__DISABLE_ROP3_FIXES_OF_BUG_511967_MASK 0x00001000L
++#define CB_HW_CONTROL_3__DISABLE_ROP3_FIXES_OF_BUG_520657_MASK 0x00002000L
++#define CB_HW_CONTROL_3__DISABLE_OC_FIXES_OF_BUG_522542_MASK 0x00004000L
++#define CB_HW_CONTROL_3__FORCE_RMI_LAST_HIGH_MASK 0x00008000L
++#define CB_HW_CONTROL_3__FORCE_RMI_CLKEN_HIGH_MASK 0x00010000L
++#define CB_HW_CONTROL_3__DISABLE_EARLY_WRACKS_CC_MASK 0x00020000L
++#define CB_HW_CONTROL_3__DISABLE_EARLY_WRACKS_FC_MASK 0x00040000L
++#define CB_HW_CONTROL_3__DISABLE_EARLY_WRACKS_DC_MASK 0x00080000L
++#define CB_HW_CONTROL_3__DISABLE_EARLY_WRACKS_CM_MASK 0x00100000L
++#define CB_HW_CONTROL_3__DISABLE_NACK_PROCESSING_CC_MASK 0x00200000L
++#define CB_HW_CONTROL_3__DISABLE_NACK_PROCESSING_FC_MASK 0x00400000L
++#define CB_HW_CONTROL_3__DISABLE_NACK_PROCESSING_DC_MASK 0x00800000L
++#define CB_HW_CONTROL_3__DISABLE_NACK_PROCESSING_CM_MASK 0x01000000L
++#define CB_HW_CONTROL_3__DISABLE_NACK_COLOR_RD_WR_OPT_MASK 0x02000000L
++#define CB_HW_CONTROL_3__DISABLE_BLENDER_CLOCK_GATING_MASK 0x04000000L
++#define CB_HW_CONTROL_3__DISABLE_DUALSRC_WITH_OBJPRIMID_FIX_MASK 0x08000000L
++#define CB_HW_CONTROL_3__COLOR_CACHE_PREFETCH_NUM_CLS_MASK 0x30000000L
++//CB_HW_MEM_ARBITER_RD
++#define CB_HW_MEM_ARBITER_RD__MODE__SHIFT 0x0
++#define CB_HW_MEM_ARBITER_RD__IGNORE_URGENT_AGE__SHIFT 0x2
++#define CB_HW_MEM_ARBITER_RD__BREAK_GROUP_AGE__SHIFT 0x6
++#define CB_HW_MEM_ARBITER_RD__WEIGHT_CC__SHIFT 0xa
++#define CB_HW_MEM_ARBITER_RD__WEIGHT_FC__SHIFT 0xc
++#define CB_HW_MEM_ARBITER_RD__WEIGHT_CM__SHIFT 0xe
++#define CB_HW_MEM_ARBITER_RD__WEIGHT_DC__SHIFT 0x10
++#define CB_HW_MEM_ARBITER_RD__WEIGHT_DECAY_REQS__SHIFT 0x12
++#define CB_HW_MEM_ARBITER_RD__WEIGHT_DECAY_NOREQS__SHIFT 0x14
++#define CB_HW_MEM_ARBITER_RD__WEIGHT_IGNORE_NUM_TIDS__SHIFT 0x16
++#define CB_HW_MEM_ARBITER_RD__SCALE_AGE__SHIFT 0x17
++#define CB_HW_MEM_ARBITER_RD__SCALE_WEIGHT__SHIFT 0x1a
++#define CB_HW_MEM_ARBITER_RD__SEND_LASTS_WITHIN_GROUPS__SHIFT 0x1d
++#define CB_HW_MEM_ARBITER_RD__MODE_MASK 0x00000003L
++#define CB_HW_MEM_ARBITER_RD__IGNORE_URGENT_AGE_MASK 0x0000003CL
++#define CB_HW_MEM_ARBITER_RD__BREAK_GROUP_AGE_MASK 0x000003C0L
++#define CB_HW_MEM_ARBITER_RD__WEIGHT_CC_MASK 0x00000C00L
++#define CB_HW_MEM_ARBITER_RD__WEIGHT_FC_MASK 0x00003000L
++#define CB_HW_MEM_ARBITER_RD__WEIGHT_CM_MASK 0x0000C000L
++#define CB_HW_MEM_ARBITER_RD__WEIGHT_DC_MASK 0x00030000L
++#define CB_HW_MEM_ARBITER_RD__WEIGHT_DECAY_REQS_MASK 0x000C0000L
++#define CB_HW_MEM_ARBITER_RD__WEIGHT_DECAY_NOREQS_MASK 0x00300000L
++#define CB_HW_MEM_ARBITER_RD__WEIGHT_IGNORE_NUM_TIDS_MASK 0x00400000L
++#define CB_HW_MEM_ARBITER_RD__SCALE_AGE_MASK 0x03800000L
++#define CB_HW_MEM_ARBITER_RD__SCALE_WEIGHT_MASK 0x1C000000L
++#define CB_HW_MEM_ARBITER_RD__SEND_LASTS_WITHIN_GROUPS_MASK 0x20000000L
++//CB_HW_MEM_ARBITER_WR
++#define CB_HW_MEM_ARBITER_WR__MODE__SHIFT 0x0
++#define CB_HW_MEM_ARBITER_WR__IGNORE_URGENT_AGE__SHIFT 0x2
++#define CB_HW_MEM_ARBITER_WR__BREAK_GROUP_AGE__SHIFT 0x6
++#define CB_HW_MEM_ARBITER_WR__WEIGHT_CC__SHIFT 0xa
++#define CB_HW_MEM_ARBITER_WR__WEIGHT_FC__SHIFT 0xc
++#define CB_HW_MEM_ARBITER_WR__WEIGHT_CM__SHIFT 0xe
++#define CB_HW_MEM_ARBITER_WR__WEIGHT_DC__SHIFT 0x10
++#define CB_HW_MEM_ARBITER_WR__WEIGHT_DECAY_REQS__SHIFT 0x12
++#define CB_HW_MEM_ARBITER_WR__WEIGHT_DECAY_NOREQS__SHIFT 0x14
++#define CB_HW_MEM_ARBITER_WR__WEIGHT_IGNORE_BYTE_MASK__SHIFT 0x16
++#define CB_HW_MEM_ARBITER_WR__SCALE_AGE__SHIFT 0x17
++#define CB_HW_MEM_ARBITER_WR__SCALE_WEIGHT__SHIFT 0x1a
++#define CB_HW_MEM_ARBITER_WR__SEND_LASTS_WITHIN_GROUPS__SHIFT 0x1d
++#define CB_HW_MEM_ARBITER_WR__MODE_MASK 0x00000003L
++#define CB_HW_MEM_ARBITER_WR__IGNORE_URGENT_AGE_MASK 0x0000003CL
++#define CB_HW_MEM_ARBITER_WR__BREAK_GROUP_AGE_MASK 0x000003C0L
++#define CB_HW_MEM_ARBITER_WR__WEIGHT_CC_MASK 0x00000C00L
++#define CB_HW_MEM_ARBITER_WR__WEIGHT_FC_MASK 0x00003000L
++#define CB_HW_MEM_ARBITER_WR__WEIGHT_CM_MASK 0x0000C000L
++#define CB_HW_MEM_ARBITER_WR__WEIGHT_DC_MASK 0x00030000L
++#define CB_HW_MEM_ARBITER_WR__WEIGHT_DECAY_REQS_MASK 0x000C0000L
++#define CB_HW_MEM_ARBITER_WR__WEIGHT_DECAY_NOREQS_MASK 0x00300000L
++#define CB_HW_MEM_ARBITER_WR__WEIGHT_IGNORE_BYTE_MASK_MASK 0x00400000L
++#define CB_HW_MEM_ARBITER_WR__SCALE_AGE_MASK 0x03800000L
++#define CB_HW_MEM_ARBITER_WR__SCALE_WEIGHT_MASK 0x1C000000L
++#define CB_HW_MEM_ARBITER_WR__SEND_LASTS_WITHIN_GROUPS_MASK 0x20000000L
++//CB_DCC_CONFIG
++#define CB_DCC_CONFIG__OVERWRITE_COMBINER_DEPTH__SHIFT 0x0
++#define CB_DCC_CONFIG__OVERWRITE_COMBINER_DISABLE__SHIFT 0x5
++#define CB_DCC_CONFIG__OVERWRITE_COMBINER_CC_POP_DISABLE__SHIFT 0x6
++#define CB_DCC_CONFIG__FC_RDLAT_KEYID_FIFO_DEPTH__SHIFT 0x8
++#define CB_DCC_CONFIG__READ_RETURN_SKID_FIFO_DEPTH__SHIFT 0x10
++#define CB_DCC_CONFIG__DCC_CACHE_EVICT_POINT__SHIFT 0x18
++#define CB_DCC_CONFIG__DCC_CACHE_NUM_TAGS__SHIFT 0x1c
++#define CB_DCC_CONFIG__OVERWRITE_COMBINER_DEPTH_MASK 0x0000001FL
++#define CB_DCC_CONFIG__OVERWRITE_COMBINER_DISABLE_MASK 0x00000020L
++#define CB_DCC_CONFIG__OVERWRITE_COMBINER_CC_POP_DISABLE_MASK 0x00000040L
++#define CB_DCC_CONFIG__FC_RDLAT_KEYID_FIFO_DEPTH_MASK 0x0000FF00L
++#define CB_DCC_CONFIG__READ_RETURN_SKID_FIFO_DEPTH_MASK 0x007F0000L
++#define CB_DCC_CONFIG__DCC_CACHE_EVICT_POINT_MASK 0x0F000000L
++#define CB_DCC_CONFIG__DCC_CACHE_NUM_TAGS_MASK 0xF0000000L
++//GC_USER_RB_REDUNDANCY
++#define GC_USER_RB_REDUNDANCY__FAILED_RB0__SHIFT 0x8
++#define GC_USER_RB_REDUNDANCY__EN_REDUNDANCY0__SHIFT 0xc
++#define GC_USER_RB_REDUNDANCY__FAILED_RB1__SHIFT 0x10
++#define GC_USER_RB_REDUNDANCY__EN_REDUNDANCY1__SHIFT 0x14
++#define GC_USER_RB_REDUNDANCY__FAILED_RB0_MASK 0x00000F00L
++#define GC_USER_RB_REDUNDANCY__EN_REDUNDANCY0_MASK 0x00001000L
++#define GC_USER_RB_REDUNDANCY__FAILED_RB1_MASK 0x000F0000L
++#define GC_USER_RB_REDUNDANCY__EN_REDUNDANCY1_MASK 0x00100000L
++//GC_USER_RB_BACKEND_DISABLE
++#define GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT 0x10
++#define GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK 0x00FF0000L
++
++
++// addressBlock: gc_ea_gceadec2
++//GCEA_EDC_CNT
++#define GCEA_EDC_CNT__DRAMRD_CMDMEM_SEC_COUNT__SHIFT 0x0
++#define GCEA_EDC_CNT__DRAMRD_CMDMEM_DED_COUNT__SHIFT 0x2
++#define GCEA_EDC_CNT__DRAMWR_CMDMEM_SEC_COUNT__SHIFT 0x4
++#define GCEA_EDC_CNT__DRAMWR_CMDMEM_DED_COUNT__SHIFT 0x6
++#define GCEA_EDC_CNT__DRAMWR_DATAMEM_SEC_COUNT__SHIFT 0x8
++#define GCEA_EDC_CNT__DRAMWR_DATAMEM_DED_COUNT__SHIFT 0xa
++#define GCEA_EDC_CNT__RRET_TAGMEM_SEC_COUNT__SHIFT 0xc
++#define GCEA_EDC_CNT__RRET_TAGMEM_DED_COUNT__SHIFT 0xe
++#define GCEA_EDC_CNT__WRET_TAGMEM_SEC_COUNT__SHIFT 0x10
++#define GCEA_EDC_CNT__WRET_TAGMEM_DED_COUNT__SHIFT 0x12
++#define GCEA_EDC_CNT__DRAMRD_PAGEMEM_SED_COUNT__SHIFT 0x14
++#define GCEA_EDC_CNT__DRAMWR_PAGEMEM_SED_COUNT__SHIFT 0x16
++#define GCEA_EDC_CNT__IORD_CMDMEM_SED_COUNT__SHIFT 0x18
++#define GCEA_EDC_CNT__IOWR_CMDMEM_SED_COUNT__SHIFT 0x1a
++#define GCEA_EDC_CNT__IOWR_DATAMEM_SED_COUNT__SHIFT 0x1c
++#define GCEA_EDC_CNT__DRAMRD_CMDMEM_SEC_COUNT_MASK 0x00000003L
++#define GCEA_EDC_CNT__DRAMRD_CMDMEM_DED_COUNT_MASK 0x0000000CL
++#define GCEA_EDC_CNT__DRAMWR_CMDMEM_SEC_COUNT_MASK 0x00000030L
++#define GCEA_EDC_CNT__DRAMWR_CMDMEM_DED_COUNT_MASK 0x000000C0L
++#define GCEA_EDC_CNT__DRAMWR_DATAMEM_SEC_COUNT_MASK 0x00000300L
++#define GCEA_EDC_CNT__DRAMWR_DATAMEM_DED_COUNT_MASK 0x00000C00L
++#define GCEA_EDC_CNT__RRET_TAGMEM_SEC_COUNT_MASK 0x00003000L
++#define GCEA_EDC_CNT__RRET_TAGMEM_DED_COUNT_MASK 0x0000C000L
++#define GCEA_EDC_CNT__WRET_TAGMEM_SEC_COUNT_MASK 0x00030000L
++#define GCEA_EDC_CNT__WRET_TAGMEM_DED_COUNT_MASK 0x000C0000L
++#define GCEA_EDC_CNT__DRAMRD_PAGEMEM_SED_COUNT_MASK 0x00300000L
++#define GCEA_EDC_CNT__DRAMWR_PAGEMEM_SED_COUNT_MASK 0x00C00000L
++#define GCEA_EDC_CNT__IORD_CMDMEM_SED_COUNT_MASK 0x03000000L
++#define GCEA_EDC_CNT__IOWR_CMDMEM_SED_COUNT_MASK 0x0C000000L
++#define GCEA_EDC_CNT__IOWR_DATAMEM_SED_COUNT_MASK 0x30000000L
++//GCEA_EDC_CNT2
++#define GCEA_EDC_CNT2__GMIRD_CMDMEM_SEC_COUNT__SHIFT 0x0
++#define GCEA_EDC_CNT2__GMIRD_CMDMEM_DED_COUNT__SHIFT 0x2
++#define GCEA_EDC_CNT2__GMIWR_CMDMEM_SEC_COUNT__SHIFT 0x4
++#define GCEA_EDC_CNT2__GMIWR_CMDMEM_DED_COUNT__SHIFT 0x6
++#define GCEA_EDC_CNT2__GMIWR_DATAMEM_SEC_COUNT__SHIFT 0x8
++#define GCEA_EDC_CNT2__GMIWR_DATAMEM_DED_COUNT__SHIFT 0xa
++#define GCEA_EDC_CNT2__GMIRD_PAGEMEM_SED_COUNT__SHIFT 0xc
++#define GCEA_EDC_CNT2__GMIWR_PAGEMEM_SED_COUNT__SHIFT 0xe
++#define GCEA_EDC_CNT2__GMIRD_CMDMEM_SEC_COUNT_MASK 0x00000003L
++#define GCEA_EDC_CNT2__GMIRD_CMDMEM_DED_COUNT_MASK 0x0000000CL
++#define GCEA_EDC_CNT2__GMIWR_CMDMEM_SEC_COUNT_MASK 0x00000030L
++#define GCEA_EDC_CNT2__GMIWR_CMDMEM_DED_COUNT_MASK 0x000000C0L
++#define GCEA_EDC_CNT2__GMIWR_DATAMEM_SEC_COUNT_MASK 0x00000300L
++#define GCEA_EDC_CNT2__GMIWR_DATAMEM_DED_COUNT_MASK 0x00000C00L
++#define GCEA_EDC_CNT2__GMIRD_PAGEMEM_SED_COUNT_MASK 0x00003000L
++#define GCEA_EDC_CNT2__GMIWR_PAGEMEM_SED_COUNT_MASK 0x0000C000L
++//GCEA_DSM_CNTL
++#define GCEA_DSM_CNTL__DRAMRD_CMDMEM_DSM_IRRITATOR_DATA__SHIFT 0x0
++#define GCEA_DSM_CNTL__DRAMRD_CMDMEM_ENABLE_SINGLE_WRITE__SHIFT 0x2
++#define GCEA_DSM_CNTL__DRAMWR_CMDMEM_DSM_IRRITATOR_DATA__SHIFT 0x3
++#define GCEA_DSM_CNTL__DRAMWR_CMDMEM_ENABLE_SINGLE_WRITE__SHIFT 0x5
++#define GCEA_DSM_CNTL__DRAMWR_DATAMEM_DSM_IRRITATOR_DATA__SHIFT 0x6
++#define GCEA_DSM_CNTL__DRAMWR_DATAMEM_ENABLE_SINGLE_WRITE__SHIFT 0x8
++#define GCEA_DSM_CNTL__RRET_TAGMEM_DSM_IRRITATOR_DATA__SHIFT 0x9
++#define GCEA_DSM_CNTL__RRET_TAGMEM_ENABLE_SINGLE_WRITE__SHIFT 0xb
++#define GCEA_DSM_CNTL__WRET_TAGMEM_DSM_IRRITATOR_DATA__SHIFT 0xc
++#define GCEA_DSM_CNTL__WRET_TAGMEM_ENABLE_SINGLE_WRITE__SHIFT 0xe
++#define GCEA_DSM_CNTL__GMIRD_CMDMEM_DSM_IRRITATOR_DATA__SHIFT 0xf
++#define GCEA_DSM_CNTL__GMIRD_CMDMEM_ENABLE_SINGLE_WRITE__SHIFT 0x11
++#define GCEA_DSM_CNTL__GMIWR_CMDMEM_DSM_IRRITATOR_DATA__SHIFT 0x12
++#define GCEA_DSM_CNTL__GMIWR_CMDMEM_ENABLE_SINGLE_WRITE__SHIFT 0x14
++#define GCEA_DSM_CNTL__GMIWR_DATAMEM_DSM_IRRITATOR_DATA__SHIFT 0x15
++#define GCEA_DSM_CNTL__GMIWR_DATAMEM_ENABLE_SINGLE_WRITE__SHIFT 0x17
++#define GCEA_DSM_CNTL__DRAMRD_CMDMEM_DSM_IRRITATOR_DATA_MASK 0x00000003L
++#define GCEA_DSM_CNTL__DRAMRD_CMDMEM_ENABLE_SINGLE_WRITE_MASK 0x00000004L
++#define GCEA_DSM_CNTL__DRAMWR_CMDMEM_DSM_IRRITATOR_DATA_MASK 0x00000018L
++#define GCEA_DSM_CNTL__DRAMWR_CMDMEM_ENABLE_SINGLE_WRITE_MASK 0x00000020L
++#define GCEA_DSM_CNTL__DRAMWR_DATAMEM_DSM_IRRITATOR_DATA_MASK 0x000000C0L
++#define GCEA_DSM_CNTL__DRAMWR_DATAMEM_ENABLE_SINGLE_WRITE_MASK 0x00000100L
++#define GCEA_DSM_CNTL__RRET_TAGMEM_DSM_IRRITATOR_DATA_MASK 0x00000600L
++#define GCEA_DSM_CNTL__RRET_TAGMEM_ENABLE_SINGLE_WRITE_MASK 0x00000800L
++#define GCEA_DSM_CNTL__WRET_TAGMEM_DSM_IRRITATOR_DATA_MASK 0x00003000L
++#define GCEA_DSM_CNTL__WRET_TAGMEM_ENABLE_SINGLE_WRITE_MASK 0x00004000L
++#define GCEA_DSM_CNTL__GMIRD_CMDMEM_DSM_IRRITATOR_DATA_MASK 0x00018000L
++#define GCEA_DSM_CNTL__GMIRD_CMDMEM_ENABLE_SINGLE_WRITE_MASK 0x00020000L
++#define GCEA_DSM_CNTL__GMIWR_CMDMEM_DSM_IRRITATOR_DATA_MASK 0x000C0000L
++#define GCEA_DSM_CNTL__GMIWR_CMDMEM_ENABLE_SINGLE_WRITE_MASK 0x00100000L
++#define GCEA_DSM_CNTL__GMIWR_DATAMEM_DSM_IRRITATOR_DATA_MASK 0x00600000L
++#define GCEA_DSM_CNTL__GMIWR_DATAMEM_ENABLE_SINGLE_WRITE_MASK 0x00800000L
++//GCEA_DSM_CNTLA
++#define GCEA_DSM_CNTLA__DRAMRD_PAGEMEM_DSM_IRRITATOR_DATA__SHIFT 0x0
++#define GCEA_DSM_CNTLA__DRAMRD_PAGEMEM_ENABLE_SINGLE_WRITE__SHIFT 0x2
++#define GCEA_DSM_CNTLA__DRAMWR_PAGEMEM_DSM_IRRITATOR_DATA__SHIFT 0x3
++#define GCEA_DSM_CNTLA__DRAMWR_PAGEMEM_ENABLE_SINGLE_WRITE__SHIFT 0x5
++#define GCEA_DSM_CNTLA__IORD_CMDMEM_DSM_IRRITATOR_DATA__SHIFT 0x6
++#define GCEA_DSM_CNTLA__IORD_CMDMEM_ENABLE_SINGLE_WRITE__SHIFT 0x8
++#define GCEA_DSM_CNTLA__IOWR_CMDMEM_DSM_IRRITATOR_DATA__SHIFT 0x9
++#define GCEA_DSM_CNTLA__IOWR_CMDMEM_ENABLE_SINGLE_WRITE__SHIFT 0xb
++#define GCEA_DSM_CNTLA__IOWR_DATAMEM_DSM_IRRITATOR_DATA__SHIFT 0xc
++#define GCEA_DSM_CNTLA__IOWR_DATAMEM_ENABLE_SINGLE_WRITE__SHIFT 0xe
++#define GCEA_DSM_CNTLA__GMIRD_PAGEMEM_DSM_IRRITATOR_DATA__SHIFT 0xf
++#define GCEA_DSM_CNTLA__GMIRD_PAGEMEM_ENABLE_SINGLE_WRITE__SHIFT 0x11
++#define GCEA_DSM_CNTLA__GMIWR_PAGEMEM_DSM_IRRITATOR_DATA__SHIFT 0x12
++#define GCEA_DSM_CNTLA__GMIWR_PAGEMEM_ENABLE_SINGLE_WRITE__SHIFT 0x14
++#define GCEA_DSM_CNTLA__DRAMRD_PAGEMEM_DSM_IRRITATOR_DATA_MASK 0x00000003L
++#define GCEA_DSM_CNTLA__DRAMRD_PAGEMEM_ENABLE_SINGLE_WRITE_MASK 0x00000004L
++#define GCEA_DSM_CNTLA__DRAMWR_PAGEMEM_DSM_IRRITATOR_DATA_MASK 0x00000018L
++#define GCEA_DSM_CNTLA__DRAMWR_PAGEMEM_ENABLE_SINGLE_WRITE_MASK 0x00000020L
++#define GCEA_DSM_CNTLA__IORD_CMDMEM_DSM_IRRITATOR_DATA_MASK 0x000000C0L
++#define GCEA_DSM_CNTLA__IORD_CMDMEM_ENABLE_SINGLE_WRITE_MASK 0x00000100L
++#define GCEA_DSM_CNTLA__IOWR_CMDMEM_DSM_IRRITATOR_DATA_MASK 0x00000600L
++#define GCEA_DSM_CNTLA__IOWR_CMDMEM_ENABLE_SINGLE_WRITE_MASK 0x00000800L
++#define GCEA_DSM_CNTLA__IOWR_DATAMEM_DSM_IRRITATOR_DATA_MASK 0x00003000L
++#define GCEA_DSM_CNTLA__IOWR_DATAMEM_ENABLE_SINGLE_WRITE_MASK 0x00004000L
++#define GCEA_DSM_CNTLA__GMIRD_PAGEMEM_DSM_IRRITATOR_DATA_MASK 0x00018000L
++#define GCEA_DSM_CNTLA__GMIRD_PAGEMEM_ENABLE_SINGLE_WRITE_MASK 0x00020000L
++#define GCEA_DSM_CNTLA__GMIWR_PAGEMEM_DSM_IRRITATOR_DATA_MASK 0x000C0000L
++#define GCEA_DSM_CNTLA__GMIWR_PAGEMEM_ENABLE_SINGLE_WRITE_MASK 0x00100000L
++//GCEA_DSM_CNTLB
++//GCEA_DSM_CNTL2
++#define GCEA_DSM_CNTL2__DRAMRD_CMDMEM_ENABLE_ERROR_INJECT__SHIFT 0x0
++#define GCEA_DSM_CNTL2__DRAMRD_CMDMEM_SELECT_INJECT_DELAY__SHIFT 0x2
++#define GCEA_DSM_CNTL2__DRAMWR_CMDMEM_ENABLE_ERROR_INJECT__SHIFT 0x3
++#define GCEA_DSM_CNTL2__DRAMWR_CMDMEM_SELECT_INJECT_DELAY__SHIFT 0x5
++#define GCEA_DSM_CNTL2__DRAMWR_DATAMEM_ENABLE_ERROR_INJECT__SHIFT 0x6
++#define GCEA_DSM_CNTL2__DRAMWR_DATAMEM_SELECT_INJECT_DELAY__SHIFT 0x8
++#define GCEA_DSM_CNTL2__RRET_TAGMEM_ENABLE_ERROR_INJECT__SHIFT 0x9
++#define GCEA_DSM_CNTL2__RRET_TAGMEM_SELECT_INJECT_DELAY__SHIFT 0xb
++#define GCEA_DSM_CNTL2__WRET_TAGMEM_ENABLE_ERROR_INJECT__SHIFT 0xc
++#define GCEA_DSM_CNTL2__WRET_TAGMEM_SELECT_INJECT_DELAY__SHIFT 0xe
++#define GCEA_DSM_CNTL2__GMIRD_CMDMEM_ENABLE_ERROR_INJECT__SHIFT 0xf
++#define GCEA_DSM_CNTL2__GMIRD_CMDMEM_SELECT_INJECT_DELAY__SHIFT 0x11
++#define GCEA_DSM_CNTL2__GMIWR_CMDMEM_ENABLE_ERROR_INJECT__SHIFT 0x12
++#define GCEA_DSM_CNTL2__GMIWR_CMDMEM_SELECT_INJECT_DELAY__SHIFT 0x14
++#define GCEA_DSM_CNTL2__GMIWR_DATAMEM_ENABLE_ERROR_INJECT__SHIFT 0x15
++#define GCEA_DSM_CNTL2__GMIWR_DATAMEM_SELECT_INJECT_DELAY__SHIFT 0x17
++#define GCEA_DSM_CNTL2__INJECT_DELAY__SHIFT 0x1a
++#define GCEA_DSM_CNTL2__DRAMRD_CMDMEM_ENABLE_ERROR_INJECT_MASK 0x00000003L
++#define GCEA_DSM_CNTL2__DRAMRD_CMDMEM_SELECT_INJECT_DELAY_MASK 0x00000004L
++#define GCEA_DSM_CNTL2__DRAMWR_CMDMEM_ENABLE_ERROR_INJECT_MASK 0x00000018L
++#define GCEA_DSM_CNTL2__DRAMWR_CMDMEM_SELECT_INJECT_DELAY_MASK 0x00000020L
++#define GCEA_DSM_CNTL2__DRAMWR_DATAMEM_ENABLE_ERROR_INJECT_MASK 0x000000C0L
++#define GCEA_DSM_CNTL2__DRAMWR_DATAMEM_SELECT_INJECT_DELAY_MASK 0x00000100L
++#define GCEA_DSM_CNTL2__RRET_TAGMEM_ENABLE_ERROR_INJECT_MASK 0x00000600L
++#define GCEA_DSM_CNTL2__RRET_TAGMEM_SELECT_INJECT_DELAY_MASK 0x00000800L
++#define GCEA_DSM_CNTL2__WRET_TAGMEM_ENABLE_ERROR_INJECT_MASK 0x00003000L
++#define GCEA_DSM_CNTL2__WRET_TAGMEM_SELECT_INJECT_DELAY_MASK 0x00004000L
++#define GCEA_DSM_CNTL2__GMIRD_CMDMEM_ENABLE_ERROR_INJECT_MASK 0x00018000L
++#define GCEA_DSM_CNTL2__GMIRD_CMDMEM_SELECT_INJECT_DELAY_MASK 0x00020000L
++#define GCEA_DSM_CNTL2__GMIWR_CMDMEM_ENABLE_ERROR_INJECT_MASK 0x000C0000L
++#define GCEA_DSM_CNTL2__GMIWR_CMDMEM_SELECT_INJECT_DELAY_MASK 0x00100000L
++#define GCEA_DSM_CNTL2__GMIWR_DATAMEM_ENABLE_ERROR_INJECT_MASK 0x00600000L
++#define GCEA_DSM_CNTL2__GMIWR_DATAMEM_SELECT_INJECT_DELAY_MASK 0x00800000L
++#define GCEA_DSM_CNTL2__INJECT_DELAY_MASK 0xFC000000L
++//GCEA_DSM_CNTL2A
++#define GCEA_DSM_CNTL2A__DRAMRD_PAGEMEM_ENABLE_ERROR_INJECT__SHIFT 0x0
++#define GCEA_DSM_CNTL2A__DRAMRD_PAGEMEM_SELECT_INJECT_DELAY__SHIFT 0x2
++#define GCEA_DSM_CNTL2A__DRAMWR_PAGEMEM_ENABLE_ERROR_INJECT__SHIFT 0x3
++#define GCEA_DSM_CNTL2A__DRAMWR_PAGEMEM_SELECT_INJECT_DELAY__SHIFT 0x5
++#define GCEA_DSM_CNTL2A__IORD_CMDMEM_ENABLE_ERROR_INJECT__SHIFT 0x6
++#define GCEA_DSM_CNTL2A__IORD_CMDMEM_SELECT_INJECT_DELAY__SHIFT 0x8
++#define GCEA_DSM_CNTL2A__IOWR_CMDMEM_ENABLE_ERROR_INJECT__SHIFT 0x9
++#define GCEA_DSM_CNTL2A__IOWR_CMDMEM_SELECT_INJECT_DELAY__SHIFT 0xb
++#define GCEA_DSM_CNTL2A__IOWR_DATAMEM_ENABLE_ERROR_INJECT__SHIFT 0xc
++#define GCEA_DSM_CNTL2A__IOWR_DATAMEM_SELECT_INJECT_DELAY__SHIFT 0xe
++#define GCEA_DSM_CNTL2A__GMIRD_PAGEMEM_ENABLE_ERROR_INJECT__SHIFT 0xf
++#define GCEA_DSM_CNTL2A__GMIRD_PAGEMEM_SELECT_INJECT_DELAY__SHIFT 0x11
++#define GCEA_DSM_CNTL2A__GMIWR_PAGEMEM_ENABLE_ERROR_INJECT__SHIFT 0x12
++#define GCEA_DSM_CNTL2A__GMIWR_PAGEMEM_SELECT_INJECT_DELAY__SHIFT 0x14
++#define GCEA_DSM_CNTL2A__DRAMRD_PAGEMEM_ENABLE_ERROR_INJECT_MASK 0x00000003L
++#define GCEA_DSM_CNTL2A__DRAMRD_PAGEMEM_SELECT_INJECT_DELAY_MASK 0x00000004L
++#define GCEA_DSM_CNTL2A__DRAMWR_PAGEMEM_ENABLE_ERROR_INJECT_MASK 0x00000018L
++#define GCEA_DSM_CNTL2A__DRAMWR_PAGEMEM_SELECT_INJECT_DELAY_MASK 0x00000020L
++#define GCEA_DSM_CNTL2A__IORD_CMDMEM_ENABLE_ERROR_INJECT_MASK 0x000000C0L
++#define GCEA_DSM_CNTL2A__IORD_CMDMEM_SELECT_INJECT_DELAY_MASK 0x00000100L
++#define GCEA_DSM_CNTL2A__IOWR_CMDMEM_ENABLE_ERROR_INJECT_MASK 0x00000600L
++#define GCEA_DSM_CNTL2A__IOWR_CMDMEM_SELECT_INJECT_DELAY_MASK 0x00000800L
++#define GCEA_DSM_CNTL2A__IOWR_DATAMEM_ENABLE_ERROR_INJECT_MASK 0x00003000L
++#define GCEA_DSM_CNTL2A__IOWR_DATAMEM_SELECT_INJECT_DELAY_MASK 0x00004000L
++#define GCEA_DSM_CNTL2A__GMIRD_PAGEMEM_ENABLE_ERROR_INJECT_MASK 0x00018000L
++#define GCEA_DSM_CNTL2A__GMIRD_PAGEMEM_SELECT_INJECT_DELAY_MASK 0x00020000L
++#define GCEA_DSM_CNTL2A__GMIWR_PAGEMEM_ENABLE_ERROR_INJECT_MASK 0x000C0000L
++#define GCEA_DSM_CNTL2A__GMIWR_PAGEMEM_SELECT_INJECT_DELAY_MASK 0x00100000L
++//GCEA_DSM_CNTL2B
++//GCEA_TCC_XBR_CREDITS
++#define GCEA_TCC_XBR_CREDITS__DRAM_RD_LIMIT__SHIFT 0x0
++#define GCEA_TCC_XBR_CREDITS__DRAM_RD_RESERVE__SHIFT 0x6
++#define GCEA_TCC_XBR_CREDITS__IO_RD_LIMIT__SHIFT 0x8
++#define GCEA_TCC_XBR_CREDITS__IO_RD_RESERVE__SHIFT 0xe
++#define GCEA_TCC_XBR_CREDITS__DRAM_WR_LIMIT__SHIFT 0x10
++#define GCEA_TCC_XBR_CREDITS__DRAM_WR_RESERVE__SHIFT 0x16
++#define GCEA_TCC_XBR_CREDITS__IO_WR_LIMIT__SHIFT 0x18
++#define GCEA_TCC_XBR_CREDITS__IO_WR_RESERVE__SHIFT 0x1e
++#define GCEA_TCC_XBR_CREDITS__DRAM_RD_LIMIT_MASK 0x0000003FL
++#define GCEA_TCC_XBR_CREDITS__DRAM_RD_RESERVE_MASK 0x000000C0L
++#define GCEA_TCC_XBR_CREDITS__IO_RD_LIMIT_MASK 0x00003F00L
++#define GCEA_TCC_XBR_CREDITS__IO_RD_RESERVE_MASK 0x0000C000L
++#define GCEA_TCC_XBR_CREDITS__DRAM_WR_LIMIT_MASK 0x003F0000L
++#define GCEA_TCC_XBR_CREDITS__DRAM_WR_RESERVE_MASK 0x00C00000L
++#define GCEA_TCC_XBR_CREDITS__IO_WR_LIMIT_MASK 0x3F000000L
++#define GCEA_TCC_XBR_CREDITS__IO_WR_RESERVE_MASK 0xC0000000L
++//GCEA_TCC_XBR_MAXBURST
++#define GCEA_TCC_XBR_MAXBURST__DRAM_RD__SHIFT 0x0
++#define GCEA_TCC_XBR_MAXBURST__IO_RD__SHIFT 0x4
++#define GCEA_TCC_XBR_MAXBURST__DRAM_WR__SHIFT 0x8
++#define GCEA_TCC_XBR_MAXBURST__IO_WR__SHIFT 0xc
++#define GCEA_TCC_XBR_MAXBURST__DRAM_RD_MASK 0x0000000FL
++#define GCEA_TCC_XBR_MAXBURST__IO_RD_MASK 0x000000F0L
++#define GCEA_TCC_XBR_MAXBURST__DRAM_WR_MASK 0x00000F00L
++#define GCEA_TCC_XBR_MAXBURST__IO_WR_MASK 0x0000F000L
++//GCEA_PROBE_CNTL
++#define GCEA_PROBE_CNTL__REQ2RSP_DELAY__SHIFT 0x0
++#define GCEA_PROBE_CNTL__PRB_FILTER_DISABLE__SHIFT 0x5
++#define GCEA_PROBE_CNTL__REQ2RSP_DELAY_MASK 0x0000001FL
++#define GCEA_PROBE_CNTL__PRB_FILTER_DISABLE_MASK 0x00000020L
++//GCEA_PROBE_MAP
++#define GCEA_PROBE_MAP__CHADDR0_TO_RIGHTTCC__SHIFT 0x0
++#define GCEA_PROBE_MAP__CHADDR1_TO_RIGHTTCC__SHIFT 0x1
++#define GCEA_PROBE_MAP__CHADDR2_TO_RIGHTTCC__SHIFT 0x2
++#define GCEA_PROBE_MAP__CHADDR3_TO_RIGHTTCC__SHIFT 0x3
++#define GCEA_PROBE_MAP__CHADDR4_TO_RIGHTTCC__SHIFT 0x4
++#define GCEA_PROBE_MAP__CHADDR5_TO_RIGHTTCC__SHIFT 0x5
++#define GCEA_PROBE_MAP__CHADDR6_TO_RIGHTTCC__SHIFT 0x6
++#define GCEA_PROBE_MAP__CHADDR7_TO_RIGHTTCC__SHIFT 0x7
++#define GCEA_PROBE_MAP__CHADDR8_TO_RIGHTTCC__SHIFT 0x8
++#define GCEA_PROBE_MAP__CHADDR9_TO_RIGHTTCC__SHIFT 0x9
++#define GCEA_PROBE_MAP__CHADDR10_TO_RIGHTTCC__SHIFT 0xa
++#define GCEA_PROBE_MAP__CHADDR11_TO_RIGHTTCC__SHIFT 0xb
++#define GCEA_PROBE_MAP__CHADDR12_TO_RIGHTTCC__SHIFT 0xc
++#define GCEA_PROBE_MAP__CHADDR13_TO_RIGHTTCC__SHIFT 0xd
++#define GCEA_PROBE_MAP__CHADDR14_TO_RIGHTTCC__SHIFT 0xe
++#define GCEA_PROBE_MAP__CHADDR15_TO_RIGHTTCC__SHIFT 0xf
++#define GCEA_PROBE_MAP__INTLV_SIZE__SHIFT 0x10
++#define GCEA_PROBE_MAP__CHADDR0_TO_RIGHTTCC_MASK 0x00000001L
++#define GCEA_PROBE_MAP__CHADDR1_TO_RIGHTTCC_MASK 0x00000002L
++#define GCEA_PROBE_MAP__CHADDR2_TO_RIGHTTCC_MASK 0x00000004L
++#define GCEA_PROBE_MAP__CHADDR3_TO_RIGHTTCC_MASK 0x00000008L
++#define GCEA_PROBE_MAP__CHADDR4_TO_RIGHTTCC_MASK 0x00000010L
++#define GCEA_PROBE_MAP__CHADDR5_TO_RIGHTTCC_MASK 0x00000020L
++#define GCEA_PROBE_MAP__CHADDR6_TO_RIGHTTCC_MASK 0x00000040L
++#define GCEA_PROBE_MAP__CHADDR7_TO_RIGHTTCC_MASK 0x00000080L
++#define GCEA_PROBE_MAP__CHADDR8_TO_RIGHTTCC_MASK 0x00000100L
++#define GCEA_PROBE_MAP__CHADDR9_TO_RIGHTTCC_MASK 0x00000200L
++#define GCEA_PROBE_MAP__CHADDR10_TO_RIGHTTCC_MASK 0x00000400L
++#define GCEA_PROBE_MAP__CHADDR11_TO_RIGHTTCC_MASK 0x00000800L
++#define GCEA_PROBE_MAP__CHADDR12_TO_RIGHTTCC_MASK 0x00001000L
++#define GCEA_PROBE_MAP__CHADDR13_TO_RIGHTTCC_MASK 0x00002000L
++#define GCEA_PROBE_MAP__CHADDR14_TO_RIGHTTCC_MASK 0x00004000L
++#define GCEA_PROBE_MAP__CHADDR15_TO_RIGHTTCC_MASK 0x00008000L
++#define GCEA_PROBE_MAP__INTLV_SIZE_MASK 0x00030000L
++//GCEA_ERR_STATUS
++#define GCEA_ERR_STATUS__SDP_RDRSP_STATUS__SHIFT 0x0
++#define GCEA_ERR_STATUS__SDP_WRRSP_STATUS__SHIFT 0x4
++#define GCEA_ERR_STATUS__SDP_RDRSP_DATAPARITY_ERROR__SHIFT 0x8
++#define GCEA_ERR_STATUS__CLEAR_ERROR_STATUS__SHIFT 0x9
++#define GCEA_ERR_STATUS__BUSY_ON_ERROR__SHIFT 0xa
++#define GCEA_ERR_STATUS__SDP_RDRSP_STATUS_MASK 0x0000000FL
++#define GCEA_ERR_STATUS__SDP_WRRSP_STATUS_MASK 0x000000F0L
++#define GCEA_ERR_STATUS__SDP_RDRSP_DATAPARITY_ERROR_MASK 0x00000100L
++#define GCEA_ERR_STATUS__CLEAR_ERROR_STATUS_MASK 0x00000200L
++#define GCEA_ERR_STATUS__BUSY_ON_ERROR_MASK 0x00000400L
++//GCEA_MISC2
++#define GCEA_MISC2__CSGROUP_SWAP_IN_DRAM_ARB__SHIFT 0x0
++#define GCEA_MISC2__CSGROUP_SWAP_IN_GMI_ARB__SHIFT 0x1
++#define GCEA_MISC2__CSGRP_BURST_LIMIT_DATA_DRAM__SHIFT 0x2
++#define GCEA_MISC2__CSGRP_BURST_LIMIT_DATA_GMI__SHIFT 0x7
++#define GCEA_MISC2__CSGROUP_SWAP_IN_DRAM_ARB_MASK 0x00000001L
++#define GCEA_MISC2__CSGROUP_SWAP_IN_GMI_ARB_MASK 0x00000002L
++#define GCEA_MISC2__CSGRP_BURST_LIMIT_DATA_DRAM_MASK 0x0000007CL
++#define GCEA_MISC2__CSGRP_BURST_LIMIT_DATA_GMI_MASK 0x00000F80L
++//GCEA_SDP_BACKDOOR_CMDCREDITS0
++#define GCEA_SDP_BACKDOOR_CMDCREDITS0__CREDITS_RECEIVED__SHIFT 0x0
++#define GCEA_SDP_BACKDOOR_CMDCREDITS0__CREDITS_RECEIVED_MASK 0xFFFFFFFFL
++//GCEA_SDP_BACKDOOR_CMDCREDITS1
++#define GCEA_SDP_BACKDOOR_CMDCREDITS1__CREDITS_RECEIVED__SHIFT 0x0
++#define GCEA_SDP_BACKDOOR_CMDCREDITS1__CREDITS_RECEIVED_MASK 0x7FFFFFFFL
++//GCEA_SDP_BACKDOOR_DATACREDITS0
++#define GCEA_SDP_BACKDOOR_DATACREDITS0__CREDITS_RECEIVED__SHIFT 0x0
++#define GCEA_SDP_BACKDOOR_DATACREDITS0__CREDITS_RECEIVED_MASK 0xFFFFFFFFL
++//GCEA_SDP_BACKDOOR_DATACREDITS1
++#define GCEA_SDP_BACKDOOR_DATACREDITS1__CREDITS_RECEIVED__SHIFT 0x0
++#define GCEA_SDP_BACKDOOR_DATACREDITS1__CREDITS_RECEIVED_MASK 0x7FFFFFFFL
++//GCEA_SDP_BACKDOOR_MISCCREDITS
++#define GCEA_SDP_BACKDOOR_MISCCREDITS__RDRSP_CREDITS_RELEASED__SHIFT 0x0
++#define GCEA_SDP_BACKDOOR_MISCCREDITS__WRRSP_CREDITS_RELEASED__SHIFT 0x8
++#define GCEA_SDP_BACKDOOR_MISCCREDITS__PRB_REQ_CREDITS_RELEASED__SHIFT 0x10
++#define GCEA_SDP_BACKDOOR_MISCCREDITS__PRB_RSP_CREDITS_RECEIVED__SHIFT 0x17
++#define GCEA_SDP_BACKDOOR_MISCCREDITS__RDRSP_CREDITS_RELEASED_MASK 0x000000FFL
++#define GCEA_SDP_BACKDOOR_MISCCREDITS__WRRSP_CREDITS_RELEASED_MASK 0x0000FF00L
++#define GCEA_SDP_BACKDOOR_MISCCREDITS__PRB_REQ_CREDITS_RELEASED_MASK 0x007F0000L
++#define GCEA_SDP_BACKDOOR_MISCCREDITS__PRB_RSP_CREDITS_RECEIVED_MASK 0x3F800000L
++//GCEA_SDP_ENABLE
++#define GCEA_SDP_ENABLE__ENABLE__SHIFT 0x0
++#define GCEA_SDP_ENABLE__ENABLE_MASK 0x00000001L
++
++
++// addressBlock: gc_rmi_rmidec
++//RMI_GENERAL_CNTL
++#define RMI_GENERAL_CNTL__BURST_DISABLE__SHIFT 0x0
++#define RMI_GENERAL_CNTL__VMID_BYPASS_ENABLE__SHIFT 0x1
++#define RMI_GENERAL_CNTL__XBAR_MUX_CONFIG__SHIFT 0x11
++#define RMI_GENERAL_CNTL__RB0_HARVEST_EN__SHIFT 0x13
++#define RMI_GENERAL_CNTL__RB1_HARVEST_EN__SHIFT 0x14
++#define RMI_GENERAL_CNTL__LOOPBACK_DIS_BY_REQ_TYPE__SHIFT 0x15
++#define RMI_GENERAL_CNTL__XBAR_MUX_CONFIG_UPDATE__SHIFT 0x19
++#define RMI_GENERAL_CNTL__SKID_FIFO_0_OVERFLOW_ERROR_MASK__SHIFT 0x1a
++#define RMI_GENERAL_CNTL__SKID_FIFO_0_UNDERFLOW_ERROR_MASK__SHIFT 0x1b
++#define RMI_GENERAL_CNTL__SKID_FIFO_1_OVERFLOW_ERROR_MASK__SHIFT 0x1c
++#define RMI_GENERAL_CNTL__SKID_FIFO_1_UNDERFLOW_ERROR_MASK__SHIFT 0x1d
++#define RMI_GENERAL_CNTL__SKID_FIFO_FREESPACE_IS_ZERO_ERROR_MASK__SHIFT 0x1e
++#define RMI_GENERAL_CNTL__BURST_DISABLE_MASK 0x00000001L
++#define RMI_GENERAL_CNTL__VMID_BYPASS_ENABLE_MASK 0x0001FFFEL
++#define RMI_GENERAL_CNTL__XBAR_MUX_CONFIG_MASK 0x00060000L
++#define RMI_GENERAL_CNTL__RB0_HARVEST_EN_MASK 0x00080000L
++#define RMI_GENERAL_CNTL__RB1_HARVEST_EN_MASK 0x00100000L
++#define RMI_GENERAL_CNTL__LOOPBACK_DIS_BY_REQ_TYPE_MASK 0x01E00000L
++#define RMI_GENERAL_CNTL__XBAR_MUX_CONFIG_UPDATE_MASK 0x02000000L
++#define RMI_GENERAL_CNTL__SKID_FIFO_0_OVERFLOW_ERROR_MASK_MASK 0x04000000L
++#define RMI_GENERAL_CNTL__SKID_FIFO_0_UNDERFLOW_ERROR_MASK_MASK 0x08000000L
++#define RMI_GENERAL_CNTL__SKID_FIFO_1_OVERFLOW_ERROR_MASK_MASK 0x10000000L
++#define RMI_GENERAL_CNTL__SKID_FIFO_1_UNDERFLOW_ERROR_MASK_MASK 0x20000000L
++#define RMI_GENERAL_CNTL__SKID_FIFO_FREESPACE_IS_ZERO_ERROR_MASK_MASK 0x40000000L
++//RMI_GENERAL_CNTL1
++#define RMI_GENERAL_CNTL1__EARLY_WRACK_ENABLE_PER_MTYPE__SHIFT 0x0
++#define RMI_GENERAL_CNTL1__TCIW0_64B_RD_STALL_MODE__SHIFT 0x4
++#define RMI_GENERAL_CNTL1__TCIW1_64B_RD_STALL_MODE__SHIFT 0x6
++#define RMI_GENERAL_CNTL1__EARLY_WRACK_DISABLE_FOR_LOOPBACK__SHIFT 0x8
++#define RMI_GENERAL_CNTL1__POLICY_OVERRIDE_VALUE__SHIFT 0x9
++#define RMI_GENERAL_CNTL1__POLICY_OVERRIDE__SHIFT 0xa
++#define RMI_GENERAL_CNTL1__UTCL1_PROBE0_RR_ARB_BURST_HINT_EN__SHIFT 0xb
++#define RMI_GENERAL_CNTL1__UTCL1_PROBE1_RR_ARB_BURST_HINT_EN__SHIFT 0xc
++#define RMI_GENERAL_CNTL1__EARLY_WRACK_ENABLE_PER_MTYPE_MASK 0x0000000FL
++#define RMI_GENERAL_CNTL1__TCIW0_64B_RD_STALL_MODE_MASK 0x00000030L
++#define RMI_GENERAL_CNTL1__TCIW1_64B_RD_STALL_MODE_MASK 0x000000C0L
++#define RMI_GENERAL_CNTL1__EARLY_WRACK_DISABLE_FOR_LOOPBACK_MASK 0x00000100L
++#define RMI_GENERAL_CNTL1__POLICY_OVERRIDE_VALUE_MASK 0x00000200L
++#define RMI_GENERAL_CNTL1__POLICY_OVERRIDE_MASK 0x00000400L
++#define RMI_GENERAL_CNTL1__UTCL1_PROBE0_RR_ARB_BURST_HINT_EN_MASK 0x00000800L
++#define RMI_GENERAL_CNTL1__UTCL1_PROBE1_RR_ARB_BURST_HINT_EN_MASK 0x00001000L
++//RMI_GENERAL_STATUS
++#define RMI_GENERAL_STATUS__GENERAL_RMI_ERRORS_COMBINED__SHIFT 0x0
++#define RMI_GENERAL_STATUS__SKID_FIFO_0_OVERFLOW_ERROR__SHIFT 0x1
++#define RMI_GENERAL_STATUS__SKID_FIFO_0_UNDERFLOW_ERROR__SHIFT 0x2
++#define RMI_GENERAL_STATUS__SKID_FIFO_1_OVERFLOW_ERROR__SHIFT 0x3
++#define RMI_GENERAL_STATUS__SKID_FIFO_1_UNDERFLOW_ERROR__SHIFT 0x4
++#define RMI_GENERAL_STATUS__RMI_XBAR_BUSY__SHIFT 0x5
++#define RMI_GENERAL_STATUS__RMI_UTCL1_BUSY__SHIFT 0x6
++#define RMI_GENERAL_STATUS__RMI_SCOREBOARD_BUSY__SHIFT 0x7
++#define RMI_GENERAL_STATUS__TCIW0_PRT_FIFO_BUSY__SHIFT 0x8
++#define RMI_GENERAL_STATUS__TCIW_FRMTR0_BUSY__SHIFT 0x9
++#define RMI_GENERAL_STATUS__TCIW_RTN_FRMTR0_BUSY__SHIFT 0xa
++#define RMI_GENERAL_STATUS__WRREQ_CONSUMER_FIFO_0_BUSY__SHIFT 0xb
++#define RMI_GENERAL_STATUS__RDREQ_CONSUMER_FIFO_0_BUSY__SHIFT 0xc
++#define RMI_GENERAL_STATUS__TCIW1_PRT_FIFO_BUSY__SHIFT 0xd
++#define RMI_GENERAL_STATUS__TCIW_FRMTR1_BUSY__SHIFT 0xe
++#define RMI_GENERAL_STATUS__TCIW_RTN_FRMTR1_BUSY__SHIFT 0xf
++#define RMI_GENERAL_STATUS__WRREQ_CONSUMER_FIFO_1_BUSY__SHIFT 0x10
++#define RMI_GENERAL_STATUS__RDREQ_CONSUMER_FIFO_1_BUSY__SHIFT 0x11
++#define RMI_GENERAL_STATUS__UTC_PROBE1_BUSY__SHIFT 0x12
++#define RMI_GENERAL_STATUS__UTC_PROBE0_BUSY__SHIFT 0x13
++#define RMI_GENERAL_STATUS__RMI_XNACK_BUSY__SHIFT 0x14
++#define RMI_GENERAL_STATUS__XNACK_FIFO_NUM_USED__SHIFT 0x15
++#define RMI_GENERAL_STATUS__XNACK_FIFO_EMPTY__SHIFT 0x1d
++#define RMI_GENERAL_STATUS__XNACK_FIFO_FULL__SHIFT 0x1e
++#define RMI_GENERAL_STATUS__SKID_FIFO_FREESPACE_IS_ZERO_ERROR__SHIFT 0x1f
++#define RMI_GENERAL_STATUS__GENERAL_RMI_ERRORS_COMBINED_MASK 0x00000001L
++#define RMI_GENERAL_STATUS__SKID_FIFO_0_OVERFLOW_ERROR_MASK 0x00000002L
++#define RMI_GENERAL_STATUS__SKID_FIFO_0_UNDERFLOW_ERROR_MASK 0x00000004L
++#define RMI_GENERAL_STATUS__SKID_FIFO_1_OVERFLOW_ERROR_MASK 0x00000008L
++#define RMI_GENERAL_STATUS__SKID_FIFO_1_UNDERFLOW_ERROR_MASK 0x00000010L
++#define RMI_GENERAL_STATUS__RMI_XBAR_BUSY_MASK 0x00000020L
++#define RMI_GENERAL_STATUS__RMI_UTCL1_BUSY_MASK 0x00000040L
++#define RMI_GENERAL_STATUS__RMI_SCOREBOARD_BUSY_MASK 0x00000080L
++#define RMI_GENERAL_STATUS__TCIW0_PRT_FIFO_BUSY_MASK 0x00000100L
++#define RMI_GENERAL_STATUS__TCIW_FRMTR0_BUSY_MASK 0x00000200L
++#define RMI_GENERAL_STATUS__TCIW_RTN_FRMTR0_BUSY_MASK 0x00000400L
++#define RMI_GENERAL_STATUS__WRREQ_CONSUMER_FIFO_0_BUSY_MASK 0x00000800L
++#define RMI_GENERAL_STATUS__RDREQ_CONSUMER_FIFO_0_BUSY_MASK 0x00001000L
++#define RMI_GENERAL_STATUS__TCIW1_PRT_FIFO_BUSY_MASK 0x00002000L
++#define RMI_GENERAL_STATUS__TCIW_FRMTR1_BUSY_MASK 0x00004000L
++#define RMI_GENERAL_STATUS__TCIW_RTN_FRMTR1_BUSY_MASK 0x00008000L
++#define RMI_GENERAL_STATUS__WRREQ_CONSUMER_FIFO_1_BUSY_MASK 0x00010000L
++#define RMI_GENERAL_STATUS__RDREQ_CONSUMER_FIFO_1_BUSY_MASK 0x00020000L
++#define RMI_GENERAL_STATUS__UTC_PROBE1_BUSY_MASK 0x00040000L
++#define RMI_GENERAL_STATUS__UTC_PROBE0_BUSY_MASK 0x00080000L
++#define RMI_GENERAL_STATUS__RMI_XNACK_BUSY_MASK 0x00100000L
++#define RMI_GENERAL_STATUS__XNACK_FIFO_NUM_USED_MASK 0x1FE00000L
++#define RMI_GENERAL_STATUS__XNACK_FIFO_EMPTY_MASK 0x20000000L
++#define RMI_GENERAL_STATUS__XNACK_FIFO_FULL_MASK 0x40000000L
++#define RMI_GENERAL_STATUS__SKID_FIFO_FREESPACE_IS_ZERO_ERROR_MASK 0x80000000L
++//RMI_SUBBLOCK_STATUS0
++#define RMI_SUBBLOCK_STATUS0__UTC_EXT_LAT_HID_FIFO_NUM_USED_PROBE0__SHIFT 0x0
++#define RMI_SUBBLOCK_STATUS0__UTC_EXT_LAT_HID_FIFO_FULL_PROBE0__SHIFT 0x7
++#define RMI_SUBBLOCK_STATUS0__UTC_EXT_LAT_HID_FIFO_EMPTY_PROBE0__SHIFT 0x8
++#define RMI_SUBBLOCK_STATUS0__UTC_EXT_LAT_HID_FIFO_NUM_USED_PROBE1__SHIFT 0x9
++#define RMI_SUBBLOCK_STATUS0__UTC_EXT_LAT_HID_FIFO_FULL_PROBE1__SHIFT 0x10
++#define RMI_SUBBLOCK_STATUS0__UTC_EXT_LAT_HID_FIFO_EMPTY_PROBE1__SHIFT 0x11
++#define RMI_SUBBLOCK_STATUS0__TCIW0_INFLIGHT_CNT__SHIFT 0x12
++#define RMI_SUBBLOCK_STATUS0__UTC_EXT_LAT_HID_FIFO_NUM_USED_PROBE0_MASK 0x0000007FL
++#define RMI_SUBBLOCK_STATUS0__UTC_EXT_LAT_HID_FIFO_FULL_PROBE0_MASK 0x00000080L
++#define RMI_SUBBLOCK_STATUS0__UTC_EXT_LAT_HID_FIFO_EMPTY_PROBE0_MASK 0x00000100L
++#define RMI_SUBBLOCK_STATUS0__UTC_EXT_LAT_HID_FIFO_NUM_USED_PROBE1_MASK 0x0000FE00L
++#define RMI_SUBBLOCK_STATUS0__UTC_EXT_LAT_HID_FIFO_FULL_PROBE1_MASK 0x00010000L
++#define RMI_SUBBLOCK_STATUS0__UTC_EXT_LAT_HID_FIFO_EMPTY_PROBE1_MASK 0x00020000L
++#define RMI_SUBBLOCK_STATUS0__TCIW0_INFLIGHT_CNT_MASK 0x0FFC0000L
++//RMI_SUBBLOCK_STATUS1
++#define RMI_SUBBLOCK_STATUS1__SKID_FIFO_0_FREE_SPACE__SHIFT 0x0
++#define RMI_SUBBLOCK_STATUS1__SKID_FIFO_1_FREE_SPACE__SHIFT 0xa
++#define RMI_SUBBLOCK_STATUS1__TCIW1_INFLIGHT_CNT__SHIFT 0x14
++#define RMI_SUBBLOCK_STATUS1__SKID_FIFO_0_FREE_SPACE_MASK 0x000003FFL
++#define RMI_SUBBLOCK_STATUS1__SKID_FIFO_1_FREE_SPACE_MASK 0x000FFC00L
++#define RMI_SUBBLOCK_STATUS1__TCIW1_INFLIGHT_CNT_MASK 0x3FF00000L
++//RMI_SUBBLOCK_STATUS2
++#define RMI_SUBBLOCK_STATUS2__PRT_FIFO_0_NUM_USED__SHIFT 0x0
++#define RMI_SUBBLOCK_STATUS2__PRT_FIFO_1_NUM_USED__SHIFT 0x9
++#define RMI_SUBBLOCK_STATUS2__PRT_FIFO_0_NUM_USED_MASK 0x000001FFL
++#define RMI_SUBBLOCK_STATUS2__PRT_FIFO_1_NUM_USED_MASK 0x0003FE00L
++//RMI_SUBBLOCK_STATUS3
++#define RMI_SUBBLOCK_STATUS3__SKID_FIFO_0_FREE_SPACE_TOTAL__SHIFT 0x0
++#define RMI_SUBBLOCK_STATUS3__SKID_FIFO_1_FREE_SPACE_TOTAL__SHIFT 0xa
++#define RMI_SUBBLOCK_STATUS3__SKID_FIFO_0_FREE_SPACE_TOTAL_MASK 0x000003FFL
++#define RMI_SUBBLOCK_STATUS3__SKID_FIFO_1_FREE_SPACE_TOTAL_MASK 0x000FFC00L
++//RMI_XBAR_CONFIG
++#define RMI_XBAR_CONFIG__XBAR_MUX_CONFIG_OVERRIDE__SHIFT 0x0
++#define RMI_XBAR_CONFIG__XBAR_MUX_CONFIG_REQ_TYPE_OVERRIDE__SHIFT 0x2
++#define RMI_XBAR_CONFIG__XBAR_MUX_CONFIG_CB_DB_OVERRIDE__SHIFT 0x6
++#define RMI_XBAR_CONFIG__ARBITER_DIS__SHIFT 0x7
++#define RMI_XBAR_CONFIG__XBAR_EN_IN_REQ__SHIFT 0x8
++#define RMI_XBAR_CONFIG__XBAR_EN_IN_REQ_OVERRIDE__SHIFT 0xc
++#define RMI_XBAR_CONFIG__XBAR_EN_IN_RB0__SHIFT 0xd
++#define RMI_XBAR_CONFIG__XBAR_EN_IN_RB1__SHIFT 0xe
++#define RMI_XBAR_CONFIG__XBAR_MUX_CONFIG_OVERRIDE_MASK 0x00000003L
++#define RMI_XBAR_CONFIG__XBAR_MUX_CONFIG_REQ_TYPE_OVERRIDE_MASK 0x0000003CL
++#define RMI_XBAR_CONFIG__XBAR_MUX_CONFIG_CB_DB_OVERRIDE_MASK 0x00000040L
++#define RMI_XBAR_CONFIG__ARBITER_DIS_MASK 0x00000080L
++#define RMI_XBAR_CONFIG__XBAR_EN_IN_REQ_MASK 0x00000F00L
++#define RMI_XBAR_CONFIG__XBAR_EN_IN_REQ_OVERRIDE_MASK 0x00001000L
++#define RMI_XBAR_CONFIG__XBAR_EN_IN_RB0_MASK 0x00002000L
++#define RMI_XBAR_CONFIG__XBAR_EN_IN_RB1_MASK 0x00004000L
++//RMI_PROBE_POP_LOGIC_CNTL
++#define RMI_PROBE_POP_LOGIC_CNTL__EXT_LAT_FIFO_0_MAX_DEPTH__SHIFT 0x0
++#define RMI_PROBE_POP_LOGIC_CNTL__XLAT_COMBINE0_DIS__SHIFT 0x7
++#define RMI_PROBE_POP_LOGIC_CNTL__REDUCE_MAX_XLAT_CHAIN_SIZE_BY_2__SHIFT 0x8
++#define RMI_PROBE_POP_LOGIC_CNTL__EXT_LAT_FIFO_1_MAX_DEPTH__SHIFT 0xa
++#define RMI_PROBE_POP_LOGIC_CNTL__XLAT_COMBINE1_DIS__SHIFT 0x11
++#define RMI_PROBE_POP_LOGIC_CNTL__EXT_LAT_FIFO_0_MAX_DEPTH_MASK 0x0000007FL
++#define RMI_PROBE_POP_LOGIC_CNTL__XLAT_COMBINE0_DIS_MASK 0x00000080L
++#define RMI_PROBE_POP_LOGIC_CNTL__REDUCE_MAX_XLAT_CHAIN_SIZE_BY_2_MASK 0x00000300L
++#define RMI_PROBE_POP_LOGIC_CNTL__EXT_LAT_FIFO_1_MAX_DEPTH_MASK 0x0001FC00L
++#define RMI_PROBE_POP_LOGIC_CNTL__XLAT_COMBINE1_DIS_MASK 0x00020000L
++//RMI_UTC_XNACK_N_MISC_CNTL
++#define RMI_UTC_XNACK_N_MISC_CNTL__MASTER_XNACK_TIMER_INC__SHIFT 0x0
++#define RMI_UTC_XNACK_N_MISC_CNTL__IND_XNACK_TIMER_START_VALUE__SHIFT 0x8
++#define RMI_UTC_XNACK_N_MISC_CNTL__UTCL1_PERM_MODE__SHIFT 0xc
++#define RMI_UTC_XNACK_N_MISC_CNTL__CP_VMID_RESET_REQUEST_DISABLE__SHIFT 0xd
++#define RMI_UTC_XNACK_N_MISC_CNTL__MASTER_XNACK_TIMER_INC_MASK 0x000000FFL
++#define RMI_UTC_XNACK_N_MISC_CNTL__IND_XNACK_TIMER_START_VALUE_MASK 0x00000F00L
++#define RMI_UTC_XNACK_N_MISC_CNTL__UTCL1_PERM_MODE_MASK 0x00001000L
++#define RMI_UTC_XNACK_N_MISC_CNTL__CP_VMID_RESET_REQUEST_DISABLE_MASK 0x00002000L
++//RMI_DEMUX_CNTL
++#define RMI_DEMUX_CNTL__DEMUX_ARB0_STALL__SHIFT 0x0
++#define RMI_DEMUX_CNTL__DEMUX_ARB0_BREAK_LOB_ON_IDLEIN__SHIFT 0x1
++#define RMI_DEMUX_CNTL__DEMUX_ARB0_STALL_TIMER_OVERRIDE__SHIFT 0x4
++#define RMI_DEMUX_CNTL__DEMUX_ARB0_STALL_TIMER_START_VALUE__SHIFT 0x6
++#define RMI_DEMUX_CNTL__DEMUX_ARB0_MODE__SHIFT 0xe
++#define RMI_DEMUX_CNTL__DEMUX_ARB1_STALL__SHIFT 0x10
++#define RMI_DEMUX_CNTL__DEMUX_ARB1_BREAK_LOB_ON_IDLEIN__SHIFT 0x11
++#define RMI_DEMUX_CNTL__DEMUX_ARB1_STALL_TIMER_OVERRIDE__SHIFT 0x14
++#define RMI_DEMUX_CNTL__DEMUX_ARB1_STALL_TIMER_START_VALUE__SHIFT 0x16
++#define RMI_DEMUX_CNTL__DEMUX_ARB1_MODE__SHIFT 0x1e
++#define RMI_DEMUX_CNTL__DEMUX_ARB0_STALL_MASK 0x00000001L
++#define RMI_DEMUX_CNTL__DEMUX_ARB0_BREAK_LOB_ON_IDLEIN_MASK 0x00000002L
++#define RMI_DEMUX_CNTL__DEMUX_ARB0_STALL_TIMER_OVERRIDE_MASK 0x00000030L
++#define RMI_DEMUX_CNTL__DEMUX_ARB0_STALL_TIMER_START_VALUE_MASK 0x00003FC0L
++#define RMI_DEMUX_CNTL__DEMUX_ARB0_MODE_MASK 0x0000C000L
++#define RMI_DEMUX_CNTL__DEMUX_ARB1_STALL_MASK 0x00010000L
++#define RMI_DEMUX_CNTL__DEMUX_ARB1_BREAK_LOB_ON_IDLEIN_MASK 0x00020000L
++#define RMI_DEMUX_CNTL__DEMUX_ARB1_STALL_TIMER_OVERRIDE_MASK 0x00300000L
++#define RMI_DEMUX_CNTL__DEMUX_ARB1_STALL_TIMER_START_VALUE_MASK 0x3FC00000L
++#define RMI_DEMUX_CNTL__DEMUX_ARB1_MODE_MASK 0xC0000000L
++//RMI_UTCL1_CNTL1
++#define RMI_UTCL1_CNTL1__FORCE_4K_L2_RESP__SHIFT 0x0
++#define RMI_UTCL1_CNTL1__GPUVM_64K_DEF__SHIFT 0x1
++#define RMI_UTCL1_CNTL1__GPUVM_PERM_MODE__SHIFT 0x2
++#define RMI_UTCL1_CNTL1__RESP_MODE__SHIFT 0x3
++#define RMI_UTCL1_CNTL1__RESP_FAULT_MODE__SHIFT 0x5
++#define RMI_UTCL1_CNTL1__CLIENTID__SHIFT 0x7
++#define RMI_UTCL1_CNTL1__USERVM_DIS__SHIFT 0x10
++#define RMI_UTCL1_CNTL1__ENABLE_PUSH_LFIFO__SHIFT 0x11
++#define RMI_UTCL1_CNTL1__ENABLE_LFIFO_PRI_ARB__SHIFT 0x12
++#define RMI_UTCL1_CNTL1__REG_INV_VMID__SHIFT 0x13
++#define RMI_UTCL1_CNTL1__REG_INV_ALL_VMID__SHIFT 0x17
++#define RMI_UTCL1_CNTL1__REG_INV_TOGGLE__SHIFT 0x18
++#define RMI_UTCL1_CNTL1__CLIENT_INVALIDATE_ALL_VMID__SHIFT 0x19
++#define RMI_UTCL1_CNTL1__FORCE_MISS__SHIFT 0x1a
++#define RMI_UTCL1_CNTL1__FORCE_IN_ORDER__SHIFT 0x1b
++#define RMI_UTCL1_CNTL1__REDUCE_FIFO_DEPTH_BY_2__SHIFT 0x1c
++#define RMI_UTCL1_CNTL1__REDUCE_CACHE_SIZE_BY_2__SHIFT 0x1e
++#define RMI_UTCL1_CNTL1__FORCE_4K_L2_RESP_MASK 0x00000001L
++#define RMI_UTCL1_CNTL1__GPUVM_64K_DEF_MASK 0x00000002L
++#define RMI_UTCL1_CNTL1__GPUVM_PERM_MODE_MASK 0x00000004L
++#define RMI_UTCL1_CNTL1__RESP_MODE_MASK 0x00000018L
++#define RMI_UTCL1_CNTL1__RESP_FAULT_MODE_MASK 0x00000060L
++#define RMI_UTCL1_CNTL1__CLIENTID_MASK 0x0000FF80L
++#define RMI_UTCL1_CNTL1__USERVM_DIS_MASK 0x00010000L
++#define RMI_UTCL1_CNTL1__ENABLE_PUSH_LFIFO_MASK 0x00020000L
++#define RMI_UTCL1_CNTL1__ENABLE_LFIFO_PRI_ARB_MASK 0x00040000L
++#define RMI_UTCL1_CNTL1__REG_INV_VMID_MASK 0x00780000L
++#define RMI_UTCL1_CNTL1__REG_INV_ALL_VMID_MASK 0x00800000L
++#define RMI_UTCL1_CNTL1__REG_INV_TOGGLE_MASK 0x01000000L
++#define RMI_UTCL1_CNTL1__CLIENT_INVALIDATE_ALL_VMID_MASK 0x02000000L
++#define RMI_UTCL1_CNTL1__FORCE_MISS_MASK 0x04000000L
++#define RMI_UTCL1_CNTL1__FORCE_IN_ORDER_MASK 0x08000000L
++#define RMI_UTCL1_CNTL1__REDUCE_FIFO_DEPTH_BY_2_MASK 0x30000000L
++#define RMI_UTCL1_CNTL1__REDUCE_CACHE_SIZE_BY_2_MASK 0xC0000000L
++//RMI_UTCL1_CNTL2
++#define RMI_UTCL1_CNTL2__UTC_SPARE__SHIFT 0x0
++#define RMI_UTCL1_CNTL2__MTYPE_OVRD_DIS__SHIFT 0x9
++#define RMI_UTCL1_CNTL2__LINE_VALID__SHIFT 0xa
++#define RMI_UTCL1_CNTL2__DIS_EDC__SHIFT 0xb
++#define RMI_UTCL1_CNTL2__GPUVM_INV_MODE__SHIFT 0xc
++#define RMI_UTCL1_CNTL2__SHOOTDOWN_OPT__SHIFT 0xd
++#define RMI_UTCL1_CNTL2__FORCE_SNOOP__SHIFT 0xe
++#define RMI_UTCL1_CNTL2__FORCE_GPUVM_INV_ACK__SHIFT 0xf
++#define RMI_UTCL1_CNTL2__UTCL1_ARB_BURST_MODE__SHIFT 0x10
++#define RMI_UTCL1_CNTL2__UTCL1_ENABLE_PERF_EVENT_RD_WR__SHIFT 0x12
++#define RMI_UTCL1_CNTL2__UTCL1_PERF_EVENT_RD_WR__SHIFT 0x13
++#define RMI_UTCL1_CNTL2__UTCL1_ENABLE_PERF_EVENT_VMID__SHIFT 0x14
++#define RMI_UTCL1_CNTL2__UTCL1_PERF_EVENT_VMID__SHIFT 0x15
++#define RMI_UTCL1_CNTL2__UTCL1_DIS_DUAL_L2_REQ__SHIFT 0x19
++#define RMI_UTCL1_CNTL2__UTCL1_FORCE_FRAG_2M_TO_64K__SHIFT 0x1a
++#define RMI_UTCL1_CNTL2__UTC_SPARE_MASK 0x000000FFL
++#define RMI_UTCL1_CNTL2__MTYPE_OVRD_DIS_MASK 0x00000200L
++#define RMI_UTCL1_CNTL2__LINE_VALID_MASK 0x00000400L
++#define RMI_UTCL1_CNTL2__DIS_EDC_MASK 0x00000800L
++#define RMI_UTCL1_CNTL2__GPUVM_INV_MODE_MASK 0x00001000L
++#define RMI_UTCL1_CNTL2__SHOOTDOWN_OPT_MASK 0x00002000L
++#define RMI_UTCL1_CNTL2__FORCE_SNOOP_MASK 0x00004000L
++#define RMI_UTCL1_CNTL2__FORCE_GPUVM_INV_ACK_MASK 0x00008000L
++#define RMI_UTCL1_CNTL2__UTCL1_ARB_BURST_MODE_MASK 0x00030000L
++#define RMI_UTCL1_CNTL2__UTCL1_ENABLE_PERF_EVENT_RD_WR_MASK 0x00040000L
++#define RMI_UTCL1_CNTL2__UTCL1_PERF_EVENT_RD_WR_MASK 0x00080000L
++#define RMI_UTCL1_CNTL2__UTCL1_ENABLE_PERF_EVENT_VMID_MASK 0x00100000L
++#define RMI_UTCL1_CNTL2__UTCL1_PERF_EVENT_VMID_MASK 0x01E00000L
++#define RMI_UTCL1_CNTL2__UTCL1_DIS_DUAL_L2_REQ_MASK 0x02000000L
++#define RMI_UTCL1_CNTL2__UTCL1_FORCE_FRAG_2M_TO_64K_MASK 0x04000000L
++//RMI_UTC_UNIT_CONFIG
++//RMI_TCIW_FORMATTER0_CNTL
++#define RMI_TCIW_FORMATTER0_CNTL__WR_COMBINE0_DIS_OVERRIDE__SHIFT 0x0
++#define RMI_TCIW_FORMATTER0_CNTL__WR_COMBINE0_TIME_OUT_WINDOW__SHIFT 0x1
++#define RMI_TCIW_FORMATTER0_CNTL__TCIW0_MAX_ALLOWED_INFLIGHT_REQ__SHIFT 0x9
++#define RMI_TCIW_FORMATTER0_CNTL__SKID_FIFO_0_FREE_SPACE_DELTA__SHIFT 0x13
++#define RMI_TCIW_FORMATTER0_CNTL__SKID_FIFO_0_FREE_SPACE_DELTA_UPDATE__SHIFT 0x1b
++#define RMI_TCIW_FORMATTER0_CNTL__TCIW0_REQ_SAFE_MODE__SHIFT 0x1c
++#define RMI_TCIW_FORMATTER0_CNTL__RMI_IN0_REORDER_DIS__SHIFT 0x1d
++#define RMI_TCIW_FORMATTER0_CNTL__WR_COMBINE0_DIS_AT_LAST_OF_BURST__SHIFT 0x1e
++#define RMI_TCIW_FORMATTER0_CNTL__ALL_FAULT_RET0_DATA__SHIFT 0x1f
++#define RMI_TCIW_FORMATTER0_CNTL__WR_COMBINE0_DIS_OVERRIDE_MASK 0x00000001L
++#define RMI_TCIW_FORMATTER0_CNTL__WR_COMBINE0_TIME_OUT_WINDOW_MASK 0x000001FEL
++#define RMI_TCIW_FORMATTER0_CNTL__TCIW0_MAX_ALLOWED_INFLIGHT_REQ_MASK 0x0007FE00L
++#define RMI_TCIW_FORMATTER0_CNTL__SKID_FIFO_0_FREE_SPACE_DELTA_MASK 0x07F80000L
++#define RMI_TCIW_FORMATTER0_CNTL__SKID_FIFO_0_FREE_SPACE_DELTA_UPDATE_MASK 0x08000000L
++#define RMI_TCIW_FORMATTER0_CNTL__TCIW0_REQ_SAFE_MODE_MASK 0x10000000L
++#define RMI_TCIW_FORMATTER0_CNTL__RMI_IN0_REORDER_DIS_MASK 0x20000000L
++#define RMI_TCIW_FORMATTER0_CNTL__WR_COMBINE0_DIS_AT_LAST_OF_BURST_MASK 0x40000000L
++#define RMI_TCIW_FORMATTER0_CNTL__ALL_FAULT_RET0_DATA_MASK 0x80000000L
++//RMI_TCIW_FORMATTER1_CNTL
++#define RMI_TCIW_FORMATTER1_CNTL__WR_COMBINE1_DIS_OVERRIDE__SHIFT 0x0
++#define RMI_TCIW_FORMATTER1_CNTL__WR_COMBINE1_TIME_OUT_WINDOW__SHIFT 0x1
++#define RMI_TCIW_FORMATTER1_CNTL__TCIW1_MAX_ALLOWED_INFLIGHT_REQ__SHIFT 0x9
++#define RMI_TCIW_FORMATTER1_CNTL__SKID_FIFO_1_FREE_SPACE_DELTA__SHIFT 0x13
++#define RMI_TCIW_FORMATTER1_CNTL__SKID_FIFO_1_FREE_SPACE_DELTA_UPDATE__SHIFT 0x1b
++#define RMI_TCIW_FORMATTER1_CNTL__TCIW1_REQ_SAFE_MODE__SHIFT 0x1c
++#define RMI_TCIW_FORMATTER1_CNTL__RMI_IN1_REORDER_DIS__SHIFT 0x1d
++#define RMI_TCIW_FORMATTER1_CNTL__WR_COMBINE1_DIS_AT_LAST_OF_BURST__SHIFT 0x1e
++#define RMI_TCIW_FORMATTER1_CNTL__ALL_FAULT_RET1_DATA__SHIFT 0x1f
++#define RMI_TCIW_FORMATTER1_CNTL__WR_COMBINE1_DIS_OVERRIDE_MASK 0x00000001L
++#define RMI_TCIW_FORMATTER1_CNTL__WR_COMBINE1_TIME_OUT_WINDOW_MASK 0x000001FEL
++#define RMI_TCIW_FORMATTER1_CNTL__TCIW1_MAX_ALLOWED_INFLIGHT_REQ_MASK 0x0007FE00L
++#define RMI_TCIW_FORMATTER1_CNTL__SKID_FIFO_1_FREE_SPACE_DELTA_MASK 0x07F80000L
++#define RMI_TCIW_FORMATTER1_CNTL__SKID_FIFO_1_FREE_SPACE_DELTA_UPDATE_MASK 0x08000000L
++#define RMI_TCIW_FORMATTER1_CNTL__TCIW1_REQ_SAFE_MODE_MASK 0x10000000L
++#define RMI_TCIW_FORMATTER1_CNTL__RMI_IN1_REORDER_DIS_MASK 0x20000000L
++#define RMI_TCIW_FORMATTER1_CNTL__WR_COMBINE1_DIS_AT_LAST_OF_BURST_MASK 0x40000000L
++#define RMI_TCIW_FORMATTER1_CNTL__ALL_FAULT_RET1_DATA_MASK 0x80000000L
++//RMI_SCOREBOARD_CNTL
++#define RMI_SCOREBOARD_CNTL__COMPLETE_RB0_FLUSH__SHIFT 0x0
++#define RMI_SCOREBOARD_CNTL__REQ_IN_RE_EN_AFTER_FLUSH_RB0__SHIFT 0x1
++#define RMI_SCOREBOARD_CNTL__COMPLETE_RB1_FLUSH__SHIFT 0x2
++#define RMI_SCOREBOARD_CNTL__REQ_IN_RE_EN_AFTER_FLUSH_RB1__SHIFT 0x3
++#define RMI_SCOREBOARD_CNTL__TIME_STAMP_FLUSH_RB1__SHIFT 0x4
++#define RMI_SCOREBOARD_CNTL__VMID_INVAL_FLUSH_TYPE_OVERRIDE_EN__SHIFT 0x5
++#define RMI_SCOREBOARD_CNTL__VMID_INVAL_FLUSH_TYPE_OVERRIDE_VALUE__SHIFT 0x6
++#define RMI_SCOREBOARD_CNTL__TIME_STAMP_FLUSH_RB0__SHIFT 0x7
++#define RMI_SCOREBOARD_CNTL__FORCE_VMID_INVAL_DONE_EN__SHIFT 0x8
++#define RMI_SCOREBOARD_CNTL__FORCE_VMID_INVAL_DONE_TIMER_START_VALUE__SHIFT 0x9
++#define RMI_SCOREBOARD_CNTL__COMPLETE_RB0_FLUSH_MASK 0x00000001L
++#define RMI_SCOREBOARD_CNTL__REQ_IN_RE_EN_AFTER_FLUSH_RB0_MASK 0x00000002L
++#define RMI_SCOREBOARD_CNTL__COMPLETE_RB1_FLUSH_MASK 0x00000004L
++#define RMI_SCOREBOARD_CNTL__REQ_IN_RE_EN_AFTER_FLUSH_RB1_MASK 0x00000008L
++#define RMI_SCOREBOARD_CNTL__TIME_STAMP_FLUSH_RB1_MASK 0x00000010L
++#define RMI_SCOREBOARD_CNTL__VMID_INVAL_FLUSH_TYPE_OVERRIDE_EN_MASK 0x00000020L
++#define RMI_SCOREBOARD_CNTL__VMID_INVAL_FLUSH_TYPE_OVERRIDE_VALUE_MASK 0x00000040L
++#define RMI_SCOREBOARD_CNTL__TIME_STAMP_FLUSH_RB0_MASK 0x00000080L
++#define RMI_SCOREBOARD_CNTL__FORCE_VMID_INVAL_DONE_EN_MASK 0x00000100L
++#define RMI_SCOREBOARD_CNTL__FORCE_VMID_INVAL_DONE_TIMER_START_VALUE_MASK 0x001FFE00L
++//RMI_SCOREBOARD_STATUS0
++#define RMI_SCOREBOARD_STATUS0__CURRENT_SESSION_ID__SHIFT 0x0
++#define RMI_SCOREBOARD_STATUS0__CP_VMID_INV_IN_PROG__SHIFT 0x1
++#define RMI_SCOREBOARD_STATUS0__CP_VMID_INV_REQ_VMID__SHIFT 0x2
++#define RMI_SCOREBOARD_STATUS0__CP_VMID_INV_UTC_DONE__SHIFT 0x12
++#define RMI_SCOREBOARD_STATUS0__CP_VMID_INV_DONE__SHIFT 0x13
++#define RMI_SCOREBOARD_STATUS0__CP_VMID_INV_FLUSH_TYPE__SHIFT 0x14
++#define RMI_SCOREBOARD_STATUS0__FORCE_VMID_INV_DONE__SHIFT 0x15
++#define RMI_SCOREBOARD_STATUS0__CURRENT_SESSION_ID_MASK 0x00000001L
++#define RMI_SCOREBOARD_STATUS0__CP_VMID_INV_IN_PROG_MASK 0x00000002L
++#define RMI_SCOREBOARD_STATUS0__CP_VMID_INV_REQ_VMID_MASK 0x0003FFFCL
++#define RMI_SCOREBOARD_STATUS0__CP_VMID_INV_UTC_DONE_MASK 0x00040000L
++#define RMI_SCOREBOARD_STATUS0__CP_VMID_INV_DONE_MASK 0x00080000L
++#define RMI_SCOREBOARD_STATUS0__CP_VMID_INV_FLUSH_TYPE_MASK 0x00100000L
++#define RMI_SCOREBOARD_STATUS0__FORCE_VMID_INV_DONE_MASK 0x00200000L
++//RMI_SCOREBOARD_STATUS1
++#define RMI_SCOREBOARD_STATUS1__RUNNING_CNT_RB0__SHIFT 0x0
++#define RMI_SCOREBOARD_STATUS1__RUNNING_CNT_UNDERFLOW_RB0__SHIFT 0xc
++#define RMI_SCOREBOARD_STATUS1__RUNNING_CNT_OVERFLOW_RB0__SHIFT 0xd
++#define RMI_SCOREBOARD_STATUS1__MULTI_VMID_INVAL_FROM_CP_DETECTED__SHIFT 0xe
++#define RMI_SCOREBOARD_STATUS1__RUNNING_CNT_RB1__SHIFT 0xf
++#define RMI_SCOREBOARD_STATUS1__RUNNING_CNT_UNDERFLOW_RB1__SHIFT 0x1b
++#define RMI_SCOREBOARD_STATUS1__RUNNING_CNT_OVERFLOW_RB1__SHIFT 0x1c
++#define RMI_SCOREBOARD_STATUS1__COM_FLUSH_IN_PROG_RB1__SHIFT 0x1d
++#define RMI_SCOREBOARD_STATUS1__COM_FLUSH_IN_PROG_RB0__SHIFT 0x1e
++#define RMI_SCOREBOARD_STATUS1__RUNNING_CNT_RB0_MASK 0x00000FFFL
++#define RMI_SCOREBOARD_STATUS1__RUNNING_CNT_UNDERFLOW_RB0_MASK 0x00001000L
++#define RMI_SCOREBOARD_STATUS1__RUNNING_CNT_OVERFLOW_RB0_MASK 0x00002000L
++#define RMI_SCOREBOARD_STATUS1__MULTI_VMID_INVAL_FROM_CP_DETECTED_MASK 0x00004000L
++#define RMI_SCOREBOARD_STATUS1__RUNNING_CNT_RB1_MASK 0x07FF8000L
++#define RMI_SCOREBOARD_STATUS1__RUNNING_CNT_UNDERFLOW_RB1_MASK 0x08000000L
++#define RMI_SCOREBOARD_STATUS1__RUNNING_CNT_OVERFLOW_RB1_MASK 0x10000000L
++#define RMI_SCOREBOARD_STATUS1__COM_FLUSH_IN_PROG_RB1_MASK 0x20000000L
++#define RMI_SCOREBOARD_STATUS1__COM_FLUSH_IN_PROG_RB0_MASK 0x40000000L
++//RMI_SCOREBOARD_STATUS2
++#define RMI_SCOREBOARD_STATUS2__SNAPSHOT_CNT_RB0__SHIFT 0x0
++#define RMI_SCOREBOARD_STATUS2__SNAPSHOT_CNT_UNDERFLOW_RB0__SHIFT 0xc
++#define RMI_SCOREBOARD_STATUS2__SNAPSHOT_CNT_RB1__SHIFT 0xd
++#define RMI_SCOREBOARD_STATUS2__SNAPSHOT_CNT_UNDERFLOW_RB1__SHIFT 0x19
++#define RMI_SCOREBOARD_STATUS2__COM_FLUSH_DONE_RB1__SHIFT 0x1a
++#define RMI_SCOREBOARD_STATUS2__COM_FLUSH_DONE_RB0__SHIFT 0x1b
++#define RMI_SCOREBOARD_STATUS2__TIME_STAMP_FLUSH_IN_PROG_RB0__SHIFT 0x1c
++#define RMI_SCOREBOARD_STATUS2__TIME_STAMP_FLUSH_IN_PROG_RB1__SHIFT 0x1d
++#define RMI_SCOREBOARD_STATUS2__TIME_STAMP_FLUSH_DONE_RB0__SHIFT 0x1e
++#define RMI_SCOREBOARD_STATUS2__TIME_STAMP_FLUSH_DONE_RB1__SHIFT 0x1f
++#define RMI_SCOREBOARD_STATUS2__SNAPSHOT_CNT_RB0_MASK 0x00000FFFL
++#define RMI_SCOREBOARD_STATUS2__SNAPSHOT_CNT_UNDERFLOW_RB0_MASK 0x00001000L
++#define RMI_SCOREBOARD_STATUS2__SNAPSHOT_CNT_RB1_MASK 0x01FFE000L
++#define RMI_SCOREBOARD_STATUS2__SNAPSHOT_CNT_UNDERFLOW_RB1_MASK 0x02000000L
++#define RMI_SCOREBOARD_STATUS2__COM_FLUSH_DONE_RB1_MASK 0x04000000L
++#define RMI_SCOREBOARD_STATUS2__COM_FLUSH_DONE_RB0_MASK 0x08000000L
++#define RMI_SCOREBOARD_STATUS2__TIME_STAMP_FLUSH_IN_PROG_RB0_MASK 0x10000000L
++#define RMI_SCOREBOARD_STATUS2__TIME_STAMP_FLUSH_IN_PROG_RB1_MASK 0x20000000L
++#define RMI_SCOREBOARD_STATUS2__TIME_STAMP_FLUSH_DONE_RB0_MASK 0x40000000L
++#define RMI_SCOREBOARD_STATUS2__TIME_STAMP_FLUSH_DONE_RB1_MASK 0x80000000L
++//RMI_XBAR_ARBITER_CONFIG
++#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB0_MODE__SHIFT 0x0
++#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB0_BREAK_LOB_ON_WEIGHTEDRR__SHIFT 0x2
++#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB0_STALL__SHIFT 0x3
++#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB0_BREAK_LOB_ON_IDLEIN__SHIFT 0x4
++#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB0_STALL_TIMER_OVERRIDE__SHIFT 0x6
++#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB0_STALL_TIMER_START_VALUE__SHIFT 0x8
++#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB1_MODE__SHIFT 0x10
++#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB1_BREAK_LOB_ON_WEIGHTEDRR__SHIFT 0x12
++#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB1_STALL__SHIFT 0x13
++#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB1_BREAK_LOB_ON_IDLEIN__SHIFT 0x14
++#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB1_STALL_TIMER_OVERRIDE__SHIFT 0x16
++#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB1_STALL_TIMER_START_VALUE__SHIFT 0x18
++#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB0_MODE_MASK 0x00000003L
++#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB0_BREAK_LOB_ON_WEIGHTEDRR_MASK 0x00000004L
++#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB0_STALL_MASK 0x00000008L
++#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB0_BREAK_LOB_ON_IDLEIN_MASK 0x00000010L
++#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB0_STALL_TIMER_OVERRIDE_MASK 0x000000C0L
++#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB0_STALL_TIMER_START_VALUE_MASK 0x0000FF00L
++#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB1_MODE_MASK 0x00030000L
++#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB1_BREAK_LOB_ON_WEIGHTEDRR_MASK 0x00040000L
++#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB1_STALL_MASK 0x00080000L
++#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB1_BREAK_LOB_ON_IDLEIN_MASK 0x00100000L
++#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB1_STALL_TIMER_OVERRIDE_MASK 0x00C00000L
++#define RMI_XBAR_ARBITER_CONFIG__XBAR_ARB1_STALL_TIMER_START_VALUE_MASK 0xFF000000L
++//RMI_XBAR_ARBITER_CONFIG_1
++#define RMI_XBAR_ARBITER_CONFIG_1__XBAR_ARB_ROUND_ROBIN_WEIGHT_RB0_RD__SHIFT 0x0
++#define RMI_XBAR_ARBITER_CONFIG_1__XBAR_ARB_ROUND_ROBIN_WEIGHT_RB0_WR__SHIFT 0x8
++#define RMI_XBAR_ARBITER_CONFIG_1__XBAR_ARB_ROUND_ROBIN_WEIGHT_RB1_RD__SHIFT 0x10
++#define RMI_XBAR_ARBITER_CONFIG_1__XBAR_ARB_ROUND_ROBIN_WEIGHT_RB1_WR__SHIFT 0x18
++#define RMI_XBAR_ARBITER_CONFIG_1__XBAR_ARB_ROUND_ROBIN_WEIGHT_RB0_RD_MASK 0x000000FFL
++#define RMI_XBAR_ARBITER_CONFIG_1__XBAR_ARB_ROUND_ROBIN_WEIGHT_RB0_WR_MASK 0x0000FF00L
++#define RMI_XBAR_ARBITER_CONFIG_1__XBAR_ARB_ROUND_ROBIN_WEIGHT_RB1_RD_MASK 0x00FF0000L
++#define RMI_XBAR_ARBITER_CONFIG_1__XBAR_ARB_ROUND_ROBIN_WEIGHT_RB1_WR_MASK 0xFF000000L
++//RMI_CLOCK_CNTRL
++#define RMI_CLOCK_CNTRL__DYN_CLK_RB0_BUSY_MASK__SHIFT 0x0
++#define RMI_CLOCK_CNTRL__DYN_CLK_CMN_BUSY_MASK__SHIFT 0x5
++#define RMI_CLOCK_CNTRL__DYN_CLK_RB0_WAKEUP_MASK__SHIFT 0xa
++#define RMI_CLOCK_CNTRL__DYN_CLK_CMN_WAKEUP_MASK__SHIFT 0xf
++#define RMI_CLOCK_CNTRL__DYN_CLK_RB1_BUSY_MASK__SHIFT 0x14
++#define RMI_CLOCK_CNTRL__DYN_CLK_RB1_WAKEUP_MASK__SHIFT 0x19
++#define RMI_CLOCK_CNTRL__DYN_CLK_RB0_BUSY_MASK_MASK 0x0000001FL
++#define RMI_CLOCK_CNTRL__DYN_CLK_CMN_BUSY_MASK_MASK 0x000003E0L
++#define RMI_CLOCK_CNTRL__DYN_CLK_RB0_WAKEUP_MASK_MASK 0x00007C00L
++#define RMI_CLOCK_CNTRL__DYN_CLK_CMN_WAKEUP_MASK_MASK 0x000F8000L
++#define RMI_CLOCK_CNTRL__DYN_CLK_RB1_BUSY_MASK_MASK 0x01F00000L
++#define RMI_CLOCK_CNTRL__DYN_CLK_RB1_WAKEUP_MASK_MASK 0x3E000000L
++//RMI_UTCL1_STATUS
++#define RMI_UTCL1_STATUS__FAULT_DETECTED__SHIFT 0x0
++#define RMI_UTCL1_STATUS__RETRY_DETECTED__SHIFT 0x1
++#define RMI_UTCL1_STATUS__PRT_DETECTED__SHIFT 0x2
++#define RMI_UTCL1_STATUS__FAULT_DETECTED_MASK 0x00000001L
++#define RMI_UTCL1_STATUS__RETRY_DETECTED_MASK 0x00000002L
++#define RMI_UTCL1_STATUS__PRT_DETECTED_MASK 0x00000004L
++//RMI_SPARE
++#define RMI_SPARE__RMI_ARBITER_STALL_TIMER_ENABLED_ALLOW_STREAMING__SHIFT 0x0
++#define RMI_SPARE__SPARE_BIT_1__SHIFT 0x1
++#define RMI_SPARE__SPARE_BIT_2__SHIFT 0x2
++#define RMI_SPARE__SPARE_BIT_3__SHIFT 0x3
++#define RMI_SPARE__SPARE_BIT_4__SHIFT 0x4
++#define RMI_SPARE__SPARE_BIT_5__SHIFT 0x5
++#define RMI_SPARE__SPARE_BIT_6__SHIFT 0x6
++#define RMI_SPARE__SPARE_BIT_7__SHIFT 0x7
++#define RMI_SPARE__SPARE_BIT_8_0__SHIFT 0x8
++#define RMI_SPARE__SPARE_BIT_16_0__SHIFT 0x10
++#define RMI_SPARE__RMI_ARBITER_STALL_TIMER_ENABLED_ALLOW_STREAMING_MASK 0x00000001L
++#define RMI_SPARE__SPARE_BIT_1_MASK 0x00000002L
++#define RMI_SPARE__SPARE_BIT_2_MASK 0x00000004L
++#define RMI_SPARE__SPARE_BIT_3_MASK 0x00000008L
++#define RMI_SPARE__SPARE_BIT_4_MASK 0x00000010L
++#define RMI_SPARE__SPARE_BIT_5_MASK 0x00000020L
++#define RMI_SPARE__SPARE_BIT_6_MASK 0x00000040L
++#define RMI_SPARE__SPARE_BIT_7_MASK 0x00000080L
++#define RMI_SPARE__SPARE_BIT_8_0_MASK 0x0000FF00L
++#define RMI_SPARE__SPARE_BIT_16_0_MASK 0xFFFF0000L
++//RMI_SPARE_1
++#define RMI_SPARE_1__SPARE_BIT_8__SHIFT 0x0
++#define RMI_SPARE_1__SPARE_BIT_9__SHIFT 0x1
++#define RMI_SPARE_1__SPARE_BIT_10__SHIFT 0x2
++#define RMI_SPARE_1__SPARE_BIT_11__SHIFT 0x3
++#define RMI_SPARE_1__SPARE_BIT_12__SHIFT 0x4
++#define RMI_SPARE_1__SPARE_BIT_13__SHIFT 0x5
++#define RMI_SPARE_1__SPARE_BIT_14__SHIFT 0x6
++#define RMI_SPARE_1__SPARE_BIT_15__SHIFT 0x7
++#define RMI_SPARE_1__SPARE_BIT_8_1__SHIFT 0x8
++#define RMI_SPARE_1__SPARE_BIT_16_1__SHIFT 0x10
++#define RMI_SPARE_1__SPARE_BIT_8_MASK 0x00000001L
++#define RMI_SPARE_1__SPARE_BIT_9_MASK 0x00000002L
++#define RMI_SPARE_1__SPARE_BIT_10_MASK 0x00000004L
++#define RMI_SPARE_1__SPARE_BIT_11_MASK 0x00000008L
++#define RMI_SPARE_1__SPARE_BIT_12_MASK 0x00000010L
++#define RMI_SPARE_1__SPARE_BIT_13_MASK 0x00000020L
++#define RMI_SPARE_1__SPARE_BIT_14_MASK 0x00000040L
++#define RMI_SPARE_1__SPARE_BIT_15_MASK 0x00000080L
++#define RMI_SPARE_1__SPARE_BIT_8_1_MASK 0x0000FF00L
++#define RMI_SPARE_1__SPARE_BIT_16_1_MASK 0xFFFF0000L
++//RMI_SPARE_2
++#define RMI_SPARE_2__SPARE_BIT_16__SHIFT 0x0
++#define RMI_SPARE_2__SPARE_BIT_17__SHIFT 0x1
++#define RMI_SPARE_2__SPARE_BIT_18__SHIFT 0x2
++#define RMI_SPARE_2__SPARE_BIT_19__SHIFT 0x3
++#define RMI_SPARE_2__SPARE_BIT_20__SHIFT 0x4
++#define RMI_SPARE_2__SPARE_BIT_21__SHIFT 0x5
++#define RMI_SPARE_2__SPARE_BIT_22__SHIFT 0x6
++#define RMI_SPARE_2__SPARE_BIT_23__SHIFT 0x7
++#define RMI_SPARE_2__SPARE_BIT_4_0__SHIFT 0x8
++#define RMI_SPARE_2__SPARE_BIT_4_1__SHIFT 0xc
++#define RMI_SPARE_2__SPARE_BIT_8_2__SHIFT 0x10
++#define RMI_SPARE_2__SPARE_BIT_8_3__SHIFT 0x18
++#define RMI_SPARE_2__SPARE_BIT_16_MASK 0x00000001L
++#define RMI_SPARE_2__SPARE_BIT_17_MASK 0x00000002L
++#define RMI_SPARE_2__SPARE_BIT_18_MASK 0x00000004L
++#define RMI_SPARE_2__SPARE_BIT_19_MASK 0x00000008L
++#define RMI_SPARE_2__SPARE_BIT_20_MASK 0x00000010L
++#define RMI_SPARE_2__SPARE_BIT_21_MASK 0x00000020L
++#define RMI_SPARE_2__SPARE_BIT_22_MASK 0x00000040L
++#define RMI_SPARE_2__SPARE_BIT_23_MASK 0x00000080L
++#define RMI_SPARE_2__SPARE_BIT_4_0_MASK 0x00000F00L
++#define RMI_SPARE_2__SPARE_BIT_4_1_MASK 0x0000F000L
++#define RMI_SPARE_2__SPARE_BIT_8_2_MASK 0x00FF0000L
++#define RMI_SPARE_2__SPARE_BIT_8_3_MASK 0xFF000000L
++
++
++// addressBlock: gc_dbgu_gfx_dbgudec
++//port_a_addr
++#define port_a_addr__Index__SHIFT 0x0
++#define port_a_addr__Reserved__SHIFT 0x8
++#define port_a_addr__ReadEnable__SHIFT 0x1f
++#define port_a_addr__Index_MASK 0x000000FFL
++#define port_a_addr__Reserved_MASK 0x7FFFFF00L
++#define port_a_addr__ReadEnable_MASK 0x80000000L
++//port_a_data_lo
++#define port_a_data_lo__Data__SHIFT 0x0
++#define port_a_data_lo__Data_MASK 0xFFFFFFFFL
++//port_a_data_hi
++#define port_a_data_hi__Data__SHIFT 0x0
++#define port_a_data_hi__Data_MASK 0xFFFFFFFFL
++//port_b_addr
++#define port_b_addr__Index__SHIFT 0x0
++#define port_b_addr__Reserved__SHIFT 0x8
++#define port_b_addr__ReadEnable__SHIFT 0x1f
++#define port_b_addr__Index_MASK 0x000000FFL
++#define port_b_addr__Reserved_MASK 0x7FFFFF00L
++#define port_b_addr__ReadEnable_MASK 0x80000000L
++//port_b_data_lo
++#define port_b_data_lo__Data__SHIFT 0x0
++#define port_b_data_lo__Data_MASK 0xFFFFFFFFL
++//port_b_data_hi
++#define port_b_data_hi__Data__SHIFT 0x0
++#define port_b_data_hi__Data_MASK 0xFFFFFFFFL
++//port_c_addr
++#define port_c_addr__Index__SHIFT 0x0
++#define port_c_addr__Reserved__SHIFT 0x8
++#define port_c_addr__ReadEnable__SHIFT 0x1f
++#define port_c_addr__Index_MASK 0x000000FFL
++#define port_c_addr__Reserved_MASK 0x7FFFFF00L
++#define port_c_addr__ReadEnable_MASK 0x80000000L
++//port_c_data_lo
++#define port_c_data_lo__Data__SHIFT 0x0
++#define port_c_data_lo__Data_MASK 0xFFFFFFFFL
++//port_c_data_hi
++#define port_c_data_hi__Data__SHIFT 0x0
++#define port_c_data_hi__Data_MASK 0xFFFFFFFFL
++//port_d_addr
++#define port_d_addr__Index__SHIFT 0x0
++#define port_d_addr__Reserved__SHIFT 0x8
++#define port_d_addr__ReadEnable__SHIFT 0x1f
++#define port_d_addr__Index_MASK 0x000000FFL
++#define port_d_addr__Reserved_MASK 0x7FFFFF00L
++#define port_d_addr__ReadEnable_MASK 0x80000000L
++//port_d_data_lo
++#define port_d_data_lo__Data__SHIFT 0x0
++#define port_d_data_lo__Data_MASK 0xFFFFFFFFL
++//port_d_data_hi
++#define port_d_data_hi__Data__SHIFT 0x0
++#define port_d_data_hi__Data_MASK 0xFFFFFFFFL
++
++
++// addressBlock: gc_utcl2_atcl2dec
++//ATC_L2_CNTL
++#define ATC_L2_CNTL__NUMBER_OF_TRANSLATION_READ_REQUESTS__SHIFT 0x0
++#define ATC_L2_CNTL__NUMBER_OF_TRANSLATION_WRITE_REQUESTS__SHIFT 0x3
++#define ATC_L2_CNTL__NUMBER_OF_TRANSLATION_READS_DEPENDS_ON_ADDR_MOD__SHIFT 0x6
++#define ATC_L2_CNTL__NUMBER_OF_TRANSLATION_WRITES_DEPENDS_ON_ADDR_MOD__SHIFT 0x7
++#define ATC_L2_CNTL__CACHE_INVALIDATE_MODE__SHIFT 0x8
++#define ATC_L2_CNTL__ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY__SHIFT 0xb
++#define ATC_L2_CNTL__NUMBER_OF_TRANSLATION_READ_REQUESTS_MASK 0x00000003L
++#define ATC_L2_CNTL__NUMBER_OF_TRANSLATION_WRITE_REQUESTS_MASK 0x00000018L
++#define ATC_L2_CNTL__NUMBER_OF_TRANSLATION_READS_DEPENDS_ON_ADDR_MOD_MASK 0x00000040L
++#define ATC_L2_CNTL__NUMBER_OF_TRANSLATION_WRITES_DEPENDS_ON_ADDR_MOD_MASK 0x00000080L
++#define ATC_L2_CNTL__CACHE_INVALIDATE_MODE_MASK 0x00000700L
++#define ATC_L2_CNTL__ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY_MASK 0x00000800L
++//ATC_L2_CNTL2
++#define ATC_L2_CNTL2__BANK_SELECT__SHIFT 0x0
++#define ATC_L2_CNTL2__L2_CACHE_UPDATE_MODE__SHIFT 0x6
++#define ATC_L2_CNTL2__ENABLE_L2_CACHE_LRU_UPDATE_BY_WRITE__SHIFT 0x8
++#define ATC_L2_CNTL2__L2_CACHE_SWAP_TAG_INDEX_LSBS__SHIFT 0x9
++#define ATC_L2_CNTL2__L2_CACHE_VMID_MODE__SHIFT 0xc
++#define ATC_L2_CNTL2__L2_CACHE_UPDATE_WILDCARD_REFERENCE_VALUE__SHIFT 0xf
++#define ATC_L2_CNTL2__BANK_SELECT_MASK 0x0000003FL
++#define ATC_L2_CNTL2__L2_CACHE_UPDATE_MODE_MASK 0x000000C0L
++#define ATC_L2_CNTL2__ENABLE_L2_CACHE_LRU_UPDATE_BY_WRITE_MASK 0x00000100L
++#define ATC_L2_CNTL2__L2_CACHE_SWAP_TAG_INDEX_LSBS_MASK 0x00000E00L
++#define ATC_L2_CNTL2__L2_CACHE_VMID_MODE_MASK 0x00007000L
++#define ATC_L2_CNTL2__L2_CACHE_UPDATE_WILDCARD_REFERENCE_VALUE_MASK 0x001F8000L
++//ATC_L2_CACHE_DATA0
++#define ATC_L2_CACHE_DATA0__DATA_REGISTER_VALID__SHIFT 0x0
++#define ATC_L2_CACHE_DATA0__CACHE_ENTRY_VALID__SHIFT 0x1
++#define ATC_L2_CACHE_DATA0__CACHED_ATTRIBUTES__SHIFT 0x2
++#define ATC_L2_CACHE_DATA0__VIRTUAL_PAGE_ADDRESS_HIGH__SHIFT 0x17
++#define ATC_L2_CACHE_DATA0__DATA_REGISTER_VALID_MASK 0x00000001L
++#define ATC_L2_CACHE_DATA0__CACHE_ENTRY_VALID_MASK 0x00000002L
++#define ATC_L2_CACHE_DATA0__CACHED_ATTRIBUTES_MASK 0x007FFFFCL
++#define ATC_L2_CACHE_DATA0__VIRTUAL_PAGE_ADDRESS_HIGH_MASK 0x07800000L
++//ATC_L2_CACHE_DATA1
++#define ATC_L2_CACHE_DATA1__VIRTUAL_PAGE_ADDRESS_LOW__SHIFT 0x0
++#define ATC_L2_CACHE_DATA1__VIRTUAL_PAGE_ADDRESS_LOW_MASK 0xFFFFFFFFL
++//ATC_L2_CACHE_DATA2
++#define ATC_L2_CACHE_DATA2__PHYSICAL_PAGE_ADDRESS__SHIFT 0x0
++#define ATC_L2_CACHE_DATA2__PHYSICAL_PAGE_ADDRESS_MASK 0xFFFFFFFFL
++//ATC_L2_CNTL3
++#define ATC_L2_CNTL3__DELAY_SEND_INVALIDATION_REQUEST__SHIFT 0x0
++#define ATC_L2_CNTL3__ATS_REQUEST_CREDIT_MINUS1__SHIFT 0x3
++#define ATC_L2_CNTL3__DELAY_SEND_INVALIDATION_REQUEST_MASK 0x00000007L
++#define ATC_L2_CNTL3__ATS_REQUEST_CREDIT_MINUS1_MASK 0x000001F8L
++//ATC_L2_STATUS
++#define ATC_L2_STATUS__BUSY__SHIFT 0x0
++#define ATC_L2_STATUS__PARITY_ERROR_INFO__SHIFT 0x1
++#define ATC_L2_STATUS__BUSY_MASK 0x00000001L
++#define ATC_L2_STATUS__PARITY_ERROR_INFO_MASK 0x3FFFFFFEL
++//ATC_L2_STATUS2
++#define ATC_L2_STATUS2__IFIFO_NON_FATAL_PARITY_ERROR_INFO__SHIFT 0x0
++#define ATC_L2_STATUS2__IFIFO_FATAL_PARITY_ERROR_INFO__SHIFT 0x8
++#define ATC_L2_STATUS2__IFIFO_NON_FATAL_PARITY_ERROR_INFO_MASK 0x000000FFL
++#define ATC_L2_STATUS2__IFIFO_FATAL_PARITY_ERROR_INFO_MASK 0x0000FF00L
++//ATC_L2_MISC_CG
++#define ATC_L2_MISC_CG__OFFDLY__SHIFT 0x6
++#define ATC_L2_MISC_CG__ENABLE__SHIFT 0x12
++#define ATC_L2_MISC_CG__MEM_LS_ENABLE__SHIFT 0x13
++#define ATC_L2_MISC_CG__OFFDLY_MASK 0x00000FC0L
++#define ATC_L2_MISC_CG__ENABLE_MASK 0x00040000L
++#define ATC_L2_MISC_CG__MEM_LS_ENABLE_MASK 0x00080000L
++//ATC_L2_MEM_POWER_LS
++#define ATC_L2_MEM_POWER_LS__LS_SETUP__SHIFT 0x0
++#define ATC_L2_MEM_POWER_LS__LS_HOLD__SHIFT 0x6
++#define ATC_L2_MEM_POWER_LS__LS_SETUP_MASK 0x0000003FL
++#define ATC_L2_MEM_POWER_LS__LS_HOLD_MASK 0x00000FC0L
++//ATC_L2_CGTT_CLK_CTRL
++#define ATC_L2_CGTT_CLK_CTRL__ON_DELAY__SHIFT 0x0
++#define ATC_L2_CGTT_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
++#define ATC_L2_CGTT_CLK_CTRL__MGLS_OVERRIDE__SHIFT 0xf
++#define ATC_L2_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE__SHIFT 0x10
++#define ATC_L2_CGTT_CLK_CTRL__SOFT_OVERRIDE__SHIFT 0x18
++#define ATC_L2_CGTT_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
++#define ATC_L2_CGTT_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define ATC_L2_CGTT_CLK_CTRL__MGLS_OVERRIDE_MASK 0x00008000L
++#define ATC_L2_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE_MASK 0x00FF0000L
++#define ATC_L2_CGTT_CLK_CTRL__SOFT_OVERRIDE_MASK 0xFF000000L
++
++
++// addressBlock: gc_utcl2_vml2pfdec
++//VM_L2_CNTL
++#define VM_L2_CNTL__ENABLE_L2_CACHE__SHIFT 0x0
++#define VM_L2_CNTL__ENABLE_L2_FRAGMENT_PROCESSING__SHIFT 0x1
++#define VM_L2_CNTL__L2_CACHE_PTE_ENDIAN_SWAP_MODE__SHIFT 0x2
++#define VM_L2_CNTL__L2_CACHE_PDE_ENDIAN_SWAP_MODE__SHIFT 0x4
++#define VM_L2_CNTL__L2_PDE0_CACHE_TAG_GENERATION_MODE__SHIFT 0x8
++#define VM_L2_CNTL__ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE__SHIFT 0x9
++#define VM_L2_CNTL__ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE__SHIFT 0xa
++#define VM_L2_CNTL__ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY__SHIFT 0xb
++#define VM_L2_CNTL__L2_PDE0_CACHE_SPLIT_MODE__SHIFT 0xc
++#define VM_L2_CNTL__EFFECTIVE_L2_QUEUE_SIZE__SHIFT 0xf
++#define VM_L2_CNTL__PDE_FAULT_CLASSIFICATION__SHIFT 0x12
++#define VM_L2_CNTL__CONTEXT1_IDENTITY_ACCESS_MODE__SHIFT 0x13
++#define VM_L2_CNTL__IDENTITY_MODE_FRAGMENT_SIZE__SHIFT 0x15
++#define VM_L2_CNTL__L2_PTE_CACHE_ADDR_MODE__SHIFT 0x1a
++#define VM_L2_CNTL__ENABLE_L2_CACHE_MASK 0x00000001L
++#define VM_L2_CNTL__ENABLE_L2_FRAGMENT_PROCESSING_MASK 0x00000002L
++#define VM_L2_CNTL__L2_CACHE_PTE_ENDIAN_SWAP_MODE_MASK 0x0000000CL
++#define VM_L2_CNTL__L2_CACHE_PDE_ENDIAN_SWAP_MODE_MASK 0x00000030L
++#define VM_L2_CNTL__L2_PDE0_CACHE_TAG_GENERATION_MODE_MASK 0x00000100L
++#define VM_L2_CNTL__ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE_MASK 0x00000200L
++#define VM_L2_CNTL__ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE_MASK 0x00000400L
++#define VM_L2_CNTL__ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY_MASK 0x00000800L
++#define VM_L2_CNTL__L2_PDE0_CACHE_SPLIT_MODE_MASK 0x00007000L
++#define VM_L2_CNTL__EFFECTIVE_L2_QUEUE_SIZE_MASK 0x00038000L
++#define VM_L2_CNTL__PDE_FAULT_CLASSIFICATION_MASK 0x00040000L
++#define VM_L2_CNTL__CONTEXT1_IDENTITY_ACCESS_MODE_MASK 0x00180000L
++#define VM_L2_CNTL__IDENTITY_MODE_FRAGMENT_SIZE_MASK 0x03E00000L
++#define VM_L2_CNTL__L2_PTE_CACHE_ADDR_MODE_MASK 0x0C000000L
++//VM_L2_CNTL2
++#define VM_L2_CNTL2__INVALIDATE_ALL_L1_TLBS__SHIFT 0x0
++#define VM_L2_CNTL2__INVALIDATE_L2_CACHE__SHIFT 0x1
++#define VM_L2_CNTL2__DISABLE_INVALIDATE_PER_DOMAIN__SHIFT 0x15
++#define VM_L2_CNTL2__DISABLE_BIGK_CACHE_OPTIMIZATION__SHIFT 0x16
++#define VM_L2_CNTL2__L2_PTE_CACHE_VMID_MODE__SHIFT 0x17
++#define VM_L2_CNTL2__INVALIDATE_CACHE_MODE__SHIFT 0x1a
++#define VM_L2_CNTL2__PDE_CACHE_EFFECTIVE_SIZE__SHIFT 0x1c
++#define VM_L2_CNTL2__INVALIDATE_ALL_L1_TLBS_MASK 0x00000001L
++#define VM_L2_CNTL2__INVALIDATE_L2_CACHE_MASK 0x00000002L
++#define VM_L2_CNTL2__DISABLE_INVALIDATE_PER_DOMAIN_MASK 0x00200000L
++#define VM_L2_CNTL2__DISABLE_BIGK_CACHE_OPTIMIZATION_MASK 0x00400000L
++#define VM_L2_CNTL2__L2_PTE_CACHE_VMID_MODE_MASK 0x03800000L
++#define VM_L2_CNTL2__INVALIDATE_CACHE_MODE_MASK 0x0C000000L
++#define VM_L2_CNTL2__PDE_CACHE_EFFECTIVE_SIZE_MASK 0x70000000L
++//VM_L2_CNTL3
++#define VM_L2_CNTL3__BANK_SELECT__SHIFT 0x0
++#define VM_L2_CNTL3__L2_CACHE_UPDATE_MODE__SHIFT 0x6
++#define VM_L2_CNTL3__L2_CACHE_UPDATE_WILDCARD_REFERENCE_VALUE__SHIFT 0x8
++#define VM_L2_CNTL3__L2_CACHE_BIGK_FRAGMENT_SIZE__SHIFT 0xf
++#define VM_L2_CNTL3__L2_CACHE_BIGK_ASSOCIATIVITY__SHIFT 0x14
++#define VM_L2_CNTL3__L2_CACHE_4K_EFFECTIVE_SIZE__SHIFT 0x15
++#define VM_L2_CNTL3__L2_CACHE_BIGK_EFFECTIVE_SIZE__SHIFT 0x18
++#define VM_L2_CNTL3__L2_CACHE_4K_FORCE_MISS__SHIFT 0x1c
++#define VM_L2_CNTL3__L2_CACHE_BIGK_FORCE_MISS__SHIFT 0x1d
++#define VM_L2_CNTL3__PDE_CACHE_FORCE_MISS__SHIFT 0x1e
++#define VM_L2_CNTL3__L2_CACHE_4K_ASSOCIATIVITY__SHIFT 0x1f
++#define VM_L2_CNTL3__BANK_SELECT_MASK 0x0000003FL
++#define VM_L2_CNTL3__L2_CACHE_UPDATE_MODE_MASK 0x000000C0L
++#define VM_L2_CNTL3__L2_CACHE_UPDATE_WILDCARD_REFERENCE_VALUE_MASK 0x00001F00L
++#define VM_L2_CNTL3__L2_CACHE_BIGK_FRAGMENT_SIZE_MASK 0x000F8000L
++#define VM_L2_CNTL3__L2_CACHE_BIGK_ASSOCIATIVITY_MASK 0x00100000L
++#define VM_L2_CNTL3__L2_CACHE_4K_EFFECTIVE_SIZE_MASK 0x00E00000L
++#define VM_L2_CNTL3__L2_CACHE_BIGK_EFFECTIVE_SIZE_MASK 0x0F000000L
++#define VM_L2_CNTL3__L2_CACHE_4K_FORCE_MISS_MASK 0x10000000L
++#define VM_L2_CNTL3__L2_CACHE_BIGK_FORCE_MISS_MASK 0x20000000L
++#define VM_L2_CNTL3__PDE_CACHE_FORCE_MISS_MASK 0x40000000L
++#define VM_L2_CNTL3__L2_CACHE_4K_ASSOCIATIVITY_MASK 0x80000000L
++//VM_L2_STATUS
++#define VM_L2_STATUS__L2_BUSY__SHIFT 0x0
++#define VM_L2_STATUS__CONTEXT_DOMAIN_BUSY__SHIFT 0x1
++#define VM_L2_STATUS__FOUND_4K_PTE_CACHE_PARITY_ERRORS__SHIFT 0x11
++#define VM_L2_STATUS__FOUND_BIGK_PTE_CACHE_PARITY_ERRORS__SHIFT 0x12
++#define VM_L2_STATUS__FOUND_PDE0_CACHE_PARITY_ERRORS__SHIFT 0x13
++#define VM_L2_STATUS__FOUND_PDE1_CACHE_PARITY_ERRORS__SHIFT 0x14
++#define VM_L2_STATUS__FOUND_PDE2_CACHE_PARITY_ERRORS__SHIFT 0x15
++#define VM_L2_STATUS__L2_BUSY_MASK 0x00000001L
++#define VM_L2_STATUS__CONTEXT_DOMAIN_BUSY_MASK 0x0001FFFEL
++#define VM_L2_STATUS__FOUND_4K_PTE_CACHE_PARITY_ERRORS_MASK 0x00020000L
++#define VM_L2_STATUS__FOUND_BIGK_PTE_CACHE_PARITY_ERRORS_MASK 0x00040000L
++#define VM_L2_STATUS__FOUND_PDE0_CACHE_PARITY_ERRORS_MASK 0x00080000L
++#define VM_L2_STATUS__FOUND_PDE1_CACHE_PARITY_ERRORS_MASK 0x00100000L
++#define VM_L2_STATUS__FOUND_PDE2_CACHE_PARITY_ERRORS_MASK 0x00200000L
++//VM_DUMMY_PAGE_FAULT_CNTL
++#define VM_DUMMY_PAGE_FAULT_CNTL__DUMMY_PAGE_FAULT_ENABLE__SHIFT 0x0
++#define VM_DUMMY_PAGE_FAULT_CNTL__DUMMY_PAGE_ADDRESS_LOGICAL__SHIFT 0x1
++#define VM_DUMMY_PAGE_FAULT_CNTL__DUMMY_PAGE_COMPARE_MSBS__SHIFT 0x2
++#define VM_DUMMY_PAGE_FAULT_CNTL__DUMMY_PAGE_FAULT_ENABLE_MASK 0x00000001L
++#define VM_DUMMY_PAGE_FAULT_CNTL__DUMMY_PAGE_ADDRESS_LOGICAL_MASK 0x00000002L
++#define VM_DUMMY_PAGE_FAULT_CNTL__DUMMY_PAGE_COMPARE_MSBS_MASK 0x000000FCL
++//VM_DUMMY_PAGE_FAULT_ADDR_LO32
++#define VM_DUMMY_PAGE_FAULT_ADDR_LO32__DUMMY_PAGE_ADDR_LO32__SHIFT 0x0
++#define VM_DUMMY_PAGE_FAULT_ADDR_LO32__DUMMY_PAGE_ADDR_LO32_MASK 0xFFFFFFFFL
++//VM_DUMMY_PAGE_FAULT_ADDR_HI32
++#define VM_DUMMY_PAGE_FAULT_ADDR_HI32__DUMMY_PAGE_ADDR_HI4__SHIFT 0x0
++#define VM_DUMMY_PAGE_FAULT_ADDR_HI32__DUMMY_PAGE_ADDR_HI4_MASK 0x0000000FL
++//VM_L2_PROTECTION_FAULT_CNTL
++#define VM_L2_PROTECTION_FAULT_CNTL__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x0
++#define VM_L2_PROTECTION_FAULT_CNTL__ALLOW_SUBSEQUENT_PROTECTION_FAULT_STATUS_ADDR_UPDATES__SHIFT 0x1
++#define VM_L2_PROTECTION_FAULT_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x2
++#define VM_L2_PROTECTION_FAULT_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x3
++#define VM_L2_PROTECTION_FAULT_CNTL__PDE1_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x4
++#define VM_L2_PROTECTION_FAULT_CNTL__PDE2_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x5
++#define VM_L2_PROTECTION_FAULT_CNTL__TRANSLATE_FURTHER_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x6
++#define VM_L2_PROTECTION_FAULT_CNTL__NACK_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x7
++#define VM_L2_PROTECTION_FAULT_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x8
++#define VM_L2_PROTECTION_FAULT_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x9
++#define VM_L2_PROTECTION_FAULT_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
++#define VM_L2_PROTECTION_FAULT_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xb
++#define VM_L2_PROTECTION_FAULT_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
++#define VM_L2_PROTECTION_FAULT_CNTL__CLIENT_ID_NO_RETRY_FAULT_INTERRUPT__SHIFT 0xd
++#define VM_L2_PROTECTION_FAULT_CNTL__OTHER_CLIENT_ID_NO_RETRY_FAULT_INTERRUPT__SHIFT 0x1d
++#define VM_L2_PROTECTION_FAULT_CNTL__CRASH_ON_NO_RETRY_FAULT__SHIFT 0x1e
++#define VM_L2_PROTECTION_FAULT_CNTL__CRASH_ON_RETRY_FAULT__SHIFT 0x1f
++#define VM_L2_PROTECTION_FAULT_CNTL__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00000001L
++#define VM_L2_PROTECTION_FAULT_CNTL__ALLOW_SUBSEQUENT_PROTECTION_FAULT_STATUS_ADDR_UPDATES_MASK 0x00000002L
++#define VM_L2_PROTECTION_FAULT_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000004L
++#define VM_L2_PROTECTION_FAULT_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000008L
++#define VM_L2_PROTECTION_FAULT_CNTL__PDE1_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000010L
++#define VM_L2_PROTECTION_FAULT_CNTL__PDE2_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000020L
++#define VM_L2_PROTECTION_FAULT_CNTL__TRANSLATE_FURTHER_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000040L
++#define VM_L2_PROTECTION_FAULT_CNTL__NACK_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000080L
++#define VM_L2_PROTECTION_FAULT_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000100L
++#define VM_L2_PROTECTION_FAULT_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000200L
++#define VM_L2_PROTECTION_FAULT_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
++#define VM_L2_PROTECTION_FAULT_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000800L
++#define VM_L2_PROTECTION_FAULT_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
++#define VM_L2_PROTECTION_FAULT_CNTL__CLIENT_ID_NO_RETRY_FAULT_INTERRUPT_MASK 0x1FFFE000L
++#define VM_L2_PROTECTION_FAULT_CNTL__OTHER_CLIENT_ID_NO_RETRY_FAULT_INTERRUPT_MASK 0x20000000L
++#define VM_L2_PROTECTION_FAULT_CNTL__CRASH_ON_NO_RETRY_FAULT_MASK 0x40000000L
++#define VM_L2_PROTECTION_FAULT_CNTL__CRASH_ON_RETRY_FAULT_MASK 0x80000000L
++//VM_L2_PROTECTION_FAULT_CNTL2
++#define VM_L2_PROTECTION_FAULT_CNTL2__CLIENT_ID_PRT_FAULT_INTERRUPT__SHIFT 0x0
++#define VM_L2_PROTECTION_FAULT_CNTL2__OTHER_CLIENT_ID_PRT_FAULT_INTERRUPT__SHIFT 0x10
++#define VM_L2_PROTECTION_FAULT_CNTL2__ACTIVE_PAGE_MIGRATION_PTE__SHIFT 0x11
++#define VM_L2_PROTECTION_FAULT_CNTL2__ACTIVE_PAGE_MIGRATION_PTE_READ_RETRY__SHIFT 0x12
++#define VM_L2_PROTECTION_FAULT_CNTL2__ENABLE_RETRY_FAULT_INTERRUPT__SHIFT 0x13
++#define VM_L2_PROTECTION_FAULT_CNTL2__CLIENT_ID_PRT_FAULT_INTERRUPT_MASK 0x0000FFFFL
++#define VM_L2_PROTECTION_FAULT_CNTL2__OTHER_CLIENT_ID_PRT_FAULT_INTERRUPT_MASK 0x00010000L
++#define VM_L2_PROTECTION_FAULT_CNTL2__ACTIVE_PAGE_MIGRATION_PTE_MASK 0x00020000L
++#define VM_L2_PROTECTION_FAULT_CNTL2__ACTIVE_PAGE_MIGRATION_PTE_READ_RETRY_MASK 0x00040000L
++#define VM_L2_PROTECTION_FAULT_CNTL2__ENABLE_RETRY_FAULT_INTERRUPT_MASK 0x00080000L
++//VM_L2_PROTECTION_FAULT_MM_CNTL3
++#define VM_L2_PROTECTION_FAULT_MM_CNTL3__VML1_READ_CLIENT_ID_NO_RETRY_FAULT_INTERRUPT__SHIFT 0x0
++#define VM_L2_PROTECTION_FAULT_MM_CNTL3__VML1_READ_CLIENT_ID_NO_RETRY_FAULT_INTERRUPT_MASK 0xFFFFFFFFL
++//VM_L2_PROTECTION_FAULT_MM_CNTL4
++#define VM_L2_PROTECTION_FAULT_MM_CNTL4__VML1_WRITE_CLIENT_ID_NO_RETRY_FAULT_INTERRUPT__SHIFT 0x0
++#define VM_L2_PROTECTION_FAULT_MM_CNTL4__VML1_WRITE_CLIENT_ID_NO_RETRY_FAULT_INTERRUPT_MASK 0xFFFFFFFFL
++//VM_L2_PROTECTION_FAULT_STATUS
++#define VM_L2_PROTECTION_FAULT_STATUS__MORE_FAULTS__SHIFT 0x0
++#define VM_L2_PROTECTION_FAULT_STATUS__WALKER_ERROR__SHIFT 0x1
++#define VM_L2_PROTECTION_FAULT_STATUS__PERMISSION_FAULTS__SHIFT 0x4
++#define VM_L2_PROTECTION_FAULT_STATUS__MAPPING_ERROR__SHIFT 0x8
++#define VM_L2_PROTECTION_FAULT_STATUS__CID__SHIFT 0x9
++#define VM_L2_PROTECTION_FAULT_STATUS__RW__SHIFT 0x12
++#define VM_L2_PROTECTION_FAULT_STATUS__ATOMIC__SHIFT 0x13
++#define VM_L2_PROTECTION_FAULT_STATUS__VMID__SHIFT 0x14
++#define VM_L2_PROTECTION_FAULT_STATUS__VF__SHIFT 0x18
++#define VM_L2_PROTECTION_FAULT_STATUS__VFID__SHIFT 0x19
++#define VM_L2_PROTECTION_FAULT_STATUS__MORE_FAULTS_MASK 0x00000001L
++#define VM_L2_PROTECTION_FAULT_STATUS__WALKER_ERROR_MASK 0x0000000EL
++#define VM_L2_PROTECTION_FAULT_STATUS__PERMISSION_FAULTS_MASK 0x000000F0L
++#define VM_L2_PROTECTION_FAULT_STATUS__MAPPING_ERROR_MASK 0x00000100L
++#define VM_L2_PROTECTION_FAULT_STATUS__CID_MASK 0x0003FE00L
++#define VM_L2_PROTECTION_FAULT_STATUS__RW_MASK 0x00040000L
++#define VM_L2_PROTECTION_FAULT_STATUS__ATOMIC_MASK 0x00080000L
++#define VM_L2_PROTECTION_FAULT_STATUS__VMID_MASK 0x00F00000L
++#define VM_L2_PROTECTION_FAULT_STATUS__VF_MASK 0x01000000L
++#define VM_L2_PROTECTION_FAULT_STATUS__VFID_MASK 0x1E000000L
++//VM_L2_PROTECTION_FAULT_ADDR_LO32
++#define VM_L2_PROTECTION_FAULT_ADDR_LO32__LOGICAL_PAGE_ADDR_LO32__SHIFT 0x0
++#define VM_L2_PROTECTION_FAULT_ADDR_LO32__LOGICAL_PAGE_ADDR_LO32_MASK 0xFFFFFFFFL
++//VM_L2_PROTECTION_FAULT_ADDR_HI32
++#define VM_L2_PROTECTION_FAULT_ADDR_HI32__LOGICAL_PAGE_ADDR_HI4__SHIFT 0x0
++#define VM_L2_PROTECTION_FAULT_ADDR_HI32__LOGICAL_PAGE_ADDR_HI4_MASK 0x0000000FL
++//VM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32
++#define VM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32__PHYSICAL_PAGE_ADDR_LO32__SHIFT 0x0
++#define VM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32__PHYSICAL_PAGE_ADDR_LO32_MASK 0xFFFFFFFFL
++//VM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32
++#define VM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32__PHYSICAL_PAGE_ADDR_HI4__SHIFT 0x0
++#define VM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32__PHYSICAL_PAGE_ADDR_HI4_MASK 0x0000000FL
++//VM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_LO32
++#define VM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
++#define VM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
++//VM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_HI32
++#define VM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
++#define VM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
++//VM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_LO32
++#define VM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
++#define VM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
++//VM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_HI32
++#define VM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
++#define VM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
++//VM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_LO32
++#define VM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_LO32__PHYSICAL_PAGE_OFFSET_LO32__SHIFT 0x0
++#define VM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_LO32__PHYSICAL_PAGE_OFFSET_LO32_MASK 0xFFFFFFFFL
++//VM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_HI32
++#define VM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_HI32__PHYSICAL_PAGE_OFFSET_HI4__SHIFT 0x0
++#define VM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_HI32__PHYSICAL_PAGE_OFFSET_HI4_MASK 0x0000000FL
++//VM_L2_CNTL4
++#define VM_L2_CNTL4__L2_CACHE_4K_PARTITION_COUNT__SHIFT 0x0
++#define VM_L2_CNTL4__VMC_TAP_PDE_REQUEST_PHYSICAL__SHIFT 0x6
++#define VM_L2_CNTL4__VMC_TAP_PTE_REQUEST_PHYSICAL__SHIFT 0x7
++#define VM_L2_CNTL4__MM_NONRT_IFIFO_ACTIVE_TRANSACTION_LIMIT__SHIFT 0x8
++#define VM_L2_CNTL4__MM_SOFTRT_IFIFO_ACTIVE_TRANSACTION_LIMIT__SHIFT 0x12
++#define VM_L2_CNTL4__BPM_CGCGLS_OVERRIDE__SHIFT 0x1c
++#define VM_L2_CNTL4__L2_CACHE_4K_PARTITION_COUNT_MASK 0x0000003FL
++#define VM_L2_CNTL4__VMC_TAP_PDE_REQUEST_PHYSICAL_MASK 0x00000040L
++#define VM_L2_CNTL4__VMC_TAP_PTE_REQUEST_PHYSICAL_MASK 0x00000080L
++#define VM_L2_CNTL4__MM_NONRT_IFIFO_ACTIVE_TRANSACTION_LIMIT_MASK 0x0003FF00L
++#define VM_L2_CNTL4__MM_SOFTRT_IFIFO_ACTIVE_TRANSACTION_LIMIT_MASK 0x0FFC0000L
++#define VM_L2_CNTL4__BPM_CGCGLS_OVERRIDE_MASK 0x10000000L
++//VM_L2_MM_GROUP_RT_CLASSES
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_0_RT_CLASS__SHIFT 0x0
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_1_RT_CLASS__SHIFT 0x1
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_2_RT_CLASS__SHIFT 0x2
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_3_RT_CLASS__SHIFT 0x3
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_4_RT_CLASS__SHIFT 0x4
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_5_RT_CLASS__SHIFT 0x5
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_6_RT_CLASS__SHIFT 0x6
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_7_RT_CLASS__SHIFT 0x7
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_8_RT_CLASS__SHIFT 0x8
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_9_RT_CLASS__SHIFT 0x9
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_10_RT_CLASS__SHIFT 0xa
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_11_RT_CLASS__SHIFT 0xb
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_12_RT_CLASS__SHIFT 0xc
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_13_RT_CLASS__SHIFT 0xd
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_14_RT_CLASS__SHIFT 0xe
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_15_RT_CLASS__SHIFT 0xf
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_16_RT_CLASS__SHIFT 0x10
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_17_RT_CLASS__SHIFT 0x11
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_18_RT_CLASS__SHIFT 0x12
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_19_RT_CLASS__SHIFT 0x13
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_20_RT_CLASS__SHIFT 0x14
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_21_RT_CLASS__SHIFT 0x15
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_22_RT_CLASS__SHIFT 0x16
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_23_RT_CLASS__SHIFT 0x17
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_24_RT_CLASS__SHIFT 0x18
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_25_RT_CLASS__SHIFT 0x19
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_26_RT_CLASS__SHIFT 0x1a
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_27_RT_CLASS__SHIFT 0x1b
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_28_RT_CLASS__SHIFT 0x1c
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_29_RT_CLASS__SHIFT 0x1d
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_30_RT_CLASS__SHIFT 0x1e
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_31_RT_CLASS__SHIFT 0x1f
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_0_RT_CLASS_MASK 0x00000001L
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_1_RT_CLASS_MASK 0x00000002L
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_2_RT_CLASS_MASK 0x00000004L
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_3_RT_CLASS_MASK 0x00000008L
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_4_RT_CLASS_MASK 0x00000010L
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_5_RT_CLASS_MASK 0x00000020L
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_6_RT_CLASS_MASK 0x00000040L
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_7_RT_CLASS_MASK 0x00000080L
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_8_RT_CLASS_MASK 0x00000100L
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_9_RT_CLASS_MASK 0x00000200L
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_10_RT_CLASS_MASK 0x00000400L
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_11_RT_CLASS_MASK 0x00000800L
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_12_RT_CLASS_MASK 0x00001000L
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_13_RT_CLASS_MASK 0x00002000L
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_14_RT_CLASS_MASK 0x00004000L
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_15_RT_CLASS_MASK 0x00008000L
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_16_RT_CLASS_MASK 0x00010000L
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_17_RT_CLASS_MASK 0x00020000L
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_18_RT_CLASS_MASK 0x00040000L
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_19_RT_CLASS_MASK 0x00080000L
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_20_RT_CLASS_MASK 0x00100000L
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_21_RT_CLASS_MASK 0x00200000L
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_22_RT_CLASS_MASK 0x00400000L
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_23_RT_CLASS_MASK 0x00800000L
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_24_RT_CLASS_MASK 0x01000000L
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_25_RT_CLASS_MASK 0x02000000L
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_26_RT_CLASS_MASK 0x04000000L
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_27_RT_CLASS_MASK 0x08000000L
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_28_RT_CLASS_MASK 0x10000000L
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_29_RT_CLASS_MASK 0x20000000L
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_30_RT_CLASS_MASK 0x40000000L
++#define VM_L2_MM_GROUP_RT_CLASSES__GROUP_31_RT_CLASS_MASK 0x80000000L
++//VM_L2_BANK_SELECT_RESERVED_CID
++#define VM_L2_BANK_SELECT_RESERVED_CID__RESERVED_READ_CLIENT_ID__SHIFT 0x0
++#define VM_L2_BANK_SELECT_RESERVED_CID__RESERVED_WRITE_CLIENT_ID__SHIFT 0xa
++#define VM_L2_BANK_SELECT_RESERVED_CID__ENABLE__SHIFT 0x14
++#define VM_L2_BANK_SELECT_RESERVED_CID__RESERVED_CACHE_INVALIDATION_MODE__SHIFT 0x18
++#define VM_L2_BANK_SELECT_RESERVED_CID__RESERVED_CACHE_PRIVATE_INVALIDATION__SHIFT 0x19
++#define VM_L2_BANK_SELECT_RESERVED_CID__RESERVED_READ_CLIENT_ID_MASK 0x000001FFL
++#define VM_L2_BANK_SELECT_RESERVED_CID__RESERVED_WRITE_CLIENT_ID_MASK 0x0007FC00L
++#define VM_L2_BANK_SELECT_RESERVED_CID__ENABLE_MASK 0x00100000L
++#define VM_L2_BANK_SELECT_RESERVED_CID__RESERVED_CACHE_INVALIDATION_MODE_MASK 0x01000000L
++#define VM_L2_BANK_SELECT_RESERVED_CID__RESERVED_CACHE_PRIVATE_INVALIDATION_MASK 0x02000000L
++//VM_L2_BANK_SELECT_RESERVED_CID2
++#define VM_L2_BANK_SELECT_RESERVED_CID2__RESERVED_READ_CLIENT_ID__SHIFT 0x0
++#define VM_L2_BANK_SELECT_RESERVED_CID2__RESERVED_WRITE_CLIENT_ID__SHIFT 0xa
++#define VM_L2_BANK_SELECT_RESERVED_CID2__ENABLE__SHIFT 0x14
++#define VM_L2_BANK_SELECT_RESERVED_CID2__RESERVED_CACHE_INVALIDATION_MODE__SHIFT 0x18
++#define VM_L2_BANK_SELECT_RESERVED_CID2__RESERVED_CACHE_PRIVATE_INVALIDATION__SHIFT 0x19
++#define VM_L2_BANK_SELECT_RESERVED_CID2__RESERVED_READ_CLIENT_ID_MASK 0x000001FFL
++#define VM_L2_BANK_SELECT_RESERVED_CID2__RESERVED_WRITE_CLIENT_ID_MASK 0x0007FC00L
++#define VM_L2_BANK_SELECT_RESERVED_CID2__ENABLE_MASK 0x00100000L
++#define VM_L2_BANK_SELECT_RESERVED_CID2__RESERVED_CACHE_INVALIDATION_MODE_MASK 0x01000000L
++#define VM_L2_BANK_SELECT_RESERVED_CID2__RESERVED_CACHE_PRIVATE_INVALIDATION_MASK 0x02000000L
++//VM_L2_CACHE_PARITY_CNTL
++#define VM_L2_CACHE_PARITY_CNTL__ENABLE_PARITY_CHECKS_IN_4K_PTE_CACHES__SHIFT 0x0
++#define VM_L2_CACHE_PARITY_CNTL__ENABLE_PARITY_CHECKS_IN_BIGK_PTE_CACHES__SHIFT 0x1
++#define VM_L2_CACHE_PARITY_CNTL__ENABLE_PARITY_CHECKS_IN_PDE_CACHES__SHIFT 0x2
++#define VM_L2_CACHE_PARITY_CNTL__FORCE_PARITY_MISMATCH_IN_4K_PTE_CACHE__SHIFT 0x3
++#define VM_L2_CACHE_PARITY_CNTL__FORCE_PARITY_MISMATCH_IN_BIGK_PTE_CACHE__SHIFT 0x4
++#define VM_L2_CACHE_PARITY_CNTL__FORCE_PARITY_MISMATCH_IN_PDE_CACHE__SHIFT 0x5
++#define VM_L2_CACHE_PARITY_CNTL__FORCE_CACHE_BANK__SHIFT 0x6
++#define VM_L2_CACHE_PARITY_CNTL__FORCE_CACHE_NUMBER__SHIFT 0x9
++#define VM_L2_CACHE_PARITY_CNTL__FORCE_CACHE_ASSOC__SHIFT 0xc
++#define VM_L2_CACHE_PARITY_CNTL__ENABLE_PARITY_CHECKS_IN_4K_PTE_CACHES_MASK 0x00000001L
++#define VM_L2_CACHE_PARITY_CNTL__ENABLE_PARITY_CHECKS_IN_BIGK_PTE_CACHES_MASK 0x00000002L
++#define VM_L2_CACHE_PARITY_CNTL__ENABLE_PARITY_CHECKS_IN_PDE_CACHES_MASK 0x00000004L
++#define VM_L2_CACHE_PARITY_CNTL__FORCE_PARITY_MISMATCH_IN_4K_PTE_CACHE_MASK 0x00000008L
++#define VM_L2_CACHE_PARITY_CNTL__FORCE_PARITY_MISMATCH_IN_BIGK_PTE_CACHE_MASK 0x00000010L
++#define VM_L2_CACHE_PARITY_CNTL__FORCE_PARITY_MISMATCH_IN_PDE_CACHE_MASK 0x00000020L
++#define VM_L2_CACHE_PARITY_CNTL__FORCE_CACHE_BANK_MASK 0x000001C0L
++#define VM_L2_CACHE_PARITY_CNTL__FORCE_CACHE_NUMBER_MASK 0x00000E00L
++#define VM_L2_CACHE_PARITY_CNTL__FORCE_CACHE_ASSOC_MASK 0x0000F000L
++//VM_L2_CGTT_CLK_CTRL
++#define VM_L2_CGTT_CLK_CTRL__ON_DELAY__SHIFT 0x0
++#define VM_L2_CGTT_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
++#define VM_L2_CGTT_CLK_CTRL__MGLS_OVERRIDE__SHIFT 0xf
++#define VM_L2_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE__SHIFT 0x10
++#define VM_L2_CGTT_CLK_CTRL__SOFT_OVERRIDE__SHIFT 0x18
++#define VM_L2_CGTT_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
++#define VM_L2_CGTT_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define VM_L2_CGTT_CLK_CTRL__MGLS_OVERRIDE_MASK 0x00008000L
++#define VM_L2_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE_MASK 0x00FF0000L
++#define VM_L2_CGTT_CLK_CTRL__SOFT_OVERRIDE_MASK 0xFF000000L
++
++
++// addressBlock: gc_utcl2_vml2vcdec
++//VM_CONTEXT0_CNTL
++#define VM_CONTEXT0_CNTL__ENABLE_CONTEXT__SHIFT 0x0
++#define VM_CONTEXT0_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
++#define VM_CONTEXT0_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
++#define VM_CONTEXT0_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
++#define VM_CONTEXT0_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
++#define VM_CONTEXT0_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
++#define VM_CONTEXT0_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
++#define VM_CONTEXT0_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
++#define VM_CONTEXT0_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
++#define VM_CONTEXT0_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
++#define VM_CONTEXT0_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
++#define VM_CONTEXT0_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
++#define VM_CONTEXT0_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
++#define VM_CONTEXT0_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
++#define VM_CONTEXT0_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
++#define VM_CONTEXT0_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
++#define VM_CONTEXT0_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
++#define VM_CONTEXT0_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
++#define VM_CONTEXT0_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
++#define VM_CONTEXT0_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
++#define VM_CONTEXT0_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
++#define VM_CONTEXT0_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
++#define VM_CONTEXT0_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
++#define VM_CONTEXT0_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
++#define VM_CONTEXT0_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
++#define VM_CONTEXT0_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
++#define VM_CONTEXT0_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
++#define VM_CONTEXT0_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
++#define VM_CONTEXT0_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
++#define VM_CONTEXT0_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
++#define VM_CONTEXT0_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
++#define VM_CONTEXT0_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
++#define VM_CONTEXT0_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
++#define VM_CONTEXT0_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
++#define VM_CONTEXT0_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
++#define VM_CONTEXT0_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
++#define VM_CONTEXT0_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
++#define VM_CONTEXT0_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
++//VM_CONTEXT1_CNTL
++#define VM_CONTEXT1_CNTL__ENABLE_CONTEXT__SHIFT 0x0
++#define VM_CONTEXT1_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
++#define VM_CONTEXT1_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
++#define VM_CONTEXT1_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
++#define VM_CONTEXT1_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
++#define VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
++#define VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
++#define VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
++#define VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
++#define VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
++#define VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
++#define VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
++#define VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
++#define VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
++#define VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
++#define VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
++#define VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
++#define VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
++#define VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
++#define VM_CONTEXT1_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
++#define VM_CONTEXT1_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
++#define VM_CONTEXT1_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
++#define VM_CONTEXT1_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
++#define VM_CONTEXT1_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
++#define VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
++#define VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
++#define VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
++#define VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
++#define VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
++#define VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
++#define VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
++#define VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
++#define VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
++#define VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
++#define VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
++#define VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
++#define VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
++#define VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
++//VM_CONTEXT2_CNTL
++#define VM_CONTEXT2_CNTL__ENABLE_CONTEXT__SHIFT 0x0
++#define VM_CONTEXT2_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
++#define VM_CONTEXT2_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
++#define VM_CONTEXT2_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
++#define VM_CONTEXT2_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
++#define VM_CONTEXT2_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
++#define VM_CONTEXT2_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
++#define VM_CONTEXT2_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
++#define VM_CONTEXT2_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
++#define VM_CONTEXT2_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
++#define VM_CONTEXT2_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
++#define VM_CONTEXT2_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
++#define VM_CONTEXT2_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
++#define VM_CONTEXT2_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
++#define VM_CONTEXT2_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
++#define VM_CONTEXT2_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
++#define VM_CONTEXT2_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
++#define VM_CONTEXT2_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
++#define VM_CONTEXT2_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
++#define VM_CONTEXT2_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
++#define VM_CONTEXT2_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
++#define VM_CONTEXT2_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
++#define VM_CONTEXT2_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
++#define VM_CONTEXT2_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
++#define VM_CONTEXT2_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
++#define VM_CONTEXT2_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
++#define VM_CONTEXT2_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
++#define VM_CONTEXT2_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
++#define VM_CONTEXT2_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
++#define VM_CONTEXT2_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
++#define VM_CONTEXT2_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
++#define VM_CONTEXT2_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
++#define VM_CONTEXT2_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
++#define VM_CONTEXT2_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
++#define VM_CONTEXT2_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
++#define VM_CONTEXT2_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
++#define VM_CONTEXT2_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
++#define VM_CONTEXT2_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
++//VM_CONTEXT3_CNTL
++#define VM_CONTEXT3_CNTL__ENABLE_CONTEXT__SHIFT 0x0
++#define VM_CONTEXT3_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
++#define VM_CONTEXT3_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
++#define VM_CONTEXT3_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
++#define VM_CONTEXT3_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
++#define VM_CONTEXT3_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
++#define VM_CONTEXT3_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
++#define VM_CONTEXT3_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
++#define VM_CONTEXT3_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
++#define VM_CONTEXT3_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
++#define VM_CONTEXT3_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
++#define VM_CONTEXT3_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
++#define VM_CONTEXT3_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
++#define VM_CONTEXT3_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
++#define VM_CONTEXT3_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
++#define VM_CONTEXT3_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
++#define VM_CONTEXT3_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
++#define VM_CONTEXT3_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
++#define VM_CONTEXT3_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
++#define VM_CONTEXT3_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
++#define VM_CONTEXT3_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
++#define VM_CONTEXT3_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
++#define VM_CONTEXT3_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
++#define VM_CONTEXT3_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
++#define VM_CONTEXT3_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
++#define VM_CONTEXT3_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
++#define VM_CONTEXT3_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
++#define VM_CONTEXT3_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
++#define VM_CONTEXT3_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
++#define VM_CONTEXT3_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
++#define VM_CONTEXT3_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
++#define VM_CONTEXT3_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
++#define VM_CONTEXT3_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
++#define VM_CONTEXT3_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
++#define VM_CONTEXT3_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
++#define VM_CONTEXT3_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
++#define VM_CONTEXT3_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
++#define VM_CONTEXT3_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
++//VM_CONTEXT4_CNTL
++#define VM_CONTEXT4_CNTL__ENABLE_CONTEXT__SHIFT 0x0
++#define VM_CONTEXT4_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
++#define VM_CONTEXT4_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
++#define VM_CONTEXT4_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
++#define VM_CONTEXT4_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
++#define VM_CONTEXT4_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
++#define VM_CONTEXT4_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
++#define VM_CONTEXT4_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
++#define VM_CONTEXT4_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
++#define VM_CONTEXT4_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
++#define VM_CONTEXT4_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
++#define VM_CONTEXT4_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
++#define VM_CONTEXT4_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
++#define VM_CONTEXT4_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
++#define VM_CONTEXT4_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
++#define VM_CONTEXT4_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
++#define VM_CONTEXT4_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
++#define VM_CONTEXT4_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
++#define VM_CONTEXT4_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
++#define VM_CONTEXT4_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
++#define VM_CONTEXT4_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
++#define VM_CONTEXT4_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
++#define VM_CONTEXT4_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
++#define VM_CONTEXT4_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
++#define VM_CONTEXT4_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
++#define VM_CONTEXT4_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
++#define VM_CONTEXT4_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
++#define VM_CONTEXT4_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
++#define VM_CONTEXT4_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
++#define VM_CONTEXT4_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
++#define VM_CONTEXT4_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
++#define VM_CONTEXT4_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
++#define VM_CONTEXT4_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
++#define VM_CONTEXT4_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
++#define VM_CONTEXT4_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
++#define VM_CONTEXT4_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
++#define VM_CONTEXT4_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
++#define VM_CONTEXT4_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
++//VM_CONTEXT5_CNTL
++#define VM_CONTEXT5_CNTL__ENABLE_CONTEXT__SHIFT 0x0
++#define VM_CONTEXT5_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
++#define VM_CONTEXT5_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
++#define VM_CONTEXT5_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
++#define VM_CONTEXT5_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
++#define VM_CONTEXT5_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
++#define VM_CONTEXT5_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
++#define VM_CONTEXT5_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
++#define VM_CONTEXT5_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
++#define VM_CONTEXT5_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
++#define VM_CONTEXT5_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
++#define VM_CONTEXT5_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
++#define VM_CONTEXT5_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
++#define VM_CONTEXT5_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
++#define VM_CONTEXT5_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
++#define VM_CONTEXT5_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
++#define VM_CONTEXT5_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
++#define VM_CONTEXT5_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
++#define VM_CONTEXT5_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
++#define VM_CONTEXT5_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
++#define VM_CONTEXT5_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
++#define VM_CONTEXT5_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
++#define VM_CONTEXT5_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
++#define VM_CONTEXT5_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
++#define VM_CONTEXT5_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
++#define VM_CONTEXT5_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
++#define VM_CONTEXT5_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
++#define VM_CONTEXT5_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
++#define VM_CONTEXT5_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
++#define VM_CONTEXT5_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
++#define VM_CONTEXT5_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
++#define VM_CONTEXT5_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
++#define VM_CONTEXT5_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
++#define VM_CONTEXT5_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
++#define VM_CONTEXT5_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
++#define VM_CONTEXT5_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
++#define VM_CONTEXT5_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
++#define VM_CONTEXT5_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
++//VM_CONTEXT6_CNTL
++#define VM_CONTEXT6_CNTL__ENABLE_CONTEXT__SHIFT 0x0
++#define VM_CONTEXT6_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
++#define VM_CONTEXT6_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
++#define VM_CONTEXT6_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
++#define VM_CONTEXT6_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
++#define VM_CONTEXT6_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
++#define VM_CONTEXT6_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
++#define VM_CONTEXT6_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
++#define VM_CONTEXT6_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
++#define VM_CONTEXT6_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
++#define VM_CONTEXT6_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
++#define VM_CONTEXT6_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
++#define VM_CONTEXT6_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
++#define VM_CONTEXT6_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
++#define VM_CONTEXT6_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
++#define VM_CONTEXT6_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
++#define VM_CONTEXT6_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
++#define VM_CONTEXT6_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
++#define VM_CONTEXT6_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
++#define VM_CONTEXT6_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
++#define VM_CONTEXT6_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
++#define VM_CONTEXT6_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
++#define VM_CONTEXT6_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
++#define VM_CONTEXT6_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
++#define VM_CONTEXT6_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
++#define VM_CONTEXT6_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
++#define VM_CONTEXT6_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
++#define VM_CONTEXT6_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
++#define VM_CONTEXT6_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
++#define VM_CONTEXT6_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
++#define VM_CONTEXT6_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
++#define VM_CONTEXT6_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
++#define VM_CONTEXT6_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
++#define VM_CONTEXT6_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
++#define VM_CONTEXT6_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
++#define VM_CONTEXT6_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
++#define VM_CONTEXT6_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
++#define VM_CONTEXT6_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
++//VM_CONTEXT7_CNTL
++#define VM_CONTEXT7_CNTL__ENABLE_CONTEXT__SHIFT 0x0
++#define VM_CONTEXT7_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
++#define VM_CONTEXT7_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
++#define VM_CONTEXT7_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
++#define VM_CONTEXT7_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
++#define VM_CONTEXT7_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
++#define VM_CONTEXT7_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
++#define VM_CONTEXT7_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
++#define VM_CONTEXT7_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
++#define VM_CONTEXT7_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
++#define VM_CONTEXT7_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
++#define VM_CONTEXT7_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
++#define VM_CONTEXT7_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
++#define VM_CONTEXT7_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
++#define VM_CONTEXT7_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
++#define VM_CONTEXT7_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
++#define VM_CONTEXT7_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
++#define VM_CONTEXT7_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
++#define VM_CONTEXT7_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
++#define VM_CONTEXT7_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
++#define VM_CONTEXT7_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
++#define VM_CONTEXT7_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
++#define VM_CONTEXT7_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
++#define VM_CONTEXT7_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
++#define VM_CONTEXT7_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
++#define VM_CONTEXT7_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
++#define VM_CONTEXT7_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
++#define VM_CONTEXT7_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
++#define VM_CONTEXT7_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
++#define VM_CONTEXT7_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
++#define VM_CONTEXT7_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
++#define VM_CONTEXT7_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
++#define VM_CONTEXT7_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
++#define VM_CONTEXT7_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
++#define VM_CONTEXT7_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
++#define VM_CONTEXT7_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
++#define VM_CONTEXT7_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
++#define VM_CONTEXT7_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
++//VM_CONTEXT8_CNTL
++#define VM_CONTEXT8_CNTL__ENABLE_CONTEXT__SHIFT 0x0
++#define VM_CONTEXT8_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
++#define VM_CONTEXT8_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
++#define VM_CONTEXT8_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
++#define VM_CONTEXT8_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
++#define VM_CONTEXT8_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
++#define VM_CONTEXT8_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
++#define VM_CONTEXT8_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
++#define VM_CONTEXT8_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
++#define VM_CONTEXT8_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
++#define VM_CONTEXT8_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
++#define VM_CONTEXT8_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
++#define VM_CONTEXT8_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
++#define VM_CONTEXT8_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
++#define VM_CONTEXT8_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
++#define VM_CONTEXT8_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
++#define VM_CONTEXT8_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
++#define VM_CONTEXT8_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
++#define VM_CONTEXT8_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
++#define VM_CONTEXT8_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
++#define VM_CONTEXT8_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
++#define VM_CONTEXT8_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
++#define VM_CONTEXT8_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
++#define VM_CONTEXT8_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
++#define VM_CONTEXT8_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
++#define VM_CONTEXT8_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
++#define VM_CONTEXT8_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
++#define VM_CONTEXT8_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
++#define VM_CONTEXT8_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
++#define VM_CONTEXT8_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
++#define VM_CONTEXT8_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
++#define VM_CONTEXT8_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
++#define VM_CONTEXT8_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
++#define VM_CONTEXT8_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
++#define VM_CONTEXT8_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
++#define VM_CONTEXT8_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
++#define VM_CONTEXT8_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
++#define VM_CONTEXT8_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
++//VM_CONTEXT9_CNTL
++#define VM_CONTEXT9_CNTL__ENABLE_CONTEXT__SHIFT 0x0
++#define VM_CONTEXT9_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
++#define VM_CONTEXT9_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
++#define VM_CONTEXT9_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
++#define VM_CONTEXT9_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
++#define VM_CONTEXT9_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
++#define VM_CONTEXT9_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
++#define VM_CONTEXT9_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
++#define VM_CONTEXT9_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
++#define VM_CONTEXT9_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
++#define VM_CONTEXT9_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
++#define VM_CONTEXT9_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
++#define VM_CONTEXT9_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
++#define VM_CONTEXT9_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
++#define VM_CONTEXT9_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
++#define VM_CONTEXT9_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
++#define VM_CONTEXT9_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
++#define VM_CONTEXT9_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
++#define VM_CONTEXT9_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
++#define VM_CONTEXT9_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
++#define VM_CONTEXT9_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
++#define VM_CONTEXT9_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
++#define VM_CONTEXT9_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
++#define VM_CONTEXT9_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
++#define VM_CONTEXT9_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
++#define VM_CONTEXT9_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
++#define VM_CONTEXT9_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
++#define VM_CONTEXT9_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
++#define VM_CONTEXT9_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
++#define VM_CONTEXT9_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
++#define VM_CONTEXT9_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
++#define VM_CONTEXT9_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
++#define VM_CONTEXT9_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
++#define VM_CONTEXT9_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
++#define VM_CONTEXT9_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
++#define VM_CONTEXT9_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
++#define VM_CONTEXT9_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
++#define VM_CONTEXT9_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
++//VM_CONTEXT10_CNTL
++#define VM_CONTEXT10_CNTL__ENABLE_CONTEXT__SHIFT 0x0
++#define VM_CONTEXT10_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
++#define VM_CONTEXT10_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
++#define VM_CONTEXT10_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
++#define VM_CONTEXT10_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
++#define VM_CONTEXT10_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
++#define VM_CONTEXT10_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
++#define VM_CONTEXT10_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
++#define VM_CONTEXT10_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
++#define VM_CONTEXT10_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
++#define VM_CONTEXT10_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
++#define VM_CONTEXT10_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
++#define VM_CONTEXT10_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
++#define VM_CONTEXT10_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
++#define VM_CONTEXT10_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
++#define VM_CONTEXT10_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
++#define VM_CONTEXT10_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
++#define VM_CONTEXT10_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
++#define VM_CONTEXT10_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
++#define VM_CONTEXT10_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
++#define VM_CONTEXT10_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
++#define VM_CONTEXT10_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
++#define VM_CONTEXT10_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
++#define VM_CONTEXT10_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
++#define VM_CONTEXT10_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
++#define VM_CONTEXT10_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
++#define VM_CONTEXT10_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
++#define VM_CONTEXT10_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
++#define VM_CONTEXT10_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
++#define VM_CONTEXT10_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
++#define VM_CONTEXT10_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
++#define VM_CONTEXT10_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
++#define VM_CONTEXT10_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
++#define VM_CONTEXT10_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
++#define VM_CONTEXT10_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
++#define VM_CONTEXT10_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
++#define VM_CONTEXT10_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
++#define VM_CONTEXT10_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
++//VM_CONTEXT11_CNTL
++#define VM_CONTEXT11_CNTL__ENABLE_CONTEXT__SHIFT 0x0
++#define VM_CONTEXT11_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
++#define VM_CONTEXT11_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
++#define VM_CONTEXT11_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
++#define VM_CONTEXT11_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
++#define VM_CONTEXT11_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
++#define VM_CONTEXT11_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
++#define VM_CONTEXT11_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
++#define VM_CONTEXT11_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
++#define VM_CONTEXT11_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
++#define VM_CONTEXT11_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
++#define VM_CONTEXT11_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
++#define VM_CONTEXT11_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
++#define VM_CONTEXT11_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
++#define VM_CONTEXT11_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
++#define VM_CONTEXT11_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
++#define VM_CONTEXT11_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
++#define VM_CONTEXT11_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
++#define VM_CONTEXT11_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
++#define VM_CONTEXT11_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
++#define VM_CONTEXT11_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
++#define VM_CONTEXT11_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
++#define VM_CONTEXT11_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
++#define VM_CONTEXT11_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
++#define VM_CONTEXT11_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
++#define VM_CONTEXT11_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
++#define VM_CONTEXT11_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
++#define VM_CONTEXT11_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
++#define VM_CONTEXT11_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
++#define VM_CONTEXT11_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
++#define VM_CONTEXT11_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
++#define VM_CONTEXT11_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
++#define VM_CONTEXT11_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
++#define VM_CONTEXT11_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
++#define VM_CONTEXT11_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
++#define VM_CONTEXT11_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
++#define VM_CONTEXT11_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
++#define VM_CONTEXT11_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
++//VM_CONTEXT12_CNTL
++#define VM_CONTEXT12_CNTL__ENABLE_CONTEXT__SHIFT 0x0
++#define VM_CONTEXT12_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
++#define VM_CONTEXT12_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
++#define VM_CONTEXT12_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
++#define VM_CONTEXT12_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
++#define VM_CONTEXT12_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
++#define VM_CONTEXT12_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
++#define VM_CONTEXT12_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
++#define VM_CONTEXT12_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
++#define VM_CONTEXT12_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
++#define VM_CONTEXT12_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
++#define VM_CONTEXT12_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
++#define VM_CONTEXT12_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
++#define VM_CONTEXT12_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
++#define VM_CONTEXT12_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
++#define VM_CONTEXT12_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
++#define VM_CONTEXT12_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
++#define VM_CONTEXT12_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
++#define VM_CONTEXT12_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
++#define VM_CONTEXT12_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
++#define VM_CONTEXT12_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
++#define VM_CONTEXT12_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
++#define VM_CONTEXT12_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
++#define VM_CONTEXT12_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
++#define VM_CONTEXT12_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
++#define VM_CONTEXT12_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
++#define VM_CONTEXT12_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
++#define VM_CONTEXT12_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
++#define VM_CONTEXT12_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
++#define VM_CONTEXT12_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
++#define VM_CONTEXT12_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
++#define VM_CONTEXT12_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
++#define VM_CONTEXT12_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
++#define VM_CONTEXT12_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
++#define VM_CONTEXT12_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
++#define VM_CONTEXT12_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
++#define VM_CONTEXT12_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
++#define VM_CONTEXT12_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
++//VM_CONTEXT13_CNTL
++#define VM_CONTEXT13_CNTL__ENABLE_CONTEXT__SHIFT 0x0
++#define VM_CONTEXT13_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
++#define VM_CONTEXT13_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
++#define VM_CONTEXT13_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
++#define VM_CONTEXT13_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
++#define VM_CONTEXT13_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
++#define VM_CONTEXT13_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
++#define VM_CONTEXT13_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
++#define VM_CONTEXT13_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
++#define VM_CONTEXT13_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
++#define VM_CONTEXT13_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
++#define VM_CONTEXT13_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
++#define VM_CONTEXT13_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
++#define VM_CONTEXT13_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
++#define VM_CONTEXT13_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
++#define VM_CONTEXT13_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
++#define VM_CONTEXT13_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
++#define VM_CONTEXT13_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
++#define VM_CONTEXT13_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
++#define VM_CONTEXT13_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
++#define VM_CONTEXT13_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
++#define VM_CONTEXT13_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
++#define VM_CONTEXT13_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
++#define VM_CONTEXT13_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
++#define VM_CONTEXT13_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
++#define VM_CONTEXT13_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
++#define VM_CONTEXT13_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
++#define VM_CONTEXT13_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
++#define VM_CONTEXT13_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
++#define VM_CONTEXT13_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
++#define VM_CONTEXT13_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
++#define VM_CONTEXT13_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
++#define VM_CONTEXT13_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
++#define VM_CONTEXT13_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
++#define VM_CONTEXT13_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
++#define VM_CONTEXT13_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
++#define VM_CONTEXT13_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
++#define VM_CONTEXT13_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
++//VM_CONTEXT14_CNTL
++#define VM_CONTEXT14_CNTL__ENABLE_CONTEXT__SHIFT 0x0
++#define VM_CONTEXT14_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
++#define VM_CONTEXT14_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
++#define VM_CONTEXT14_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
++#define VM_CONTEXT14_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
++#define VM_CONTEXT14_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
++#define VM_CONTEXT14_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
++#define VM_CONTEXT14_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
++#define VM_CONTEXT14_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
++#define VM_CONTEXT14_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
++#define VM_CONTEXT14_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
++#define VM_CONTEXT14_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
++#define VM_CONTEXT14_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
++#define VM_CONTEXT14_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
++#define VM_CONTEXT14_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
++#define VM_CONTEXT14_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
++#define VM_CONTEXT14_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
++#define VM_CONTEXT14_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
++#define VM_CONTEXT14_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
++#define VM_CONTEXT14_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
++#define VM_CONTEXT14_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
++#define VM_CONTEXT14_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
++#define VM_CONTEXT14_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
++#define VM_CONTEXT14_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
++#define VM_CONTEXT14_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
++#define VM_CONTEXT14_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
++#define VM_CONTEXT14_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
++#define VM_CONTEXT14_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
++#define VM_CONTEXT14_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
++#define VM_CONTEXT14_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
++#define VM_CONTEXT14_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
++#define VM_CONTEXT14_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
++#define VM_CONTEXT14_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
++#define VM_CONTEXT14_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
++#define VM_CONTEXT14_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
++#define VM_CONTEXT14_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
++#define VM_CONTEXT14_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
++#define VM_CONTEXT14_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
++//VM_CONTEXT15_CNTL
++#define VM_CONTEXT15_CNTL__ENABLE_CONTEXT__SHIFT 0x0
++#define VM_CONTEXT15_CNTL__PAGE_TABLE_DEPTH__SHIFT 0x1
++#define VM_CONTEXT15_CNTL__PAGE_TABLE_BLOCK_SIZE__SHIFT 0x3
++#define VM_CONTEXT15_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT__SHIFT 0x7
++#define VM_CONTEXT15_CNTL__RETRY_OTHER_FAULT__SHIFT 0x8
++#define VM_CONTEXT15_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x9
++#define VM_CONTEXT15_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xa
++#define VM_CONTEXT15_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xb
++#define VM_CONTEXT15_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xc
++#define VM_CONTEXT15_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xd
++#define VM_CONTEXT15_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0xe
++#define VM_CONTEXT15_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0xf
++#define VM_CONTEXT15_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x10
++#define VM_CONTEXT15_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x11
++#define VM_CONTEXT15_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x12
++#define VM_CONTEXT15_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x13
++#define VM_CONTEXT15_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x14
++#define VM_CONTEXT15_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT__SHIFT 0x15
++#define VM_CONTEXT15_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT__SHIFT 0x16
++#define VM_CONTEXT15_CNTL__ENABLE_CONTEXT_MASK 0x00000001L
++#define VM_CONTEXT15_CNTL__PAGE_TABLE_DEPTH_MASK 0x00000006L
++#define VM_CONTEXT15_CNTL__PAGE_TABLE_BLOCK_SIZE_MASK 0x00000078L
++#define VM_CONTEXT15_CNTL__RETRY_PERMISSION_OR_INVALID_PAGE_FAULT_MASK 0x00000080L
++#define VM_CONTEXT15_CNTL__RETRY_OTHER_FAULT_MASK 0x00000100L
++#define VM_CONTEXT15_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000200L
++#define VM_CONTEXT15_CNTL__RANGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00000400L
++#define VM_CONTEXT15_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00000800L
++#define VM_CONTEXT15_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00001000L
++#define VM_CONTEXT15_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00002000L
++#define VM_CONTEXT15_CNTL__PDE0_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00004000L
++#define VM_CONTEXT15_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00008000L
++#define VM_CONTEXT15_CNTL__VALID_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00010000L
++#define VM_CONTEXT15_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00020000L
++#define VM_CONTEXT15_CNTL__READ_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00040000L
++#define VM_CONTEXT15_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00080000L
++#define VM_CONTEXT15_CNTL__WRITE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00100000L
++#define VM_CONTEXT15_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK 0x00200000L
++#define VM_CONTEXT15_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT_MASK 0x00400000L
++//VM_CONTEXTS_DISABLE
++#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_0__SHIFT 0x0
++#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_1__SHIFT 0x1
++#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_2__SHIFT 0x2
++#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_3__SHIFT 0x3
++#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_4__SHIFT 0x4
++#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_5__SHIFT 0x5
++#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_6__SHIFT 0x6
++#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_7__SHIFT 0x7
++#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_8__SHIFT 0x8
++#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_9__SHIFT 0x9
++#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_10__SHIFT 0xa
++#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_11__SHIFT 0xb
++#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_12__SHIFT 0xc
++#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_13__SHIFT 0xd
++#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_14__SHIFT 0xe
++#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_15__SHIFT 0xf
++#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_0_MASK 0x00000001L
++#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_1_MASK 0x00000002L
++#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_2_MASK 0x00000004L
++#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_3_MASK 0x00000008L
++#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_4_MASK 0x00000010L
++#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_5_MASK 0x00000020L
++#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_6_MASK 0x00000040L
++#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_7_MASK 0x00000080L
++#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_8_MASK 0x00000100L
++#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_9_MASK 0x00000200L
++#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_10_MASK 0x00000400L
++#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_11_MASK 0x00000800L
++#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_12_MASK 0x00001000L
++#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_13_MASK 0x00002000L
++#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_14_MASK 0x00004000L
++#define VM_CONTEXTS_DISABLE__DISABLE_CONTEXT_15_MASK 0x00008000L
++//VM_INVALIDATE_ENG0_SEM
++#define VM_INVALIDATE_ENG0_SEM__SEMAPHORE__SHIFT 0x0
++#define VM_INVALIDATE_ENG0_SEM__SEMAPHORE_MASK 0x00000001L
++//VM_INVALIDATE_ENG1_SEM
++#define VM_INVALIDATE_ENG1_SEM__SEMAPHORE__SHIFT 0x0
++#define VM_INVALIDATE_ENG1_SEM__SEMAPHORE_MASK 0x00000001L
++//VM_INVALIDATE_ENG2_SEM
++#define VM_INVALIDATE_ENG2_SEM__SEMAPHORE__SHIFT 0x0
++#define VM_INVALIDATE_ENG2_SEM__SEMAPHORE_MASK 0x00000001L
++//VM_INVALIDATE_ENG3_SEM
++#define VM_INVALIDATE_ENG3_SEM__SEMAPHORE__SHIFT 0x0
++#define VM_INVALIDATE_ENG3_SEM__SEMAPHORE_MASK 0x00000001L
++//VM_INVALIDATE_ENG4_SEM
++#define VM_INVALIDATE_ENG4_SEM__SEMAPHORE__SHIFT 0x0
++#define VM_INVALIDATE_ENG4_SEM__SEMAPHORE_MASK 0x00000001L
++//VM_INVALIDATE_ENG5_SEM
++#define VM_INVALIDATE_ENG5_SEM__SEMAPHORE__SHIFT 0x0
++#define VM_INVALIDATE_ENG5_SEM__SEMAPHORE_MASK 0x00000001L
++//VM_INVALIDATE_ENG6_SEM
++#define VM_INVALIDATE_ENG6_SEM__SEMAPHORE__SHIFT 0x0
++#define VM_INVALIDATE_ENG6_SEM__SEMAPHORE_MASK 0x00000001L
++//VM_INVALIDATE_ENG7_SEM
++#define VM_INVALIDATE_ENG7_SEM__SEMAPHORE__SHIFT 0x0
++#define VM_INVALIDATE_ENG7_SEM__SEMAPHORE_MASK 0x00000001L
++//VM_INVALIDATE_ENG8_SEM
++#define VM_INVALIDATE_ENG8_SEM__SEMAPHORE__SHIFT 0x0
++#define VM_INVALIDATE_ENG8_SEM__SEMAPHORE_MASK 0x00000001L
++//VM_INVALIDATE_ENG9_SEM
++#define VM_INVALIDATE_ENG9_SEM__SEMAPHORE__SHIFT 0x0
++#define VM_INVALIDATE_ENG9_SEM__SEMAPHORE_MASK 0x00000001L
++//VM_INVALIDATE_ENG10_SEM
++#define VM_INVALIDATE_ENG10_SEM__SEMAPHORE__SHIFT 0x0
++#define VM_INVALIDATE_ENG10_SEM__SEMAPHORE_MASK 0x00000001L
++//VM_INVALIDATE_ENG11_SEM
++#define VM_INVALIDATE_ENG11_SEM__SEMAPHORE__SHIFT 0x0
++#define VM_INVALIDATE_ENG11_SEM__SEMAPHORE_MASK 0x00000001L
++//VM_INVALIDATE_ENG12_SEM
++#define VM_INVALIDATE_ENG12_SEM__SEMAPHORE__SHIFT 0x0
++#define VM_INVALIDATE_ENG12_SEM__SEMAPHORE_MASK 0x00000001L
++//VM_INVALIDATE_ENG13_SEM
++#define VM_INVALIDATE_ENG13_SEM__SEMAPHORE__SHIFT 0x0
++#define VM_INVALIDATE_ENG13_SEM__SEMAPHORE_MASK 0x00000001L
++//VM_INVALIDATE_ENG14_SEM
++#define VM_INVALIDATE_ENG14_SEM__SEMAPHORE__SHIFT 0x0
++#define VM_INVALIDATE_ENG14_SEM__SEMAPHORE_MASK 0x00000001L
++//VM_INVALIDATE_ENG15_SEM
++#define VM_INVALIDATE_ENG15_SEM__SEMAPHORE__SHIFT 0x0
++#define VM_INVALIDATE_ENG15_SEM__SEMAPHORE_MASK 0x00000001L
++//VM_INVALIDATE_ENG16_SEM
++#define VM_INVALIDATE_ENG16_SEM__SEMAPHORE__SHIFT 0x0
++#define VM_INVALIDATE_ENG16_SEM__SEMAPHORE_MASK 0x00000001L
++//VM_INVALIDATE_ENG17_SEM
++#define VM_INVALIDATE_ENG17_SEM__SEMAPHORE__SHIFT 0x0
++#define VM_INVALIDATE_ENG17_SEM__SEMAPHORE_MASK 0x00000001L
++//VM_INVALIDATE_ENG0_REQ
++#define VM_INVALIDATE_ENG0_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
++#define VM_INVALIDATE_ENG0_REQ__FLUSH_TYPE__SHIFT 0x10
++#define VM_INVALIDATE_ENG0_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
++#define VM_INVALIDATE_ENG0_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
++#define VM_INVALIDATE_ENG0_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
++#define VM_INVALIDATE_ENG0_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
++#define VM_INVALIDATE_ENG0_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
++#define VM_INVALIDATE_ENG0_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
++#define VM_INVALIDATE_ENG0_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
++#define VM_INVALIDATE_ENG0_REQ__FLUSH_TYPE_MASK 0x00030000L
++#define VM_INVALIDATE_ENG0_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
++#define VM_INVALIDATE_ENG0_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
++#define VM_INVALIDATE_ENG0_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
++#define VM_INVALIDATE_ENG0_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
++#define VM_INVALIDATE_ENG0_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
++#define VM_INVALIDATE_ENG0_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
++//VM_INVALIDATE_ENG1_REQ
++#define VM_INVALIDATE_ENG1_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
++#define VM_INVALIDATE_ENG1_REQ__FLUSH_TYPE__SHIFT 0x10
++#define VM_INVALIDATE_ENG1_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
++#define VM_INVALIDATE_ENG1_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
++#define VM_INVALIDATE_ENG1_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
++#define VM_INVALIDATE_ENG1_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
++#define VM_INVALIDATE_ENG1_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
++#define VM_INVALIDATE_ENG1_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
++#define VM_INVALIDATE_ENG1_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
++#define VM_INVALIDATE_ENG1_REQ__FLUSH_TYPE_MASK 0x00030000L
++#define VM_INVALIDATE_ENG1_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
++#define VM_INVALIDATE_ENG1_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
++#define VM_INVALIDATE_ENG1_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
++#define VM_INVALIDATE_ENG1_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
++#define VM_INVALIDATE_ENG1_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
++#define VM_INVALIDATE_ENG1_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
++//VM_INVALIDATE_ENG2_REQ
++#define VM_INVALIDATE_ENG2_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
++#define VM_INVALIDATE_ENG2_REQ__FLUSH_TYPE__SHIFT 0x10
++#define VM_INVALIDATE_ENG2_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
++#define VM_INVALIDATE_ENG2_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
++#define VM_INVALIDATE_ENG2_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
++#define VM_INVALIDATE_ENG2_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
++#define VM_INVALIDATE_ENG2_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
++#define VM_INVALIDATE_ENG2_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
++#define VM_INVALIDATE_ENG2_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
++#define VM_INVALIDATE_ENG2_REQ__FLUSH_TYPE_MASK 0x00030000L
++#define VM_INVALIDATE_ENG2_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
++#define VM_INVALIDATE_ENG2_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
++#define VM_INVALIDATE_ENG2_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
++#define VM_INVALIDATE_ENG2_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
++#define VM_INVALIDATE_ENG2_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
++#define VM_INVALIDATE_ENG2_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
++//VM_INVALIDATE_ENG3_REQ
++#define VM_INVALIDATE_ENG3_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
++#define VM_INVALIDATE_ENG3_REQ__FLUSH_TYPE__SHIFT 0x10
++#define VM_INVALIDATE_ENG3_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
++#define VM_INVALIDATE_ENG3_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
++#define VM_INVALIDATE_ENG3_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
++#define VM_INVALIDATE_ENG3_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
++#define VM_INVALIDATE_ENG3_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
++#define VM_INVALIDATE_ENG3_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
++#define VM_INVALIDATE_ENG3_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
++#define VM_INVALIDATE_ENG3_REQ__FLUSH_TYPE_MASK 0x00030000L
++#define VM_INVALIDATE_ENG3_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
++#define VM_INVALIDATE_ENG3_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
++#define VM_INVALIDATE_ENG3_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
++#define VM_INVALIDATE_ENG3_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
++#define VM_INVALIDATE_ENG3_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
++#define VM_INVALIDATE_ENG3_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
++//VM_INVALIDATE_ENG4_REQ
++#define VM_INVALIDATE_ENG4_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
++#define VM_INVALIDATE_ENG4_REQ__FLUSH_TYPE__SHIFT 0x10
++#define VM_INVALIDATE_ENG4_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
++#define VM_INVALIDATE_ENG4_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
++#define VM_INVALIDATE_ENG4_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
++#define VM_INVALIDATE_ENG4_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
++#define VM_INVALIDATE_ENG4_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
++#define VM_INVALIDATE_ENG4_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
++#define VM_INVALIDATE_ENG4_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
++#define VM_INVALIDATE_ENG4_REQ__FLUSH_TYPE_MASK 0x00030000L
++#define VM_INVALIDATE_ENG4_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
++#define VM_INVALIDATE_ENG4_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
++#define VM_INVALIDATE_ENG4_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
++#define VM_INVALIDATE_ENG4_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
++#define VM_INVALIDATE_ENG4_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
++#define VM_INVALIDATE_ENG4_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
++//VM_INVALIDATE_ENG5_REQ
++#define VM_INVALIDATE_ENG5_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
++#define VM_INVALIDATE_ENG5_REQ__FLUSH_TYPE__SHIFT 0x10
++#define VM_INVALIDATE_ENG5_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
++#define VM_INVALIDATE_ENG5_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
++#define VM_INVALIDATE_ENG5_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
++#define VM_INVALIDATE_ENG5_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
++#define VM_INVALIDATE_ENG5_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
++#define VM_INVALIDATE_ENG5_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
++#define VM_INVALIDATE_ENG5_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
++#define VM_INVALIDATE_ENG5_REQ__FLUSH_TYPE_MASK 0x00030000L
++#define VM_INVALIDATE_ENG5_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
++#define VM_INVALIDATE_ENG5_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
++#define VM_INVALIDATE_ENG5_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
++#define VM_INVALIDATE_ENG5_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
++#define VM_INVALIDATE_ENG5_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
++#define VM_INVALIDATE_ENG5_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
++//VM_INVALIDATE_ENG6_REQ
++#define VM_INVALIDATE_ENG6_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
++#define VM_INVALIDATE_ENG6_REQ__FLUSH_TYPE__SHIFT 0x10
++#define VM_INVALIDATE_ENG6_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
++#define VM_INVALIDATE_ENG6_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
++#define VM_INVALIDATE_ENG6_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
++#define VM_INVALIDATE_ENG6_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
++#define VM_INVALIDATE_ENG6_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
++#define VM_INVALIDATE_ENG6_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
++#define VM_INVALIDATE_ENG6_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
++#define VM_INVALIDATE_ENG6_REQ__FLUSH_TYPE_MASK 0x00030000L
++#define VM_INVALIDATE_ENG6_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
++#define VM_INVALIDATE_ENG6_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
++#define VM_INVALIDATE_ENG6_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
++#define VM_INVALIDATE_ENG6_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
++#define VM_INVALIDATE_ENG6_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
++#define VM_INVALIDATE_ENG6_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
++//VM_INVALIDATE_ENG7_REQ
++#define VM_INVALIDATE_ENG7_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
++#define VM_INVALIDATE_ENG7_REQ__FLUSH_TYPE__SHIFT 0x10
++#define VM_INVALIDATE_ENG7_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
++#define VM_INVALIDATE_ENG7_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
++#define VM_INVALIDATE_ENG7_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
++#define VM_INVALIDATE_ENG7_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
++#define VM_INVALIDATE_ENG7_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
++#define VM_INVALIDATE_ENG7_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
++#define VM_INVALIDATE_ENG7_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
++#define VM_INVALIDATE_ENG7_REQ__FLUSH_TYPE_MASK 0x00030000L
++#define VM_INVALIDATE_ENG7_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
++#define VM_INVALIDATE_ENG7_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
++#define VM_INVALIDATE_ENG7_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
++#define VM_INVALIDATE_ENG7_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
++#define VM_INVALIDATE_ENG7_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
++#define VM_INVALIDATE_ENG7_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
++//VM_INVALIDATE_ENG8_REQ
++#define VM_INVALIDATE_ENG8_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
++#define VM_INVALIDATE_ENG8_REQ__FLUSH_TYPE__SHIFT 0x10
++#define VM_INVALIDATE_ENG8_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
++#define VM_INVALIDATE_ENG8_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
++#define VM_INVALIDATE_ENG8_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
++#define VM_INVALIDATE_ENG8_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
++#define VM_INVALIDATE_ENG8_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
++#define VM_INVALIDATE_ENG8_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
++#define VM_INVALIDATE_ENG8_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
++#define VM_INVALIDATE_ENG8_REQ__FLUSH_TYPE_MASK 0x00030000L
++#define VM_INVALIDATE_ENG8_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
++#define VM_INVALIDATE_ENG8_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
++#define VM_INVALIDATE_ENG8_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
++#define VM_INVALIDATE_ENG8_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
++#define VM_INVALIDATE_ENG8_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
++#define VM_INVALIDATE_ENG8_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
++//VM_INVALIDATE_ENG9_REQ
++#define VM_INVALIDATE_ENG9_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
++#define VM_INVALIDATE_ENG9_REQ__FLUSH_TYPE__SHIFT 0x10
++#define VM_INVALIDATE_ENG9_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
++#define VM_INVALIDATE_ENG9_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
++#define VM_INVALIDATE_ENG9_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
++#define VM_INVALIDATE_ENG9_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
++#define VM_INVALIDATE_ENG9_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
++#define VM_INVALIDATE_ENG9_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
++#define VM_INVALIDATE_ENG9_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
++#define VM_INVALIDATE_ENG9_REQ__FLUSH_TYPE_MASK 0x00030000L
++#define VM_INVALIDATE_ENG9_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
++#define VM_INVALIDATE_ENG9_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
++#define VM_INVALIDATE_ENG9_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
++#define VM_INVALIDATE_ENG9_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
++#define VM_INVALIDATE_ENG9_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
++#define VM_INVALIDATE_ENG9_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
++//VM_INVALIDATE_ENG10_REQ
++#define VM_INVALIDATE_ENG10_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
++#define VM_INVALIDATE_ENG10_REQ__FLUSH_TYPE__SHIFT 0x10
++#define VM_INVALIDATE_ENG10_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
++#define VM_INVALIDATE_ENG10_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
++#define VM_INVALIDATE_ENG10_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
++#define VM_INVALIDATE_ENG10_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
++#define VM_INVALIDATE_ENG10_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
++#define VM_INVALIDATE_ENG10_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
++#define VM_INVALIDATE_ENG10_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
++#define VM_INVALIDATE_ENG10_REQ__FLUSH_TYPE_MASK 0x00030000L
++#define VM_INVALIDATE_ENG10_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
++#define VM_INVALIDATE_ENG10_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
++#define VM_INVALIDATE_ENG10_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
++#define VM_INVALIDATE_ENG10_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
++#define VM_INVALIDATE_ENG10_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
++#define VM_INVALIDATE_ENG10_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
++//VM_INVALIDATE_ENG11_REQ
++#define VM_INVALIDATE_ENG11_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
++#define VM_INVALIDATE_ENG11_REQ__FLUSH_TYPE__SHIFT 0x10
++#define VM_INVALIDATE_ENG11_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
++#define VM_INVALIDATE_ENG11_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
++#define VM_INVALIDATE_ENG11_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
++#define VM_INVALIDATE_ENG11_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
++#define VM_INVALIDATE_ENG11_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
++#define VM_INVALIDATE_ENG11_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
++#define VM_INVALIDATE_ENG11_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
++#define VM_INVALIDATE_ENG11_REQ__FLUSH_TYPE_MASK 0x00030000L
++#define VM_INVALIDATE_ENG11_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
++#define VM_INVALIDATE_ENG11_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
++#define VM_INVALIDATE_ENG11_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
++#define VM_INVALIDATE_ENG11_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
++#define VM_INVALIDATE_ENG11_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
++#define VM_INVALIDATE_ENG11_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
++//VM_INVALIDATE_ENG12_REQ
++#define VM_INVALIDATE_ENG12_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
++#define VM_INVALIDATE_ENG12_REQ__FLUSH_TYPE__SHIFT 0x10
++#define VM_INVALIDATE_ENG12_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
++#define VM_INVALIDATE_ENG12_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
++#define VM_INVALIDATE_ENG12_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
++#define VM_INVALIDATE_ENG12_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
++#define VM_INVALIDATE_ENG12_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
++#define VM_INVALIDATE_ENG12_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
++#define VM_INVALIDATE_ENG12_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
++#define VM_INVALIDATE_ENG12_REQ__FLUSH_TYPE_MASK 0x00030000L
++#define VM_INVALIDATE_ENG12_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
++#define VM_INVALIDATE_ENG12_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
++#define VM_INVALIDATE_ENG12_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
++#define VM_INVALIDATE_ENG12_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
++#define VM_INVALIDATE_ENG12_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
++#define VM_INVALIDATE_ENG12_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
++//VM_INVALIDATE_ENG13_REQ
++#define VM_INVALIDATE_ENG13_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
++#define VM_INVALIDATE_ENG13_REQ__FLUSH_TYPE__SHIFT 0x10
++#define VM_INVALIDATE_ENG13_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
++#define VM_INVALIDATE_ENG13_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
++#define VM_INVALIDATE_ENG13_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
++#define VM_INVALIDATE_ENG13_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
++#define VM_INVALIDATE_ENG13_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
++#define VM_INVALIDATE_ENG13_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
++#define VM_INVALIDATE_ENG13_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
++#define VM_INVALIDATE_ENG13_REQ__FLUSH_TYPE_MASK 0x00030000L
++#define VM_INVALIDATE_ENG13_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
++#define VM_INVALIDATE_ENG13_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
++#define VM_INVALIDATE_ENG13_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
++#define VM_INVALIDATE_ENG13_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
++#define VM_INVALIDATE_ENG13_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
++#define VM_INVALIDATE_ENG13_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
++//VM_INVALIDATE_ENG14_REQ
++#define VM_INVALIDATE_ENG14_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
++#define VM_INVALIDATE_ENG14_REQ__FLUSH_TYPE__SHIFT 0x10
++#define VM_INVALIDATE_ENG14_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
++#define VM_INVALIDATE_ENG14_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
++#define VM_INVALIDATE_ENG14_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
++#define VM_INVALIDATE_ENG14_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
++#define VM_INVALIDATE_ENG14_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
++#define VM_INVALIDATE_ENG14_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
++#define VM_INVALIDATE_ENG14_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
++#define VM_INVALIDATE_ENG14_REQ__FLUSH_TYPE_MASK 0x00030000L
++#define VM_INVALIDATE_ENG14_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
++#define VM_INVALIDATE_ENG14_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
++#define VM_INVALIDATE_ENG14_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
++#define VM_INVALIDATE_ENG14_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
++#define VM_INVALIDATE_ENG14_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
++#define VM_INVALIDATE_ENG14_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
++//VM_INVALIDATE_ENG15_REQ
++#define VM_INVALIDATE_ENG15_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
++#define VM_INVALIDATE_ENG15_REQ__FLUSH_TYPE__SHIFT 0x10
++#define VM_INVALIDATE_ENG15_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
++#define VM_INVALIDATE_ENG15_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
++#define VM_INVALIDATE_ENG15_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
++#define VM_INVALIDATE_ENG15_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
++#define VM_INVALIDATE_ENG15_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
++#define VM_INVALIDATE_ENG15_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
++#define VM_INVALIDATE_ENG15_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
++#define VM_INVALIDATE_ENG15_REQ__FLUSH_TYPE_MASK 0x00030000L
++#define VM_INVALIDATE_ENG15_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
++#define VM_INVALIDATE_ENG15_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
++#define VM_INVALIDATE_ENG15_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
++#define VM_INVALIDATE_ENG15_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
++#define VM_INVALIDATE_ENG15_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
++#define VM_INVALIDATE_ENG15_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
++//VM_INVALIDATE_ENG16_REQ
++#define VM_INVALIDATE_ENG16_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
++#define VM_INVALIDATE_ENG16_REQ__FLUSH_TYPE__SHIFT 0x10
++#define VM_INVALIDATE_ENG16_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
++#define VM_INVALIDATE_ENG16_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
++#define VM_INVALIDATE_ENG16_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
++#define VM_INVALIDATE_ENG16_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
++#define VM_INVALIDATE_ENG16_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
++#define VM_INVALIDATE_ENG16_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
++#define VM_INVALIDATE_ENG16_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
++#define VM_INVALIDATE_ENG16_REQ__FLUSH_TYPE_MASK 0x00030000L
++#define VM_INVALIDATE_ENG16_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
++#define VM_INVALIDATE_ENG16_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
++#define VM_INVALIDATE_ENG16_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
++#define VM_INVALIDATE_ENG16_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
++#define VM_INVALIDATE_ENG16_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
++#define VM_INVALIDATE_ENG16_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
++//VM_INVALIDATE_ENG17_REQ
++#define VM_INVALIDATE_ENG17_REQ__PER_VMID_INVALIDATE_REQ__SHIFT 0x0
++#define VM_INVALIDATE_ENG17_REQ__FLUSH_TYPE__SHIFT 0x10
++#define VM_INVALIDATE_ENG17_REQ__INVALIDATE_L2_PTES__SHIFT 0x12
++#define VM_INVALIDATE_ENG17_REQ__INVALIDATE_L2_PDE0__SHIFT 0x13
++#define VM_INVALIDATE_ENG17_REQ__INVALIDATE_L2_PDE1__SHIFT 0x14
++#define VM_INVALIDATE_ENG17_REQ__INVALIDATE_L2_PDE2__SHIFT 0x15
++#define VM_INVALIDATE_ENG17_REQ__INVALIDATE_L1_PTES__SHIFT 0x16
++#define VM_INVALIDATE_ENG17_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR__SHIFT 0x17
++#define VM_INVALIDATE_ENG17_REQ__PER_VMID_INVALIDATE_REQ_MASK 0x0000FFFFL
++#define VM_INVALIDATE_ENG17_REQ__FLUSH_TYPE_MASK 0x00030000L
++#define VM_INVALIDATE_ENG17_REQ__INVALIDATE_L2_PTES_MASK 0x00040000L
++#define VM_INVALIDATE_ENG17_REQ__INVALIDATE_L2_PDE0_MASK 0x00080000L
++#define VM_INVALIDATE_ENG17_REQ__INVALIDATE_L2_PDE1_MASK 0x00100000L
++#define VM_INVALIDATE_ENG17_REQ__INVALIDATE_L2_PDE2_MASK 0x00200000L
++#define VM_INVALIDATE_ENG17_REQ__INVALIDATE_L1_PTES_MASK 0x00400000L
++#define VM_INVALIDATE_ENG17_REQ__CLEAR_PROTECTION_FAULT_STATUS_ADDR_MASK 0x00800000L
++//VM_INVALIDATE_ENG0_ACK
++#define VM_INVALIDATE_ENG0_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
++#define VM_INVALIDATE_ENG0_ACK__SEMAPHORE__SHIFT 0x10
++#define VM_INVALIDATE_ENG0_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
++#define VM_INVALIDATE_ENG0_ACK__SEMAPHORE_MASK 0x00010000L
++//VM_INVALIDATE_ENG1_ACK
++#define VM_INVALIDATE_ENG1_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
++#define VM_INVALIDATE_ENG1_ACK__SEMAPHORE__SHIFT 0x10
++#define VM_INVALIDATE_ENG1_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
++#define VM_INVALIDATE_ENG1_ACK__SEMAPHORE_MASK 0x00010000L
++//VM_INVALIDATE_ENG2_ACK
++#define VM_INVALIDATE_ENG2_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
++#define VM_INVALIDATE_ENG2_ACK__SEMAPHORE__SHIFT 0x10
++#define VM_INVALIDATE_ENG2_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
++#define VM_INVALIDATE_ENG2_ACK__SEMAPHORE_MASK 0x00010000L
++//VM_INVALIDATE_ENG3_ACK
++#define VM_INVALIDATE_ENG3_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
++#define VM_INVALIDATE_ENG3_ACK__SEMAPHORE__SHIFT 0x10
++#define VM_INVALIDATE_ENG3_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
++#define VM_INVALIDATE_ENG3_ACK__SEMAPHORE_MASK 0x00010000L
++//VM_INVALIDATE_ENG4_ACK
++#define VM_INVALIDATE_ENG4_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
++#define VM_INVALIDATE_ENG4_ACK__SEMAPHORE__SHIFT 0x10
++#define VM_INVALIDATE_ENG4_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
++#define VM_INVALIDATE_ENG4_ACK__SEMAPHORE_MASK 0x00010000L
++//VM_INVALIDATE_ENG5_ACK
++#define VM_INVALIDATE_ENG5_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
++#define VM_INVALIDATE_ENG5_ACK__SEMAPHORE__SHIFT 0x10
++#define VM_INVALIDATE_ENG5_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
++#define VM_INVALIDATE_ENG5_ACK__SEMAPHORE_MASK 0x00010000L
++//VM_INVALIDATE_ENG6_ACK
++#define VM_INVALIDATE_ENG6_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
++#define VM_INVALIDATE_ENG6_ACK__SEMAPHORE__SHIFT 0x10
++#define VM_INVALIDATE_ENG6_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
++#define VM_INVALIDATE_ENG6_ACK__SEMAPHORE_MASK 0x00010000L
++//VM_INVALIDATE_ENG7_ACK
++#define VM_INVALIDATE_ENG7_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
++#define VM_INVALIDATE_ENG7_ACK__SEMAPHORE__SHIFT 0x10
++#define VM_INVALIDATE_ENG7_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
++#define VM_INVALIDATE_ENG7_ACK__SEMAPHORE_MASK 0x00010000L
++//VM_INVALIDATE_ENG8_ACK
++#define VM_INVALIDATE_ENG8_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
++#define VM_INVALIDATE_ENG8_ACK__SEMAPHORE__SHIFT 0x10
++#define VM_INVALIDATE_ENG8_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
++#define VM_INVALIDATE_ENG8_ACK__SEMAPHORE_MASK 0x00010000L
++//VM_INVALIDATE_ENG9_ACK
++#define VM_INVALIDATE_ENG9_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
++#define VM_INVALIDATE_ENG9_ACK__SEMAPHORE__SHIFT 0x10
++#define VM_INVALIDATE_ENG9_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
++#define VM_INVALIDATE_ENG9_ACK__SEMAPHORE_MASK 0x00010000L
++//VM_INVALIDATE_ENG10_ACK
++#define VM_INVALIDATE_ENG10_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
++#define VM_INVALIDATE_ENG10_ACK__SEMAPHORE__SHIFT 0x10
++#define VM_INVALIDATE_ENG10_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
++#define VM_INVALIDATE_ENG10_ACK__SEMAPHORE_MASK 0x00010000L
++//VM_INVALIDATE_ENG11_ACK
++#define VM_INVALIDATE_ENG11_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
++#define VM_INVALIDATE_ENG11_ACK__SEMAPHORE__SHIFT 0x10
++#define VM_INVALIDATE_ENG11_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
++#define VM_INVALIDATE_ENG11_ACK__SEMAPHORE_MASK 0x00010000L
++//VM_INVALIDATE_ENG12_ACK
++#define VM_INVALIDATE_ENG12_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
++#define VM_INVALIDATE_ENG12_ACK__SEMAPHORE__SHIFT 0x10
++#define VM_INVALIDATE_ENG12_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
++#define VM_INVALIDATE_ENG12_ACK__SEMAPHORE_MASK 0x00010000L
++//VM_INVALIDATE_ENG13_ACK
++#define VM_INVALIDATE_ENG13_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
++#define VM_INVALIDATE_ENG13_ACK__SEMAPHORE__SHIFT 0x10
++#define VM_INVALIDATE_ENG13_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
++#define VM_INVALIDATE_ENG13_ACK__SEMAPHORE_MASK 0x00010000L
++//VM_INVALIDATE_ENG14_ACK
++#define VM_INVALIDATE_ENG14_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
++#define VM_INVALIDATE_ENG14_ACK__SEMAPHORE__SHIFT 0x10
++#define VM_INVALIDATE_ENG14_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
++#define VM_INVALIDATE_ENG14_ACK__SEMAPHORE_MASK 0x00010000L
++//VM_INVALIDATE_ENG15_ACK
++#define VM_INVALIDATE_ENG15_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
++#define VM_INVALIDATE_ENG15_ACK__SEMAPHORE__SHIFT 0x10
++#define VM_INVALIDATE_ENG15_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
++#define VM_INVALIDATE_ENG15_ACK__SEMAPHORE_MASK 0x00010000L
++//VM_INVALIDATE_ENG16_ACK
++#define VM_INVALIDATE_ENG16_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
++#define VM_INVALIDATE_ENG16_ACK__SEMAPHORE__SHIFT 0x10
++#define VM_INVALIDATE_ENG16_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
++#define VM_INVALIDATE_ENG16_ACK__SEMAPHORE_MASK 0x00010000L
++//VM_INVALIDATE_ENG17_ACK
++#define VM_INVALIDATE_ENG17_ACK__PER_VMID_INVALIDATE_ACK__SHIFT 0x0
++#define VM_INVALIDATE_ENG17_ACK__SEMAPHORE__SHIFT 0x10
++#define VM_INVALIDATE_ENG17_ACK__PER_VMID_INVALIDATE_ACK_MASK 0x0000FFFFL
++#define VM_INVALIDATE_ENG17_ACK__SEMAPHORE_MASK 0x00010000L
++//VM_INVALIDATE_ENG0_ADDR_RANGE_LO32
++#define VM_INVALIDATE_ENG0_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
++#define VM_INVALIDATE_ENG0_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
++#define VM_INVALIDATE_ENG0_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
++#define VM_INVALIDATE_ENG0_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
++//VM_INVALIDATE_ENG0_ADDR_RANGE_HI32
++#define VM_INVALIDATE_ENG0_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
++#define VM_INVALIDATE_ENG0_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
++//VM_INVALIDATE_ENG1_ADDR_RANGE_LO32
++#define VM_INVALIDATE_ENG1_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
++#define VM_INVALIDATE_ENG1_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
++#define VM_INVALIDATE_ENG1_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
++#define VM_INVALIDATE_ENG1_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
++//VM_INVALIDATE_ENG1_ADDR_RANGE_HI32
++#define VM_INVALIDATE_ENG1_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
++#define VM_INVALIDATE_ENG1_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
++//VM_INVALIDATE_ENG2_ADDR_RANGE_LO32
++#define VM_INVALIDATE_ENG2_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
++#define VM_INVALIDATE_ENG2_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
++#define VM_INVALIDATE_ENG2_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
++#define VM_INVALIDATE_ENG2_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
++//VM_INVALIDATE_ENG2_ADDR_RANGE_HI32
++#define VM_INVALIDATE_ENG2_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
++#define VM_INVALIDATE_ENG2_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
++//VM_INVALIDATE_ENG3_ADDR_RANGE_LO32
++#define VM_INVALIDATE_ENG3_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
++#define VM_INVALIDATE_ENG3_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
++#define VM_INVALIDATE_ENG3_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
++#define VM_INVALIDATE_ENG3_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
++//VM_INVALIDATE_ENG3_ADDR_RANGE_HI32
++#define VM_INVALIDATE_ENG3_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
++#define VM_INVALIDATE_ENG3_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
++//VM_INVALIDATE_ENG4_ADDR_RANGE_LO32
++#define VM_INVALIDATE_ENG4_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
++#define VM_INVALIDATE_ENG4_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
++#define VM_INVALIDATE_ENG4_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
++#define VM_INVALIDATE_ENG4_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
++//VM_INVALIDATE_ENG4_ADDR_RANGE_HI32
++#define VM_INVALIDATE_ENG4_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
++#define VM_INVALIDATE_ENG4_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
++//VM_INVALIDATE_ENG5_ADDR_RANGE_LO32
++#define VM_INVALIDATE_ENG5_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
++#define VM_INVALIDATE_ENG5_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
++#define VM_INVALIDATE_ENG5_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
++#define VM_INVALIDATE_ENG5_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
++//VM_INVALIDATE_ENG5_ADDR_RANGE_HI32
++#define VM_INVALIDATE_ENG5_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
++#define VM_INVALIDATE_ENG5_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
++//VM_INVALIDATE_ENG6_ADDR_RANGE_LO32
++#define VM_INVALIDATE_ENG6_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
++#define VM_INVALIDATE_ENG6_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
++#define VM_INVALIDATE_ENG6_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
++#define VM_INVALIDATE_ENG6_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
++//VM_INVALIDATE_ENG6_ADDR_RANGE_HI32
++#define VM_INVALIDATE_ENG6_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
++#define VM_INVALIDATE_ENG6_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
++//VM_INVALIDATE_ENG7_ADDR_RANGE_LO32
++#define VM_INVALIDATE_ENG7_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
++#define VM_INVALIDATE_ENG7_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
++#define VM_INVALIDATE_ENG7_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
++#define VM_INVALIDATE_ENG7_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
++//VM_INVALIDATE_ENG7_ADDR_RANGE_HI32
++#define VM_INVALIDATE_ENG7_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
++#define VM_INVALIDATE_ENG7_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
++//VM_INVALIDATE_ENG8_ADDR_RANGE_LO32
++#define VM_INVALIDATE_ENG8_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
++#define VM_INVALIDATE_ENG8_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
++#define VM_INVALIDATE_ENG8_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
++#define VM_INVALIDATE_ENG8_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
++//VM_INVALIDATE_ENG8_ADDR_RANGE_HI32
++#define VM_INVALIDATE_ENG8_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
++#define VM_INVALIDATE_ENG8_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
++//VM_INVALIDATE_ENG9_ADDR_RANGE_LO32
++#define VM_INVALIDATE_ENG9_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
++#define VM_INVALIDATE_ENG9_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
++#define VM_INVALIDATE_ENG9_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
++#define VM_INVALIDATE_ENG9_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
++//VM_INVALIDATE_ENG9_ADDR_RANGE_HI32
++#define VM_INVALIDATE_ENG9_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
++#define VM_INVALIDATE_ENG9_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
++//VM_INVALIDATE_ENG10_ADDR_RANGE_LO32
++#define VM_INVALIDATE_ENG10_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
++#define VM_INVALIDATE_ENG10_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
++#define VM_INVALIDATE_ENG10_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
++#define VM_INVALIDATE_ENG10_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
++//VM_INVALIDATE_ENG10_ADDR_RANGE_HI32
++#define VM_INVALIDATE_ENG10_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
++#define VM_INVALIDATE_ENG10_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
++//VM_INVALIDATE_ENG11_ADDR_RANGE_LO32
++#define VM_INVALIDATE_ENG11_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
++#define VM_INVALIDATE_ENG11_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
++#define VM_INVALIDATE_ENG11_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
++#define VM_INVALIDATE_ENG11_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
++//VM_INVALIDATE_ENG11_ADDR_RANGE_HI32
++#define VM_INVALIDATE_ENG11_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
++#define VM_INVALIDATE_ENG11_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
++//VM_INVALIDATE_ENG12_ADDR_RANGE_LO32
++#define VM_INVALIDATE_ENG12_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
++#define VM_INVALIDATE_ENG12_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
++#define VM_INVALIDATE_ENG12_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
++#define VM_INVALIDATE_ENG12_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
++//VM_INVALIDATE_ENG12_ADDR_RANGE_HI32
++#define VM_INVALIDATE_ENG12_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
++#define VM_INVALIDATE_ENG12_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
++//VM_INVALIDATE_ENG13_ADDR_RANGE_LO32
++#define VM_INVALIDATE_ENG13_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
++#define VM_INVALIDATE_ENG13_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
++#define VM_INVALIDATE_ENG13_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
++#define VM_INVALIDATE_ENG13_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
++//VM_INVALIDATE_ENG13_ADDR_RANGE_HI32
++#define VM_INVALIDATE_ENG13_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
++#define VM_INVALIDATE_ENG13_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
++//VM_INVALIDATE_ENG14_ADDR_RANGE_LO32
++#define VM_INVALIDATE_ENG14_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
++#define VM_INVALIDATE_ENG14_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
++#define VM_INVALIDATE_ENG14_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
++#define VM_INVALIDATE_ENG14_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
++//VM_INVALIDATE_ENG14_ADDR_RANGE_HI32
++#define VM_INVALIDATE_ENG14_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
++#define VM_INVALIDATE_ENG14_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
++//VM_INVALIDATE_ENG15_ADDR_RANGE_LO32
++#define VM_INVALIDATE_ENG15_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
++#define VM_INVALIDATE_ENG15_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
++#define VM_INVALIDATE_ENG15_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
++#define VM_INVALIDATE_ENG15_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
++//VM_INVALIDATE_ENG15_ADDR_RANGE_HI32
++#define VM_INVALIDATE_ENG15_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
++#define VM_INVALIDATE_ENG15_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
++//VM_INVALIDATE_ENG16_ADDR_RANGE_LO32
++#define VM_INVALIDATE_ENG16_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
++#define VM_INVALIDATE_ENG16_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
++#define VM_INVALIDATE_ENG16_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
++#define VM_INVALIDATE_ENG16_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
++//VM_INVALIDATE_ENG16_ADDR_RANGE_HI32
++#define VM_INVALIDATE_ENG16_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
++#define VM_INVALIDATE_ENG16_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
++//VM_INVALIDATE_ENG17_ADDR_RANGE_LO32
++#define VM_INVALIDATE_ENG17_ADDR_RANGE_LO32__S_BIT__SHIFT 0x0
++#define VM_INVALIDATE_ENG17_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31__SHIFT 0x1
++#define VM_INVALIDATE_ENG17_ADDR_RANGE_LO32__S_BIT_MASK 0x00000001L
++#define VM_INVALIDATE_ENG17_ADDR_RANGE_LO32__LOGI_PAGE_ADDR_RANGE_LO31_MASK 0xFFFFFFFEL
++//VM_INVALIDATE_ENG17_ADDR_RANGE_HI32
++#define VM_INVALIDATE_ENG17_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5__SHIFT 0x0
++#define VM_INVALIDATE_ENG17_ADDR_RANGE_HI32__LOGI_PAGE_ADDR_RANGE_HI5_MASK 0x0000001FL
++//VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32
++#define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
++#define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32
++#define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
++#define VM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
++//VM_CONTEXT1_PAGE_TABLE_BASE_ADDR_LO32
++#define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
++#define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT1_PAGE_TABLE_BASE_ADDR_HI32
++#define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
++#define VM_CONTEXT1_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
++//VM_CONTEXT2_PAGE_TABLE_BASE_ADDR_LO32
++#define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
++#define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT2_PAGE_TABLE_BASE_ADDR_HI32
++#define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
++#define VM_CONTEXT2_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
++//VM_CONTEXT3_PAGE_TABLE_BASE_ADDR_LO32
++#define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
++#define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT3_PAGE_TABLE_BASE_ADDR_HI32
++#define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
++#define VM_CONTEXT3_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
++//VM_CONTEXT4_PAGE_TABLE_BASE_ADDR_LO32
++#define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
++#define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT4_PAGE_TABLE_BASE_ADDR_HI32
++#define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
++#define VM_CONTEXT4_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
++//VM_CONTEXT5_PAGE_TABLE_BASE_ADDR_LO32
++#define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
++#define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT5_PAGE_TABLE_BASE_ADDR_HI32
++#define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
++#define VM_CONTEXT5_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
++//VM_CONTEXT6_PAGE_TABLE_BASE_ADDR_LO32
++#define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
++#define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT6_PAGE_TABLE_BASE_ADDR_HI32
++#define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
++#define VM_CONTEXT6_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
++//VM_CONTEXT7_PAGE_TABLE_BASE_ADDR_LO32
++#define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
++#define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT7_PAGE_TABLE_BASE_ADDR_HI32
++#define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
++#define VM_CONTEXT7_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
++//VM_CONTEXT8_PAGE_TABLE_BASE_ADDR_LO32
++#define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
++#define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT8_PAGE_TABLE_BASE_ADDR_HI32
++#define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
++#define VM_CONTEXT8_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
++//VM_CONTEXT9_PAGE_TABLE_BASE_ADDR_LO32
++#define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
++#define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT9_PAGE_TABLE_BASE_ADDR_HI32
++#define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
++#define VM_CONTEXT9_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
++//VM_CONTEXT10_PAGE_TABLE_BASE_ADDR_LO32
++#define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
++#define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT10_PAGE_TABLE_BASE_ADDR_HI32
++#define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
++#define VM_CONTEXT10_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
++//VM_CONTEXT11_PAGE_TABLE_BASE_ADDR_LO32
++#define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
++#define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT11_PAGE_TABLE_BASE_ADDR_HI32
++#define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
++#define VM_CONTEXT11_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
++//VM_CONTEXT12_PAGE_TABLE_BASE_ADDR_LO32
++#define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
++#define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT12_PAGE_TABLE_BASE_ADDR_HI32
++#define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
++#define VM_CONTEXT12_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
++//VM_CONTEXT13_PAGE_TABLE_BASE_ADDR_LO32
++#define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
++#define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT13_PAGE_TABLE_BASE_ADDR_HI32
++#define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
++#define VM_CONTEXT13_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
++//VM_CONTEXT14_PAGE_TABLE_BASE_ADDR_LO32
++#define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
++#define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT14_PAGE_TABLE_BASE_ADDR_HI32
++#define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
++#define VM_CONTEXT14_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
++//VM_CONTEXT15_PAGE_TABLE_BASE_ADDR_LO32
++#define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32__SHIFT 0x0
++#define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR_LO32__PAGE_DIRECTORY_ENTRY_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT15_PAGE_TABLE_BASE_ADDR_HI32
++#define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32__SHIFT 0x0
++#define VM_CONTEXT15_PAGE_TABLE_BASE_ADDR_HI32__PAGE_DIRECTORY_ENTRY_HI32_MASK 0xFFFFFFFFL
++//VM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32
++#define VM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
++#define VM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32
++#define VM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
++#define VM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
++//VM_CONTEXT1_PAGE_TABLE_START_ADDR_LO32
++#define VM_CONTEXT1_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
++#define VM_CONTEXT1_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT1_PAGE_TABLE_START_ADDR_HI32
++#define VM_CONTEXT1_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
++#define VM_CONTEXT1_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
++//VM_CONTEXT2_PAGE_TABLE_START_ADDR_LO32
++#define VM_CONTEXT2_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
++#define VM_CONTEXT2_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT2_PAGE_TABLE_START_ADDR_HI32
++#define VM_CONTEXT2_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
++#define VM_CONTEXT2_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
++//VM_CONTEXT3_PAGE_TABLE_START_ADDR_LO32
++#define VM_CONTEXT3_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
++#define VM_CONTEXT3_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT3_PAGE_TABLE_START_ADDR_HI32
++#define VM_CONTEXT3_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
++#define VM_CONTEXT3_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
++//VM_CONTEXT4_PAGE_TABLE_START_ADDR_LO32
++#define VM_CONTEXT4_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
++#define VM_CONTEXT4_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT4_PAGE_TABLE_START_ADDR_HI32
++#define VM_CONTEXT4_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
++#define VM_CONTEXT4_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
++//VM_CONTEXT5_PAGE_TABLE_START_ADDR_LO32
++#define VM_CONTEXT5_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
++#define VM_CONTEXT5_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT5_PAGE_TABLE_START_ADDR_HI32
++#define VM_CONTEXT5_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
++#define VM_CONTEXT5_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
++//VM_CONTEXT6_PAGE_TABLE_START_ADDR_LO32
++#define VM_CONTEXT6_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
++#define VM_CONTEXT6_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT6_PAGE_TABLE_START_ADDR_HI32
++#define VM_CONTEXT6_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
++#define VM_CONTEXT6_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
++//VM_CONTEXT7_PAGE_TABLE_START_ADDR_LO32
++#define VM_CONTEXT7_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
++#define VM_CONTEXT7_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT7_PAGE_TABLE_START_ADDR_HI32
++#define VM_CONTEXT7_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
++#define VM_CONTEXT7_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
++//VM_CONTEXT8_PAGE_TABLE_START_ADDR_LO32
++#define VM_CONTEXT8_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
++#define VM_CONTEXT8_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT8_PAGE_TABLE_START_ADDR_HI32
++#define VM_CONTEXT8_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
++#define VM_CONTEXT8_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
++//VM_CONTEXT9_PAGE_TABLE_START_ADDR_LO32
++#define VM_CONTEXT9_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
++#define VM_CONTEXT9_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT9_PAGE_TABLE_START_ADDR_HI32
++#define VM_CONTEXT9_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
++#define VM_CONTEXT9_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
++//VM_CONTEXT10_PAGE_TABLE_START_ADDR_LO32
++#define VM_CONTEXT10_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
++#define VM_CONTEXT10_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT10_PAGE_TABLE_START_ADDR_HI32
++#define VM_CONTEXT10_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
++#define VM_CONTEXT10_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
++//VM_CONTEXT11_PAGE_TABLE_START_ADDR_LO32
++#define VM_CONTEXT11_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
++#define VM_CONTEXT11_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT11_PAGE_TABLE_START_ADDR_HI32
++#define VM_CONTEXT11_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
++#define VM_CONTEXT11_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
++//VM_CONTEXT12_PAGE_TABLE_START_ADDR_LO32
++#define VM_CONTEXT12_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
++#define VM_CONTEXT12_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT12_PAGE_TABLE_START_ADDR_HI32
++#define VM_CONTEXT12_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
++#define VM_CONTEXT12_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
++//VM_CONTEXT13_PAGE_TABLE_START_ADDR_LO32
++#define VM_CONTEXT13_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
++#define VM_CONTEXT13_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT13_PAGE_TABLE_START_ADDR_HI32
++#define VM_CONTEXT13_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
++#define VM_CONTEXT13_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
++//VM_CONTEXT14_PAGE_TABLE_START_ADDR_LO32
++#define VM_CONTEXT14_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
++#define VM_CONTEXT14_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT14_PAGE_TABLE_START_ADDR_HI32
++#define VM_CONTEXT14_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
++#define VM_CONTEXT14_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
++//VM_CONTEXT15_PAGE_TABLE_START_ADDR_LO32
++#define VM_CONTEXT15_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
++#define VM_CONTEXT15_PAGE_TABLE_START_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT15_PAGE_TABLE_START_ADDR_HI32
++#define VM_CONTEXT15_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
++#define VM_CONTEXT15_PAGE_TABLE_START_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
++//VM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32
++#define VM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
++#define VM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32
++#define VM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
++#define VM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
++//VM_CONTEXT1_PAGE_TABLE_END_ADDR_LO32
++#define VM_CONTEXT1_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
++#define VM_CONTEXT1_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT1_PAGE_TABLE_END_ADDR_HI32
++#define VM_CONTEXT1_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
++#define VM_CONTEXT1_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
++//VM_CONTEXT2_PAGE_TABLE_END_ADDR_LO32
++#define VM_CONTEXT2_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
++#define VM_CONTEXT2_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT2_PAGE_TABLE_END_ADDR_HI32
++#define VM_CONTEXT2_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
++#define VM_CONTEXT2_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
++//VM_CONTEXT3_PAGE_TABLE_END_ADDR_LO32
++#define VM_CONTEXT3_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
++#define VM_CONTEXT3_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT3_PAGE_TABLE_END_ADDR_HI32
++#define VM_CONTEXT3_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
++#define VM_CONTEXT3_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
++//VM_CONTEXT4_PAGE_TABLE_END_ADDR_LO32
++#define VM_CONTEXT4_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
++#define VM_CONTEXT4_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT4_PAGE_TABLE_END_ADDR_HI32
++#define VM_CONTEXT4_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
++#define VM_CONTEXT4_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
++//VM_CONTEXT5_PAGE_TABLE_END_ADDR_LO32
++#define VM_CONTEXT5_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
++#define VM_CONTEXT5_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT5_PAGE_TABLE_END_ADDR_HI32
++#define VM_CONTEXT5_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
++#define VM_CONTEXT5_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
++//VM_CONTEXT6_PAGE_TABLE_END_ADDR_LO32
++#define VM_CONTEXT6_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
++#define VM_CONTEXT6_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT6_PAGE_TABLE_END_ADDR_HI32
++#define VM_CONTEXT6_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
++#define VM_CONTEXT6_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
++//VM_CONTEXT7_PAGE_TABLE_END_ADDR_LO32
++#define VM_CONTEXT7_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
++#define VM_CONTEXT7_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT7_PAGE_TABLE_END_ADDR_HI32
++#define VM_CONTEXT7_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
++#define VM_CONTEXT7_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
++//VM_CONTEXT8_PAGE_TABLE_END_ADDR_LO32
++#define VM_CONTEXT8_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
++#define VM_CONTEXT8_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT8_PAGE_TABLE_END_ADDR_HI32
++#define VM_CONTEXT8_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
++#define VM_CONTEXT8_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
++//VM_CONTEXT9_PAGE_TABLE_END_ADDR_LO32
++#define VM_CONTEXT9_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
++#define VM_CONTEXT9_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT9_PAGE_TABLE_END_ADDR_HI32
++#define VM_CONTEXT9_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
++#define VM_CONTEXT9_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
++//VM_CONTEXT10_PAGE_TABLE_END_ADDR_LO32
++#define VM_CONTEXT10_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
++#define VM_CONTEXT10_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT10_PAGE_TABLE_END_ADDR_HI32
++#define VM_CONTEXT10_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
++#define VM_CONTEXT10_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
++//VM_CONTEXT11_PAGE_TABLE_END_ADDR_LO32
++#define VM_CONTEXT11_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
++#define VM_CONTEXT11_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT11_PAGE_TABLE_END_ADDR_HI32
++#define VM_CONTEXT11_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
++#define VM_CONTEXT11_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
++//VM_CONTEXT12_PAGE_TABLE_END_ADDR_LO32
++#define VM_CONTEXT12_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
++#define VM_CONTEXT12_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT12_PAGE_TABLE_END_ADDR_HI32
++#define VM_CONTEXT12_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
++#define VM_CONTEXT12_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
++//VM_CONTEXT13_PAGE_TABLE_END_ADDR_LO32
++#define VM_CONTEXT13_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
++#define VM_CONTEXT13_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT13_PAGE_TABLE_END_ADDR_HI32
++#define VM_CONTEXT13_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
++#define VM_CONTEXT13_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
++//VM_CONTEXT14_PAGE_TABLE_END_ADDR_LO32
++#define VM_CONTEXT14_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
++#define VM_CONTEXT14_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT14_PAGE_TABLE_END_ADDR_HI32
++#define VM_CONTEXT14_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
++#define VM_CONTEXT14_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
++//VM_CONTEXT15_PAGE_TABLE_END_ADDR_LO32
++#define VM_CONTEXT15_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32__SHIFT 0x0
++#define VM_CONTEXT15_PAGE_TABLE_END_ADDR_LO32__LOGICAL_PAGE_NUMBER_LO32_MASK 0xFFFFFFFFL
++//VM_CONTEXT15_PAGE_TABLE_END_ADDR_HI32
++#define VM_CONTEXT15_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4__SHIFT 0x0
++#define VM_CONTEXT15_PAGE_TABLE_END_ADDR_HI32__LOGICAL_PAGE_NUMBER_HI4_MASK 0x0000000FL
++
++
++// addressBlock: gc_utcl2_vmsharedpfdec
++//MC_VM_NB_MMIOBASE
++#define MC_VM_NB_MMIOBASE__MMIOBASE__SHIFT 0x0
++#define MC_VM_NB_MMIOBASE__MMIOBASE_MASK 0xFFFFFFFFL
++//MC_VM_NB_MMIOLIMIT
++#define MC_VM_NB_MMIOLIMIT__MMIOLIMIT__SHIFT 0x0
++#define MC_VM_NB_MMIOLIMIT__MMIOLIMIT_MASK 0xFFFFFFFFL
++//MC_VM_NB_PCI_CTRL
++#define MC_VM_NB_PCI_CTRL__MMIOENABLE__SHIFT 0x17
++#define MC_VM_NB_PCI_CTRL__MMIOENABLE_MASK 0x00800000L
++//MC_VM_NB_PCI_ARB
++#define MC_VM_NB_PCI_ARB__VGA_HOLE__SHIFT 0x3
++#define MC_VM_NB_PCI_ARB__VGA_HOLE_MASK 0x00000008L
++//MC_VM_NB_TOP_OF_DRAM_SLOT1
++#define MC_VM_NB_TOP_OF_DRAM_SLOT1__TOP_OF_DRAM__SHIFT 0x17
++#define MC_VM_NB_TOP_OF_DRAM_SLOT1__TOP_OF_DRAM_MASK 0xFF800000L
++//MC_VM_NB_LOWER_TOP_OF_DRAM2
++#define MC_VM_NB_LOWER_TOP_OF_DRAM2__ENABLE__SHIFT 0x0
++#define MC_VM_NB_LOWER_TOP_OF_DRAM2__LOWER_TOM2__SHIFT 0x17
++#define MC_VM_NB_LOWER_TOP_OF_DRAM2__ENABLE_MASK 0x00000001L
++#define MC_VM_NB_LOWER_TOP_OF_DRAM2__LOWER_TOM2_MASK 0xFF800000L
++//MC_VM_NB_UPPER_TOP_OF_DRAM2
++#define MC_VM_NB_UPPER_TOP_OF_DRAM2__UPPER_TOM2__SHIFT 0x0
++#define MC_VM_NB_UPPER_TOP_OF_DRAM2__UPPER_TOM2_MASK 0x00000FFFL
++//MC_VM_FB_OFFSET
++#define MC_VM_FB_OFFSET__FB_OFFSET__SHIFT 0x0
++#define MC_VM_FB_OFFSET__FB_OFFSET_MASK 0x00FFFFFFL
++//MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB
++#define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB__PHYSICAL_PAGE_NUMBER_LSB__SHIFT 0x0
++#define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB__PHYSICAL_PAGE_NUMBER_LSB_MASK 0xFFFFFFFFL
++//MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB
++#define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB__PHYSICAL_PAGE_NUMBER_MSB__SHIFT 0x0
++#define MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB__PHYSICAL_PAGE_NUMBER_MSB_MASK 0x0000000FL
++//MC_VM_STEERING
++#define MC_VM_STEERING__DEFAULT_STEERING__SHIFT 0x0
++#define MC_VM_STEERING__DEFAULT_STEERING_MASK 0x00000003L
++//MC_SHARED_VIRT_RESET_REQ
++#define MC_SHARED_VIRT_RESET_REQ__VF__SHIFT 0x0
++#define MC_SHARED_VIRT_RESET_REQ__PF__SHIFT 0x1f
++#define MC_SHARED_VIRT_RESET_REQ__VF_MASK 0x0000FFFFL
++#define MC_SHARED_VIRT_RESET_REQ__PF_MASK 0x80000000L
++//MC_MEM_POWER_LS
++#define MC_MEM_POWER_LS__LS_SETUP__SHIFT 0x0
++#define MC_MEM_POWER_LS__LS_HOLD__SHIFT 0x6
++#define MC_MEM_POWER_LS__LS_SETUP_MASK 0x0000003FL
++#define MC_MEM_POWER_LS__LS_HOLD_MASK 0x00000FC0L
++//MC_VM_CACHEABLE_DRAM_ADDRESS_START
++#define MC_VM_CACHEABLE_DRAM_ADDRESS_START__ADDRESS__SHIFT 0x0
++#define MC_VM_CACHEABLE_DRAM_ADDRESS_START__ADDRESS_MASK 0x000FFFFFL
++//MC_VM_CACHEABLE_DRAM_ADDRESS_END
++#define MC_VM_CACHEABLE_DRAM_ADDRESS_END__ADDRESS__SHIFT 0x0
++#define MC_VM_CACHEABLE_DRAM_ADDRESS_END__ADDRESS_MASK 0x000FFFFFL
++//MC_VM_APT_CNTL
++#define MC_VM_APT_CNTL__FORCE_MTYPE_UC__SHIFT 0x0
++#define MC_VM_APT_CNTL__DIRECT_SYSTEM_EN__SHIFT 0x1
++#define MC_VM_APT_CNTL__FORCE_MTYPE_UC_MASK 0x00000001L
++#define MC_VM_APT_CNTL__DIRECT_SYSTEM_EN_MASK 0x00000002L
++//MC_VM_LOCAL_HBM_ADDRESS_START
++#define MC_VM_LOCAL_HBM_ADDRESS_START__ADDRESS__SHIFT 0x0
++#define MC_VM_LOCAL_HBM_ADDRESS_START__ADDRESS_MASK 0x000FFFFFL
++//MC_VM_LOCAL_HBM_ADDRESS_END
++#define MC_VM_LOCAL_HBM_ADDRESS_END__ADDRESS__SHIFT 0x0
++#define MC_VM_LOCAL_HBM_ADDRESS_END__ADDRESS_MASK 0x000FFFFFL
++//MC_VM_LOCAL_HBM_ADDRESS_LOCK_CNTL
++#define MC_VM_LOCAL_HBM_ADDRESS_LOCK_CNTL__LOCK__SHIFT 0x0
++#define MC_VM_LOCAL_HBM_ADDRESS_LOCK_CNTL__LOCK_MASK 0x00000001L
++
++
++// addressBlock: gc_utcl2_vmsharedvcdec
++//MC_VM_FB_LOCATION_BASE
++#define MC_VM_FB_LOCATION_BASE__FB_BASE__SHIFT 0x0
++#define MC_VM_FB_LOCATION_BASE__FB_BASE_MASK 0x00FFFFFFL
++//MC_VM_FB_LOCATION_TOP
++#define MC_VM_FB_LOCATION_TOP__FB_TOP__SHIFT 0x0
++#define MC_VM_FB_LOCATION_TOP__FB_TOP_MASK 0x00FFFFFFL
++//MC_VM_AGP_TOP
++#define MC_VM_AGP_TOP__AGP_TOP__SHIFT 0x0
++#define MC_VM_AGP_TOP__AGP_TOP_MASK 0x00FFFFFFL
++//MC_VM_AGP_BOT
++#define MC_VM_AGP_BOT__AGP_BOT__SHIFT 0x0
++#define MC_VM_AGP_BOT__AGP_BOT_MASK 0x00FFFFFFL
++//MC_VM_AGP_BASE
++#define MC_VM_AGP_BASE__AGP_BASE__SHIFT 0x0
++#define MC_VM_AGP_BASE__AGP_BASE_MASK 0x00FFFFFFL
++//MC_VM_SYSTEM_APERTURE_LOW_ADDR
++#define MC_VM_SYSTEM_APERTURE_LOW_ADDR__LOGICAL_ADDR__SHIFT 0x0
++#define MC_VM_SYSTEM_APERTURE_LOW_ADDR__LOGICAL_ADDR_MASK 0x3FFFFFFFL
++//MC_VM_SYSTEM_APERTURE_HIGH_ADDR
++#define MC_VM_SYSTEM_APERTURE_HIGH_ADDR__LOGICAL_ADDR__SHIFT 0x0
++#define MC_VM_SYSTEM_APERTURE_HIGH_ADDR__LOGICAL_ADDR_MASK 0x3FFFFFFFL
++//MC_VM_MX_L1_TLB_CNTL
++#define MC_VM_MX_L1_TLB_CNTL__ENABLE_L1_TLB__SHIFT 0x0
++#define MC_VM_MX_L1_TLB_CNTL__SYSTEM_ACCESS_MODE__SHIFT 0x3
++#define MC_VM_MX_L1_TLB_CNTL__SYSTEM_APERTURE_UNMAPPED_ACCESS__SHIFT 0x5
++#define MC_VM_MX_L1_TLB_CNTL__ENABLE_ADVANCED_DRIVER_MODEL__SHIFT 0x6
++#define MC_VM_MX_L1_TLB_CNTL__ECO_BITS__SHIFT 0x7
++#define MC_VM_MX_L1_TLB_CNTL__MTYPE__SHIFT 0xb
++#define MC_VM_MX_L1_TLB_CNTL__ATC_EN__SHIFT 0xd
++#define MC_VM_MX_L1_TLB_CNTL__ENABLE_L1_TLB_MASK 0x00000001L
++#define MC_VM_MX_L1_TLB_CNTL__SYSTEM_ACCESS_MODE_MASK 0x00000018L
++#define MC_VM_MX_L1_TLB_CNTL__SYSTEM_APERTURE_UNMAPPED_ACCESS_MASK 0x00000020L
++#define MC_VM_MX_L1_TLB_CNTL__ENABLE_ADVANCED_DRIVER_MODEL_MASK 0x00000040L
++#define MC_VM_MX_L1_TLB_CNTL__ECO_BITS_MASK 0x00000780L
++#define MC_VM_MX_L1_TLB_CNTL__MTYPE_MASK 0x00001800L
++#define MC_VM_MX_L1_TLB_CNTL__ATC_EN_MASK 0x00002000L
++
++
++// addressBlock: gc_ea_gceadec
++//GCEA_DRAM_RD_CLI2GRP_MAP0
++#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID0_GROUP__SHIFT 0x0
++#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID1_GROUP__SHIFT 0x2
++#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID2_GROUP__SHIFT 0x4
++#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID3_GROUP__SHIFT 0x6
++#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID4_GROUP__SHIFT 0x8
++#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID5_GROUP__SHIFT 0xa
++#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID6_GROUP__SHIFT 0xc
++#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID7_GROUP__SHIFT 0xe
++#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID8_GROUP__SHIFT 0x10
++#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID9_GROUP__SHIFT 0x12
++#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID10_GROUP__SHIFT 0x14
++#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID11_GROUP__SHIFT 0x16
++#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID12_GROUP__SHIFT 0x18
++#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID13_GROUP__SHIFT 0x1a
++#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID14_GROUP__SHIFT 0x1c
++#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID15_GROUP__SHIFT 0x1e
++#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID0_GROUP_MASK 0x00000003L
++#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID1_GROUP_MASK 0x0000000CL
++#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID2_GROUP_MASK 0x00000030L
++#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID3_GROUP_MASK 0x000000C0L
++#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID4_GROUP_MASK 0x00000300L
++#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID5_GROUP_MASK 0x00000C00L
++#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID6_GROUP_MASK 0x00003000L
++#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID7_GROUP_MASK 0x0000C000L
++#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID8_GROUP_MASK 0x00030000L
++#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID9_GROUP_MASK 0x000C0000L
++#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID10_GROUP_MASK 0x00300000L
++#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID11_GROUP_MASK 0x00C00000L
++#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID12_GROUP_MASK 0x03000000L
++#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID13_GROUP_MASK 0x0C000000L
++#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID14_GROUP_MASK 0x30000000L
++#define GCEA_DRAM_RD_CLI2GRP_MAP0__CID15_GROUP_MASK 0xC0000000L
++//GCEA_DRAM_RD_CLI2GRP_MAP1
++#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID16_GROUP__SHIFT 0x0
++#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID17_GROUP__SHIFT 0x2
++#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID18_GROUP__SHIFT 0x4
++#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID19_GROUP__SHIFT 0x6
++#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID20_GROUP__SHIFT 0x8
++#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID21_GROUP__SHIFT 0xa
++#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID22_GROUP__SHIFT 0xc
++#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID23_GROUP__SHIFT 0xe
++#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID24_GROUP__SHIFT 0x10
++#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID25_GROUP__SHIFT 0x12
++#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID26_GROUP__SHIFT 0x14
++#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID27_GROUP__SHIFT 0x16
++#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID28_GROUP__SHIFT 0x18
++#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID29_GROUP__SHIFT 0x1a
++#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID30_GROUP__SHIFT 0x1c
++#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID31_GROUP__SHIFT 0x1e
++#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID16_GROUP_MASK 0x00000003L
++#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID17_GROUP_MASK 0x0000000CL
++#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID18_GROUP_MASK 0x00000030L
++#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID19_GROUP_MASK 0x000000C0L
++#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID20_GROUP_MASK 0x00000300L
++#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID21_GROUP_MASK 0x00000C00L
++#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID22_GROUP_MASK 0x00003000L
++#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID23_GROUP_MASK 0x0000C000L
++#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID24_GROUP_MASK 0x00030000L
++#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID25_GROUP_MASK 0x000C0000L
++#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID26_GROUP_MASK 0x00300000L
++#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID27_GROUP_MASK 0x00C00000L
++#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID28_GROUP_MASK 0x03000000L
++#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID29_GROUP_MASK 0x0C000000L
++#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID30_GROUP_MASK 0x30000000L
++#define GCEA_DRAM_RD_CLI2GRP_MAP1__CID31_GROUP_MASK 0xC0000000L
++//GCEA_DRAM_WR_CLI2GRP_MAP0
++#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID0_GROUP__SHIFT 0x0
++#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID1_GROUP__SHIFT 0x2
++#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID2_GROUP__SHIFT 0x4
++#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID3_GROUP__SHIFT 0x6
++#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID4_GROUP__SHIFT 0x8
++#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID5_GROUP__SHIFT 0xa
++#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID6_GROUP__SHIFT 0xc
++#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID7_GROUP__SHIFT 0xe
++#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID8_GROUP__SHIFT 0x10
++#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID9_GROUP__SHIFT 0x12
++#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID10_GROUP__SHIFT 0x14
++#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID11_GROUP__SHIFT 0x16
++#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID12_GROUP__SHIFT 0x18
++#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID13_GROUP__SHIFT 0x1a
++#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID14_GROUP__SHIFT 0x1c
++#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID15_GROUP__SHIFT 0x1e
++#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID0_GROUP_MASK 0x00000003L
++#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID1_GROUP_MASK 0x0000000CL
++#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID2_GROUP_MASK 0x00000030L
++#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID3_GROUP_MASK 0x000000C0L
++#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID4_GROUP_MASK 0x00000300L
++#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID5_GROUP_MASK 0x00000C00L
++#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID6_GROUP_MASK 0x00003000L
++#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID7_GROUP_MASK 0x0000C000L
++#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID8_GROUP_MASK 0x00030000L
++#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID9_GROUP_MASK 0x000C0000L
++#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID10_GROUP_MASK 0x00300000L
++#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID11_GROUP_MASK 0x00C00000L
++#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID12_GROUP_MASK 0x03000000L
++#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID13_GROUP_MASK 0x0C000000L
++#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID14_GROUP_MASK 0x30000000L
++#define GCEA_DRAM_WR_CLI2GRP_MAP0__CID15_GROUP_MASK 0xC0000000L
++//GCEA_DRAM_WR_CLI2GRP_MAP1
++#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID16_GROUP__SHIFT 0x0
++#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID17_GROUP__SHIFT 0x2
++#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID18_GROUP__SHIFT 0x4
++#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID19_GROUP__SHIFT 0x6
++#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID20_GROUP__SHIFT 0x8
++#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID21_GROUP__SHIFT 0xa
++#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID22_GROUP__SHIFT 0xc
++#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID23_GROUP__SHIFT 0xe
++#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID24_GROUP__SHIFT 0x10
++#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID25_GROUP__SHIFT 0x12
++#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID26_GROUP__SHIFT 0x14
++#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID27_GROUP__SHIFT 0x16
++#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID28_GROUP__SHIFT 0x18
++#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID29_GROUP__SHIFT 0x1a
++#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID30_GROUP__SHIFT 0x1c
++#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID31_GROUP__SHIFT 0x1e
++#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID16_GROUP_MASK 0x00000003L
++#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID17_GROUP_MASK 0x0000000CL
++#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID18_GROUP_MASK 0x00000030L
++#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID19_GROUP_MASK 0x000000C0L
++#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID20_GROUP_MASK 0x00000300L
++#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID21_GROUP_MASK 0x00000C00L
++#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID22_GROUP_MASK 0x00003000L
++#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID23_GROUP_MASK 0x0000C000L
++#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID24_GROUP_MASK 0x00030000L
++#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID25_GROUP_MASK 0x000C0000L
++#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID26_GROUP_MASK 0x00300000L
++#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID27_GROUP_MASK 0x00C00000L
++#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID28_GROUP_MASK 0x03000000L
++#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID29_GROUP_MASK 0x0C000000L
++#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID30_GROUP_MASK 0x30000000L
++#define GCEA_DRAM_WR_CLI2GRP_MAP1__CID31_GROUP_MASK 0xC0000000L
++//GCEA_DRAM_RD_GRP2VC_MAP
++#define GCEA_DRAM_RD_GRP2VC_MAP__GROUP0_VC__SHIFT 0x0
++#define GCEA_DRAM_RD_GRP2VC_MAP__GROUP1_VC__SHIFT 0x3
++#define GCEA_DRAM_RD_GRP2VC_MAP__GROUP2_VC__SHIFT 0x6
++#define GCEA_DRAM_RD_GRP2VC_MAP__GROUP3_VC__SHIFT 0x9
++#define GCEA_DRAM_RD_GRP2VC_MAP__GROUP0_VC_MASK 0x00000007L
++#define GCEA_DRAM_RD_GRP2VC_MAP__GROUP1_VC_MASK 0x00000038L
++#define GCEA_DRAM_RD_GRP2VC_MAP__GROUP2_VC_MASK 0x000001C0L
++#define GCEA_DRAM_RD_GRP2VC_MAP__GROUP3_VC_MASK 0x00000E00L
++//GCEA_DRAM_WR_GRP2VC_MAP
++#define GCEA_DRAM_WR_GRP2VC_MAP__GROUP0_VC__SHIFT 0x0
++#define GCEA_DRAM_WR_GRP2VC_MAP__GROUP1_VC__SHIFT 0x3
++#define GCEA_DRAM_WR_GRP2VC_MAP__GROUP2_VC__SHIFT 0x6
++#define GCEA_DRAM_WR_GRP2VC_MAP__GROUP3_VC__SHIFT 0x9
++#define GCEA_DRAM_WR_GRP2VC_MAP__GROUP0_VC_MASK 0x00000007L
++#define GCEA_DRAM_WR_GRP2VC_MAP__GROUP1_VC_MASK 0x00000038L
++#define GCEA_DRAM_WR_GRP2VC_MAP__GROUP2_VC_MASK 0x000001C0L
++#define GCEA_DRAM_WR_GRP2VC_MAP__GROUP3_VC_MASK 0x00000E00L
++//GCEA_DRAM_RD_LAZY
++#define GCEA_DRAM_RD_LAZY__GROUP0_DELAY__SHIFT 0x0
++#define GCEA_DRAM_RD_LAZY__GROUP1_DELAY__SHIFT 0x3
++#define GCEA_DRAM_RD_LAZY__GROUP2_DELAY__SHIFT 0x6
++#define GCEA_DRAM_RD_LAZY__GROUP3_DELAY__SHIFT 0x9
++#define GCEA_DRAM_RD_LAZY__GROUP0_DELAY_MASK 0x00000007L
++#define GCEA_DRAM_RD_LAZY__GROUP1_DELAY_MASK 0x00000038L
++#define GCEA_DRAM_RD_LAZY__GROUP2_DELAY_MASK 0x000001C0L
++#define GCEA_DRAM_RD_LAZY__GROUP3_DELAY_MASK 0x00000E00L
++//GCEA_DRAM_WR_LAZY
++#define GCEA_DRAM_WR_LAZY__GROUP0_DELAY__SHIFT 0x0
++#define GCEA_DRAM_WR_LAZY__GROUP1_DELAY__SHIFT 0x3
++#define GCEA_DRAM_WR_LAZY__GROUP2_DELAY__SHIFT 0x6
++#define GCEA_DRAM_WR_LAZY__GROUP3_DELAY__SHIFT 0x9
++#define GCEA_DRAM_WR_LAZY__GROUP0_DELAY_MASK 0x00000007L
++#define GCEA_DRAM_WR_LAZY__GROUP1_DELAY_MASK 0x00000038L
++#define GCEA_DRAM_WR_LAZY__GROUP2_DELAY_MASK 0x000001C0L
++#define GCEA_DRAM_WR_LAZY__GROUP3_DELAY_MASK 0x00000E00L
++//GCEA_DRAM_RD_CAM_CNTL
++#define GCEA_DRAM_RD_CAM_CNTL__DEPTH_GROUP0__SHIFT 0x0
++#define GCEA_DRAM_RD_CAM_CNTL__DEPTH_GROUP1__SHIFT 0x4
++#define GCEA_DRAM_RD_CAM_CNTL__DEPTH_GROUP2__SHIFT 0x8
++#define GCEA_DRAM_RD_CAM_CNTL__DEPTH_GROUP3__SHIFT 0xc
++#define GCEA_DRAM_RD_CAM_CNTL__REORDER_LIMIT_GROUP0__SHIFT 0x10
++#define GCEA_DRAM_RD_CAM_CNTL__REORDER_LIMIT_GROUP1__SHIFT 0x13
++#define GCEA_DRAM_RD_CAM_CNTL__REORDER_LIMIT_GROUP2__SHIFT 0x16
++#define GCEA_DRAM_RD_CAM_CNTL__REORDER_LIMIT_GROUP3__SHIFT 0x19
++#define GCEA_DRAM_RD_CAM_CNTL__DEPTH_GROUP0_MASK 0x0000000FL
++#define GCEA_DRAM_RD_CAM_CNTL__DEPTH_GROUP1_MASK 0x000000F0L
++#define GCEA_DRAM_RD_CAM_CNTL__DEPTH_GROUP2_MASK 0x00000F00L
++#define GCEA_DRAM_RD_CAM_CNTL__DEPTH_GROUP3_MASK 0x0000F000L
++#define GCEA_DRAM_RD_CAM_CNTL__REORDER_LIMIT_GROUP0_MASK 0x00070000L
++#define GCEA_DRAM_RD_CAM_CNTL__REORDER_LIMIT_GROUP1_MASK 0x00380000L
++#define GCEA_DRAM_RD_CAM_CNTL__REORDER_LIMIT_GROUP2_MASK 0x01C00000L
++#define GCEA_DRAM_RD_CAM_CNTL__REORDER_LIMIT_GROUP3_MASK 0x0E000000L
++//GCEA_DRAM_WR_CAM_CNTL
++#define GCEA_DRAM_WR_CAM_CNTL__DEPTH_GROUP0__SHIFT 0x0
++#define GCEA_DRAM_WR_CAM_CNTL__DEPTH_GROUP1__SHIFT 0x4
++#define GCEA_DRAM_WR_CAM_CNTL__DEPTH_GROUP2__SHIFT 0x8
++#define GCEA_DRAM_WR_CAM_CNTL__DEPTH_GROUP3__SHIFT 0xc
++#define GCEA_DRAM_WR_CAM_CNTL__REORDER_LIMIT_GROUP0__SHIFT 0x10
++#define GCEA_DRAM_WR_CAM_CNTL__REORDER_LIMIT_GROUP1__SHIFT 0x13
++#define GCEA_DRAM_WR_CAM_CNTL__REORDER_LIMIT_GROUP2__SHIFT 0x16
++#define GCEA_DRAM_WR_CAM_CNTL__REORDER_LIMIT_GROUP3__SHIFT 0x19
++#define GCEA_DRAM_WR_CAM_CNTL__DEPTH_GROUP0_MASK 0x0000000FL
++#define GCEA_DRAM_WR_CAM_CNTL__DEPTH_GROUP1_MASK 0x000000F0L
++#define GCEA_DRAM_WR_CAM_CNTL__DEPTH_GROUP2_MASK 0x00000F00L
++#define GCEA_DRAM_WR_CAM_CNTL__DEPTH_GROUP3_MASK 0x0000F000L
++#define GCEA_DRAM_WR_CAM_CNTL__REORDER_LIMIT_GROUP0_MASK 0x00070000L
++#define GCEA_DRAM_WR_CAM_CNTL__REORDER_LIMIT_GROUP1_MASK 0x00380000L
++#define GCEA_DRAM_WR_CAM_CNTL__REORDER_LIMIT_GROUP2_MASK 0x01C00000L
++#define GCEA_DRAM_WR_CAM_CNTL__REORDER_LIMIT_GROUP3_MASK 0x0E000000L
++//GCEA_DRAM_PAGE_BURST
++#define GCEA_DRAM_PAGE_BURST__RD_LIMIT_LO__SHIFT 0x0
++#define GCEA_DRAM_PAGE_BURST__RD_LIMIT_HI__SHIFT 0x8
++#define GCEA_DRAM_PAGE_BURST__WR_LIMIT_LO__SHIFT 0x10
++#define GCEA_DRAM_PAGE_BURST__WR_LIMIT_HI__SHIFT 0x18
++#define GCEA_DRAM_PAGE_BURST__RD_LIMIT_LO_MASK 0x000000FFL
++#define GCEA_DRAM_PAGE_BURST__RD_LIMIT_HI_MASK 0x0000FF00L
++#define GCEA_DRAM_PAGE_BURST__WR_LIMIT_LO_MASK 0x00FF0000L
++#define GCEA_DRAM_PAGE_BURST__WR_LIMIT_HI_MASK 0xFF000000L
++//GCEA_DRAM_RD_PRI_AGE
++#define GCEA_DRAM_RD_PRI_AGE__GROUP0_AGING_RATE__SHIFT 0x0
++#define GCEA_DRAM_RD_PRI_AGE__GROUP1_AGING_RATE__SHIFT 0x3
++#define GCEA_DRAM_RD_PRI_AGE__GROUP2_AGING_RATE__SHIFT 0x6
++#define GCEA_DRAM_RD_PRI_AGE__GROUP3_AGING_RATE__SHIFT 0x9
++#define GCEA_DRAM_RD_PRI_AGE__GROUP0_AGE_COEFFICIENT__SHIFT 0xc
++#define GCEA_DRAM_RD_PRI_AGE__GROUP1_AGE_COEFFICIENT__SHIFT 0xf
++#define GCEA_DRAM_RD_PRI_AGE__GROUP2_AGE_COEFFICIENT__SHIFT 0x12
++#define GCEA_DRAM_RD_PRI_AGE__GROUP3_AGE_COEFFICIENT__SHIFT 0x15
++#define GCEA_DRAM_RD_PRI_AGE__GROUP0_AGING_RATE_MASK 0x00000007L
++#define GCEA_DRAM_RD_PRI_AGE__GROUP1_AGING_RATE_MASK 0x00000038L
++#define GCEA_DRAM_RD_PRI_AGE__GROUP2_AGING_RATE_MASK 0x000001C0L
++#define GCEA_DRAM_RD_PRI_AGE__GROUP3_AGING_RATE_MASK 0x00000E00L
++#define GCEA_DRAM_RD_PRI_AGE__GROUP0_AGE_COEFFICIENT_MASK 0x00007000L
++#define GCEA_DRAM_RD_PRI_AGE__GROUP1_AGE_COEFFICIENT_MASK 0x00038000L
++#define GCEA_DRAM_RD_PRI_AGE__GROUP2_AGE_COEFFICIENT_MASK 0x001C0000L
++#define GCEA_DRAM_RD_PRI_AGE__GROUP3_AGE_COEFFICIENT_MASK 0x00E00000L
++//GCEA_DRAM_WR_PRI_AGE
++#define GCEA_DRAM_WR_PRI_AGE__GROUP0_AGING_RATE__SHIFT 0x0
++#define GCEA_DRAM_WR_PRI_AGE__GROUP1_AGING_RATE__SHIFT 0x3
++#define GCEA_DRAM_WR_PRI_AGE__GROUP2_AGING_RATE__SHIFT 0x6
++#define GCEA_DRAM_WR_PRI_AGE__GROUP3_AGING_RATE__SHIFT 0x9
++#define GCEA_DRAM_WR_PRI_AGE__GROUP0_AGE_COEFFICIENT__SHIFT 0xc
++#define GCEA_DRAM_WR_PRI_AGE__GROUP1_AGE_COEFFICIENT__SHIFT 0xf
++#define GCEA_DRAM_WR_PRI_AGE__GROUP2_AGE_COEFFICIENT__SHIFT 0x12
++#define GCEA_DRAM_WR_PRI_AGE__GROUP3_AGE_COEFFICIENT__SHIFT 0x15
++#define GCEA_DRAM_WR_PRI_AGE__GROUP0_AGING_RATE_MASK 0x00000007L
++#define GCEA_DRAM_WR_PRI_AGE__GROUP1_AGING_RATE_MASK 0x00000038L
++#define GCEA_DRAM_WR_PRI_AGE__GROUP2_AGING_RATE_MASK 0x000001C0L
++#define GCEA_DRAM_WR_PRI_AGE__GROUP3_AGING_RATE_MASK 0x00000E00L
++#define GCEA_DRAM_WR_PRI_AGE__GROUP0_AGE_COEFFICIENT_MASK 0x00007000L
++#define GCEA_DRAM_WR_PRI_AGE__GROUP1_AGE_COEFFICIENT_MASK 0x00038000L
++#define GCEA_DRAM_WR_PRI_AGE__GROUP2_AGE_COEFFICIENT_MASK 0x001C0000L
++#define GCEA_DRAM_WR_PRI_AGE__GROUP3_AGE_COEFFICIENT_MASK 0x00E00000L
++//GCEA_DRAM_RD_PRI_QUEUING
++#define GCEA_DRAM_RD_PRI_QUEUING__GROUP0_QUEUING_COEFFICIENT__SHIFT 0x0
++#define GCEA_DRAM_RD_PRI_QUEUING__GROUP1_QUEUING_COEFFICIENT__SHIFT 0x3
++#define GCEA_DRAM_RD_PRI_QUEUING__GROUP2_QUEUING_COEFFICIENT__SHIFT 0x6
++#define GCEA_DRAM_RD_PRI_QUEUING__GROUP3_QUEUING_COEFFICIENT__SHIFT 0x9
++#define GCEA_DRAM_RD_PRI_QUEUING__GROUP0_QUEUING_COEFFICIENT_MASK 0x00000007L
++#define GCEA_DRAM_RD_PRI_QUEUING__GROUP1_QUEUING_COEFFICIENT_MASK 0x00000038L
++#define GCEA_DRAM_RD_PRI_QUEUING__GROUP2_QUEUING_COEFFICIENT_MASK 0x000001C0L
++#define GCEA_DRAM_RD_PRI_QUEUING__GROUP3_QUEUING_COEFFICIENT_MASK 0x00000E00L
++//GCEA_DRAM_WR_PRI_QUEUING
++#define GCEA_DRAM_WR_PRI_QUEUING__GROUP0_QUEUING_COEFFICIENT__SHIFT 0x0
++#define GCEA_DRAM_WR_PRI_QUEUING__GROUP1_QUEUING_COEFFICIENT__SHIFT 0x3
++#define GCEA_DRAM_WR_PRI_QUEUING__GROUP2_QUEUING_COEFFICIENT__SHIFT 0x6
++#define GCEA_DRAM_WR_PRI_QUEUING__GROUP3_QUEUING_COEFFICIENT__SHIFT 0x9
++#define GCEA_DRAM_WR_PRI_QUEUING__GROUP0_QUEUING_COEFFICIENT_MASK 0x00000007L
++#define GCEA_DRAM_WR_PRI_QUEUING__GROUP1_QUEUING_COEFFICIENT_MASK 0x00000038L
++#define GCEA_DRAM_WR_PRI_QUEUING__GROUP2_QUEUING_COEFFICIENT_MASK 0x000001C0L
++#define GCEA_DRAM_WR_PRI_QUEUING__GROUP3_QUEUING_COEFFICIENT_MASK 0x00000E00L
++//GCEA_DRAM_RD_PRI_FIXED
++#define GCEA_DRAM_RD_PRI_FIXED__GROUP0_FIXED_COEFFICIENT__SHIFT 0x0
++#define GCEA_DRAM_RD_PRI_FIXED__GROUP1_FIXED_COEFFICIENT__SHIFT 0x3
++#define GCEA_DRAM_RD_PRI_FIXED__GROUP2_FIXED_COEFFICIENT__SHIFT 0x6
++#define GCEA_DRAM_RD_PRI_FIXED__GROUP3_FIXED_COEFFICIENT__SHIFT 0x9
++#define GCEA_DRAM_RD_PRI_FIXED__GROUP0_FIXED_COEFFICIENT_MASK 0x00000007L
++#define GCEA_DRAM_RD_PRI_FIXED__GROUP1_FIXED_COEFFICIENT_MASK 0x00000038L
++#define GCEA_DRAM_RD_PRI_FIXED__GROUP2_FIXED_COEFFICIENT_MASK 0x000001C0L
++#define GCEA_DRAM_RD_PRI_FIXED__GROUP3_FIXED_COEFFICIENT_MASK 0x00000E00L
++//GCEA_DRAM_WR_PRI_FIXED
++#define GCEA_DRAM_WR_PRI_FIXED__GROUP0_FIXED_COEFFICIENT__SHIFT 0x0
++#define GCEA_DRAM_WR_PRI_FIXED__GROUP1_FIXED_COEFFICIENT__SHIFT 0x3
++#define GCEA_DRAM_WR_PRI_FIXED__GROUP2_FIXED_COEFFICIENT__SHIFT 0x6
++#define GCEA_DRAM_WR_PRI_FIXED__GROUP3_FIXED_COEFFICIENT__SHIFT 0x9
++#define GCEA_DRAM_WR_PRI_FIXED__GROUP0_FIXED_COEFFICIENT_MASK 0x00000007L
++#define GCEA_DRAM_WR_PRI_FIXED__GROUP1_FIXED_COEFFICIENT_MASK 0x00000038L
++#define GCEA_DRAM_WR_PRI_FIXED__GROUP2_FIXED_COEFFICIENT_MASK 0x000001C0L
++#define GCEA_DRAM_WR_PRI_FIXED__GROUP3_FIXED_COEFFICIENT_MASK 0x00000E00L
++//GCEA_DRAM_RD_PRI_URGENCY
++#define GCEA_DRAM_RD_PRI_URGENCY__GROUP0_URGENCY_COEFFICIENT__SHIFT 0x0
++#define GCEA_DRAM_RD_PRI_URGENCY__GROUP1_URGENCY_COEFFICIENT__SHIFT 0x3
++#define GCEA_DRAM_RD_PRI_URGENCY__GROUP2_URGENCY_COEFFICIENT__SHIFT 0x6
++#define GCEA_DRAM_RD_PRI_URGENCY__GROUP3_URGENCY_COEFFICIENT__SHIFT 0x9
++#define GCEA_DRAM_RD_PRI_URGENCY__GROUP0_URGENCY_MODE__SHIFT 0xc
++#define GCEA_DRAM_RD_PRI_URGENCY__GROUP1_URGENCY_MODE__SHIFT 0xd
++#define GCEA_DRAM_RD_PRI_URGENCY__GROUP2_URGENCY_MODE__SHIFT 0xe
++#define GCEA_DRAM_RD_PRI_URGENCY__GROUP3_URGENCY_MODE__SHIFT 0xf
++#define GCEA_DRAM_RD_PRI_URGENCY__GROUP0_URGENCY_COEFFICIENT_MASK 0x00000007L
++#define GCEA_DRAM_RD_PRI_URGENCY__GROUP1_URGENCY_COEFFICIENT_MASK 0x00000038L
++#define GCEA_DRAM_RD_PRI_URGENCY__GROUP2_URGENCY_COEFFICIENT_MASK 0x000001C0L
++#define GCEA_DRAM_RD_PRI_URGENCY__GROUP3_URGENCY_COEFFICIENT_MASK 0x00000E00L
++#define GCEA_DRAM_RD_PRI_URGENCY__GROUP0_URGENCY_MODE_MASK 0x00001000L
++#define GCEA_DRAM_RD_PRI_URGENCY__GROUP1_URGENCY_MODE_MASK 0x00002000L
++#define GCEA_DRAM_RD_PRI_URGENCY__GROUP2_URGENCY_MODE_MASK 0x00004000L
++#define GCEA_DRAM_RD_PRI_URGENCY__GROUP3_URGENCY_MODE_MASK 0x00008000L
++//GCEA_DRAM_WR_PRI_URGENCY
++#define GCEA_DRAM_WR_PRI_URGENCY__GROUP0_URGENCY_COEFFICIENT__SHIFT 0x0
++#define GCEA_DRAM_WR_PRI_URGENCY__GROUP1_URGENCY_COEFFICIENT__SHIFT 0x3
++#define GCEA_DRAM_WR_PRI_URGENCY__GROUP2_URGENCY_COEFFICIENT__SHIFT 0x6
++#define GCEA_DRAM_WR_PRI_URGENCY__GROUP3_URGENCY_COEFFICIENT__SHIFT 0x9
++#define GCEA_DRAM_WR_PRI_URGENCY__GROUP0_URGENCY_MODE__SHIFT 0xc
++#define GCEA_DRAM_WR_PRI_URGENCY__GROUP1_URGENCY_MODE__SHIFT 0xd
++#define GCEA_DRAM_WR_PRI_URGENCY__GROUP2_URGENCY_MODE__SHIFT 0xe
++#define GCEA_DRAM_WR_PRI_URGENCY__GROUP3_URGENCY_MODE__SHIFT 0xf
++#define GCEA_DRAM_WR_PRI_URGENCY__GROUP0_URGENCY_COEFFICIENT_MASK 0x00000007L
++#define GCEA_DRAM_WR_PRI_URGENCY__GROUP1_URGENCY_COEFFICIENT_MASK 0x00000038L
++#define GCEA_DRAM_WR_PRI_URGENCY__GROUP2_URGENCY_COEFFICIENT_MASK 0x000001C0L
++#define GCEA_DRAM_WR_PRI_URGENCY__GROUP3_URGENCY_COEFFICIENT_MASK 0x00000E00L
++#define GCEA_DRAM_WR_PRI_URGENCY__GROUP0_URGENCY_MODE_MASK 0x00001000L
++#define GCEA_DRAM_WR_PRI_URGENCY__GROUP1_URGENCY_MODE_MASK 0x00002000L
++#define GCEA_DRAM_WR_PRI_URGENCY__GROUP2_URGENCY_MODE_MASK 0x00004000L
++#define GCEA_DRAM_WR_PRI_URGENCY__GROUP3_URGENCY_MODE_MASK 0x00008000L
++//GCEA_DRAM_RD_PRI_QUANT_PRI1
++#define GCEA_DRAM_RD_PRI_QUANT_PRI1__GROUP0_THRESHOLD__SHIFT 0x0
++#define GCEA_DRAM_RD_PRI_QUANT_PRI1__GROUP1_THRESHOLD__SHIFT 0x8
++#define GCEA_DRAM_RD_PRI_QUANT_PRI1__GROUP2_THRESHOLD__SHIFT 0x10
++#define GCEA_DRAM_RD_PRI_QUANT_PRI1__GROUP3_THRESHOLD__SHIFT 0x18
++#define GCEA_DRAM_RD_PRI_QUANT_PRI1__GROUP0_THRESHOLD_MASK 0x000000FFL
++#define GCEA_DRAM_RD_PRI_QUANT_PRI1__GROUP1_THRESHOLD_MASK 0x0000FF00L
++#define GCEA_DRAM_RD_PRI_QUANT_PRI1__GROUP2_THRESHOLD_MASK 0x00FF0000L
++#define GCEA_DRAM_RD_PRI_QUANT_PRI1__GROUP3_THRESHOLD_MASK 0xFF000000L
++//GCEA_DRAM_RD_PRI_QUANT_PRI2
++#define GCEA_DRAM_RD_PRI_QUANT_PRI2__GROUP0_THRESHOLD__SHIFT 0x0
++#define GCEA_DRAM_RD_PRI_QUANT_PRI2__GROUP1_THRESHOLD__SHIFT 0x8
++#define GCEA_DRAM_RD_PRI_QUANT_PRI2__GROUP2_THRESHOLD__SHIFT 0x10
++#define GCEA_DRAM_RD_PRI_QUANT_PRI2__GROUP3_THRESHOLD__SHIFT 0x18
++#define GCEA_DRAM_RD_PRI_QUANT_PRI2__GROUP0_THRESHOLD_MASK 0x000000FFL
++#define GCEA_DRAM_RD_PRI_QUANT_PRI2__GROUP1_THRESHOLD_MASK 0x0000FF00L
++#define GCEA_DRAM_RD_PRI_QUANT_PRI2__GROUP2_THRESHOLD_MASK 0x00FF0000L
++#define GCEA_DRAM_RD_PRI_QUANT_PRI2__GROUP3_THRESHOLD_MASK 0xFF000000L
++//GCEA_DRAM_RD_PRI_QUANT_PRI3
++#define GCEA_DRAM_RD_PRI_QUANT_PRI3__GROUP0_THRESHOLD__SHIFT 0x0
++#define GCEA_DRAM_RD_PRI_QUANT_PRI3__GROUP1_THRESHOLD__SHIFT 0x8
++#define GCEA_DRAM_RD_PRI_QUANT_PRI3__GROUP2_THRESHOLD__SHIFT 0x10
++#define GCEA_DRAM_RD_PRI_QUANT_PRI3__GROUP3_THRESHOLD__SHIFT 0x18
++#define GCEA_DRAM_RD_PRI_QUANT_PRI3__GROUP0_THRESHOLD_MASK 0x000000FFL
++#define GCEA_DRAM_RD_PRI_QUANT_PRI3__GROUP1_THRESHOLD_MASK 0x0000FF00L
++#define GCEA_DRAM_RD_PRI_QUANT_PRI3__GROUP2_THRESHOLD_MASK 0x00FF0000L
++#define GCEA_DRAM_RD_PRI_QUANT_PRI3__GROUP3_THRESHOLD_MASK 0xFF000000L
++//GCEA_DRAM_WR_PRI_QUANT_PRI1
++#define GCEA_DRAM_WR_PRI_QUANT_PRI1__GROUP0_THRESHOLD__SHIFT 0x0
++#define GCEA_DRAM_WR_PRI_QUANT_PRI1__GROUP1_THRESHOLD__SHIFT 0x8
++#define GCEA_DRAM_WR_PRI_QUANT_PRI1__GROUP2_THRESHOLD__SHIFT 0x10
++#define GCEA_DRAM_WR_PRI_QUANT_PRI1__GROUP3_THRESHOLD__SHIFT 0x18
++#define GCEA_DRAM_WR_PRI_QUANT_PRI1__GROUP0_THRESHOLD_MASK 0x000000FFL
++#define GCEA_DRAM_WR_PRI_QUANT_PRI1__GROUP1_THRESHOLD_MASK 0x0000FF00L
++#define GCEA_DRAM_WR_PRI_QUANT_PRI1__GROUP2_THRESHOLD_MASK 0x00FF0000L
++#define GCEA_DRAM_WR_PRI_QUANT_PRI1__GROUP3_THRESHOLD_MASK 0xFF000000L
++//GCEA_DRAM_WR_PRI_QUANT_PRI2
++#define GCEA_DRAM_WR_PRI_QUANT_PRI2__GROUP0_THRESHOLD__SHIFT 0x0
++#define GCEA_DRAM_WR_PRI_QUANT_PRI2__GROUP1_THRESHOLD__SHIFT 0x8
++#define GCEA_DRAM_WR_PRI_QUANT_PRI2__GROUP2_THRESHOLD__SHIFT 0x10
++#define GCEA_DRAM_WR_PRI_QUANT_PRI2__GROUP3_THRESHOLD__SHIFT 0x18
++#define GCEA_DRAM_WR_PRI_QUANT_PRI2__GROUP0_THRESHOLD_MASK 0x000000FFL
++#define GCEA_DRAM_WR_PRI_QUANT_PRI2__GROUP1_THRESHOLD_MASK 0x0000FF00L
++#define GCEA_DRAM_WR_PRI_QUANT_PRI2__GROUP2_THRESHOLD_MASK 0x00FF0000L
++#define GCEA_DRAM_WR_PRI_QUANT_PRI2__GROUP3_THRESHOLD_MASK 0xFF000000L
++//GCEA_DRAM_WR_PRI_QUANT_PRI3
++#define GCEA_DRAM_WR_PRI_QUANT_PRI3__GROUP0_THRESHOLD__SHIFT 0x0
++#define GCEA_DRAM_WR_PRI_QUANT_PRI3__GROUP1_THRESHOLD__SHIFT 0x8
++#define GCEA_DRAM_WR_PRI_QUANT_PRI3__GROUP2_THRESHOLD__SHIFT 0x10
++#define GCEA_DRAM_WR_PRI_QUANT_PRI3__GROUP3_THRESHOLD__SHIFT 0x18
++#define GCEA_DRAM_WR_PRI_QUANT_PRI3__GROUP0_THRESHOLD_MASK 0x000000FFL
++#define GCEA_DRAM_WR_PRI_QUANT_PRI3__GROUP1_THRESHOLD_MASK 0x0000FF00L
++#define GCEA_DRAM_WR_PRI_QUANT_PRI3__GROUP2_THRESHOLD_MASK 0x00FF0000L
++#define GCEA_DRAM_WR_PRI_QUANT_PRI3__GROUP3_THRESHOLD_MASK 0xFF000000L
++//GCEA_ADDRNORM_BASE_ADDR0
++#define GCEA_ADDRNORM_BASE_ADDR0__ADDR_RNG_VAL__SHIFT 0x0
++#define GCEA_ADDRNORM_BASE_ADDR0__LGCY_MMIO_HOLE_EN__SHIFT 0x1
++#define GCEA_ADDRNORM_BASE_ADDR0__INTLV_NUM_CHAN__SHIFT 0x4
++#define GCEA_ADDRNORM_BASE_ADDR0__INTLV_ADDR_SEL__SHIFT 0x8
++#define GCEA_ADDRNORM_BASE_ADDR0__BASE_ADDR__SHIFT 0xc
++#define GCEA_ADDRNORM_BASE_ADDR0__ADDR_RNG_VAL_MASK 0x00000001L
++#define GCEA_ADDRNORM_BASE_ADDR0__LGCY_MMIO_HOLE_EN_MASK 0x00000002L
++#define GCEA_ADDRNORM_BASE_ADDR0__INTLV_NUM_CHAN_MASK 0x000000F0L
++#define GCEA_ADDRNORM_BASE_ADDR0__INTLV_ADDR_SEL_MASK 0x00000700L
++#define GCEA_ADDRNORM_BASE_ADDR0__BASE_ADDR_MASK 0xFFFFF000L
++//GCEA_ADDRNORM_LIMIT_ADDR0
++#define GCEA_ADDRNORM_LIMIT_ADDR0__DST_FABRIC_ID__SHIFT 0x0
++#define GCEA_ADDRNORM_LIMIT_ADDR0__INTLV_NUM_SOCKETS__SHIFT 0x8
++#define GCEA_ADDRNORM_LIMIT_ADDR0__INTLV_NUM_DIES__SHIFT 0xa
++#define GCEA_ADDRNORM_LIMIT_ADDR0__LIMIT_ADDR__SHIFT 0xc
++#define GCEA_ADDRNORM_LIMIT_ADDR0__DST_FABRIC_ID_MASK 0x0000000FL
++#define GCEA_ADDRNORM_LIMIT_ADDR0__INTLV_NUM_SOCKETS_MASK 0x00000100L
++#define GCEA_ADDRNORM_LIMIT_ADDR0__INTLV_NUM_DIES_MASK 0x00000C00L
++#define GCEA_ADDRNORM_LIMIT_ADDR0__LIMIT_ADDR_MASK 0xFFFFF000L
++//GCEA_ADDRNORM_BASE_ADDR1
++#define GCEA_ADDRNORM_BASE_ADDR1__ADDR_RNG_VAL__SHIFT 0x0
++#define GCEA_ADDRNORM_BASE_ADDR1__LGCY_MMIO_HOLE_EN__SHIFT 0x1
++#define GCEA_ADDRNORM_BASE_ADDR1__INTLV_NUM_CHAN__SHIFT 0x4
++#define GCEA_ADDRNORM_BASE_ADDR1__INTLV_ADDR_SEL__SHIFT 0x8
++#define GCEA_ADDRNORM_BASE_ADDR1__BASE_ADDR__SHIFT 0xc
++#define GCEA_ADDRNORM_BASE_ADDR1__ADDR_RNG_VAL_MASK 0x00000001L
++#define GCEA_ADDRNORM_BASE_ADDR1__LGCY_MMIO_HOLE_EN_MASK 0x00000002L
++#define GCEA_ADDRNORM_BASE_ADDR1__INTLV_NUM_CHAN_MASK 0x000000F0L
++#define GCEA_ADDRNORM_BASE_ADDR1__INTLV_ADDR_SEL_MASK 0x00000700L
++#define GCEA_ADDRNORM_BASE_ADDR1__BASE_ADDR_MASK 0xFFFFF000L
++//GCEA_ADDRNORM_LIMIT_ADDR1
++#define GCEA_ADDRNORM_LIMIT_ADDR1__DST_FABRIC_ID__SHIFT 0x0
++#define GCEA_ADDRNORM_LIMIT_ADDR1__INTLV_NUM_SOCKETS__SHIFT 0x8
++#define GCEA_ADDRNORM_LIMIT_ADDR1__INTLV_NUM_DIES__SHIFT 0xa
++#define GCEA_ADDRNORM_LIMIT_ADDR1__LIMIT_ADDR__SHIFT 0xc
++#define GCEA_ADDRNORM_LIMIT_ADDR1__DST_FABRIC_ID_MASK 0x0000000FL
++#define GCEA_ADDRNORM_LIMIT_ADDR1__INTLV_NUM_SOCKETS_MASK 0x00000100L
++#define GCEA_ADDRNORM_LIMIT_ADDR1__INTLV_NUM_DIES_MASK 0x00000C00L
++#define GCEA_ADDRNORM_LIMIT_ADDR1__LIMIT_ADDR_MASK 0xFFFFF000L
++//GCEA_ADDRNORM_OFFSET_ADDR1
++#define GCEA_ADDRNORM_OFFSET_ADDR1__HI_ADDR_OFFSET_EN__SHIFT 0x0
++#define GCEA_ADDRNORM_OFFSET_ADDR1__HI_ADDR_OFFSET__SHIFT 0x14
++#define GCEA_ADDRNORM_OFFSET_ADDR1__HI_ADDR_OFFSET_EN_MASK 0x00000001L
++#define GCEA_ADDRNORM_OFFSET_ADDR1__HI_ADDR_OFFSET_MASK 0xFFF00000L
++//GCEA_ADDRNORM_HOLE_CNTL
++#define GCEA_ADDRNORM_HOLE_CNTL__DRAM_HOLE_VALID__SHIFT 0x0
++#define GCEA_ADDRNORM_HOLE_CNTL__DRAM_HOLE_OFFSET__SHIFT 0x7
++#define GCEA_ADDRNORM_HOLE_CNTL__DRAM_HOLE_VALID_MASK 0x00000001L
++#define GCEA_ADDRNORM_HOLE_CNTL__DRAM_HOLE_OFFSET_MASK 0x0000FF80L
++//GCEA_ADDRDEC_BANK_CFG
++#define GCEA_ADDRDEC_BANK_CFG__BANK_MASK_DRAM__SHIFT 0x0
++#define GCEA_ADDRDEC_BANK_CFG__BANK_MASK_GMI__SHIFT 0x5
++#define GCEA_ADDRDEC_BANK_CFG__BANKGROUP_SEL_DRAM__SHIFT 0xa
++#define GCEA_ADDRDEC_BANK_CFG__BANKGROUP_SEL_GMI__SHIFT 0xd
++#define GCEA_ADDRDEC_BANK_CFG__BANKGROUP_INTERLEAVE_DRAM__SHIFT 0x10
++#define GCEA_ADDRDEC_BANK_CFG__BANKGROUP_INTERLEAVE_GMI__SHIFT 0x11
++#define GCEA_ADDRDEC_BANK_CFG__BANK_MASK_DRAM_MASK 0x0000001FL
++#define GCEA_ADDRDEC_BANK_CFG__BANK_MASK_GMI_MASK 0x000003E0L
++#define GCEA_ADDRDEC_BANK_CFG__BANKGROUP_SEL_DRAM_MASK 0x00001C00L
++#define GCEA_ADDRDEC_BANK_CFG__BANKGROUP_SEL_GMI_MASK 0x0000E000L
++#define GCEA_ADDRDEC_BANK_CFG__BANKGROUP_INTERLEAVE_DRAM_MASK 0x00010000L
++#define GCEA_ADDRDEC_BANK_CFG__BANKGROUP_INTERLEAVE_GMI_MASK 0x00020000L
++//GCEA_ADDRDEC_MISC_CFG
++#define GCEA_ADDRDEC_MISC_CFG__VCM_EN0__SHIFT 0x0
++#define GCEA_ADDRDEC_MISC_CFG__VCM_EN1__SHIFT 0x1
++#define GCEA_ADDRDEC_MISC_CFG__VCM_EN2__SHIFT 0x2
++#define GCEA_ADDRDEC_MISC_CFG__VCM_EN3__SHIFT 0x3
++#define GCEA_ADDRDEC_MISC_CFG__VCM_EN4__SHIFT 0x4
++#define GCEA_ADDRDEC_MISC_CFG__PCH_MASK_DRAM__SHIFT 0x8
++#define GCEA_ADDRDEC_MISC_CFG__PCH_MASK_GMI__SHIFT 0x9
++#define GCEA_ADDRDEC_MISC_CFG__CH_MASK_DRAM__SHIFT 0xc
++#define GCEA_ADDRDEC_MISC_CFG__CH_MASK_GMI__SHIFT 0x10
++#define GCEA_ADDRDEC_MISC_CFG__CS_MASK_DRAM__SHIFT 0x14
++#define GCEA_ADDRDEC_MISC_CFG__CS_MASK_GMI__SHIFT 0x16
++#define GCEA_ADDRDEC_MISC_CFG__RM_MASK_DRAM__SHIFT 0x18
++#define GCEA_ADDRDEC_MISC_CFG__RM_MASK_GMI__SHIFT 0x1b
++#define GCEA_ADDRDEC_MISC_CFG__VCM_EN0_MASK 0x00000001L
++#define GCEA_ADDRDEC_MISC_CFG__VCM_EN1_MASK 0x00000002L
++#define GCEA_ADDRDEC_MISC_CFG__VCM_EN2_MASK 0x00000004L
++#define GCEA_ADDRDEC_MISC_CFG__VCM_EN3_MASK 0x00000008L
++#define GCEA_ADDRDEC_MISC_CFG__VCM_EN4_MASK 0x00000010L
++#define GCEA_ADDRDEC_MISC_CFG__PCH_MASK_DRAM_MASK 0x00000100L
++#define GCEA_ADDRDEC_MISC_CFG__PCH_MASK_GMI_MASK 0x00000200L
++#define GCEA_ADDRDEC_MISC_CFG__CH_MASK_DRAM_MASK 0x0000F000L
++#define GCEA_ADDRDEC_MISC_CFG__CH_MASK_GMI_MASK 0x000F0000L
++#define GCEA_ADDRDEC_MISC_CFG__CS_MASK_DRAM_MASK 0x00300000L
++#define GCEA_ADDRDEC_MISC_CFG__CS_MASK_GMI_MASK 0x00C00000L
++#define GCEA_ADDRDEC_MISC_CFG__RM_MASK_DRAM_MASK 0x07000000L
++#define GCEA_ADDRDEC_MISC_CFG__RM_MASK_GMI_MASK 0x38000000L
++//GCEA_ADDRDECDRAM_ADDR_HASH_BANK0
++#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK0__XOR_ENABLE__SHIFT 0x0
++#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK0__COL_XOR__SHIFT 0x1
++#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK0__ROW_XOR__SHIFT 0xe
++#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK0__XOR_ENABLE_MASK 0x00000001L
++#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK0__COL_XOR_MASK 0x00003FFEL
++#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK0__ROW_XOR_MASK 0xFFFFC000L
++//GCEA_ADDRDECDRAM_ADDR_HASH_BANK1
++#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK1__XOR_ENABLE__SHIFT 0x0
++#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK1__COL_XOR__SHIFT 0x1
++#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK1__ROW_XOR__SHIFT 0xe
++#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK1__XOR_ENABLE_MASK 0x00000001L
++#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK1__COL_XOR_MASK 0x00003FFEL
++#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK1__ROW_XOR_MASK 0xFFFFC000L
++//GCEA_ADDRDECDRAM_ADDR_HASH_BANK2
++#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK2__XOR_ENABLE__SHIFT 0x0
++#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK2__COL_XOR__SHIFT 0x1
++#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK2__ROW_XOR__SHIFT 0xe
++#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK2__XOR_ENABLE_MASK 0x00000001L
++#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK2__COL_XOR_MASK 0x00003FFEL
++#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK2__ROW_XOR_MASK 0xFFFFC000L
++//GCEA_ADDRDECDRAM_ADDR_HASH_BANK3
++#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK3__XOR_ENABLE__SHIFT 0x0
++#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK3__COL_XOR__SHIFT 0x1
++#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK3__ROW_XOR__SHIFT 0xe
++#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK3__XOR_ENABLE_MASK 0x00000001L
++#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK3__COL_XOR_MASK 0x00003FFEL
++#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK3__ROW_XOR_MASK 0xFFFFC000L
++//GCEA_ADDRDECDRAM_ADDR_HASH_BANK4
++#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK4__XOR_ENABLE__SHIFT 0x0
++#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK4__COL_XOR__SHIFT 0x1
++#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK4__ROW_XOR__SHIFT 0xe
++#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK4__XOR_ENABLE_MASK 0x00000001L
++#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK4__COL_XOR_MASK 0x00003FFEL
++#define GCEA_ADDRDECDRAM_ADDR_HASH_BANK4__ROW_XOR_MASK 0xFFFFC000L
++//GCEA_ADDRDECDRAM_ADDR_HASH_PC
++#define GCEA_ADDRDECDRAM_ADDR_HASH_PC__XOR_ENABLE__SHIFT 0x0
++#define GCEA_ADDRDECDRAM_ADDR_HASH_PC__COL_XOR__SHIFT 0x1
++#define GCEA_ADDRDECDRAM_ADDR_HASH_PC__ROW_XOR__SHIFT 0xe
++#define GCEA_ADDRDECDRAM_ADDR_HASH_PC__XOR_ENABLE_MASK 0x00000001L
++#define GCEA_ADDRDECDRAM_ADDR_HASH_PC__COL_XOR_MASK 0x00003FFEL
++#define GCEA_ADDRDECDRAM_ADDR_HASH_PC__ROW_XOR_MASK 0xFFFFC000L
++//GCEA_ADDRDECDRAM_ADDR_HASH_PC2
++#define GCEA_ADDRDECDRAM_ADDR_HASH_PC2__BANK_XOR__SHIFT 0x0
++#define GCEA_ADDRDECDRAM_ADDR_HASH_PC2__BANK_XOR_MASK 0x0000001FL
++//GCEA_ADDRDECDRAM_ADDR_HASH_CS0
++#define GCEA_ADDRDECDRAM_ADDR_HASH_CS0__XOR_ENABLE__SHIFT 0x0
++#define GCEA_ADDRDECDRAM_ADDR_HASH_CS0__NA_XOR__SHIFT 0x1
++#define GCEA_ADDRDECDRAM_ADDR_HASH_CS0__XOR_ENABLE_MASK 0x00000001L
++#define GCEA_ADDRDECDRAM_ADDR_HASH_CS0__NA_XOR_MASK 0xFFFFFFFEL
++//GCEA_ADDRDECDRAM_ADDR_HASH_CS1
++#define GCEA_ADDRDECDRAM_ADDR_HASH_CS1__XOR_ENABLE__SHIFT 0x0
++#define GCEA_ADDRDECDRAM_ADDR_HASH_CS1__NA_XOR__SHIFT 0x1
++#define GCEA_ADDRDECDRAM_ADDR_HASH_CS1__XOR_ENABLE_MASK 0x00000001L
++#define GCEA_ADDRDECDRAM_ADDR_HASH_CS1__NA_XOR_MASK 0xFFFFFFFEL
++//GCEA_ADDRDECDRAM_HARVEST_ENABLE
++#define GCEA_ADDRDECDRAM_HARVEST_ENABLE__FORCE_B3_EN__SHIFT 0x0
++#define GCEA_ADDRDECDRAM_HARVEST_ENABLE__FORCE_B3_VAL__SHIFT 0x1
++#define GCEA_ADDRDECDRAM_HARVEST_ENABLE__FORCE_B4_EN__SHIFT 0x2
++#define GCEA_ADDRDECDRAM_HARVEST_ENABLE__FORCE_B4_VAL__SHIFT 0x3
++#define GCEA_ADDRDECDRAM_HARVEST_ENABLE__FORCE_B3_EN_MASK 0x00000001L
++#define GCEA_ADDRDECDRAM_HARVEST_ENABLE__FORCE_B3_VAL_MASK 0x00000002L
++#define GCEA_ADDRDECDRAM_HARVEST_ENABLE__FORCE_B4_EN_MASK 0x00000004L
++#define GCEA_ADDRDECDRAM_HARVEST_ENABLE__FORCE_B4_VAL_MASK 0x00000008L
++//GCEA_ADDRDEC0_BASE_ADDR_CS0
++#define GCEA_ADDRDEC0_BASE_ADDR_CS0__CS_ENABLE__SHIFT 0x0
++#define GCEA_ADDRDEC0_BASE_ADDR_CS0__BASE_ADDR__SHIFT 0x1
++#define GCEA_ADDRDEC0_BASE_ADDR_CS0__CS_ENABLE_MASK 0x00000001L
++#define GCEA_ADDRDEC0_BASE_ADDR_CS0__BASE_ADDR_MASK 0xFFFFFFFEL
++//GCEA_ADDRDEC0_BASE_ADDR_CS1
++#define GCEA_ADDRDEC0_BASE_ADDR_CS1__CS_ENABLE__SHIFT 0x0
++#define GCEA_ADDRDEC0_BASE_ADDR_CS1__BASE_ADDR__SHIFT 0x1
++#define GCEA_ADDRDEC0_BASE_ADDR_CS1__CS_ENABLE_MASK 0x00000001L
++#define GCEA_ADDRDEC0_BASE_ADDR_CS1__BASE_ADDR_MASK 0xFFFFFFFEL
++//GCEA_ADDRDEC0_BASE_ADDR_CS2
++#define GCEA_ADDRDEC0_BASE_ADDR_CS2__CS_ENABLE__SHIFT 0x0
++#define GCEA_ADDRDEC0_BASE_ADDR_CS2__BASE_ADDR__SHIFT 0x1
++#define GCEA_ADDRDEC0_BASE_ADDR_CS2__CS_ENABLE_MASK 0x00000001L
++#define GCEA_ADDRDEC0_BASE_ADDR_CS2__BASE_ADDR_MASK 0xFFFFFFFEL
++//GCEA_ADDRDEC0_BASE_ADDR_CS3
++#define GCEA_ADDRDEC0_BASE_ADDR_CS3__CS_ENABLE__SHIFT 0x0
++#define GCEA_ADDRDEC0_BASE_ADDR_CS3__BASE_ADDR__SHIFT 0x1
++#define GCEA_ADDRDEC0_BASE_ADDR_CS3__CS_ENABLE_MASK 0x00000001L
++#define GCEA_ADDRDEC0_BASE_ADDR_CS3__BASE_ADDR_MASK 0xFFFFFFFEL
++//GCEA_ADDRDEC0_BASE_ADDR_SECCS0
++#define GCEA_ADDRDEC0_BASE_ADDR_SECCS0__CS_ENABLE__SHIFT 0x0
++#define GCEA_ADDRDEC0_BASE_ADDR_SECCS0__BASE_ADDR__SHIFT 0x1
++#define GCEA_ADDRDEC0_BASE_ADDR_SECCS0__CS_ENABLE_MASK 0x00000001L
++#define GCEA_ADDRDEC0_BASE_ADDR_SECCS0__BASE_ADDR_MASK 0xFFFFFFFEL
++//GCEA_ADDRDEC0_BASE_ADDR_SECCS1
++#define GCEA_ADDRDEC0_BASE_ADDR_SECCS1__CS_ENABLE__SHIFT 0x0
++#define GCEA_ADDRDEC0_BASE_ADDR_SECCS1__BASE_ADDR__SHIFT 0x1
++#define GCEA_ADDRDEC0_BASE_ADDR_SECCS1__CS_ENABLE_MASK 0x00000001L
++#define GCEA_ADDRDEC0_BASE_ADDR_SECCS1__BASE_ADDR_MASK 0xFFFFFFFEL
++//GCEA_ADDRDEC0_BASE_ADDR_SECCS2
++#define GCEA_ADDRDEC0_BASE_ADDR_SECCS2__CS_ENABLE__SHIFT 0x0
++#define GCEA_ADDRDEC0_BASE_ADDR_SECCS2__BASE_ADDR__SHIFT 0x1
++#define GCEA_ADDRDEC0_BASE_ADDR_SECCS2__CS_ENABLE_MASK 0x00000001L
++#define GCEA_ADDRDEC0_BASE_ADDR_SECCS2__BASE_ADDR_MASK 0xFFFFFFFEL
++//GCEA_ADDRDEC0_BASE_ADDR_SECCS3
++#define GCEA_ADDRDEC0_BASE_ADDR_SECCS3__CS_ENABLE__SHIFT 0x0
++#define GCEA_ADDRDEC0_BASE_ADDR_SECCS3__BASE_ADDR__SHIFT 0x1
++#define GCEA_ADDRDEC0_BASE_ADDR_SECCS3__CS_ENABLE_MASK 0x00000001L
++#define GCEA_ADDRDEC0_BASE_ADDR_SECCS3__BASE_ADDR_MASK 0xFFFFFFFEL
++//GCEA_ADDRDEC0_ADDR_MASK_CS01
++#define GCEA_ADDRDEC0_ADDR_MASK_CS01__ADDR_MASK__SHIFT 0x1
++#define GCEA_ADDRDEC0_ADDR_MASK_CS01__ADDR_MASK_MASK 0xFFFFFFFEL
++//GCEA_ADDRDEC0_ADDR_MASK_CS23
++#define GCEA_ADDRDEC0_ADDR_MASK_CS23__ADDR_MASK__SHIFT 0x1
++#define GCEA_ADDRDEC0_ADDR_MASK_CS23__ADDR_MASK_MASK 0xFFFFFFFEL
++//GCEA_ADDRDEC0_ADDR_MASK_SECCS01
++#define GCEA_ADDRDEC0_ADDR_MASK_SECCS01__ADDR_MASK__SHIFT 0x1
++#define GCEA_ADDRDEC0_ADDR_MASK_SECCS01__ADDR_MASK_MASK 0xFFFFFFFEL
++//GCEA_ADDRDEC0_ADDR_MASK_SECCS23
++#define GCEA_ADDRDEC0_ADDR_MASK_SECCS23__ADDR_MASK__SHIFT 0x1
++#define GCEA_ADDRDEC0_ADDR_MASK_SECCS23__ADDR_MASK_MASK 0xFFFFFFFEL
++//GCEA_ADDRDEC0_ADDR_CFG_CS01
++#define GCEA_ADDRDEC0_ADDR_CFG_CS01__NUM_BANK_GROUPS__SHIFT 0x2
++#define GCEA_ADDRDEC0_ADDR_CFG_CS01__NUM_RM__SHIFT 0x4
++#define GCEA_ADDRDEC0_ADDR_CFG_CS01__NUM_ROW_LO__SHIFT 0x8
++#define GCEA_ADDRDEC0_ADDR_CFG_CS01__NUM_ROW_HI__SHIFT 0xc
++#define GCEA_ADDRDEC0_ADDR_CFG_CS01__NUM_COL__SHIFT 0x10
++#define GCEA_ADDRDEC0_ADDR_CFG_CS01__NUM_BANKS__SHIFT 0x14
++#define GCEA_ADDRDEC0_ADDR_CFG_CS01__NUM_BANK_GROUPS_MASK 0x0000000CL
++#define GCEA_ADDRDEC0_ADDR_CFG_CS01__NUM_RM_MASK 0x00000030L
++#define GCEA_ADDRDEC0_ADDR_CFG_CS01__NUM_ROW_LO_MASK 0x00000F00L
++#define GCEA_ADDRDEC0_ADDR_CFG_CS01__NUM_ROW_HI_MASK 0x0000F000L
++#define GCEA_ADDRDEC0_ADDR_CFG_CS01__NUM_COL_MASK 0x000F0000L
++#define GCEA_ADDRDEC0_ADDR_CFG_CS01__NUM_BANKS_MASK 0x00300000L
++//GCEA_ADDRDEC0_ADDR_CFG_CS23
++#define GCEA_ADDRDEC0_ADDR_CFG_CS23__NUM_BANK_GROUPS__SHIFT 0x2
++#define GCEA_ADDRDEC0_ADDR_CFG_CS23__NUM_RM__SHIFT 0x4
++#define GCEA_ADDRDEC0_ADDR_CFG_CS23__NUM_ROW_LO__SHIFT 0x8
++#define GCEA_ADDRDEC0_ADDR_CFG_CS23__NUM_ROW_HI__SHIFT 0xc
++#define GCEA_ADDRDEC0_ADDR_CFG_CS23__NUM_COL__SHIFT 0x10
++#define GCEA_ADDRDEC0_ADDR_CFG_CS23__NUM_BANKS__SHIFT 0x14
++#define GCEA_ADDRDEC0_ADDR_CFG_CS23__NUM_BANK_GROUPS_MASK 0x0000000CL
++#define GCEA_ADDRDEC0_ADDR_CFG_CS23__NUM_RM_MASK 0x00000030L
++#define GCEA_ADDRDEC0_ADDR_CFG_CS23__NUM_ROW_LO_MASK 0x00000F00L
++#define GCEA_ADDRDEC0_ADDR_CFG_CS23__NUM_ROW_HI_MASK 0x0000F000L
++#define GCEA_ADDRDEC0_ADDR_CFG_CS23__NUM_COL_MASK 0x000F0000L
++#define GCEA_ADDRDEC0_ADDR_CFG_CS23__NUM_BANKS_MASK 0x00300000L
++//GCEA_ADDRDEC0_ADDR_SEL_CS01
++#define GCEA_ADDRDEC0_ADDR_SEL_CS01__BANK0__SHIFT 0x0
++#define GCEA_ADDRDEC0_ADDR_SEL_CS01__BANK1__SHIFT 0x4
++#define GCEA_ADDRDEC0_ADDR_SEL_CS01__BANK2__SHIFT 0x8
++#define GCEA_ADDRDEC0_ADDR_SEL_CS01__BANK3__SHIFT 0xc
++#define GCEA_ADDRDEC0_ADDR_SEL_CS01__BANK4__SHIFT 0x10
++#define GCEA_ADDRDEC0_ADDR_SEL_CS01__ROW_LO__SHIFT 0x18
++#define GCEA_ADDRDEC0_ADDR_SEL_CS01__ROW_HI__SHIFT 0x1c
++#define GCEA_ADDRDEC0_ADDR_SEL_CS01__BANK0_MASK 0x0000000FL
++#define GCEA_ADDRDEC0_ADDR_SEL_CS01__BANK1_MASK 0x000000F0L
++#define GCEA_ADDRDEC0_ADDR_SEL_CS01__BANK2_MASK 0x00000F00L
++#define GCEA_ADDRDEC0_ADDR_SEL_CS01__BANK3_MASK 0x0000F000L
++#define GCEA_ADDRDEC0_ADDR_SEL_CS01__BANK4_MASK 0x000F0000L
++#define GCEA_ADDRDEC0_ADDR_SEL_CS01__ROW_LO_MASK 0x0F000000L
++#define GCEA_ADDRDEC0_ADDR_SEL_CS01__ROW_HI_MASK 0xF0000000L
++//GCEA_ADDRDEC0_ADDR_SEL_CS23
++#define GCEA_ADDRDEC0_ADDR_SEL_CS23__BANK0__SHIFT 0x0
++#define GCEA_ADDRDEC0_ADDR_SEL_CS23__BANK1__SHIFT 0x4
++#define GCEA_ADDRDEC0_ADDR_SEL_CS23__BANK2__SHIFT 0x8
++#define GCEA_ADDRDEC0_ADDR_SEL_CS23__BANK3__SHIFT 0xc
++#define GCEA_ADDRDEC0_ADDR_SEL_CS23__BANK4__SHIFT 0x10
++#define GCEA_ADDRDEC0_ADDR_SEL_CS23__ROW_LO__SHIFT 0x18
++#define GCEA_ADDRDEC0_ADDR_SEL_CS23__ROW_HI__SHIFT 0x1c
++#define GCEA_ADDRDEC0_ADDR_SEL_CS23__BANK0_MASK 0x0000000FL
++#define GCEA_ADDRDEC0_ADDR_SEL_CS23__BANK1_MASK 0x000000F0L
++#define GCEA_ADDRDEC0_ADDR_SEL_CS23__BANK2_MASK 0x00000F00L
++#define GCEA_ADDRDEC0_ADDR_SEL_CS23__BANK3_MASK 0x0000F000L
++#define GCEA_ADDRDEC0_ADDR_SEL_CS23__BANK4_MASK 0x000F0000L
++#define GCEA_ADDRDEC0_ADDR_SEL_CS23__ROW_LO_MASK 0x0F000000L
++#define GCEA_ADDRDEC0_ADDR_SEL_CS23__ROW_HI_MASK 0xF0000000L
++//GCEA_ADDRDEC0_COL_SEL_LO_CS01
++#define GCEA_ADDRDEC0_COL_SEL_LO_CS01__COL0__SHIFT 0x0
++#define GCEA_ADDRDEC0_COL_SEL_LO_CS01__COL1__SHIFT 0x4
++#define GCEA_ADDRDEC0_COL_SEL_LO_CS01__COL2__SHIFT 0x8
++#define GCEA_ADDRDEC0_COL_SEL_LO_CS01__COL3__SHIFT 0xc
++#define GCEA_ADDRDEC0_COL_SEL_LO_CS01__COL4__SHIFT 0x10
++#define GCEA_ADDRDEC0_COL_SEL_LO_CS01__COL5__SHIFT 0x14
++#define GCEA_ADDRDEC0_COL_SEL_LO_CS01__COL6__SHIFT 0x18
++#define GCEA_ADDRDEC0_COL_SEL_LO_CS01__COL7__SHIFT 0x1c
++#define GCEA_ADDRDEC0_COL_SEL_LO_CS01__COL0_MASK 0x0000000FL
++#define GCEA_ADDRDEC0_COL_SEL_LO_CS01__COL1_MASK 0x000000F0L
++#define GCEA_ADDRDEC0_COL_SEL_LO_CS01__COL2_MASK 0x00000F00L
++#define GCEA_ADDRDEC0_COL_SEL_LO_CS01__COL3_MASK 0x0000F000L
++#define GCEA_ADDRDEC0_COL_SEL_LO_CS01__COL4_MASK 0x000F0000L
++#define GCEA_ADDRDEC0_COL_SEL_LO_CS01__COL5_MASK 0x00F00000L
++#define GCEA_ADDRDEC0_COL_SEL_LO_CS01__COL6_MASK 0x0F000000L
++#define GCEA_ADDRDEC0_COL_SEL_LO_CS01__COL7_MASK 0xF0000000L
++//GCEA_ADDRDEC0_COL_SEL_LO_CS23
++#define GCEA_ADDRDEC0_COL_SEL_LO_CS23__COL0__SHIFT 0x0
++#define GCEA_ADDRDEC0_COL_SEL_LO_CS23__COL1__SHIFT 0x4
++#define GCEA_ADDRDEC0_COL_SEL_LO_CS23__COL2__SHIFT 0x8
++#define GCEA_ADDRDEC0_COL_SEL_LO_CS23__COL3__SHIFT 0xc
++#define GCEA_ADDRDEC0_COL_SEL_LO_CS23__COL4__SHIFT 0x10
++#define GCEA_ADDRDEC0_COL_SEL_LO_CS23__COL5__SHIFT 0x14
++#define GCEA_ADDRDEC0_COL_SEL_LO_CS23__COL6__SHIFT 0x18
++#define GCEA_ADDRDEC0_COL_SEL_LO_CS23__COL7__SHIFT 0x1c
++#define GCEA_ADDRDEC0_COL_SEL_LO_CS23__COL0_MASK 0x0000000FL
++#define GCEA_ADDRDEC0_COL_SEL_LO_CS23__COL1_MASK 0x000000F0L
++#define GCEA_ADDRDEC0_COL_SEL_LO_CS23__COL2_MASK 0x00000F00L
++#define GCEA_ADDRDEC0_COL_SEL_LO_CS23__COL3_MASK 0x0000F000L
++#define GCEA_ADDRDEC0_COL_SEL_LO_CS23__COL4_MASK 0x000F0000L
++#define GCEA_ADDRDEC0_COL_SEL_LO_CS23__COL5_MASK 0x00F00000L
++#define GCEA_ADDRDEC0_COL_SEL_LO_CS23__COL6_MASK 0x0F000000L
++#define GCEA_ADDRDEC0_COL_SEL_LO_CS23__COL7_MASK 0xF0000000L
++//GCEA_ADDRDEC0_COL_SEL_HI_CS01
++#define GCEA_ADDRDEC0_COL_SEL_HI_CS01__COL8__SHIFT 0x0
++#define GCEA_ADDRDEC0_COL_SEL_HI_CS01__COL9__SHIFT 0x4
++#define GCEA_ADDRDEC0_COL_SEL_HI_CS01__COL10__SHIFT 0x8
++#define GCEA_ADDRDEC0_COL_SEL_HI_CS01__COL11__SHIFT 0xc
++#define GCEA_ADDRDEC0_COL_SEL_HI_CS01__COL12__SHIFT 0x10
++#define GCEA_ADDRDEC0_COL_SEL_HI_CS01__COL13__SHIFT 0x14
++#define GCEA_ADDRDEC0_COL_SEL_HI_CS01__COL14__SHIFT 0x18
++#define GCEA_ADDRDEC0_COL_SEL_HI_CS01__COL15__SHIFT 0x1c
++#define GCEA_ADDRDEC0_COL_SEL_HI_CS01__COL8_MASK 0x0000000FL
++#define GCEA_ADDRDEC0_COL_SEL_HI_CS01__COL9_MASK 0x000000F0L
++#define GCEA_ADDRDEC0_COL_SEL_HI_CS01__COL10_MASK 0x00000F00L
++#define GCEA_ADDRDEC0_COL_SEL_HI_CS01__COL11_MASK 0x0000F000L
++#define GCEA_ADDRDEC0_COL_SEL_HI_CS01__COL12_MASK 0x000F0000L
++#define GCEA_ADDRDEC0_COL_SEL_HI_CS01__COL13_MASK 0x00F00000L
++#define GCEA_ADDRDEC0_COL_SEL_HI_CS01__COL14_MASK 0x0F000000L
++#define GCEA_ADDRDEC0_COL_SEL_HI_CS01__COL15_MASK 0xF0000000L
++//GCEA_ADDRDEC0_COL_SEL_HI_CS23
++#define GCEA_ADDRDEC0_COL_SEL_HI_CS23__COL8__SHIFT 0x0
++#define GCEA_ADDRDEC0_COL_SEL_HI_CS23__COL9__SHIFT 0x4
++#define GCEA_ADDRDEC0_COL_SEL_HI_CS23__COL10__SHIFT 0x8
++#define GCEA_ADDRDEC0_COL_SEL_HI_CS23__COL11__SHIFT 0xc
++#define GCEA_ADDRDEC0_COL_SEL_HI_CS23__COL12__SHIFT 0x10
++#define GCEA_ADDRDEC0_COL_SEL_HI_CS23__COL13__SHIFT 0x14
++#define GCEA_ADDRDEC0_COL_SEL_HI_CS23__COL14__SHIFT 0x18
++#define GCEA_ADDRDEC0_COL_SEL_HI_CS23__COL15__SHIFT 0x1c
++#define GCEA_ADDRDEC0_COL_SEL_HI_CS23__COL8_MASK 0x0000000FL
++#define GCEA_ADDRDEC0_COL_SEL_HI_CS23__COL9_MASK 0x000000F0L
++#define GCEA_ADDRDEC0_COL_SEL_HI_CS23__COL10_MASK 0x00000F00L
++#define GCEA_ADDRDEC0_COL_SEL_HI_CS23__COL11_MASK 0x0000F000L
++#define GCEA_ADDRDEC0_COL_SEL_HI_CS23__COL12_MASK 0x000F0000L
++#define GCEA_ADDRDEC0_COL_SEL_HI_CS23__COL13_MASK 0x00F00000L
++#define GCEA_ADDRDEC0_COL_SEL_HI_CS23__COL14_MASK 0x0F000000L
++#define GCEA_ADDRDEC0_COL_SEL_HI_CS23__COL15_MASK 0xF0000000L
++//GCEA_ADDRDEC0_RM_SEL_CS01
++#define GCEA_ADDRDEC0_RM_SEL_CS01__RM0__SHIFT 0x0
++#define GCEA_ADDRDEC0_RM_SEL_CS01__RM1__SHIFT 0x4
++#define GCEA_ADDRDEC0_RM_SEL_CS01__RM2__SHIFT 0x8
++#define GCEA_ADDRDEC0_RM_SEL_CS01__CHAN_BIT__SHIFT 0xc
++#define GCEA_ADDRDEC0_RM_SEL_CS01__INVERT_ROW_MSBS_EVEN__SHIFT 0x10
++#define GCEA_ADDRDEC0_RM_SEL_CS01__INVERT_ROW_MSBS_ODD__SHIFT 0x12
++#define GCEA_ADDRDEC0_RM_SEL_CS01__RM0_MASK 0x0000000FL
++#define GCEA_ADDRDEC0_RM_SEL_CS01__RM1_MASK 0x000000F0L
++#define GCEA_ADDRDEC0_RM_SEL_CS01__RM2_MASK 0x00000F00L
++#define GCEA_ADDRDEC0_RM_SEL_CS01__CHAN_BIT_MASK 0x0000F000L
++#define GCEA_ADDRDEC0_RM_SEL_CS01__INVERT_ROW_MSBS_EVEN_MASK 0x00030000L
++#define GCEA_ADDRDEC0_RM_SEL_CS01__INVERT_ROW_MSBS_ODD_MASK 0x000C0000L
++//GCEA_ADDRDEC0_RM_SEL_CS23
++#define GCEA_ADDRDEC0_RM_SEL_CS23__RM0__SHIFT 0x0
++#define GCEA_ADDRDEC0_RM_SEL_CS23__RM1__SHIFT 0x4
++#define GCEA_ADDRDEC0_RM_SEL_CS23__RM2__SHIFT 0x8
++#define GCEA_ADDRDEC0_RM_SEL_CS23__CHAN_BIT__SHIFT 0xc
++#define GCEA_ADDRDEC0_RM_SEL_CS23__INVERT_ROW_MSBS_EVEN__SHIFT 0x10
++#define GCEA_ADDRDEC0_RM_SEL_CS23__INVERT_ROW_MSBS_ODD__SHIFT 0x12
++#define GCEA_ADDRDEC0_RM_SEL_CS23__RM0_MASK 0x0000000FL
++#define GCEA_ADDRDEC0_RM_SEL_CS23__RM1_MASK 0x000000F0L
++#define GCEA_ADDRDEC0_RM_SEL_CS23__RM2_MASK 0x00000F00L
++#define GCEA_ADDRDEC0_RM_SEL_CS23__CHAN_BIT_MASK 0x0000F000L
++#define GCEA_ADDRDEC0_RM_SEL_CS23__INVERT_ROW_MSBS_EVEN_MASK 0x00030000L
++#define GCEA_ADDRDEC0_RM_SEL_CS23__INVERT_ROW_MSBS_ODD_MASK 0x000C0000L
++//GCEA_ADDRDEC0_RM_SEL_SECCS01
++#define GCEA_ADDRDEC0_RM_SEL_SECCS01__RM0__SHIFT 0x0
++#define GCEA_ADDRDEC0_RM_SEL_SECCS01__RM1__SHIFT 0x4
++#define GCEA_ADDRDEC0_RM_SEL_SECCS01__RM2__SHIFT 0x8
++#define GCEA_ADDRDEC0_RM_SEL_SECCS01__CHAN_BIT__SHIFT 0xc
++#define GCEA_ADDRDEC0_RM_SEL_SECCS01__INVERT_ROW_MSBS_EVEN__SHIFT 0x10
++#define GCEA_ADDRDEC0_RM_SEL_SECCS01__INVERT_ROW_MSBS_ODD__SHIFT 0x12
++#define GCEA_ADDRDEC0_RM_SEL_SECCS01__RM0_MASK 0x0000000FL
++#define GCEA_ADDRDEC0_RM_SEL_SECCS01__RM1_MASK 0x000000F0L
++#define GCEA_ADDRDEC0_RM_SEL_SECCS01__RM2_MASK 0x00000F00L
++#define GCEA_ADDRDEC0_RM_SEL_SECCS01__CHAN_BIT_MASK 0x0000F000L
++#define GCEA_ADDRDEC0_RM_SEL_SECCS01__INVERT_ROW_MSBS_EVEN_MASK 0x00030000L
++#define GCEA_ADDRDEC0_RM_SEL_SECCS01__INVERT_ROW_MSBS_ODD_MASK 0x000C0000L
++//GCEA_ADDRDEC0_RM_SEL_SECCS23
++#define GCEA_ADDRDEC0_RM_SEL_SECCS23__RM0__SHIFT 0x0
++#define GCEA_ADDRDEC0_RM_SEL_SECCS23__RM1__SHIFT 0x4
++#define GCEA_ADDRDEC0_RM_SEL_SECCS23__RM2__SHIFT 0x8
++#define GCEA_ADDRDEC0_RM_SEL_SECCS23__CHAN_BIT__SHIFT 0xc
++#define GCEA_ADDRDEC0_RM_SEL_SECCS23__INVERT_ROW_MSBS_EVEN__SHIFT 0x10
++#define GCEA_ADDRDEC0_RM_SEL_SECCS23__INVERT_ROW_MSBS_ODD__SHIFT 0x12
++#define GCEA_ADDRDEC0_RM_SEL_SECCS23__RM0_MASK 0x0000000FL
++#define GCEA_ADDRDEC0_RM_SEL_SECCS23__RM1_MASK 0x000000F0L
++#define GCEA_ADDRDEC0_RM_SEL_SECCS23__RM2_MASK 0x00000F00L
++#define GCEA_ADDRDEC0_RM_SEL_SECCS23__CHAN_BIT_MASK 0x0000F000L
++#define GCEA_ADDRDEC0_RM_SEL_SECCS23__INVERT_ROW_MSBS_EVEN_MASK 0x00030000L
++#define GCEA_ADDRDEC0_RM_SEL_SECCS23__INVERT_ROW_MSBS_ODD_MASK 0x000C0000L
++//GCEA_ADDRDEC1_BASE_ADDR_CS0
++#define GCEA_ADDRDEC1_BASE_ADDR_CS0__CS_ENABLE__SHIFT 0x0
++#define GCEA_ADDRDEC1_BASE_ADDR_CS0__BASE_ADDR__SHIFT 0x1
++#define GCEA_ADDRDEC1_BASE_ADDR_CS0__CS_ENABLE_MASK 0x00000001L
++#define GCEA_ADDRDEC1_BASE_ADDR_CS0__BASE_ADDR_MASK 0xFFFFFFFEL
++//GCEA_ADDRDEC1_BASE_ADDR_CS1
++#define GCEA_ADDRDEC1_BASE_ADDR_CS1__CS_ENABLE__SHIFT 0x0
++#define GCEA_ADDRDEC1_BASE_ADDR_CS1__BASE_ADDR__SHIFT 0x1
++#define GCEA_ADDRDEC1_BASE_ADDR_CS1__CS_ENABLE_MASK 0x00000001L
++#define GCEA_ADDRDEC1_BASE_ADDR_CS1__BASE_ADDR_MASK 0xFFFFFFFEL
++//GCEA_ADDRDEC1_BASE_ADDR_CS2
++#define GCEA_ADDRDEC1_BASE_ADDR_CS2__CS_ENABLE__SHIFT 0x0
++#define GCEA_ADDRDEC1_BASE_ADDR_CS2__BASE_ADDR__SHIFT 0x1
++#define GCEA_ADDRDEC1_BASE_ADDR_CS2__CS_ENABLE_MASK 0x00000001L
++#define GCEA_ADDRDEC1_BASE_ADDR_CS2__BASE_ADDR_MASK 0xFFFFFFFEL
++//GCEA_ADDRDEC1_BASE_ADDR_CS3
++#define GCEA_ADDRDEC1_BASE_ADDR_CS3__CS_ENABLE__SHIFT 0x0
++#define GCEA_ADDRDEC1_BASE_ADDR_CS3__BASE_ADDR__SHIFT 0x1
++#define GCEA_ADDRDEC1_BASE_ADDR_CS3__CS_ENABLE_MASK 0x00000001L
++#define GCEA_ADDRDEC1_BASE_ADDR_CS3__BASE_ADDR_MASK 0xFFFFFFFEL
++//GCEA_ADDRDEC1_BASE_ADDR_SECCS0
++#define GCEA_ADDRDEC1_BASE_ADDR_SECCS0__CS_ENABLE__SHIFT 0x0
++#define GCEA_ADDRDEC1_BASE_ADDR_SECCS0__BASE_ADDR__SHIFT 0x1
++#define GCEA_ADDRDEC1_BASE_ADDR_SECCS0__CS_ENABLE_MASK 0x00000001L
++#define GCEA_ADDRDEC1_BASE_ADDR_SECCS0__BASE_ADDR_MASK 0xFFFFFFFEL
++//GCEA_ADDRDEC1_BASE_ADDR_SECCS1
++#define GCEA_ADDRDEC1_BASE_ADDR_SECCS1__CS_ENABLE__SHIFT 0x0
++#define GCEA_ADDRDEC1_BASE_ADDR_SECCS1__BASE_ADDR__SHIFT 0x1
++#define GCEA_ADDRDEC1_BASE_ADDR_SECCS1__CS_ENABLE_MASK 0x00000001L
++#define GCEA_ADDRDEC1_BASE_ADDR_SECCS1__BASE_ADDR_MASK 0xFFFFFFFEL
++//GCEA_ADDRDEC1_BASE_ADDR_SECCS2
++#define GCEA_ADDRDEC1_BASE_ADDR_SECCS2__CS_ENABLE__SHIFT 0x0
++#define GCEA_ADDRDEC1_BASE_ADDR_SECCS2__BASE_ADDR__SHIFT 0x1
++#define GCEA_ADDRDEC1_BASE_ADDR_SECCS2__CS_ENABLE_MASK 0x00000001L
++#define GCEA_ADDRDEC1_BASE_ADDR_SECCS2__BASE_ADDR_MASK 0xFFFFFFFEL
++//GCEA_ADDRDEC1_BASE_ADDR_SECCS3
++#define GCEA_ADDRDEC1_BASE_ADDR_SECCS3__CS_ENABLE__SHIFT 0x0
++#define GCEA_ADDRDEC1_BASE_ADDR_SECCS3__BASE_ADDR__SHIFT 0x1
++#define GCEA_ADDRDEC1_BASE_ADDR_SECCS3__CS_ENABLE_MASK 0x00000001L
++#define GCEA_ADDRDEC1_BASE_ADDR_SECCS3__BASE_ADDR_MASK 0xFFFFFFFEL
++//GCEA_ADDRDEC1_ADDR_MASK_CS01
++#define GCEA_ADDRDEC1_ADDR_MASK_CS01__ADDR_MASK__SHIFT 0x1
++#define GCEA_ADDRDEC1_ADDR_MASK_CS01__ADDR_MASK_MASK 0xFFFFFFFEL
++//GCEA_ADDRDEC1_ADDR_MASK_CS23
++#define GCEA_ADDRDEC1_ADDR_MASK_CS23__ADDR_MASK__SHIFT 0x1
++#define GCEA_ADDRDEC1_ADDR_MASK_CS23__ADDR_MASK_MASK 0xFFFFFFFEL
++//GCEA_ADDRDEC1_ADDR_MASK_SECCS01
++#define GCEA_ADDRDEC1_ADDR_MASK_SECCS01__ADDR_MASK__SHIFT 0x1
++#define GCEA_ADDRDEC1_ADDR_MASK_SECCS01__ADDR_MASK_MASK 0xFFFFFFFEL
++//GCEA_ADDRDEC1_ADDR_MASK_SECCS23
++#define GCEA_ADDRDEC1_ADDR_MASK_SECCS23__ADDR_MASK__SHIFT 0x1
++#define GCEA_ADDRDEC1_ADDR_MASK_SECCS23__ADDR_MASK_MASK 0xFFFFFFFEL
++//GCEA_ADDRDEC1_ADDR_CFG_CS01
++#define GCEA_ADDRDEC1_ADDR_CFG_CS01__NUM_BANK_GROUPS__SHIFT 0x2
++#define GCEA_ADDRDEC1_ADDR_CFG_CS01__NUM_RM__SHIFT 0x4
++#define GCEA_ADDRDEC1_ADDR_CFG_CS01__NUM_ROW_LO__SHIFT 0x8
++#define GCEA_ADDRDEC1_ADDR_CFG_CS01__NUM_ROW_HI__SHIFT 0xc
++#define GCEA_ADDRDEC1_ADDR_CFG_CS01__NUM_COL__SHIFT 0x10
++#define GCEA_ADDRDEC1_ADDR_CFG_CS01__NUM_BANKS__SHIFT 0x14
++#define GCEA_ADDRDEC1_ADDR_CFG_CS01__NUM_BANK_GROUPS_MASK 0x0000000CL
++#define GCEA_ADDRDEC1_ADDR_CFG_CS01__NUM_RM_MASK 0x00000030L
++#define GCEA_ADDRDEC1_ADDR_CFG_CS01__NUM_ROW_LO_MASK 0x00000F00L
++#define GCEA_ADDRDEC1_ADDR_CFG_CS01__NUM_ROW_HI_MASK 0x0000F000L
++#define GCEA_ADDRDEC1_ADDR_CFG_CS01__NUM_COL_MASK 0x000F0000L
++#define GCEA_ADDRDEC1_ADDR_CFG_CS01__NUM_BANKS_MASK 0x00300000L
++//GCEA_ADDRDEC1_ADDR_CFG_CS23
++#define GCEA_ADDRDEC1_ADDR_CFG_CS23__NUM_BANK_GROUPS__SHIFT 0x2
++#define GCEA_ADDRDEC1_ADDR_CFG_CS23__NUM_RM__SHIFT 0x4
++#define GCEA_ADDRDEC1_ADDR_CFG_CS23__NUM_ROW_LO__SHIFT 0x8
++#define GCEA_ADDRDEC1_ADDR_CFG_CS23__NUM_ROW_HI__SHIFT 0xc
++#define GCEA_ADDRDEC1_ADDR_CFG_CS23__NUM_COL__SHIFT 0x10
++#define GCEA_ADDRDEC1_ADDR_CFG_CS23__NUM_BANKS__SHIFT 0x14
++#define GCEA_ADDRDEC1_ADDR_CFG_CS23__NUM_BANK_GROUPS_MASK 0x0000000CL
++#define GCEA_ADDRDEC1_ADDR_CFG_CS23__NUM_RM_MASK 0x00000030L
++#define GCEA_ADDRDEC1_ADDR_CFG_CS23__NUM_ROW_LO_MASK 0x00000F00L
++#define GCEA_ADDRDEC1_ADDR_CFG_CS23__NUM_ROW_HI_MASK 0x0000F000L
++#define GCEA_ADDRDEC1_ADDR_CFG_CS23__NUM_COL_MASK 0x000F0000L
++#define GCEA_ADDRDEC1_ADDR_CFG_CS23__NUM_BANKS_MASK 0x00300000L
++//GCEA_ADDRDEC1_ADDR_SEL_CS01
++#define GCEA_ADDRDEC1_ADDR_SEL_CS01__BANK0__SHIFT 0x0
++#define GCEA_ADDRDEC1_ADDR_SEL_CS01__BANK1__SHIFT 0x4
++#define GCEA_ADDRDEC1_ADDR_SEL_CS01__BANK2__SHIFT 0x8
++#define GCEA_ADDRDEC1_ADDR_SEL_CS01__BANK3__SHIFT 0xc
++#define GCEA_ADDRDEC1_ADDR_SEL_CS01__BANK4__SHIFT 0x10
++#define GCEA_ADDRDEC1_ADDR_SEL_CS01__ROW_LO__SHIFT 0x18
++#define GCEA_ADDRDEC1_ADDR_SEL_CS01__ROW_HI__SHIFT 0x1c
++#define GCEA_ADDRDEC1_ADDR_SEL_CS01__BANK0_MASK 0x0000000FL
++#define GCEA_ADDRDEC1_ADDR_SEL_CS01__BANK1_MASK 0x000000F0L
++#define GCEA_ADDRDEC1_ADDR_SEL_CS01__BANK2_MASK 0x00000F00L
++#define GCEA_ADDRDEC1_ADDR_SEL_CS01__BANK3_MASK 0x0000F000L
++#define GCEA_ADDRDEC1_ADDR_SEL_CS01__BANK4_MASK 0x000F0000L
++#define GCEA_ADDRDEC1_ADDR_SEL_CS01__ROW_LO_MASK 0x0F000000L
++#define GCEA_ADDRDEC1_ADDR_SEL_CS01__ROW_HI_MASK 0xF0000000L
++//GCEA_ADDRDEC1_ADDR_SEL_CS23
++#define GCEA_ADDRDEC1_ADDR_SEL_CS23__BANK0__SHIFT 0x0
++#define GCEA_ADDRDEC1_ADDR_SEL_CS23__BANK1__SHIFT 0x4
++#define GCEA_ADDRDEC1_ADDR_SEL_CS23__BANK2__SHIFT 0x8
++#define GCEA_ADDRDEC1_ADDR_SEL_CS23__BANK3__SHIFT 0xc
++#define GCEA_ADDRDEC1_ADDR_SEL_CS23__BANK4__SHIFT 0x10
++#define GCEA_ADDRDEC1_ADDR_SEL_CS23__ROW_LO__SHIFT 0x18
++#define GCEA_ADDRDEC1_ADDR_SEL_CS23__ROW_HI__SHIFT 0x1c
++#define GCEA_ADDRDEC1_ADDR_SEL_CS23__BANK0_MASK 0x0000000FL
++#define GCEA_ADDRDEC1_ADDR_SEL_CS23__BANK1_MASK 0x000000F0L
++#define GCEA_ADDRDEC1_ADDR_SEL_CS23__BANK2_MASK 0x00000F00L
++#define GCEA_ADDRDEC1_ADDR_SEL_CS23__BANK3_MASK 0x0000F000L
++#define GCEA_ADDRDEC1_ADDR_SEL_CS23__BANK4_MASK 0x000F0000L
++#define GCEA_ADDRDEC1_ADDR_SEL_CS23__ROW_LO_MASK 0x0F000000L
++#define GCEA_ADDRDEC1_ADDR_SEL_CS23__ROW_HI_MASK 0xF0000000L
++//GCEA_ADDRDEC1_COL_SEL_LO_CS01
++#define GCEA_ADDRDEC1_COL_SEL_LO_CS01__COL0__SHIFT 0x0
++#define GCEA_ADDRDEC1_COL_SEL_LO_CS01__COL1__SHIFT 0x4
++#define GCEA_ADDRDEC1_COL_SEL_LO_CS01__COL2__SHIFT 0x8
++#define GCEA_ADDRDEC1_COL_SEL_LO_CS01__COL3__SHIFT 0xc
++#define GCEA_ADDRDEC1_COL_SEL_LO_CS01__COL4__SHIFT 0x10
++#define GCEA_ADDRDEC1_COL_SEL_LO_CS01__COL5__SHIFT 0x14
++#define GCEA_ADDRDEC1_COL_SEL_LO_CS01__COL6__SHIFT 0x18
++#define GCEA_ADDRDEC1_COL_SEL_LO_CS01__COL7__SHIFT 0x1c
++#define GCEA_ADDRDEC1_COL_SEL_LO_CS01__COL0_MASK 0x0000000FL
++#define GCEA_ADDRDEC1_COL_SEL_LO_CS01__COL1_MASK 0x000000F0L
++#define GCEA_ADDRDEC1_COL_SEL_LO_CS01__COL2_MASK 0x00000F00L
++#define GCEA_ADDRDEC1_COL_SEL_LO_CS01__COL3_MASK 0x0000F000L
++#define GCEA_ADDRDEC1_COL_SEL_LO_CS01__COL4_MASK 0x000F0000L
++#define GCEA_ADDRDEC1_COL_SEL_LO_CS01__COL5_MASK 0x00F00000L
++#define GCEA_ADDRDEC1_COL_SEL_LO_CS01__COL6_MASK 0x0F000000L
++#define GCEA_ADDRDEC1_COL_SEL_LO_CS01__COL7_MASK 0xF0000000L
++//GCEA_ADDRDEC1_COL_SEL_LO_CS23
++#define GCEA_ADDRDEC1_COL_SEL_LO_CS23__COL0__SHIFT 0x0
++#define GCEA_ADDRDEC1_COL_SEL_LO_CS23__COL1__SHIFT 0x4
++#define GCEA_ADDRDEC1_COL_SEL_LO_CS23__COL2__SHIFT 0x8
++#define GCEA_ADDRDEC1_COL_SEL_LO_CS23__COL3__SHIFT 0xc
++#define GCEA_ADDRDEC1_COL_SEL_LO_CS23__COL4__SHIFT 0x10
++#define GCEA_ADDRDEC1_COL_SEL_LO_CS23__COL5__SHIFT 0x14
++#define GCEA_ADDRDEC1_COL_SEL_LO_CS23__COL6__SHIFT 0x18
++#define GCEA_ADDRDEC1_COL_SEL_LO_CS23__COL7__SHIFT 0x1c
++#define GCEA_ADDRDEC1_COL_SEL_LO_CS23__COL0_MASK 0x0000000FL
++#define GCEA_ADDRDEC1_COL_SEL_LO_CS23__COL1_MASK 0x000000F0L
++#define GCEA_ADDRDEC1_COL_SEL_LO_CS23__COL2_MASK 0x00000F00L
++#define GCEA_ADDRDEC1_COL_SEL_LO_CS23__COL3_MASK 0x0000F000L
++#define GCEA_ADDRDEC1_COL_SEL_LO_CS23__COL4_MASK 0x000F0000L
++#define GCEA_ADDRDEC1_COL_SEL_LO_CS23__COL5_MASK 0x00F00000L
++#define GCEA_ADDRDEC1_COL_SEL_LO_CS23__COL6_MASK 0x0F000000L
++#define GCEA_ADDRDEC1_COL_SEL_LO_CS23__COL7_MASK 0xF0000000L
++//GCEA_ADDRDEC1_COL_SEL_HI_CS01
++#define GCEA_ADDRDEC1_COL_SEL_HI_CS01__COL8__SHIFT 0x0
++#define GCEA_ADDRDEC1_COL_SEL_HI_CS01__COL9__SHIFT 0x4
++#define GCEA_ADDRDEC1_COL_SEL_HI_CS01__COL10__SHIFT 0x8
++#define GCEA_ADDRDEC1_COL_SEL_HI_CS01__COL11__SHIFT 0xc
++#define GCEA_ADDRDEC1_COL_SEL_HI_CS01__COL12__SHIFT 0x10
++#define GCEA_ADDRDEC1_COL_SEL_HI_CS01__COL13__SHIFT 0x14
++#define GCEA_ADDRDEC1_COL_SEL_HI_CS01__COL14__SHIFT 0x18
++#define GCEA_ADDRDEC1_COL_SEL_HI_CS01__COL15__SHIFT 0x1c
++#define GCEA_ADDRDEC1_COL_SEL_HI_CS01__COL8_MASK 0x0000000FL
++#define GCEA_ADDRDEC1_COL_SEL_HI_CS01__COL9_MASK 0x000000F0L
++#define GCEA_ADDRDEC1_COL_SEL_HI_CS01__COL10_MASK 0x00000F00L
++#define GCEA_ADDRDEC1_COL_SEL_HI_CS01__COL11_MASK 0x0000F000L
++#define GCEA_ADDRDEC1_COL_SEL_HI_CS01__COL12_MASK 0x000F0000L
++#define GCEA_ADDRDEC1_COL_SEL_HI_CS01__COL13_MASK 0x00F00000L
++#define GCEA_ADDRDEC1_COL_SEL_HI_CS01__COL14_MASK 0x0F000000L
++#define GCEA_ADDRDEC1_COL_SEL_HI_CS01__COL15_MASK 0xF0000000L
++//GCEA_ADDRDEC1_COL_SEL_HI_CS23
++#define GCEA_ADDRDEC1_COL_SEL_HI_CS23__COL8__SHIFT 0x0
++#define GCEA_ADDRDEC1_COL_SEL_HI_CS23__COL9__SHIFT 0x4
++#define GCEA_ADDRDEC1_COL_SEL_HI_CS23__COL10__SHIFT 0x8
++#define GCEA_ADDRDEC1_COL_SEL_HI_CS23__COL11__SHIFT 0xc
++#define GCEA_ADDRDEC1_COL_SEL_HI_CS23__COL12__SHIFT 0x10
++#define GCEA_ADDRDEC1_COL_SEL_HI_CS23__COL13__SHIFT 0x14
++#define GCEA_ADDRDEC1_COL_SEL_HI_CS23__COL14__SHIFT 0x18
++#define GCEA_ADDRDEC1_COL_SEL_HI_CS23__COL15__SHIFT 0x1c
++#define GCEA_ADDRDEC1_COL_SEL_HI_CS23__COL8_MASK 0x0000000FL
++#define GCEA_ADDRDEC1_COL_SEL_HI_CS23__COL9_MASK 0x000000F0L
++#define GCEA_ADDRDEC1_COL_SEL_HI_CS23__COL10_MASK 0x00000F00L
++#define GCEA_ADDRDEC1_COL_SEL_HI_CS23__COL11_MASK 0x0000F000L
++#define GCEA_ADDRDEC1_COL_SEL_HI_CS23__COL12_MASK 0x000F0000L
++#define GCEA_ADDRDEC1_COL_SEL_HI_CS23__COL13_MASK 0x00F00000L
++#define GCEA_ADDRDEC1_COL_SEL_HI_CS23__COL14_MASK 0x0F000000L
++#define GCEA_ADDRDEC1_COL_SEL_HI_CS23__COL15_MASK 0xF0000000L
++//GCEA_ADDRDEC1_RM_SEL_CS01
++#define GCEA_ADDRDEC1_RM_SEL_CS01__RM0__SHIFT 0x0
++#define GCEA_ADDRDEC1_RM_SEL_CS01__RM1__SHIFT 0x4
++#define GCEA_ADDRDEC1_RM_SEL_CS01__RM2__SHIFT 0x8
++#define GCEA_ADDRDEC1_RM_SEL_CS01__CHAN_BIT__SHIFT 0xc
++#define GCEA_ADDRDEC1_RM_SEL_CS01__INVERT_ROW_MSBS_EVEN__SHIFT 0x10
++#define GCEA_ADDRDEC1_RM_SEL_CS01__INVERT_ROW_MSBS_ODD__SHIFT 0x12
++#define GCEA_ADDRDEC1_RM_SEL_CS01__RM0_MASK 0x0000000FL
++#define GCEA_ADDRDEC1_RM_SEL_CS01__RM1_MASK 0x000000F0L
++#define GCEA_ADDRDEC1_RM_SEL_CS01__RM2_MASK 0x00000F00L
++#define GCEA_ADDRDEC1_RM_SEL_CS01__CHAN_BIT_MASK 0x0000F000L
++#define GCEA_ADDRDEC1_RM_SEL_CS01__INVERT_ROW_MSBS_EVEN_MASK 0x00030000L
++#define GCEA_ADDRDEC1_RM_SEL_CS01__INVERT_ROW_MSBS_ODD_MASK 0x000C0000L
++//GCEA_ADDRDEC1_RM_SEL_CS23
++#define GCEA_ADDRDEC1_RM_SEL_CS23__RM0__SHIFT 0x0
++#define GCEA_ADDRDEC1_RM_SEL_CS23__RM1__SHIFT 0x4
++#define GCEA_ADDRDEC1_RM_SEL_CS23__RM2__SHIFT 0x8
++#define GCEA_ADDRDEC1_RM_SEL_CS23__CHAN_BIT__SHIFT 0xc
++#define GCEA_ADDRDEC1_RM_SEL_CS23__INVERT_ROW_MSBS_EVEN__SHIFT 0x10
++#define GCEA_ADDRDEC1_RM_SEL_CS23__INVERT_ROW_MSBS_ODD__SHIFT 0x12
++#define GCEA_ADDRDEC1_RM_SEL_CS23__RM0_MASK 0x0000000FL
++#define GCEA_ADDRDEC1_RM_SEL_CS23__RM1_MASK 0x000000F0L
++#define GCEA_ADDRDEC1_RM_SEL_CS23__RM2_MASK 0x00000F00L
++#define GCEA_ADDRDEC1_RM_SEL_CS23__CHAN_BIT_MASK 0x0000F000L
++#define GCEA_ADDRDEC1_RM_SEL_CS23__INVERT_ROW_MSBS_EVEN_MASK 0x00030000L
++#define GCEA_ADDRDEC1_RM_SEL_CS23__INVERT_ROW_MSBS_ODD_MASK 0x000C0000L
++//GCEA_ADDRDEC1_RM_SEL_SECCS01
++#define GCEA_ADDRDEC1_RM_SEL_SECCS01__RM0__SHIFT 0x0
++#define GCEA_ADDRDEC1_RM_SEL_SECCS01__RM1__SHIFT 0x4
++#define GCEA_ADDRDEC1_RM_SEL_SECCS01__RM2__SHIFT 0x8
++#define GCEA_ADDRDEC1_RM_SEL_SECCS01__CHAN_BIT__SHIFT 0xc
++#define GCEA_ADDRDEC1_RM_SEL_SECCS01__INVERT_ROW_MSBS_EVEN__SHIFT 0x10
++#define GCEA_ADDRDEC1_RM_SEL_SECCS01__INVERT_ROW_MSBS_ODD__SHIFT 0x12
++#define GCEA_ADDRDEC1_RM_SEL_SECCS01__RM0_MASK 0x0000000FL
++#define GCEA_ADDRDEC1_RM_SEL_SECCS01__RM1_MASK 0x000000F0L
++#define GCEA_ADDRDEC1_RM_SEL_SECCS01__RM2_MASK 0x00000F00L
++#define GCEA_ADDRDEC1_RM_SEL_SECCS01__CHAN_BIT_MASK 0x0000F000L
++#define GCEA_ADDRDEC1_RM_SEL_SECCS01__INVERT_ROW_MSBS_EVEN_MASK 0x00030000L
++#define GCEA_ADDRDEC1_RM_SEL_SECCS01__INVERT_ROW_MSBS_ODD_MASK 0x000C0000L
++//GCEA_ADDRDEC1_RM_SEL_SECCS23
++#define GCEA_ADDRDEC1_RM_SEL_SECCS23__RM0__SHIFT 0x0
++#define GCEA_ADDRDEC1_RM_SEL_SECCS23__RM1__SHIFT 0x4
++#define GCEA_ADDRDEC1_RM_SEL_SECCS23__RM2__SHIFT 0x8
++#define GCEA_ADDRDEC1_RM_SEL_SECCS23__CHAN_BIT__SHIFT 0xc
++#define GCEA_ADDRDEC1_RM_SEL_SECCS23__INVERT_ROW_MSBS_EVEN__SHIFT 0x10
++#define GCEA_ADDRDEC1_RM_SEL_SECCS23__INVERT_ROW_MSBS_ODD__SHIFT 0x12
++#define GCEA_ADDRDEC1_RM_SEL_SECCS23__RM0_MASK 0x0000000FL
++#define GCEA_ADDRDEC1_RM_SEL_SECCS23__RM1_MASK 0x000000F0L
++#define GCEA_ADDRDEC1_RM_SEL_SECCS23__RM2_MASK 0x00000F00L
++#define GCEA_ADDRDEC1_RM_SEL_SECCS23__CHAN_BIT_MASK 0x0000F000L
++#define GCEA_ADDRDEC1_RM_SEL_SECCS23__INVERT_ROW_MSBS_EVEN_MASK 0x00030000L
++#define GCEA_ADDRDEC1_RM_SEL_SECCS23__INVERT_ROW_MSBS_ODD_MASK 0x000C0000L
++//GCEA_IO_RD_CLI2GRP_MAP0
++#define GCEA_IO_RD_CLI2GRP_MAP0__CID0_GROUP__SHIFT 0x0
++#define GCEA_IO_RD_CLI2GRP_MAP0__CID1_GROUP__SHIFT 0x2
++#define GCEA_IO_RD_CLI2GRP_MAP0__CID2_GROUP__SHIFT 0x4
++#define GCEA_IO_RD_CLI2GRP_MAP0__CID3_GROUP__SHIFT 0x6
++#define GCEA_IO_RD_CLI2GRP_MAP0__CID4_GROUP__SHIFT 0x8
++#define GCEA_IO_RD_CLI2GRP_MAP0__CID5_GROUP__SHIFT 0xa
++#define GCEA_IO_RD_CLI2GRP_MAP0__CID6_GROUP__SHIFT 0xc
++#define GCEA_IO_RD_CLI2GRP_MAP0__CID7_GROUP__SHIFT 0xe
++#define GCEA_IO_RD_CLI2GRP_MAP0__CID8_GROUP__SHIFT 0x10
++#define GCEA_IO_RD_CLI2GRP_MAP0__CID9_GROUP__SHIFT 0x12
++#define GCEA_IO_RD_CLI2GRP_MAP0__CID10_GROUP__SHIFT 0x14
++#define GCEA_IO_RD_CLI2GRP_MAP0__CID11_GROUP__SHIFT 0x16
++#define GCEA_IO_RD_CLI2GRP_MAP0__CID12_GROUP__SHIFT 0x18
++#define GCEA_IO_RD_CLI2GRP_MAP0__CID13_GROUP__SHIFT 0x1a
++#define GCEA_IO_RD_CLI2GRP_MAP0__CID14_GROUP__SHIFT 0x1c
++#define GCEA_IO_RD_CLI2GRP_MAP0__CID15_GROUP__SHIFT 0x1e
++#define GCEA_IO_RD_CLI2GRP_MAP0__CID0_GROUP_MASK 0x00000003L
++#define GCEA_IO_RD_CLI2GRP_MAP0__CID1_GROUP_MASK 0x0000000CL
++#define GCEA_IO_RD_CLI2GRP_MAP0__CID2_GROUP_MASK 0x00000030L
++#define GCEA_IO_RD_CLI2GRP_MAP0__CID3_GROUP_MASK 0x000000C0L
++#define GCEA_IO_RD_CLI2GRP_MAP0__CID4_GROUP_MASK 0x00000300L
++#define GCEA_IO_RD_CLI2GRP_MAP0__CID5_GROUP_MASK 0x00000C00L
++#define GCEA_IO_RD_CLI2GRP_MAP0__CID6_GROUP_MASK 0x00003000L
++#define GCEA_IO_RD_CLI2GRP_MAP0__CID7_GROUP_MASK 0x0000C000L
++#define GCEA_IO_RD_CLI2GRP_MAP0__CID8_GROUP_MASK 0x00030000L
++#define GCEA_IO_RD_CLI2GRP_MAP0__CID9_GROUP_MASK 0x000C0000L
++#define GCEA_IO_RD_CLI2GRP_MAP0__CID10_GROUP_MASK 0x00300000L
++#define GCEA_IO_RD_CLI2GRP_MAP0__CID11_GROUP_MASK 0x00C00000L
++#define GCEA_IO_RD_CLI2GRP_MAP0__CID12_GROUP_MASK 0x03000000L
++#define GCEA_IO_RD_CLI2GRP_MAP0__CID13_GROUP_MASK 0x0C000000L
++#define GCEA_IO_RD_CLI2GRP_MAP0__CID14_GROUP_MASK 0x30000000L
++#define GCEA_IO_RD_CLI2GRP_MAP0__CID15_GROUP_MASK 0xC0000000L
++//GCEA_IO_RD_CLI2GRP_MAP1
++#define GCEA_IO_RD_CLI2GRP_MAP1__CID16_GROUP__SHIFT 0x0
++#define GCEA_IO_RD_CLI2GRP_MAP1__CID17_GROUP__SHIFT 0x2
++#define GCEA_IO_RD_CLI2GRP_MAP1__CID18_GROUP__SHIFT 0x4
++#define GCEA_IO_RD_CLI2GRP_MAP1__CID19_GROUP__SHIFT 0x6
++#define GCEA_IO_RD_CLI2GRP_MAP1__CID20_GROUP__SHIFT 0x8
++#define GCEA_IO_RD_CLI2GRP_MAP1__CID21_GROUP__SHIFT 0xa
++#define GCEA_IO_RD_CLI2GRP_MAP1__CID22_GROUP__SHIFT 0xc
++#define GCEA_IO_RD_CLI2GRP_MAP1__CID23_GROUP__SHIFT 0xe
++#define GCEA_IO_RD_CLI2GRP_MAP1__CID24_GROUP__SHIFT 0x10
++#define GCEA_IO_RD_CLI2GRP_MAP1__CID25_GROUP__SHIFT 0x12
++#define GCEA_IO_RD_CLI2GRP_MAP1__CID26_GROUP__SHIFT 0x14
++#define GCEA_IO_RD_CLI2GRP_MAP1__CID27_GROUP__SHIFT 0x16
++#define GCEA_IO_RD_CLI2GRP_MAP1__CID28_GROUP__SHIFT 0x18
++#define GCEA_IO_RD_CLI2GRP_MAP1__CID29_GROUP__SHIFT 0x1a
++#define GCEA_IO_RD_CLI2GRP_MAP1__CID30_GROUP__SHIFT 0x1c
++#define GCEA_IO_RD_CLI2GRP_MAP1__CID31_GROUP__SHIFT 0x1e
++#define GCEA_IO_RD_CLI2GRP_MAP1__CID16_GROUP_MASK 0x00000003L
++#define GCEA_IO_RD_CLI2GRP_MAP1__CID17_GROUP_MASK 0x0000000CL
++#define GCEA_IO_RD_CLI2GRP_MAP1__CID18_GROUP_MASK 0x00000030L
++#define GCEA_IO_RD_CLI2GRP_MAP1__CID19_GROUP_MASK 0x000000C0L
++#define GCEA_IO_RD_CLI2GRP_MAP1__CID20_GROUP_MASK 0x00000300L
++#define GCEA_IO_RD_CLI2GRP_MAP1__CID21_GROUP_MASK 0x00000C00L
++#define GCEA_IO_RD_CLI2GRP_MAP1__CID22_GROUP_MASK 0x00003000L
++#define GCEA_IO_RD_CLI2GRP_MAP1__CID23_GROUP_MASK 0x0000C000L
++#define GCEA_IO_RD_CLI2GRP_MAP1__CID24_GROUP_MASK 0x00030000L
++#define GCEA_IO_RD_CLI2GRP_MAP1__CID25_GROUP_MASK 0x000C0000L
++#define GCEA_IO_RD_CLI2GRP_MAP1__CID26_GROUP_MASK 0x00300000L
++#define GCEA_IO_RD_CLI2GRP_MAP1__CID27_GROUP_MASK 0x00C00000L
++#define GCEA_IO_RD_CLI2GRP_MAP1__CID28_GROUP_MASK 0x03000000L
++#define GCEA_IO_RD_CLI2GRP_MAP1__CID29_GROUP_MASK 0x0C000000L
++#define GCEA_IO_RD_CLI2GRP_MAP1__CID30_GROUP_MASK 0x30000000L
++#define GCEA_IO_RD_CLI2GRP_MAP1__CID31_GROUP_MASK 0xC0000000L
++//GCEA_IO_WR_CLI2GRP_MAP0
++#define GCEA_IO_WR_CLI2GRP_MAP0__CID0_GROUP__SHIFT 0x0
++#define GCEA_IO_WR_CLI2GRP_MAP0__CID1_GROUP__SHIFT 0x2
++#define GCEA_IO_WR_CLI2GRP_MAP0__CID2_GROUP__SHIFT 0x4
++#define GCEA_IO_WR_CLI2GRP_MAP0__CID3_GROUP__SHIFT 0x6
++#define GCEA_IO_WR_CLI2GRP_MAP0__CID4_GROUP__SHIFT 0x8
++#define GCEA_IO_WR_CLI2GRP_MAP0__CID5_GROUP__SHIFT 0xa
++#define GCEA_IO_WR_CLI2GRP_MAP0__CID6_GROUP__SHIFT 0xc
++#define GCEA_IO_WR_CLI2GRP_MAP0__CID7_GROUP__SHIFT 0xe
++#define GCEA_IO_WR_CLI2GRP_MAP0__CID8_GROUP__SHIFT 0x10
++#define GCEA_IO_WR_CLI2GRP_MAP0__CID9_GROUP__SHIFT 0x12
++#define GCEA_IO_WR_CLI2GRP_MAP0__CID10_GROUP__SHIFT 0x14
++#define GCEA_IO_WR_CLI2GRP_MAP0__CID11_GROUP__SHIFT 0x16
++#define GCEA_IO_WR_CLI2GRP_MAP0__CID12_GROUP__SHIFT 0x18
++#define GCEA_IO_WR_CLI2GRP_MAP0__CID13_GROUP__SHIFT 0x1a
++#define GCEA_IO_WR_CLI2GRP_MAP0__CID14_GROUP__SHIFT 0x1c
++#define GCEA_IO_WR_CLI2GRP_MAP0__CID15_GROUP__SHIFT 0x1e
++#define GCEA_IO_WR_CLI2GRP_MAP0__CID0_GROUP_MASK 0x00000003L
++#define GCEA_IO_WR_CLI2GRP_MAP0__CID1_GROUP_MASK 0x0000000CL
++#define GCEA_IO_WR_CLI2GRP_MAP0__CID2_GROUP_MASK 0x00000030L
++#define GCEA_IO_WR_CLI2GRP_MAP0__CID3_GROUP_MASK 0x000000C0L
++#define GCEA_IO_WR_CLI2GRP_MAP0__CID4_GROUP_MASK 0x00000300L
++#define GCEA_IO_WR_CLI2GRP_MAP0__CID5_GROUP_MASK 0x00000C00L
++#define GCEA_IO_WR_CLI2GRP_MAP0__CID6_GROUP_MASK 0x00003000L
++#define GCEA_IO_WR_CLI2GRP_MAP0__CID7_GROUP_MASK 0x0000C000L
++#define GCEA_IO_WR_CLI2GRP_MAP0__CID8_GROUP_MASK 0x00030000L
++#define GCEA_IO_WR_CLI2GRP_MAP0__CID9_GROUP_MASK 0x000C0000L
++#define GCEA_IO_WR_CLI2GRP_MAP0__CID10_GROUP_MASK 0x00300000L
++#define GCEA_IO_WR_CLI2GRP_MAP0__CID11_GROUP_MASK 0x00C00000L
++#define GCEA_IO_WR_CLI2GRP_MAP0__CID12_GROUP_MASK 0x03000000L
++#define GCEA_IO_WR_CLI2GRP_MAP0__CID13_GROUP_MASK 0x0C000000L
++#define GCEA_IO_WR_CLI2GRP_MAP0__CID14_GROUP_MASK 0x30000000L
++#define GCEA_IO_WR_CLI2GRP_MAP0__CID15_GROUP_MASK 0xC0000000L
++//GCEA_IO_WR_CLI2GRP_MAP1
++#define GCEA_IO_WR_CLI2GRP_MAP1__CID16_GROUP__SHIFT 0x0
++#define GCEA_IO_WR_CLI2GRP_MAP1__CID17_GROUP__SHIFT 0x2
++#define GCEA_IO_WR_CLI2GRP_MAP1__CID18_GROUP__SHIFT 0x4
++#define GCEA_IO_WR_CLI2GRP_MAP1__CID19_GROUP__SHIFT 0x6
++#define GCEA_IO_WR_CLI2GRP_MAP1__CID20_GROUP__SHIFT 0x8
++#define GCEA_IO_WR_CLI2GRP_MAP1__CID21_GROUP__SHIFT 0xa
++#define GCEA_IO_WR_CLI2GRP_MAP1__CID22_GROUP__SHIFT 0xc
++#define GCEA_IO_WR_CLI2GRP_MAP1__CID23_GROUP__SHIFT 0xe
++#define GCEA_IO_WR_CLI2GRP_MAP1__CID24_GROUP__SHIFT 0x10
++#define GCEA_IO_WR_CLI2GRP_MAP1__CID25_GROUP__SHIFT 0x12
++#define GCEA_IO_WR_CLI2GRP_MAP1__CID26_GROUP__SHIFT 0x14
++#define GCEA_IO_WR_CLI2GRP_MAP1__CID27_GROUP__SHIFT 0x16
++#define GCEA_IO_WR_CLI2GRP_MAP1__CID28_GROUP__SHIFT 0x18
++#define GCEA_IO_WR_CLI2GRP_MAP1__CID29_GROUP__SHIFT 0x1a
++#define GCEA_IO_WR_CLI2GRP_MAP1__CID30_GROUP__SHIFT 0x1c
++#define GCEA_IO_WR_CLI2GRP_MAP1__CID31_GROUP__SHIFT 0x1e
++#define GCEA_IO_WR_CLI2GRP_MAP1__CID16_GROUP_MASK 0x00000003L
++#define GCEA_IO_WR_CLI2GRP_MAP1__CID17_GROUP_MASK 0x0000000CL
++#define GCEA_IO_WR_CLI2GRP_MAP1__CID18_GROUP_MASK 0x00000030L
++#define GCEA_IO_WR_CLI2GRP_MAP1__CID19_GROUP_MASK 0x000000C0L
++#define GCEA_IO_WR_CLI2GRP_MAP1__CID20_GROUP_MASK 0x00000300L
++#define GCEA_IO_WR_CLI2GRP_MAP1__CID21_GROUP_MASK 0x00000C00L
++#define GCEA_IO_WR_CLI2GRP_MAP1__CID22_GROUP_MASK 0x00003000L
++#define GCEA_IO_WR_CLI2GRP_MAP1__CID23_GROUP_MASK 0x0000C000L
++#define GCEA_IO_WR_CLI2GRP_MAP1__CID24_GROUP_MASK 0x00030000L
++#define GCEA_IO_WR_CLI2GRP_MAP1__CID25_GROUP_MASK 0x000C0000L
++#define GCEA_IO_WR_CLI2GRP_MAP1__CID26_GROUP_MASK 0x00300000L
++#define GCEA_IO_WR_CLI2GRP_MAP1__CID27_GROUP_MASK 0x00C00000L
++#define GCEA_IO_WR_CLI2GRP_MAP1__CID28_GROUP_MASK 0x03000000L
++#define GCEA_IO_WR_CLI2GRP_MAP1__CID29_GROUP_MASK 0x0C000000L
++#define GCEA_IO_WR_CLI2GRP_MAP1__CID30_GROUP_MASK 0x30000000L
++#define GCEA_IO_WR_CLI2GRP_MAP1__CID31_GROUP_MASK 0xC0000000L
++//GCEA_IO_RD_COMBINE_FLUSH
++#define GCEA_IO_RD_COMBINE_FLUSH__GROUP0_TIMER__SHIFT 0x0
++#define GCEA_IO_RD_COMBINE_FLUSH__GROUP1_TIMER__SHIFT 0x4
++#define GCEA_IO_RD_COMBINE_FLUSH__GROUP2_TIMER__SHIFT 0x8
++#define GCEA_IO_RD_COMBINE_FLUSH__GROUP3_TIMER__SHIFT 0xc
++#define GCEA_IO_RD_COMBINE_FLUSH__GROUP0_TIMER_MASK 0x0000000FL
++#define GCEA_IO_RD_COMBINE_FLUSH__GROUP1_TIMER_MASK 0x000000F0L
++#define GCEA_IO_RD_COMBINE_FLUSH__GROUP2_TIMER_MASK 0x00000F00L
++#define GCEA_IO_RD_COMBINE_FLUSH__GROUP3_TIMER_MASK 0x0000F000L
++//GCEA_IO_WR_COMBINE_FLUSH
++#define GCEA_IO_WR_COMBINE_FLUSH__GROUP0_TIMER__SHIFT 0x0
++#define GCEA_IO_WR_COMBINE_FLUSH__GROUP1_TIMER__SHIFT 0x4
++#define GCEA_IO_WR_COMBINE_FLUSH__GROUP2_TIMER__SHIFT 0x8
++#define GCEA_IO_WR_COMBINE_FLUSH__GROUP3_TIMER__SHIFT 0xc
++#define GCEA_IO_WR_COMBINE_FLUSH__GROUP0_TIMER_MASK 0x0000000FL
++#define GCEA_IO_WR_COMBINE_FLUSH__GROUP1_TIMER_MASK 0x000000F0L
++#define GCEA_IO_WR_COMBINE_FLUSH__GROUP2_TIMER_MASK 0x00000F00L
++#define GCEA_IO_WR_COMBINE_FLUSH__GROUP3_TIMER_MASK 0x0000F000L
++//GCEA_IO_GROUP_BURST
++#define GCEA_IO_GROUP_BURST__RD_LIMIT_LO__SHIFT 0x0
++#define GCEA_IO_GROUP_BURST__RD_LIMIT_HI__SHIFT 0x8
++#define GCEA_IO_GROUP_BURST__WR_LIMIT_LO__SHIFT 0x10
++#define GCEA_IO_GROUP_BURST__WR_LIMIT_HI__SHIFT 0x18
++#define GCEA_IO_GROUP_BURST__RD_LIMIT_LO_MASK 0x000000FFL
++#define GCEA_IO_GROUP_BURST__RD_LIMIT_HI_MASK 0x0000FF00L
++#define GCEA_IO_GROUP_BURST__WR_LIMIT_LO_MASK 0x00FF0000L
++#define GCEA_IO_GROUP_BURST__WR_LIMIT_HI_MASK 0xFF000000L
++//GCEA_IO_RD_PRI_AGE
++#define GCEA_IO_RD_PRI_AGE__GROUP0_AGING_RATE__SHIFT 0x0
++#define GCEA_IO_RD_PRI_AGE__GROUP1_AGING_RATE__SHIFT 0x3
++#define GCEA_IO_RD_PRI_AGE__GROUP2_AGING_RATE__SHIFT 0x6
++#define GCEA_IO_RD_PRI_AGE__GROUP3_AGING_RATE__SHIFT 0x9
++#define GCEA_IO_RD_PRI_AGE__GROUP0_AGE_COEFFICIENT__SHIFT 0xc
++#define GCEA_IO_RD_PRI_AGE__GROUP1_AGE_COEFFICIENT__SHIFT 0xf
++#define GCEA_IO_RD_PRI_AGE__GROUP2_AGE_COEFFICIENT__SHIFT 0x12
++#define GCEA_IO_RD_PRI_AGE__GROUP3_AGE_COEFFICIENT__SHIFT 0x15
++#define GCEA_IO_RD_PRI_AGE__GROUP0_AGING_RATE_MASK 0x00000007L
++#define GCEA_IO_RD_PRI_AGE__GROUP1_AGING_RATE_MASK 0x00000038L
++#define GCEA_IO_RD_PRI_AGE__GROUP2_AGING_RATE_MASK 0x000001C0L
++#define GCEA_IO_RD_PRI_AGE__GROUP3_AGING_RATE_MASK 0x00000E00L
++#define GCEA_IO_RD_PRI_AGE__GROUP0_AGE_COEFFICIENT_MASK 0x00007000L
++#define GCEA_IO_RD_PRI_AGE__GROUP1_AGE_COEFFICIENT_MASK 0x00038000L
++#define GCEA_IO_RD_PRI_AGE__GROUP2_AGE_COEFFICIENT_MASK 0x001C0000L
++#define GCEA_IO_RD_PRI_AGE__GROUP3_AGE_COEFFICIENT_MASK 0x00E00000L
++//GCEA_IO_WR_PRI_AGE
++#define GCEA_IO_WR_PRI_AGE__GROUP0_AGING_RATE__SHIFT 0x0
++#define GCEA_IO_WR_PRI_AGE__GROUP1_AGING_RATE__SHIFT 0x3
++#define GCEA_IO_WR_PRI_AGE__GROUP2_AGING_RATE__SHIFT 0x6
++#define GCEA_IO_WR_PRI_AGE__GROUP3_AGING_RATE__SHIFT 0x9
++#define GCEA_IO_WR_PRI_AGE__GROUP0_AGE_COEFFICIENT__SHIFT 0xc
++#define GCEA_IO_WR_PRI_AGE__GROUP1_AGE_COEFFICIENT__SHIFT 0xf
++#define GCEA_IO_WR_PRI_AGE__GROUP2_AGE_COEFFICIENT__SHIFT 0x12
++#define GCEA_IO_WR_PRI_AGE__GROUP3_AGE_COEFFICIENT__SHIFT 0x15
++#define GCEA_IO_WR_PRI_AGE__GROUP0_AGING_RATE_MASK 0x00000007L
++#define GCEA_IO_WR_PRI_AGE__GROUP1_AGING_RATE_MASK 0x00000038L
++#define GCEA_IO_WR_PRI_AGE__GROUP2_AGING_RATE_MASK 0x000001C0L
++#define GCEA_IO_WR_PRI_AGE__GROUP3_AGING_RATE_MASK 0x00000E00L
++#define GCEA_IO_WR_PRI_AGE__GROUP0_AGE_COEFFICIENT_MASK 0x00007000L
++#define GCEA_IO_WR_PRI_AGE__GROUP1_AGE_COEFFICIENT_MASK 0x00038000L
++#define GCEA_IO_WR_PRI_AGE__GROUP2_AGE_COEFFICIENT_MASK 0x001C0000L
++#define GCEA_IO_WR_PRI_AGE__GROUP3_AGE_COEFFICIENT_MASK 0x00E00000L
++//GCEA_IO_RD_PRI_QUEUING
++#define GCEA_IO_RD_PRI_QUEUING__GROUP0_QUEUING_COEFFICIENT__SHIFT 0x0
++#define GCEA_IO_RD_PRI_QUEUING__GROUP1_QUEUING_COEFFICIENT__SHIFT 0x3
++#define GCEA_IO_RD_PRI_QUEUING__GROUP2_QUEUING_COEFFICIENT__SHIFT 0x6
++#define GCEA_IO_RD_PRI_QUEUING__GROUP3_QUEUING_COEFFICIENT__SHIFT 0x9
++#define GCEA_IO_RD_PRI_QUEUING__GROUP0_QUEUING_COEFFICIENT_MASK 0x00000007L
++#define GCEA_IO_RD_PRI_QUEUING__GROUP1_QUEUING_COEFFICIENT_MASK 0x00000038L
++#define GCEA_IO_RD_PRI_QUEUING__GROUP2_QUEUING_COEFFICIENT_MASK 0x000001C0L
++#define GCEA_IO_RD_PRI_QUEUING__GROUP3_QUEUING_COEFFICIENT_MASK 0x00000E00L
++//GCEA_IO_WR_PRI_QUEUING
++#define GCEA_IO_WR_PRI_QUEUING__GROUP0_QUEUING_COEFFICIENT__SHIFT 0x0
++#define GCEA_IO_WR_PRI_QUEUING__GROUP1_QUEUING_COEFFICIENT__SHIFT 0x3
++#define GCEA_IO_WR_PRI_QUEUING__GROUP2_QUEUING_COEFFICIENT__SHIFT 0x6
++#define GCEA_IO_WR_PRI_QUEUING__GROUP3_QUEUING_COEFFICIENT__SHIFT 0x9
++#define GCEA_IO_WR_PRI_QUEUING__GROUP0_QUEUING_COEFFICIENT_MASK 0x00000007L
++#define GCEA_IO_WR_PRI_QUEUING__GROUP1_QUEUING_COEFFICIENT_MASK 0x00000038L
++#define GCEA_IO_WR_PRI_QUEUING__GROUP2_QUEUING_COEFFICIENT_MASK 0x000001C0L
++#define GCEA_IO_WR_PRI_QUEUING__GROUP3_QUEUING_COEFFICIENT_MASK 0x00000E00L
++//GCEA_IO_RD_PRI_FIXED
++#define GCEA_IO_RD_PRI_FIXED__GROUP0_FIXED_COEFFICIENT__SHIFT 0x0
++#define GCEA_IO_RD_PRI_FIXED__GROUP1_FIXED_COEFFICIENT__SHIFT 0x3
++#define GCEA_IO_RD_PRI_FIXED__GROUP2_FIXED_COEFFICIENT__SHIFT 0x6
++#define GCEA_IO_RD_PRI_FIXED__GROUP3_FIXED_COEFFICIENT__SHIFT 0x9
++#define GCEA_IO_RD_PRI_FIXED__GROUP0_FIXED_COEFFICIENT_MASK 0x00000007L
++#define GCEA_IO_RD_PRI_FIXED__GROUP1_FIXED_COEFFICIENT_MASK 0x00000038L
++#define GCEA_IO_RD_PRI_FIXED__GROUP2_FIXED_COEFFICIENT_MASK 0x000001C0L
++#define GCEA_IO_RD_PRI_FIXED__GROUP3_FIXED_COEFFICIENT_MASK 0x00000E00L
++//GCEA_IO_WR_PRI_FIXED
++#define GCEA_IO_WR_PRI_FIXED__GROUP0_FIXED_COEFFICIENT__SHIFT 0x0
++#define GCEA_IO_WR_PRI_FIXED__GROUP1_FIXED_COEFFICIENT__SHIFT 0x3
++#define GCEA_IO_WR_PRI_FIXED__GROUP2_FIXED_COEFFICIENT__SHIFT 0x6
++#define GCEA_IO_WR_PRI_FIXED__GROUP3_FIXED_COEFFICIENT__SHIFT 0x9
++#define GCEA_IO_WR_PRI_FIXED__GROUP0_FIXED_COEFFICIENT_MASK 0x00000007L
++#define GCEA_IO_WR_PRI_FIXED__GROUP1_FIXED_COEFFICIENT_MASK 0x00000038L
++#define GCEA_IO_WR_PRI_FIXED__GROUP2_FIXED_COEFFICIENT_MASK 0x000001C0L
++#define GCEA_IO_WR_PRI_FIXED__GROUP3_FIXED_COEFFICIENT_MASK 0x00000E00L
++//GCEA_IO_RD_PRI_URGENCY
++#define GCEA_IO_RD_PRI_URGENCY__GROUP0_URGENCY_COEFFICIENT__SHIFT 0x0
++#define GCEA_IO_RD_PRI_URGENCY__GROUP1_URGENCY_COEFFICIENT__SHIFT 0x3
++#define GCEA_IO_RD_PRI_URGENCY__GROUP2_URGENCY_COEFFICIENT__SHIFT 0x6
++#define GCEA_IO_RD_PRI_URGENCY__GROUP3_URGENCY_COEFFICIENT__SHIFT 0x9
++#define GCEA_IO_RD_PRI_URGENCY__GROUP0_URGENCY_MODE__SHIFT 0xc
++#define GCEA_IO_RD_PRI_URGENCY__GROUP1_URGENCY_MODE__SHIFT 0xd
++#define GCEA_IO_RD_PRI_URGENCY__GROUP2_URGENCY_MODE__SHIFT 0xe
++#define GCEA_IO_RD_PRI_URGENCY__GROUP3_URGENCY_MODE__SHIFT 0xf
++#define GCEA_IO_RD_PRI_URGENCY__GROUP0_URGENCY_COEFFICIENT_MASK 0x00000007L
++#define GCEA_IO_RD_PRI_URGENCY__GROUP1_URGENCY_COEFFICIENT_MASK 0x00000038L
++#define GCEA_IO_RD_PRI_URGENCY__GROUP2_URGENCY_COEFFICIENT_MASK 0x000001C0L
++#define GCEA_IO_RD_PRI_URGENCY__GROUP3_URGENCY_COEFFICIENT_MASK 0x00000E00L
++#define GCEA_IO_RD_PRI_URGENCY__GROUP0_URGENCY_MODE_MASK 0x00001000L
++#define GCEA_IO_RD_PRI_URGENCY__GROUP1_URGENCY_MODE_MASK 0x00002000L
++#define GCEA_IO_RD_PRI_URGENCY__GROUP2_URGENCY_MODE_MASK 0x00004000L
++#define GCEA_IO_RD_PRI_URGENCY__GROUP3_URGENCY_MODE_MASK 0x00008000L
++//GCEA_IO_WR_PRI_URGENCY
++#define GCEA_IO_WR_PRI_URGENCY__GROUP0_URGENCY_COEFFICIENT__SHIFT 0x0
++#define GCEA_IO_WR_PRI_URGENCY__GROUP1_URGENCY_COEFFICIENT__SHIFT 0x3
++#define GCEA_IO_WR_PRI_URGENCY__GROUP2_URGENCY_COEFFICIENT__SHIFT 0x6
++#define GCEA_IO_WR_PRI_URGENCY__GROUP3_URGENCY_COEFFICIENT__SHIFT 0x9
++#define GCEA_IO_WR_PRI_URGENCY__GROUP0_URGENCY_MODE__SHIFT 0xc
++#define GCEA_IO_WR_PRI_URGENCY__GROUP1_URGENCY_MODE__SHIFT 0xd
++#define GCEA_IO_WR_PRI_URGENCY__GROUP2_URGENCY_MODE__SHIFT 0xe
++#define GCEA_IO_WR_PRI_URGENCY__GROUP3_URGENCY_MODE__SHIFT 0xf
++#define GCEA_IO_WR_PRI_URGENCY__GROUP0_URGENCY_COEFFICIENT_MASK 0x00000007L
++#define GCEA_IO_WR_PRI_URGENCY__GROUP1_URGENCY_COEFFICIENT_MASK 0x00000038L
++#define GCEA_IO_WR_PRI_URGENCY__GROUP2_URGENCY_COEFFICIENT_MASK 0x000001C0L
++#define GCEA_IO_WR_PRI_URGENCY__GROUP3_URGENCY_COEFFICIENT_MASK 0x00000E00L
++#define GCEA_IO_WR_PRI_URGENCY__GROUP0_URGENCY_MODE_MASK 0x00001000L
++#define GCEA_IO_WR_PRI_URGENCY__GROUP1_URGENCY_MODE_MASK 0x00002000L
++#define GCEA_IO_WR_PRI_URGENCY__GROUP2_URGENCY_MODE_MASK 0x00004000L
++#define GCEA_IO_WR_PRI_URGENCY__GROUP3_URGENCY_MODE_MASK 0x00008000L
++//GCEA_IO_RD_PRI_URGENCY_MASK
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID0_MASK__SHIFT 0x0
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID1_MASK__SHIFT 0x1
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID2_MASK__SHIFT 0x2
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID3_MASK__SHIFT 0x3
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID4_MASK__SHIFT 0x4
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID5_MASK__SHIFT 0x5
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID6_MASK__SHIFT 0x6
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID7_MASK__SHIFT 0x7
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID8_MASK__SHIFT 0x8
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID9_MASK__SHIFT 0x9
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID10_MASK__SHIFT 0xa
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID11_MASK__SHIFT 0xb
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID12_MASK__SHIFT 0xc
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID13_MASK__SHIFT 0xd
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID14_MASK__SHIFT 0xe
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID15_MASK__SHIFT 0xf
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID16_MASK__SHIFT 0x10
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID17_MASK__SHIFT 0x11
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID18_MASK__SHIFT 0x12
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID19_MASK__SHIFT 0x13
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID20_MASK__SHIFT 0x14
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID21_MASK__SHIFT 0x15
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID22_MASK__SHIFT 0x16
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID23_MASK__SHIFT 0x17
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID24_MASK__SHIFT 0x18
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID25_MASK__SHIFT 0x19
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID26_MASK__SHIFT 0x1a
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID27_MASK__SHIFT 0x1b
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID28_MASK__SHIFT 0x1c
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID29_MASK__SHIFT 0x1d
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID30_MASK__SHIFT 0x1e
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID31_MASK__SHIFT 0x1f
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID0_MASK_MASK 0x00000001L
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID1_MASK_MASK 0x00000002L
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID2_MASK_MASK 0x00000004L
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID3_MASK_MASK 0x00000008L
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID4_MASK_MASK 0x00000010L
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID5_MASK_MASK 0x00000020L
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID6_MASK_MASK 0x00000040L
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID7_MASK_MASK 0x00000080L
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID8_MASK_MASK 0x00000100L
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID9_MASK_MASK 0x00000200L
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID10_MASK_MASK 0x00000400L
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID11_MASK_MASK 0x00000800L
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID12_MASK_MASK 0x00001000L
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID13_MASK_MASK 0x00002000L
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID14_MASK_MASK 0x00004000L
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID15_MASK_MASK 0x00008000L
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID16_MASK_MASK 0x00010000L
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID17_MASK_MASK 0x00020000L
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID18_MASK_MASK 0x00040000L
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID19_MASK_MASK 0x00080000L
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID20_MASK_MASK 0x00100000L
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID21_MASK_MASK 0x00200000L
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID22_MASK_MASK 0x00400000L
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID23_MASK_MASK 0x00800000L
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID24_MASK_MASK 0x01000000L
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID25_MASK_MASK 0x02000000L
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID26_MASK_MASK 0x04000000L
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID27_MASK_MASK 0x08000000L
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID28_MASK_MASK 0x10000000L
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID29_MASK_MASK 0x20000000L
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID30_MASK_MASK 0x40000000L
++#define GCEA_IO_RD_PRI_URGENCY_MASK__CID31_MASK_MASK 0x80000000L
++//GCEA_IO_WR_PRI_URGENCY_MASK
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID0_MASK__SHIFT 0x0
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID1_MASK__SHIFT 0x1
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID2_MASK__SHIFT 0x2
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID3_MASK__SHIFT 0x3
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID4_MASK__SHIFT 0x4
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID5_MASK__SHIFT 0x5
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID6_MASK__SHIFT 0x6
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID7_MASK__SHIFT 0x7
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID8_MASK__SHIFT 0x8
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID9_MASK__SHIFT 0x9
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID10_MASK__SHIFT 0xa
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID11_MASK__SHIFT 0xb
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID12_MASK__SHIFT 0xc
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID13_MASK__SHIFT 0xd
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID14_MASK__SHIFT 0xe
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID15_MASK__SHIFT 0xf
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID16_MASK__SHIFT 0x10
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID17_MASK__SHIFT 0x11
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID18_MASK__SHIFT 0x12
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID19_MASK__SHIFT 0x13
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID20_MASK__SHIFT 0x14
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID21_MASK__SHIFT 0x15
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID22_MASK__SHIFT 0x16
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID23_MASK__SHIFT 0x17
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID24_MASK__SHIFT 0x18
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID25_MASK__SHIFT 0x19
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID26_MASK__SHIFT 0x1a
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID27_MASK__SHIFT 0x1b
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID28_MASK__SHIFT 0x1c
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID29_MASK__SHIFT 0x1d
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID30_MASK__SHIFT 0x1e
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID31_MASK__SHIFT 0x1f
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID0_MASK_MASK 0x00000001L
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID1_MASK_MASK 0x00000002L
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID2_MASK_MASK 0x00000004L
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID3_MASK_MASK 0x00000008L
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID4_MASK_MASK 0x00000010L
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID5_MASK_MASK 0x00000020L
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID6_MASK_MASK 0x00000040L
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID7_MASK_MASK 0x00000080L
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID8_MASK_MASK 0x00000100L
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID9_MASK_MASK 0x00000200L
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID10_MASK_MASK 0x00000400L
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID11_MASK_MASK 0x00000800L
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID12_MASK_MASK 0x00001000L
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID13_MASK_MASK 0x00002000L
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID14_MASK_MASK 0x00004000L
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID15_MASK_MASK 0x00008000L
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID16_MASK_MASK 0x00010000L
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID17_MASK_MASK 0x00020000L
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID18_MASK_MASK 0x00040000L
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID19_MASK_MASK 0x00080000L
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID20_MASK_MASK 0x00100000L
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID21_MASK_MASK 0x00200000L
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID22_MASK_MASK 0x00400000L
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID23_MASK_MASK 0x00800000L
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID24_MASK_MASK 0x01000000L
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID25_MASK_MASK 0x02000000L
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID26_MASK_MASK 0x04000000L
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID27_MASK_MASK 0x08000000L
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID28_MASK_MASK 0x10000000L
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID29_MASK_MASK 0x20000000L
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID30_MASK_MASK 0x40000000L
++#define GCEA_IO_WR_PRI_URGENCY_MASK__CID31_MASK_MASK 0x80000000L
++//GCEA_IO_RD_PRI_QUANT_PRI1
++#define GCEA_IO_RD_PRI_QUANT_PRI1__GROUP0_THRESHOLD__SHIFT 0x0
++#define GCEA_IO_RD_PRI_QUANT_PRI1__GROUP1_THRESHOLD__SHIFT 0x8
++#define GCEA_IO_RD_PRI_QUANT_PRI1__GROUP2_THRESHOLD__SHIFT 0x10
++#define GCEA_IO_RD_PRI_QUANT_PRI1__GROUP3_THRESHOLD__SHIFT 0x18
++#define GCEA_IO_RD_PRI_QUANT_PRI1__GROUP0_THRESHOLD_MASK 0x000000FFL
++#define GCEA_IO_RD_PRI_QUANT_PRI1__GROUP1_THRESHOLD_MASK 0x0000FF00L
++#define GCEA_IO_RD_PRI_QUANT_PRI1__GROUP2_THRESHOLD_MASK 0x00FF0000L
++#define GCEA_IO_RD_PRI_QUANT_PRI1__GROUP3_THRESHOLD_MASK 0xFF000000L
++//GCEA_IO_RD_PRI_QUANT_PRI2
++#define GCEA_IO_RD_PRI_QUANT_PRI2__GROUP0_THRESHOLD__SHIFT 0x0
++#define GCEA_IO_RD_PRI_QUANT_PRI2__GROUP1_THRESHOLD__SHIFT 0x8
++#define GCEA_IO_RD_PRI_QUANT_PRI2__GROUP2_THRESHOLD__SHIFT 0x10
++#define GCEA_IO_RD_PRI_QUANT_PRI2__GROUP3_THRESHOLD__SHIFT 0x18
++#define GCEA_IO_RD_PRI_QUANT_PRI2__GROUP0_THRESHOLD_MASK 0x000000FFL
++#define GCEA_IO_RD_PRI_QUANT_PRI2__GROUP1_THRESHOLD_MASK 0x0000FF00L
++#define GCEA_IO_RD_PRI_QUANT_PRI2__GROUP2_THRESHOLD_MASK 0x00FF0000L
++#define GCEA_IO_RD_PRI_QUANT_PRI2__GROUP3_THRESHOLD_MASK 0xFF000000L
++//GCEA_IO_RD_PRI_QUANT_PRI3
++#define GCEA_IO_RD_PRI_QUANT_PRI3__GROUP0_THRESHOLD__SHIFT 0x0
++#define GCEA_IO_RD_PRI_QUANT_PRI3__GROUP1_THRESHOLD__SHIFT 0x8
++#define GCEA_IO_RD_PRI_QUANT_PRI3__GROUP2_THRESHOLD__SHIFT 0x10
++#define GCEA_IO_RD_PRI_QUANT_PRI3__GROUP3_THRESHOLD__SHIFT 0x18
++#define GCEA_IO_RD_PRI_QUANT_PRI3__GROUP0_THRESHOLD_MASK 0x000000FFL
++#define GCEA_IO_RD_PRI_QUANT_PRI3__GROUP1_THRESHOLD_MASK 0x0000FF00L
++#define GCEA_IO_RD_PRI_QUANT_PRI3__GROUP2_THRESHOLD_MASK 0x00FF0000L
++#define GCEA_IO_RD_PRI_QUANT_PRI3__GROUP3_THRESHOLD_MASK 0xFF000000L
++//GCEA_IO_WR_PRI_QUANT_PRI1
++#define GCEA_IO_WR_PRI_QUANT_PRI1__GROUP0_THRESHOLD__SHIFT 0x0
++#define GCEA_IO_WR_PRI_QUANT_PRI1__GROUP1_THRESHOLD__SHIFT 0x8
++#define GCEA_IO_WR_PRI_QUANT_PRI1__GROUP2_THRESHOLD__SHIFT 0x10
++#define GCEA_IO_WR_PRI_QUANT_PRI1__GROUP3_THRESHOLD__SHIFT 0x18
++#define GCEA_IO_WR_PRI_QUANT_PRI1__GROUP0_THRESHOLD_MASK 0x000000FFL
++#define GCEA_IO_WR_PRI_QUANT_PRI1__GROUP1_THRESHOLD_MASK 0x0000FF00L
++#define GCEA_IO_WR_PRI_QUANT_PRI1__GROUP2_THRESHOLD_MASK 0x00FF0000L
++#define GCEA_IO_WR_PRI_QUANT_PRI1__GROUP3_THRESHOLD_MASK 0xFF000000L
++//GCEA_IO_WR_PRI_QUANT_PRI2
++#define GCEA_IO_WR_PRI_QUANT_PRI2__GROUP0_THRESHOLD__SHIFT 0x0
++#define GCEA_IO_WR_PRI_QUANT_PRI2__GROUP1_THRESHOLD__SHIFT 0x8
++#define GCEA_IO_WR_PRI_QUANT_PRI2__GROUP2_THRESHOLD__SHIFT 0x10
++#define GCEA_IO_WR_PRI_QUANT_PRI2__GROUP3_THRESHOLD__SHIFT 0x18
++#define GCEA_IO_WR_PRI_QUANT_PRI2__GROUP0_THRESHOLD_MASK 0x000000FFL
++#define GCEA_IO_WR_PRI_QUANT_PRI2__GROUP1_THRESHOLD_MASK 0x0000FF00L
++#define GCEA_IO_WR_PRI_QUANT_PRI2__GROUP2_THRESHOLD_MASK 0x00FF0000L
++#define GCEA_IO_WR_PRI_QUANT_PRI2__GROUP3_THRESHOLD_MASK 0xFF000000L
++//GCEA_IO_WR_PRI_QUANT_PRI3
++#define GCEA_IO_WR_PRI_QUANT_PRI3__GROUP0_THRESHOLD__SHIFT 0x0
++#define GCEA_IO_WR_PRI_QUANT_PRI3__GROUP1_THRESHOLD__SHIFT 0x8
++#define GCEA_IO_WR_PRI_QUANT_PRI3__GROUP2_THRESHOLD__SHIFT 0x10
++#define GCEA_IO_WR_PRI_QUANT_PRI3__GROUP3_THRESHOLD__SHIFT 0x18
++#define GCEA_IO_WR_PRI_QUANT_PRI3__GROUP0_THRESHOLD_MASK 0x000000FFL
++#define GCEA_IO_WR_PRI_QUANT_PRI3__GROUP1_THRESHOLD_MASK 0x0000FF00L
++#define GCEA_IO_WR_PRI_QUANT_PRI3__GROUP2_THRESHOLD_MASK 0x00FF0000L
++#define GCEA_IO_WR_PRI_QUANT_PRI3__GROUP3_THRESHOLD_MASK 0xFF000000L
++//GCEA_SDP_ARB_DRAM
++#define GCEA_SDP_ARB_DRAM__RDWR_BURST_LIMIT_CYCL__SHIFT 0x0
++#define GCEA_SDP_ARB_DRAM__RDWR_BURST_LIMIT_DATA__SHIFT 0x8
++#define GCEA_SDP_ARB_DRAM__EARLY_SW2RD_ON_PRI__SHIFT 0x10
++#define GCEA_SDP_ARB_DRAM__EARLY_SW2WR_ON_PRI__SHIFT 0x11
++#define GCEA_SDP_ARB_DRAM__EARLY_SW2RD_ON_RES__SHIFT 0x12
++#define GCEA_SDP_ARB_DRAM__EARLY_SW2WR_ON_RES__SHIFT 0x13
++#define GCEA_SDP_ARB_DRAM__EOB_ON_EXPIRE__SHIFT 0x14
++#define GCEA_SDP_ARB_DRAM__RDWR_BURST_LIMIT_CYCL_MASK 0x0000007FL
++#define GCEA_SDP_ARB_DRAM__RDWR_BURST_LIMIT_DATA_MASK 0x00007F00L
++#define GCEA_SDP_ARB_DRAM__EARLY_SW2RD_ON_PRI_MASK 0x00010000L
++#define GCEA_SDP_ARB_DRAM__EARLY_SW2WR_ON_PRI_MASK 0x00020000L
++#define GCEA_SDP_ARB_DRAM__EARLY_SW2RD_ON_RES_MASK 0x00040000L
++#define GCEA_SDP_ARB_DRAM__EARLY_SW2WR_ON_RES_MASK 0x00080000L
++#define GCEA_SDP_ARB_DRAM__EOB_ON_EXPIRE_MASK 0x00100000L
++//GCEA_SDP_ARB_FINAL
++#define GCEA_SDP_ARB_FINAL__DRAM_BURST_LIMIT__SHIFT 0x0
++#define GCEA_SDP_ARB_FINAL__GMI_BURST_LIMIT__SHIFT 0x5
++#define GCEA_SDP_ARB_FINAL__IO_BURST_LIMIT__SHIFT 0xa
++#define GCEA_SDP_ARB_FINAL__BURST_LIMIT_MULTIPLIER__SHIFT 0xf
++#define GCEA_SDP_ARB_FINAL__RDONLY_VC0__SHIFT 0x11
++#define GCEA_SDP_ARB_FINAL__RDONLY_VC1__SHIFT 0x12
++#define GCEA_SDP_ARB_FINAL__RDONLY_VC2__SHIFT 0x13
++#define GCEA_SDP_ARB_FINAL__RDONLY_VC3__SHIFT 0x14
++#define GCEA_SDP_ARB_FINAL__RDONLY_VC4__SHIFT 0x15
++#define GCEA_SDP_ARB_FINAL__RDONLY_VC5__SHIFT 0x16
++#define GCEA_SDP_ARB_FINAL__RDONLY_VC6__SHIFT 0x17
++#define GCEA_SDP_ARB_FINAL__RDONLY_VC7__SHIFT 0x18
++#define GCEA_SDP_ARB_FINAL__ERREVENT_ON_ERROR__SHIFT 0x19
++#define GCEA_SDP_ARB_FINAL__HALTREQ_ON_ERROR__SHIFT 0x1a
++#define GCEA_SDP_ARB_FINAL__DRAM_BURST_LIMIT_MASK 0x0000001FL
++#define GCEA_SDP_ARB_FINAL__GMI_BURST_LIMIT_MASK 0x000003E0L
++#define GCEA_SDP_ARB_FINAL__IO_BURST_LIMIT_MASK 0x00007C00L
++#define GCEA_SDP_ARB_FINAL__BURST_LIMIT_MULTIPLIER_MASK 0x00018000L
++#define GCEA_SDP_ARB_FINAL__RDONLY_VC0_MASK 0x00020000L
++#define GCEA_SDP_ARB_FINAL__RDONLY_VC1_MASK 0x00040000L
++#define GCEA_SDP_ARB_FINAL__RDONLY_VC2_MASK 0x00080000L
++#define GCEA_SDP_ARB_FINAL__RDONLY_VC3_MASK 0x00100000L
++#define GCEA_SDP_ARB_FINAL__RDONLY_VC4_MASK 0x00200000L
++#define GCEA_SDP_ARB_FINAL__RDONLY_VC5_MASK 0x00400000L
++#define GCEA_SDP_ARB_FINAL__RDONLY_VC6_MASK 0x00800000L
++#define GCEA_SDP_ARB_FINAL__RDONLY_VC7_MASK 0x01000000L
++#define GCEA_SDP_ARB_FINAL__ERREVENT_ON_ERROR_MASK 0x02000000L
++#define GCEA_SDP_ARB_FINAL__HALTREQ_ON_ERROR_MASK 0x04000000L
++//GCEA_SDP_DRAM_PRIORITY
++#define GCEA_SDP_DRAM_PRIORITY__RD_GROUP0_PRIORITY__SHIFT 0x0
++#define GCEA_SDP_DRAM_PRIORITY__RD_GROUP1_PRIORITY__SHIFT 0x4
++#define GCEA_SDP_DRAM_PRIORITY__RD_GROUP2_PRIORITY__SHIFT 0x8
++#define GCEA_SDP_DRAM_PRIORITY__RD_GROUP3_PRIORITY__SHIFT 0xc
++#define GCEA_SDP_DRAM_PRIORITY__WR_GROUP0_PRIORITY__SHIFT 0x10
++#define GCEA_SDP_DRAM_PRIORITY__WR_GROUP1_PRIORITY__SHIFT 0x14
++#define GCEA_SDP_DRAM_PRIORITY__WR_GROUP2_PRIORITY__SHIFT 0x18
++#define GCEA_SDP_DRAM_PRIORITY__WR_GROUP3_PRIORITY__SHIFT 0x1c
++#define GCEA_SDP_DRAM_PRIORITY__RD_GROUP0_PRIORITY_MASK 0x0000000FL
++#define GCEA_SDP_DRAM_PRIORITY__RD_GROUP1_PRIORITY_MASK 0x000000F0L
++#define GCEA_SDP_DRAM_PRIORITY__RD_GROUP2_PRIORITY_MASK 0x00000F00L
++#define GCEA_SDP_DRAM_PRIORITY__RD_GROUP3_PRIORITY_MASK 0x0000F000L
++#define GCEA_SDP_DRAM_PRIORITY__WR_GROUP0_PRIORITY_MASK 0x000F0000L
++#define GCEA_SDP_DRAM_PRIORITY__WR_GROUP1_PRIORITY_MASK 0x00F00000L
++#define GCEA_SDP_DRAM_PRIORITY__WR_GROUP2_PRIORITY_MASK 0x0F000000L
++#define GCEA_SDP_DRAM_PRIORITY__WR_GROUP3_PRIORITY_MASK 0xF0000000L
++//GCEA_SDP_IO_PRIORITY
++#define GCEA_SDP_IO_PRIORITY__RD_GROUP0_PRIORITY__SHIFT 0x0
++#define GCEA_SDP_IO_PRIORITY__RD_GROUP1_PRIORITY__SHIFT 0x4
++#define GCEA_SDP_IO_PRIORITY__RD_GROUP2_PRIORITY__SHIFT 0x8
++#define GCEA_SDP_IO_PRIORITY__RD_GROUP3_PRIORITY__SHIFT 0xc
++#define GCEA_SDP_IO_PRIORITY__WR_GROUP0_PRIORITY__SHIFT 0x10
++#define GCEA_SDP_IO_PRIORITY__WR_GROUP1_PRIORITY__SHIFT 0x14
++#define GCEA_SDP_IO_PRIORITY__WR_GROUP2_PRIORITY__SHIFT 0x18
++#define GCEA_SDP_IO_PRIORITY__WR_GROUP3_PRIORITY__SHIFT 0x1c
++#define GCEA_SDP_IO_PRIORITY__RD_GROUP0_PRIORITY_MASK 0x0000000FL
++#define GCEA_SDP_IO_PRIORITY__RD_GROUP1_PRIORITY_MASK 0x000000F0L
++#define GCEA_SDP_IO_PRIORITY__RD_GROUP2_PRIORITY_MASK 0x00000F00L
++#define GCEA_SDP_IO_PRIORITY__RD_GROUP3_PRIORITY_MASK 0x0000F000L
++#define GCEA_SDP_IO_PRIORITY__WR_GROUP0_PRIORITY_MASK 0x000F0000L
++#define GCEA_SDP_IO_PRIORITY__WR_GROUP1_PRIORITY_MASK 0x00F00000L
++#define GCEA_SDP_IO_PRIORITY__WR_GROUP2_PRIORITY_MASK 0x0F000000L
++#define GCEA_SDP_IO_PRIORITY__WR_GROUP3_PRIORITY_MASK 0xF0000000L
++//GCEA_SDP_CREDITS
++#define GCEA_SDP_CREDITS__TAG_LIMIT__SHIFT 0x0
++#define GCEA_SDP_CREDITS__WR_RESP_CREDITS__SHIFT 0x8
++#define GCEA_SDP_CREDITS__RD_RESP_CREDITS__SHIFT 0x10
++#define GCEA_SDP_CREDITS__PRB_REQ_CREDITS__SHIFT 0x18
++#define GCEA_SDP_CREDITS__TAG_LIMIT_MASK 0x000000FFL
++#define GCEA_SDP_CREDITS__WR_RESP_CREDITS_MASK 0x00007F00L
++#define GCEA_SDP_CREDITS__RD_RESP_CREDITS_MASK 0x007F0000L
++#define GCEA_SDP_CREDITS__PRB_REQ_CREDITS_MASK 0x3F000000L
++//GCEA_SDP_TAG_RESERVE0
++#define GCEA_SDP_TAG_RESERVE0__VC0__SHIFT 0x0
++#define GCEA_SDP_TAG_RESERVE0__VC1__SHIFT 0x8
++#define GCEA_SDP_TAG_RESERVE0__VC2__SHIFT 0x10
++#define GCEA_SDP_TAG_RESERVE0__VC3__SHIFT 0x18
++#define GCEA_SDP_TAG_RESERVE0__VC0_MASK 0x000000FFL
++#define GCEA_SDP_TAG_RESERVE0__VC1_MASK 0x0000FF00L
++#define GCEA_SDP_TAG_RESERVE0__VC2_MASK 0x00FF0000L
++#define GCEA_SDP_TAG_RESERVE0__VC3_MASK 0xFF000000L
++//GCEA_SDP_TAG_RESERVE1
++#define GCEA_SDP_TAG_RESERVE1__VC4__SHIFT 0x0
++#define GCEA_SDP_TAG_RESERVE1__VC5__SHIFT 0x8
++#define GCEA_SDP_TAG_RESERVE1__VC6__SHIFT 0x10
++#define GCEA_SDP_TAG_RESERVE1__VC7__SHIFT 0x18
++#define GCEA_SDP_TAG_RESERVE1__VC4_MASK 0x000000FFL
++#define GCEA_SDP_TAG_RESERVE1__VC5_MASK 0x0000FF00L
++#define GCEA_SDP_TAG_RESERVE1__VC6_MASK 0x00FF0000L
++#define GCEA_SDP_TAG_RESERVE1__VC7_MASK 0xFF000000L
++//GCEA_SDP_VCC_RESERVE0
++#define GCEA_SDP_VCC_RESERVE0__VC0_CREDITS__SHIFT 0x0
++#define GCEA_SDP_VCC_RESERVE0__VC1_CREDITS__SHIFT 0x6
++#define GCEA_SDP_VCC_RESERVE0__VC2_CREDITS__SHIFT 0xc
++#define GCEA_SDP_VCC_RESERVE0__VC3_CREDITS__SHIFT 0x12
++#define GCEA_SDP_VCC_RESERVE0__VC4_CREDITS__SHIFT 0x18
++#define GCEA_SDP_VCC_RESERVE0__VC0_CREDITS_MASK 0x0000003FL
++#define GCEA_SDP_VCC_RESERVE0__VC1_CREDITS_MASK 0x00000FC0L
++#define GCEA_SDP_VCC_RESERVE0__VC2_CREDITS_MASK 0x0003F000L
++#define GCEA_SDP_VCC_RESERVE0__VC3_CREDITS_MASK 0x00FC0000L
++#define GCEA_SDP_VCC_RESERVE0__VC4_CREDITS_MASK 0x3F000000L
++//GCEA_SDP_VCC_RESERVE1
++#define GCEA_SDP_VCC_RESERVE1__VC5_CREDITS__SHIFT 0x0
++#define GCEA_SDP_VCC_RESERVE1__VC6_CREDITS__SHIFT 0x6
++#define GCEA_SDP_VCC_RESERVE1__VC7_CREDITS__SHIFT 0xc
++#define GCEA_SDP_VCC_RESERVE1__DISTRIBUTE_POOL__SHIFT 0x1f
++#define GCEA_SDP_VCC_RESERVE1__VC5_CREDITS_MASK 0x0000003FL
++#define GCEA_SDP_VCC_RESERVE1__VC6_CREDITS_MASK 0x00000FC0L
++#define GCEA_SDP_VCC_RESERVE1__VC7_CREDITS_MASK 0x0003F000L
++#define GCEA_SDP_VCC_RESERVE1__DISTRIBUTE_POOL_MASK 0x80000000L
++//GCEA_SDP_VCD_RESERVE0
++#define GCEA_SDP_VCD_RESERVE0__VC0_CREDITS__SHIFT 0x0
++#define GCEA_SDP_VCD_RESERVE0__VC1_CREDITS__SHIFT 0x6
++#define GCEA_SDP_VCD_RESERVE0__VC2_CREDITS__SHIFT 0xc
++#define GCEA_SDP_VCD_RESERVE0__VC3_CREDITS__SHIFT 0x12
++#define GCEA_SDP_VCD_RESERVE0__VC4_CREDITS__SHIFT 0x18
++#define GCEA_SDP_VCD_RESERVE0__VC0_CREDITS_MASK 0x0000003FL
++#define GCEA_SDP_VCD_RESERVE0__VC1_CREDITS_MASK 0x00000FC0L
++#define GCEA_SDP_VCD_RESERVE0__VC2_CREDITS_MASK 0x0003F000L
++#define GCEA_SDP_VCD_RESERVE0__VC3_CREDITS_MASK 0x00FC0000L
++#define GCEA_SDP_VCD_RESERVE0__VC4_CREDITS_MASK 0x3F000000L
++//GCEA_SDP_VCD_RESERVE1
++#define GCEA_SDP_VCD_RESERVE1__VC5_CREDITS__SHIFT 0x0
++#define GCEA_SDP_VCD_RESERVE1__VC6_CREDITS__SHIFT 0x6
++#define GCEA_SDP_VCD_RESERVE1__VC7_CREDITS__SHIFT 0xc
++#define GCEA_SDP_VCD_RESERVE1__DISTRIBUTE_POOL__SHIFT 0x1f
++#define GCEA_SDP_VCD_RESERVE1__VC5_CREDITS_MASK 0x0000003FL
++#define GCEA_SDP_VCD_RESERVE1__VC6_CREDITS_MASK 0x00000FC0L
++#define GCEA_SDP_VCD_RESERVE1__VC7_CREDITS_MASK 0x0003F000L
++#define GCEA_SDP_VCD_RESERVE1__DISTRIBUTE_POOL_MASK 0x80000000L
++//GCEA_SDP_REQ_CNTL
++#define GCEA_SDP_REQ_CNTL__REQ_PASS_PW_OVERRIDE_READ__SHIFT 0x0
++#define GCEA_SDP_REQ_CNTL__REQ_PASS_PW_OVERRIDE_WRITE__SHIFT 0x1
++#define GCEA_SDP_REQ_CNTL__REQ_PASS_PW_OVERRIDE_ATOMIC__SHIFT 0x2
++#define GCEA_SDP_REQ_CNTL__REQ_CHAIN_OVERRIDE_DRAM__SHIFT 0x3
++#define GCEA_SDP_REQ_CNTL__INNER_DOMAIN_MODE__SHIFT 0x4
++#define GCEA_SDP_REQ_CNTL__REQ_PASS_PW_OVERRIDE_READ_MASK 0x00000001L
++#define GCEA_SDP_REQ_CNTL__REQ_PASS_PW_OVERRIDE_WRITE_MASK 0x00000002L
++#define GCEA_SDP_REQ_CNTL__REQ_PASS_PW_OVERRIDE_ATOMIC_MASK 0x00000004L
++#define GCEA_SDP_REQ_CNTL__REQ_CHAIN_OVERRIDE_DRAM_MASK 0x00000008L
++#define GCEA_SDP_REQ_CNTL__INNER_DOMAIN_MODE_MASK 0x00000010L
++//GCEA_MISC
++#define GCEA_MISC__RELATIVE_PRI_IN_DRAM_RD_ARB__SHIFT 0x0
++#define GCEA_MISC__RELATIVE_PRI_IN_DRAM_WR_ARB__SHIFT 0x1
++#define GCEA_MISC__RELATIVE_PRI_IN_GMI_RD_ARB__SHIFT 0x2
++#define GCEA_MISC__RELATIVE_PRI_IN_GMI_WR_ARB__SHIFT 0x3
++#define GCEA_MISC__RELATIVE_PRI_IN_IO_RD_ARB__SHIFT 0x4
++#define GCEA_MISC__RELATIVE_PRI_IN_IO_WR_ARB__SHIFT 0x5
++#define GCEA_MISC__EARLYWRRET_ENABLE_VC0__SHIFT 0x6
++#define GCEA_MISC__EARLYWRRET_ENABLE_VC1__SHIFT 0x7
++#define GCEA_MISC__EARLYWRRET_ENABLE_VC2__SHIFT 0x8
++#define GCEA_MISC__EARLYWRRET_ENABLE_VC3__SHIFT 0x9
++#define GCEA_MISC__EARLYWRRET_ENABLE_VC4__SHIFT 0xa
++#define GCEA_MISC__EARLYWRRET_ENABLE_VC5__SHIFT 0xb
++#define GCEA_MISC__EARLYWRRET_ENABLE_VC6__SHIFT 0xc
++#define GCEA_MISC__EARLYWRRET_ENABLE_VC7__SHIFT 0xd
++#define GCEA_MISC__EARLY_SDP_ORIGDATA__SHIFT 0xe
++#define GCEA_MISC__LINKMGR_DYNAMIC_MODE__SHIFT 0xf
++#define GCEA_MISC__LINKMGR_HALT_THRESHOLD__SHIFT 0x11
++#define GCEA_MISC__LINKMGR_RECONNECT_DELAY__SHIFT 0x13
++#define GCEA_MISC__LINKMGR_IDLE_THRESHOLD__SHIFT 0x15
++#define GCEA_MISC__FAVOUR_MIDCHAIN_CS_IN_DRAM_ARB__SHIFT 0x1a
++#define GCEA_MISC__FAVOUR_MIDCHAIN_CS_IN_GMI_ARB__SHIFT 0x1b
++#define GCEA_MISC__FAVOUR_LAST_CS_IN_DRAM_ARB__SHIFT 0x1c
++#define GCEA_MISC__FAVOUR_LAST_CS_IN_GMI_ARB__SHIFT 0x1d
++#define GCEA_MISC__SWITCH_CS_ON_W2R_IN_DRAM_ARB__SHIFT 0x1e
++#define GCEA_MISC__SWITCH_CS_ON_W2R_IN_GMI_ARB__SHIFT 0x1f
++#define GCEA_MISC__RELATIVE_PRI_IN_DRAM_RD_ARB_MASK 0x00000001L
++#define GCEA_MISC__RELATIVE_PRI_IN_DRAM_WR_ARB_MASK 0x00000002L
++#define GCEA_MISC__RELATIVE_PRI_IN_GMI_RD_ARB_MASK 0x00000004L
++#define GCEA_MISC__RELATIVE_PRI_IN_GMI_WR_ARB_MASK 0x00000008L
++#define GCEA_MISC__RELATIVE_PRI_IN_IO_RD_ARB_MASK 0x00000010L
++#define GCEA_MISC__RELATIVE_PRI_IN_IO_WR_ARB_MASK 0x00000020L
++#define GCEA_MISC__EARLYWRRET_ENABLE_VC0_MASK 0x00000040L
++#define GCEA_MISC__EARLYWRRET_ENABLE_VC1_MASK 0x00000080L
++#define GCEA_MISC__EARLYWRRET_ENABLE_VC2_MASK 0x00000100L
++#define GCEA_MISC__EARLYWRRET_ENABLE_VC3_MASK 0x00000200L
++#define GCEA_MISC__EARLYWRRET_ENABLE_VC4_MASK 0x00000400L
++#define GCEA_MISC__EARLYWRRET_ENABLE_VC5_MASK 0x00000800L
++#define GCEA_MISC__EARLYWRRET_ENABLE_VC6_MASK 0x00001000L
++#define GCEA_MISC__EARLYWRRET_ENABLE_VC7_MASK 0x00002000L
++#define GCEA_MISC__EARLY_SDP_ORIGDATA_MASK 0x00004000L
++#define GCEA_MISC__LINKMGR_DYNAMIC_MODE_MASK 0x00018000L
++#define GCEA_MISC__LINKMGR_HALT_THRESHOLD_MASK 0x00060000L
++#define GCEA_MISC__LINKMGR_RECONNECT_DELAY_MASK 0x00180000L
++#define GCEA_MISC__LINKMGR_IDLE_THRESHOLD_MASK 0x03E00000L
++#define GCEA_MISC__FAVOUR_MIDCHAIN_CS_IN_DRAM_ARB_MASK 0x04000000L
++#define GCEA_MISC__FAVOUR_MIDCHAIN_CS_IN_GMI_ARB_MASK 0x08000000L
++#define GCEA_MISC__FAVOUR_LAST_CS_IN_DRAM_ARB_MASK 0x10000000L
++#define GCEA_MISC__FAVOUR_LAST_CS_IN_GMI_ARB_MASK 0x20000000L
++#define GCEA_MISC__SWITCH_CS_ON_W2R_IN_DRAM_ARB_MASK 0x40000000L
++#define GCEA_MISC__SWITCH_CS_ON_W2R_IN_GMI_ARB_MASK 0x80000000L
++//GCEA_LATENCY_SAMPLING
++#define GCEA_LATENCY_SAMPLING__SAMPLER0_DRAM__SHIFT 0x0
++#define GCEA_LATENCY_SAMPLING__SAMPLER1_DRAM__SHIFT 0x1
++#define GCEA_LATENCY_SAMPLING__SAMPLER0_GMI__SHIFT 0x2
++#define GCEA_LATENCY_SAMPLING__SAMPLER1_GMI__SHIFT 0x3
++#define GCEA_LATENCY_SAMPLING__SAMPLER0_IO__SHIFT 0x4
++#define GCEA_LATENCY_SAMPLING__SAMPLER1_IO__SHIFT 0x5
++#define GCEA_LATENCY_SAMPLING__SAMPLER0_READ__SHIFT 0x6
++#define GCEA_LATENCY_SAMPLING__SAMPLER1_READ__SHIFT 0x7
++#define GCEA_LATENCY_SAMPLING__SAMPLER0_WRITE__SHIFT 0x8
++#define GCEA_LATENCY_SAMPLING__SAMPLER1_WRITE__SHIFT 0x9
++#define GCEA_LATENCY_SAMPLING__SAMPLER0_ATOMIC_RET__SHIFT 0xa
++#define GCEA_LATENCY_SAMPLING__SAMPLER1_ATOMIC_RET__SHIFT 0xb
++#define GCEA_LATENCY_SAMPLING__SAMPLER0_ATOMIC_NORET__SHIFT 0xc
++#define GCEA_LATENCY_SAMPLING__SAMPLER1_ATOMIC_NORET__SHIFT 0xd
++#define GCEA_LATENCY_SAMPLING__SAMPLER0_VC__SHIFT 0xe
++#define GCEA_LATENCY_SAMPLING__SAMPLER1_VC__SHIFT 0x16
++#define GCEA_LATENCY_SAMPLING__SAMPLER0_DRAM_MASK 0x00000001L
++#define GCEA_LATENCY_SAMPLING__SAMPLER1_DRAM_MASK 0x00000002L
++#define GCEA_LATENCY_SAMPLING__SAMPLER0_GMI_MASK 0x00000004L
++#define GCEA_LATENCY_SAMPLING__SAMPLER1_GMI_MASK 0x00000008L
++#define GCEA_LATENCY_SAMPLING__SAMPLER0_IO_MASK 0x00000010L
++#define GCEA_LATENCY_SAMPLING__SAMPLER1_IO_MASK 0x00000020L
++#define GCEA_LATENCY_SAMPLING__SAMPLER0_READ_MASK 0x00000040L
++#define GCEA_LATENCY_SAMPLING__SAMPLER1_READ_MASK 0x00000080L
++#define GCEA_LATENCY_SAMPLING__SAMPLER0_WRITE_MASK 0x00000100L
++#define GCEA_LATENCY_SAMPLING__SAMPLER1_WRITE_MASK 0x00000200L
++#define GCEA_LATENCY_SAMPLING__SAMPLER0_ATOMIC_RET_MASK 0x00000400L
++#define GCEA_LATENCY_SAMPLING__SAMPLER1_ATOMIC_RET_MASK 0x00000800L
++#define GCEA_LATENCY_SAMPLING__SAMPLER0_ATOMIC_NORET_MASK 0x00001000L
++#define GCEA_LATENCY_SAMPLING__SAMPLER1_ATOMIC_NORET_MASK 0x00002000L
++#define GCEA_LATENCY_SAMPLING__SAMPLER0_VC_MASK 0x003FC000L
++#define GCEA_LATENCY_SAMPLING__SAMPLER1_VC_MASK 0x3FC00000L
++//GCEA_PERFCOUNTER_LO
++#define GCEA_PERFCOUNTER_LO__COUNTER_LO__SHIFT 0x0
++#define GCEA_PERFCOUNTER_LO__COUNTER_LO_MASK 0xFFFFFFFFL
++//GCEA_PERFCOUNTER_HI
++#define GCEA_PERFCOUNTER_HI__COUNTER_HI__SHIFT 0x0
++#define GCEA_PERFCOUNTER_HI__COMPARE_VALUE__SHIFT 0x10
++#define GCEA_PERFCOUNTER_HI__COUNTER_HI_MASK 0x0000FFFFL
++#define GCEA_PERFCOUNTER_HI__COMPARE_VALUE_MASK 0xFFFF0000L
++//GCEA_PERFCOUNTER0_CFG
++#define GCEA_PERFCOUNTER0_CFG__PERF_SEL__SHIFT 0x0
++#define GCEA_PERFCOUNTER0_CFG__PERF_SEL_END__SHIFT 0x8
++#define GCEA_PERFCOUNTER0_CFG__PERF_MODE__SHIFT 0x18
++#define GCEA_PERFCOUNTER0_CFG__ENABLE__SHIFT 0x1c
++#define GCEA_PERFCOUNTER0_CFG__CLEAR__SHIFT 0x1d
++#define GCEA_PERFCOUNTER0_CFG__PERF_SEL_MASK 0x000000FFL
++#define GCEA_PERFCOUNTER0_CFG__PERF_SEL_END_MASK 0x0000FF00L
++#define GCEA_PERFCOUNTER0_CFG__PERF_MODE_MASK 0x0F000000L
++#define GCEA_PERFCOUNTER0_CFG__ENABLE_MASK 0x10000000L
++#define GCEA_PERFCOUNTER0_CFG__CLEAR_MASK 0x20000000L
++//GCEA_PERFCOUNTER1_CFG
++#define GCEA_PERFCOUNTER1_CFG__PERF_SEL__SHIFT 0x0
++#define GCEA_PERFCOUNTER1_CFG__PERF_SEL_END__SHIFT 0x8
++#define GCEA_PERFCOUNTER1_CFG__PERF_MODE__SHIFT 0x18
++#define GCEA_PERFCOUNTER1_CFG__ENABLE__SHIFT 0x1c
++#define GCEA_PERFCOUNTER1_CFG__CLEAR__SHIFT 0x1d
++#define GCEA_PERFCOUNTER1_CFG__PERF_SEL_MASK 0x000000FFL
++#define GCEA_PERFCOUNTER1_CFG__PERF_SEL_END_MASK 0x0000FF00L
++#define GCEA_PERFCOUNTER1_CFG__PERF_MODE_MASK 0x0F000000L
++#define GCEA_PERFCOUNTER1_CFG__ENABLE_MASK 0x10000000L
++#define GCEA_PERFCOUNTER1_CFG__CLEAR_MASK 0x20000000L
++//GCEA_PERFCOUNTER_RSLT_CNTL
++#define GCEA_PERFCOUNTER_RSLT_CNTL__PERF_COUNTER_SELECT__SHIFT 0x0
++#define GCEA_PERFCOUNTER_RSLT_CNTL__START_TRIGGER__SHIFT 0x8
++#define GCEA_PERFCOUNTER_RSLT_CNTL__STOP_TRIGGER__SHIFT 0x10
++#define GCEA_PERFCOUNTER_RSLT_CNTL__ENABLE_ANY__SHIFT 0x18
++#define GCEA_PERFCOUNTER_RSLT_CNTL__CLEAR_ALL__SHIFT 0x19
++#define GCEA_PERFCOUNTER_RSLT_CNTL__STOP_ALL_ON_SATURATE__SHIFT 0x1a
++#define GCEA_PERFCOUNTER_RSLT_CNTL__PERF_COUNTER_SELECT_MASK 0x0000000FL
++#define GCEA_PERFCOUNTER_RSLT_CNTL__START_TRIGGER_MASK 0x0000FF00L
++#define GCEA_PERFCOUNTER_RSLT_CNTL__STOP_TRIGGER_MASK 0x00FF0000L
++#define GCEA_PERFCOUNTER_RSLT_CNTL__ENABLE_ANY_MASK 0x01000000L
++#define GCEA_PERFCOUNTER_RSLT_CNTL__CLEAR_ALL_MASK 0x02000000L
++#define GCEA_PERFCOUNTER_RSLT_CNTL__STOP_ALL_ON_SATURATE_MASK 0x04000000L
++
++
++// addressBlock: gc_tcdec
++//TCP_INVALIDATE
++#define TCP_INVALIDATE__START__SHIFT 0x0
++#define TCP_INVALIDATE__START_MASK 0x00000001L
++//TCP_STATUS
++#define TCP_STATUS__TCP_BUSY__SHIFT 0x0
++#define TCP_STATUS__INPUT_BUSY__SHIFT 0x1
++#define TCP_STATUS__ADRS_BUSY__SHIFT 0x2
++#define TCP_STATUS__TAGRAMS_BUSY__SHIFT 0x3
++#define TCP_STATUS__CNTRL_BUSY__SHIFT 0x4
++#define TCP_STATUS__LFIFO_BUSY__SHIFT 0x5
++#define TCP_STATUS__READ_BUSY__SHIFT 0x6
++#define TCP_STATUS__FORMAT_BUSY__SHIFT 0x7
++#define TCP_STATUS__VM_BUSY__SHIFT 0x8
++#define TCP_STATUS__TCP_BUSY_MASK 0x00000001L
++#define TCP_STATUS__INPUT_BUSY_MASK 0x00000002L
++#define TCP_STATUS__ADRS_BUSY_MASK 0x00000004L
++#define TCP_STATUS__TAGRAMS_BUSY_MASK 0x00000008L
++#define TCP_STATUS__CNTRL_BUSY_MASK 0x00000010L
++#define TCP_STATUS__LFIFO_BUSY_MASK 0x00000020L
++#define TCP_STATUS__READ_BUSY_MASK 0x00000040L
++#define TCP_STATUS__FORMAT_BUSY_MASK 0x00000080L
++#define TCP_STATUS__VM_BUSY_MASK 0x00000100L
++//TCP_CNTL
++#define TCP_CNTL__FORCE_HIT__SHIFT 0x0
++#define TCP_CNTL__FORCE_MISS__SHIFT 0x1
++#define TCP_CNTL__L1_SIZE__SHIFT 0x2
++#define TCP_CNTL__FLAT_BUF_HASH_ENABLE__SHIFT 0x4
++#define TCP_CNTL__FLAT_BUF_CACHE_SWIZZLE__SHIFT 0x5
++#define TCP_CNTL__FORCE_EOW_TOTAL_CNT__SHIFT 0xf
++#define TCP_CNTL__FORCE_EOW_TAGRAM_CNT__SHIFT 0x16
++#define TCP_CNTL__DISABLE_Z_MAP__SHIFT 0x1c
++#define TCP_CNTL__INV_ALL_VMIDS__SHIFT 0x1d
++#define TCP_CNTL__ASTC_VE_MSB_TOLERANT__SHIFT 0x1e
++#define TCP_CNTL__FORCE_HIT_MASK 0x00000001L
++#define TCP_CNTL__FORCE_MISS_MASK 0x00000002L
++#define TCP_CNTL__L1_SIZE_MASK 0x0000000CL
++#define TCP_CNTL__FLAT_BUF_HASH_ENABLE_MASK 0x00000010L
++#define TCP_CNTL__FLAT_BUF_CACHE_SWIZZLE_MASK 0x00000020L
++#define TCP_CNTL__FORCE_EOW_TOTAL_CNT_MASK 0x001F8000L
++#define TCP_CNTL__FORCE_EOW_TAGRAM_CNT_MASK 0x0FC00000L
++#define TCP_CNTL__DISABLE_Z_MAP_MASK 0x10000000L
++#define TCP_CNTL__INV_ALL_VMIDS_MASK 0x20000000L
++#define TCP_CNTL__ASTC_VE_MSB_TOLERANT_MASK 0x40000000L
++//TCP_CHAN_STEER_LO
++#define TCP_CHAN_STEER_LO__CHAN0__SHIFT 0x0
++#define TCP_CHAN_STEER_LO__CHAN1__SHIFT 0x4
++#define TCP_CHAN_STEER_LO__CHAN2__SHIFT 0x8
++#define TCP_CHAN_STEER_LO__CHAN3__SHIFT 0xc
++#define TCP_CHAN_STEER_LO__CHAN4__SHIFT 0x10
++#define TCP_CHAN_STEER_LO__CHAN5__SHIFT 0x14
++#define TCP_CHAN_STEER_LO__CHAN6__SHIFT 0x18
++#define TCP_CHAN_STEER_LO__CHAN7__SHIFT 0x1c
++#define TCP_CHAN_STEER_LO__CHAN0_MASK 0x0000000FL
++#define TCP_CHAN_STEER_LO__CHAN1_MASK 0x000000F0L
++#define TCP_CHAN_STEER_LO__CHAN2_MASK 0x00000F00L
++#define TCP_CHAN_STEER_LO__CHAN3_MASK 0x0000F000L
++#define TCP_CHAN_STEER_LO__CHAN4_MASK 0x000F0000L
++#define TCP_CHAN_STEER_LO__CHAN5_MASK 0x00F00000L
++#define TCP_CHAN_STEER_LO__CHAN6_MASK 0x0F000000L
++#define TCP_CHAN_STEER_LO__CHAN7_MASK 0xF0000000L
++//TCP_CHAN_STEER_HI
++#define TCP_CHAN_STEER_HI__CHAN8__SHIFT 0x0
++#define TCP_CHAN_STEER_HI__CHAN9__SHIFT 0x4
++#define TCP_CHAN_STEER_HI__CHANA__SHIFT 0x8
++#define TCP_CHAN_STEER_HI__CHANB__SHIFT 0xc
++#define TCP_CHAN_STEER_HI__CHANC__SHIFT 0x10
++#define TCP_CHAN_STEER_HI__CHAND__SHIFT 0x14
++#define TCP_CHAN_STEER_HI__CHANE__SHIFT 0x18
++#define TCP_CHAN_STEER_HI__CHANF__SHIFT 0x1c
++#define TCP_CHAN_STEER_HI__CHAN8_MASK 0x0000000FL
++#define TCP_CHAN_STEER_HI__CHAN9_MASK 0x000000F0L
++#define TCP_CHAN_STEER_HI__CHANA_MASK 0x00000F00L
++#define TCP_CHAN_STEER_HI__CHANB_MASK 0x0000F000L
++#define TCP_CHAN_STEER_HI__CHANC_MASK 0x000F0000L
++#define TCP_CHAN_STEER_HI__CHAND_MASK 0x00F00000L
++#define TCP_CHAN_STEER_HI__CHANE_MASK 0x0F000000L
++#define TCP_CHAN_STEER_HI__CHANF_MASK 0xF0000000L
++//TCP_ADDR_CONFIG
++#define TCP_ADDR_CONFIG__NUM_TCC_BANKS__SHIFT 0x0
++#define TCP_ADDR_CONFIG__NUM_BANKS__SHIFT 0x4
++#define TCP_ADDR_CONFIG__COLHI_WIDTH__SHIFT 0x6
++#define TCP_ADDR_CONFIG__RB_SPLIT_COLHI__SHIFT 0x9
++#define TCP_ADDR_CONFIG__NUM_TCC_BANKS_MASK 0x0000000FL
++#define TCP_ADDR_CONFIG__NUM_BANKS_MASK 0x00000030L
++#define TCP_ADDR_CONFIG__COLHI_WIDTH_MASK 0x000001C0L
++#define TCP_ADDR_CONFIG__RB_SPLIT_COLHI_MASK 0x00000200L
++//TCP_CREDIT
++#define TCP_CREDIT__LFIFO_CREDIT__SHIFT 0x0
++#define TCP_CREDIT__REQ_FIFO_CREDIT__SHIFT 0x10
++#define TCP_CREDIT__TD_CREDIT__SHIFT 0x1d
++#define TCP_CREDIT__LFIFO_CREDIT_MASK 0x000003FFL
++#define TCP_CREDIT__REQ_FIFO_CREDIT_MASK 0x007F0000L
++#define TCP_CREDIT__TD_CREDIT_MASK 0xE0000000L
++//TCP_BUFFER_ADDR_HASH_CNTL
++#define TCP_BUFFER_ADDR_HASH_CNTL__CHANNEL_BITS__SHIFT 0x0
++#define TCP_BUFFER_ADDR_HASH_CNTL__BANK_BITS__SHIFT 0x8
++#define TCP_BUFFER_ADDR_HASH_CNTL__CHANNEL_XOR_COUNT__SHIFT 0x10
++#define TCP_BUFFER_ADDR_HASH_CNTL__BANK_XOR_COUNT__SHIFT 0x18
++#define TCP_BUFFER_ADDR_HASH_CNTL__CHANNEL_BITS_MASK 0x00000007L
++#define TCP_BUFFER_ADDR_HASH_CNTL__BANK_BITS_MASK 0x00000700L
++#define TCP_BUFFER_ADDR_HASH_CNTL__CHANNEL_XOR_COUNT_MASK 0x00070000L
++#define TCP_BUFFER_ADDR_HASH_CNTL__BANK_XOR_COUNT_MASK 0x07000000L
++//TCP_EDC_CNT
++#define TCP_EDC_CNT__SEC_COUNT__SHIFT 0x0
++#define TCP_EDC_CNT__LFIFO_SED_COUNT__SHIFT 0x8
++#define TCP_EDC_CNT__DED_COUNT__SHIFT 0x10
++#define TCP_EDC_CNT__SEC_COUNT_MASK 0x000000FFL
++#define TCP_EDC_CNT__LFIFO_SED_COUNT_MASK 0x0000FF00L
++#define TCP_EDC_CNT__DED_COUNT_MASK 0x00FF0000L
++//TC_CFG_L1_LOAD_POLICY0
++#define TC_CFG_L1_LOAD_POLICY0__POLICY_0__SHIFT 0x0
++#define TC_CFG_L1_LOAD_POLICY0__POLICY_1__SHIFT 0x2
++#define TC_CFG_L1_LOAD_POLICY0__POLICY_2__SHIFT 0x4
++#define TC_CFG_L1_LOAD_POLICY0__POLICY_3__SHIFT 0x6
++#define TC_CFG_L1_LOAD_POLICY0__POLICY_4__SHIFT 0x8
++#define TC_CFG_L1_LOAD_POLICY0__POLICY_5__SHIFT 0xa
++#define TC_CFG_L1_LOAD_POLICY0__POLICY_6__SHIFT 0xc
++#define TC_CFG_L1_LOAD_POLICY0__POLICY_7__SHIFT 0xe
++#define TC_CFG_L1_LOAD_POLICY0__POLICY_8__SHIFT 0x10
++#define TC_CFG_L1_LOAD_POLICY0__POLICY_9__SHIFT 0x12
++#define TC_CFG_L1_LOAD_POLICY0__POLICY_10__SHIFT 0x14
++#define TC_CFG_L1_LOAD_POLICY0__POLICY_11__SHIFT 0x16
++#define TC_CFG_L1_LOAD_POLICY0__POLICY_12__SHIFT 0x18
++#define TC_CFG_L1_LOAD_POLICY0__POLICY_13__SHIFT 0x1a
++#define TC_CFG_L1_LOAD_POLICY0__POLICY_14__SHIFT 0x1c
++#define TC_CFG_L1_LOAD_POLICY0__POLICY_15__SHIFT 0x1e
++#define TC_CFG_L1_LOAD_POLICY0__POLICY_0_MASK 0x00000003L
++#define TC_CFG_L1_LOAD_POLICY0__POLICY_1_MASK 0x0000000CL
++#define TC_CFG_L1_LOAD_POLICY0__POLICY_2_MASK 0x00000030L
++#define TC_CFG_L1_LOAD_POLICY0__POLICY_3_MASK 0x000000C0L
++#define TC_CFG_L1_LOAD_POLICY0__POLICY_4_MASK 0x00000300L
++#define TC_CFG_L1_LOAD_POLICY0__POLICY_5_MASK 0x00000C00L
++#define TC_CFG_L1_LOAD_POLICY0__POLICY_6_MASK 0x00003000L
++#define TC_CFG_L1_LOAD_POLICY0__POLICY_7_MASK 0x0000C000L
++#define TC_CFG_L1_LOAD_POLICY0__POLICY_8_MASK 0x00030000L
++#define TC_CFG_L1_LOAD_POLICY0__POLICY_9_MASK 0x000C0000L
++#define TC_CFG_L1_LOAD_POLICY0__POLICY_10_MASK 0x00300000L
++#define TC_CFG_L1_LOAD_POLICY0__POLICY_11_MASK 0x00C00000L
++#define TC_CFG_L1_LOAD_POLICY0__POLICY_12_MASK 0x03000000L
++#define TC_CFG_L1_LOAD_POLICY0__POLICY_13_MASK 0x0C000000L
++#define TC_CFG_L1_LOAD_POLICY0__POLICY_14_MASK 0x30000000L
++#define TC_CFG_L1_LOAD_POLICY0__POLICY_15_MASK 0xC0000000L
++//TC_CFG_L1_LOAD_POLICY1
++#define TC_CFG_L1_LOAD_POLICY1__POLICY_16__SHIFT 0x0
++#define TC_CFG_L1_LOAD_POLICY1__POLICY_17__SHIFT 0x2
++#define TC_CFG_L1_LOAD_POLICY1__POLICY_18__SHIFT 0x4
++#define TC_CFG_L1_LOAD_POLICY1__POLICY_19__SHIFT 0x6
++#define TC_CFG_L1_LOAD_POLICY1__POLICY_20__SHIFT 0x8
++#define TC_CFG_L1_LOAD_POLICY1__POLICY_21__SHIFT 0xa
++#define TC_CFG_L1_LOAD_POLICY1__POLICY_22__SHIFT 0xc
++#define TC_CFG_L1_LOAD_POLICY1__POLICY_23__SHIFT 0xe
++#define TC_CFG_L1_LOAD_POLICY1__POLICY_24__SHIFT 0x10
++#define TC_CFG_L1_LOAD_POLICY1__POLICY_25__SHIFT 0x12
++#define TC_CFG_L1_LOAD_POLICY1__POLICY_26__SHIFT 0x14
++#define TC_CFG_L1_LOAD_POLICY1__POLICY_27__SHIFT 0x16
++#define TC_CFG_L1_LOAD_POLICY1__POLICY_28__SHIFT 0x18
++#define TC_CFG_L1_LOAD_POLICY1__POLICY_29__SHIFT 0x1a
++#define TC_CFG_L1_LOAD_POLICY1__POLICY_30__SHIFT 0x1c
++#define TC_CFG_L1_LOAD_POLICY1__POLICY_31__SHIFT 0x1e
++#define TC_CFG_L1_LOAD_POLICY1__POLICY_16_MASK 0x00000003L
++#define TC_CFG_L1_LOAD_POLICY1__POLICY_17_MASK 0x0000000CL
++#define TC_CFG_L1_LOAD_POLICY1__POLICY_18_MASK 0x00000030L
++#define TC_CFG_L1_LOAD_POLICY1__POLICY_19_MASK 0x000000C0L
++#define TC_CFG_L1_LOAD_POLICY1__POLICY_20_MASK 0x00000300L
++#define TC_CFG_L1_LOAD_POLICY1__POLICY_21_MASK 0x00000C00L
++#define TC_CFG_L1_LOAD_POLICY1__POLICY_22_MASK 0x00003000L
++#define TC_CFG_L1_LOAD_POLICY1__POLICY_23_MASK 0x0000C000L
++#define TC_CFG_L1_LOAD_POLICY1__POLICY_24_MASK 0x00030000L
++#define TC_CFG_L1_LOAD_POLICY1__POLICY_25_MASK 0x000C0000L
++#define TC_CFG_L1_LOAD_POLICY1__POLICY_26_MASK 0x00300000L
++#define TC_CFG_L1_LOAD_POLICY1__POLICY_27_MASK 0x00C00000L
++#define TC_CFG_L1_LOAD_POLICY1__POLICY_28_MASK 0x03000000L
++#define TC_CFG_L1_LOAD_POLICY1__POLICY_29_MASK 0x0C000000L
++#define TC_CFG_L1_LOAD_POLICY1__POLICY_30_MASK 0x30000000L
++#define TC_CFG_L1_LOAD_POLICY1__POLICY_31_MASK 0xC0000000L
++//TC_CFG_L1_STORE_POLICY
++#define TC_CFG_L1_STORE_POLICY__POLICY_0__SHIFT 0x0
++#define TC_CFG_L1_STORE_POLICY__POLICY_1__SHIFT 0x1
++#define TC_CFG_L1_STORE_POLICY__POLICY_2__SHIFT 0x2
++#define TC_CFG_L1_STORE_POLICY__POLICY_3__SHIFT 0x3
++#define TC_CFG_L1_STORE_POLICY__POLICY_4__SHIFT 0x4
++#define TC_CFG_L1_STORE_POLICY__POLICY_5__SHIFT 0x5
++#define TC_CFG_L1_STORE_POLICY__POLICY_6__SHIFT 0x6
++#define TC_CFG_L1_STORE_POLICY__POLICY_7__SHIFT 0x7
++#define TC_CFG_L1_STORE_POLICY__POLICY_8__SHIFT 0x8
++#define TC_CFG_L1_STORE_POLICY__POLICY_9__SHIFT 0x9
++#define TC_CFG_L1_STORE_POLICY__POLICY_10__SHIFT 0xa
++#define TC_CFG_L1_STORE_POLICY__POLICY_11__SHIFT 0xb
++#define TC_CFG_L1_STORE_POLICY__POLICY_12__SHIFT 0xc
++#define TC_CFG_L1_STORE_POLICY__POLICY_13__SHIFT 0xd
++#define TC_CFG_L1_STORE_POLICY__POLICY_14__SHIFT 0xe
++#define TC_CFG_L1_STORE_POLICY__POLICY_15__SHIFT 0xf
++#define TC_CFG_L1_STORE_POLICY__POLICY_16__SHIFT 0x10
++#define TC_CFG_L1_STORE_POLICY__POLICY_17__SHIFT 0x11
++#define TC_CFG_L1_STORE_POLICY__POLICY_18__SHIFT 0x12
++#define TC_CFG_L1_STORE_POLICY__POLICY_19__SHIFT 0x13
++#define TC_CFG_L1_STORE_POLICY__POLICY_20__SHIFT 0x14
++#define TC_CFG_L1_STORE_POLICY__POLICY_21__SHIFT 0x15
++#define TC_CFG_L1_STORE_POLICY__POLICY_22__SHIFT 0x16
++#define TC_CFG_L1_STORE_POLICY__POLICY_23__SHIFT 0x17
++#define TC_CFG_L1_STORE_POLICY__POLICY_24__SHIFT 0x18
++#define TC_CFG_L1_STORE_POLICY__POLICY_25__SHIFT 0x19
++#define TC_CFG_L1_STORE_POLICY__POLICY_26__SHIFT 0x1a
++#define TC_CFG_L1_STORE_POLICY__POLICY_27__SHIFT 0x1b
++#define TC_CFG_L1_STORE_POLICY__POLICY_28__SHIFT 0x1c
++#define TC_CFG_L1_STORE_POLICY__POLICY_29__SHIFT 0x1d
++#define TC_CFG_L1_STORE_POLICY__POLICY_30__SHIFT 0x1e
++#define TC_CFG_L1_STORE_POLICY__POLICY_31__SHIFT 0x1f
++#define TC_CFG_L1_STORE_POLICY__POLICY_0_MASK 0x00000001L
++#define TC_CFG_L1_STORE_POLICY__POLICY_1_MASK 0x00000002L
++#define TC_CFG_L1_STORE_POLICY__POLICY_2_MASK 0x00000004L
++#define TC_CFG_L1_STORE_POLICY__POLICY_3_MASK 0x00000008L
++#define TC_CFG_L1_STORE_POLICY__POLICY_4_MASK 0x00000010L
++#define TC_CFG_L1_STORE_POLICY__POLICY_5_MASK 0x00000020L
++#define TC_CFG_L1_STORE_POLICY__POLICY_6_MASK 0x00000040L
++#define TC_CFG_L1_STORE_POLICY__POLICY_7_MASK 0x00000080L
++#define TC_CFG_L1_STORE_POLICY__POLICY_8_MASK 0x00000100L
++#define TC_CFG_L1_STORE_POLICY__POLICY_9_MASK 0x00000200L
++#define TC_CFG_L1_STORE_POLICY__POLICY_10_MASK 0x00000400L
++#define TC_CFG_L1_STORE_POLICY__POLICY_11_MASK 0x00000800L
++#define TC_CFG_L1_STORE_POLICY__POLICY_12_MASK 0x00001000L
++#define TC_CFG_L1_STORE_POLICY__POLICY_13_MASK 0x00002000L
++#define TC_CFG_L1_STORE_POLICY__POLICY_14_MASK 0x00004000L
++#define TC_CFG_L1_STORE_POLICY__POLICY_15_MASK 0x00008000L
++#define TC_CFG_L1_STORE_POLICY__POLICY_16_MASK 0x00010000L
++#define TC_CFG_L1_STORE_POLICY__POLICY_17_MASK 0x00020000L
++#define TC_CFG_L1_STORE_POLICY__POLICY_18_MASK 0x00040000L
++#define TC_CFG_L1_STORE_POLICY__POLICY_19_MASK 0x00080000L
++#define TC_CFG_L1_STORE_POLICY__POLICY_20_MASK 0x00100000L
++#define TC_CFG_L1_STORE_POLICY__POLICY_21_MASK 0x00200000L
++#define TC_CFG_L1_STORE_POLICY__POLICY_22_MASK 0x00400000L
++#define TC_CFG_L1_STORE_POLICY__POLICY_23_MASK 0x00800000L
++#define TC_CFG_L1_STORE_POLICY__POLICY_24_MASK 0x01000000L
++#define TC_CFG_L1_STORE_POLICY__POLICY_25_MASK 0x02000000L
++#define TC_CFG_L1_STORE_POLICY__POLICY_26_MASK 0x04000000L
++#define TC_CFG_L1_STORE_POLICY__POLICY_27_MASK 0x08000000L
++#define TC_CFG_L1_STORE_POLICY__POLICY_28_MASK 0x10000000L
++#define TC_CFG_L1_STORE_POLICY__POLICY_29_MASK 0x20000000L
++#define TC_CFG_L1_STORE_POLICY__POLICY_30_MASK 0x40000000L
++#define TC_CFG_L1_STORE_POLICY__POLICY_31_MASK 0x80000000L
++//TC_CFG_L2_LOAD_POLICY0
++#define TC_CFG_L2_LOAD_POLICY0__POLICY_0__SHIFT 0x0
++#define TC_CFG_L2_LOAD_POLICY0__POLICY_1__SHIFT 0x2
++#define TC_CFG_L2_LOAD_POLICY0__POLICY_2__SHIFT 0x4
++#define TC_CFG_L2_LOAD_POLICY0__POLICY_3__SHIFT 0x6
++#define TC_CFG_L2_LOAD_POLICY0__POLICY_4__SHIFT 0x8
++#define TC_CFG_L2_LOAD_POLICY0__POLICY_5__SHIFT 0xa
++#define TC_CFG_L2_LOAD_POLICY0__POLICY_6__SHIFT 0xc
++#define TC_CFG_L2_LOAD_POLICY0__POLICY_7__SHIFT 0xe
++#define TC_CFG_L2_LOAD_POLICY0__POLICY_8__SHIFT 0x10
++#define TC_CFG_L2_LOAD_POLICY0__POLICY_9__SHIFT 0x12
++#define TC_CFG_L2_LOAD_POLICY0__POLICY_10__SHIFT 0x14
++#define TC_CFG_L2_LOAD_POLICY0__POLICY_11__SHIFT 0x16
++#define TC_CFG_L2_LOAD_POLICY0__POLICY_12__SHIFT 0x18
++#define TC_CFG_L2_LOAD_POLICY0__POLICY_13__SHIFT 0x1a
++#define TC_CFG_L2_LOAD_POLICY0__POLICY_14__SHIFT 0x1c
++#define TC_CFG_L2_LOAD_POLICY0__POLICY_15__SHIFT 0x1e
++#define TC_CFG_L2_LOAD_POLICY0__POLICY_0_MASK 0x00000003L
++#define TC_CFG_L2_LOAD_POLICY0__POLICY_1_MASK 0x0000000CL
++#define TC_CFG_L2_LOAD_POLICY0__POLICY_2_MASK 0x00000030L
++#define TC_CFG_L2_LOAD_POLICY0__POLICY_3_MASK 0x000000C0L
++#define TC_CFG_L2_LOAD_POLICY0__POLICY_4_MASK 0x00000300L
++#define TC_CFG_L2_LOAD_POLICY0__POLICY_5_MASK 0x00000C00L
++#define TC_CFG_L2_LOAD_POLICY0__POLICY_6_MASK 0x00003000L
++#define TC_CFG_L2_LOAD_POLICY0__POLICY_7_MASK 0x0000C000L
++#define TC_CFG_L2_LOAD_POLICY0__POLICY_8_MASK 0x00030000L
++#define TC_CFG_L2_LOAD_POLICY0__POLICY_9_MASK 0x000C0000L
++#define TC_CFG_L2_LOAD_POLICY0__POLICY_10_MASK 0x00300000L
++#define TC_CFG_L2_LOAD_POLICY0__POLICY_11_MASK 0x00C00000L
++#define TC_CFG_L2_LOAD_POLICY0__POLICY_12_MASK 0x03000000L
++#define TC_CFG_L2_LOAD_POLICY0__POLICY_13_MASK 0x0C000000L
++#define TC_CFG_L2_LOAD_POLICY0__POLICY_14_MASK 0x30000000L
++#define TC_CFG_L2_LOAD_POLICY0__POLICY_15_MASK 0xC0000000L
++//TC_CFG_L2_LOAD_POLICY1
++#define TC_CFG_L2_LOAD_POLICY1__POLICY_16__SHIFT 0x0
++#define TC_CFG_L2_LOAD_POLICY1__POLICY_17__SHIFT 0x2
++#define TC_CFG_L2_LOAD_POLICY1__POLICY_18__SHIFT 0x4
++#define TC_CFG_L2_LOAD_POLICY1__POLICY_19__SHIFT 0x6
++#define TC_CFG_L2_LOAD_POLICY1__POLICY_20__SHIFT 0x8
++#define TC_CFG_L2_LOAD_POLICY1__POLICY_21__SHIFT 0xa
++#define TC_CFG_L2_LOAD_POLICY1__POLICY_22__SHIFT 0xc
++#define TC_CFG_L2_LOAD_POLICY1__POLICY_23__SHIFT 0xe
++#define TC_CFG_L2_LOAD_POLICY1__POLICY_24__SHIFT 0x10
++#define TC_CFG_L2_LOAD_POLICY1__POLICY_25__SHIFT 0x12
++#define TC_CFG_L2_LOAD_POLICY1__POLICY_26__SHIFT 0x14
++#define TC_CFG_L2_LOAD_POLICY1__POLICY_27__SHIFT 0x16
++#define TC_CFG_L2_LOAD_POLICY1__POLICY_28__SHIFT 0x18
++#define TC_CFG_L2_LOAD_POLICY1__POLICY_29__SHIFT 0x1a
++#define TC_CFG_L2_LOAD_POLICY1__POLICY_30__SHIFT 0x1c
++#define TC_CFG_L2_LOAD_POLICY1__POLICY_31__SHIFT 0x1e
++#define TC_CFG_L2_LOAD_POLICY1__POLICY_16_MASK 0x00000003L
++#define TC_CFG_L2_LOAD_POLICY1__POLICY_17_MASK 0x0000000CL
++#define TC_CFG_L2_LOAD_POLICY1__POLICY_18_MASK 0x00000030L
++#define TC_CFG_L2_LOAD_POLICY1__POLICY_19_MASK 0x000000C0L
++#define TC_CFG_L2_LOAD_POLICY1__POLICY_20_MASK 0x00000300L
++#define TC_CFG_L2_LOAD_POLICY1__POLICY_21_MASK 0x00000C00L
++#define TC_CFG_L2_LOAD_POLICY1__POLICY_22_MASK 0x00003000L
++#define TC_CFG_L2_LOAD_POLICY1__POLICY_23_MASK 0x0000C000L
++#define TC_CFG_L2_LOAD_POLICY1__POLICY_24_MASK 0x00030000L
++#define TC_CFG_L2_LOAD_POLICY1__POLICY_25_MASK 0x000C0000L
++#define TC_CFG_L2_LOAD_POLICY1__POLICY_26_MASK 0x00300000L
++#define TC_CFG_L2_LOAD_POLICY1__POLICY_27_MASK 0x00C00000L
++#define TC_CFG_L2_LOAD_POLICY1__POLICY_28_MASK 0x03000000L
++#define TC_CFG_L2_LOAD_POLICY1__POLICY_29_MASK 0x0C000000L
++#define TC_CFG_L2_LOAD_POLICY1__POLICY_30_MASK 0x30000000L
++#define TC_CFG_L2_LOAD_POLICY1__POLICY_31_MASK 0xC0000000L
++//TC_CFG_L2_STORE_POLICY0
++#define TC_CFG_L2_STORE_POLICY0__POLICY_0__SHIFT 0x0
++#define TC_CFG_L2_STORE_POLICY0__POLICY_1__SHIFT 0x2
++#define TC_CFG_L2_STORE_POLICY0__POLICY_2__SHIFT 0x4
++#define TC_CFG_L2_STORE_POLICY0__POLICY_3__SHIFT 0x6
++#define TC_CFG_L2_STORE_POLICY0__POLICY_4__SHIFT 0x8
++#define TC_CFG_L2_STORE_POLICY0__POLICY_5__SHIFT 0xa
++#define TC_CFG_L2_STORE_POLICY0__POLICY_6__SHIFT 0xc
++#define TC_CFG_L2_STORE_POLICY0__POLICY_7__SHIFT 0xe
++#define TC_CFG_L2_STORE_POLICY0__POLICY_8__SHIFT 0x10
++#define TC_CFG_L2_STORE_POLICY0__POLICY_9__SHIFT 0x12
++#define TC_CFG_L2_STORE_POLICY0__POLICY_10__SHIFT 0x14
++#define TC_CFG_L2_STORE_POLICY0__POLICY_11__SHIFT 0x16
++#define TC_CFG_L2_STORE_POLICY0__POLICY_12__SHIFT 0x18
++#define TC_CFG_L2_STORE_POLICY0__POLICY_13__SHIFT 0x1a
++#define TC_CFG_L2_STORE_POLICY0__POLICY_14__SHIFT 0x1c
++#define TC_CFG_L2_STORE_POLICY0__POLICY_15__SHIFT 0x1e
++#define TC_CFG_L2_STORE_POLICY0__POLICY_0_MASK 0x00000003L
++#define TC_CFG_L2_STORE_POLICY0__POLICY_1_MASK 0x0000000CL
++#define TC_CFG_L2_STORE_POLICY0__POLICY_2_MASK 0x00000030L
++#define TC_CFG_L2_STORE_POLICY0__POLICY_3_MASK 0x000000C0L
++#define TC_CFG_L2_STORE_POLICY0__POLICY_4_MASK 0x00000300L
++#define TC_CFG_L2_STORE_POLICY0__POLICY_5_MASK 0x00000C00L
++#define TC_CFG_L2_STORE_POLICY0__POLICY_6_MASK 0x00003000L
++#define TC_CFG_L2_STORE_POLICY0__POLICY_7_MASK 0x0000C000L
++#define TC_CFG_L2_STORE_POLICY0__POLICY_8_MASK 0x00030000L
++#define TC_CFG_L2_STORE_POLICY0__POLICY_9_MASK 0x000C0000L
++#define TC_CFG_L2_STORE_POLICY0__POLICY_10_MASK 0x00300000L
++#define TC_CFG_L2_STORE_POLICY0__POLICY_11_MASK 0x00C00000L
++#define TC_CFG_L2_STORE_POLICY0__POLICY_12_MASK 0x03000000L
++#define TC_CFG_L2_STORE_POLICY0__POLICY_13_MASK 0x0C000000L
++#define TC_CFG_L2_STORE_POLICY0__POLICY_14_MASK 0x30000000L
++#define TC_CFG_L2_STORE_POLICY0__POLICY_15_MASK 0xC0000000L
++//TC_CFG_L2_STORE_POLICY1
++#define TC_CFG_L2_STORE_POLICY1__POLICY_16__SHIFT 0x0
++#define TC_CFG_L2_STORE_POLICY1__POLICY_17__SHIFT 0x2
++#define TC_CFG_L2_STORE_POLICY1__POLICY_18__SHIFT 0x4
++#define TC_CFG_L2_STORE_POLICY1__POLICY_19__SHIFT 0x6
++#define TC_CFG_L2_STORE_POLICY1__POLICY_20__SHIFT 0x8
++#define TC_CFG_L2_STORE_POLICY1__POLICY_21__SHIFT 0xa
++#define TC_CFG_L2_STORE_POLICY1__POLICY_22__SHIFT 0xc
++#define TC_CFG_L2_STORE_POLICY1__POLICY_23__SHIFT 0xe
++#define TC_CFG_L2_STORE_POLICY1__POLICY_24__SHIFT 0x10
++#define TC_CFG_L2_STORE_POLICY1__POLICY_25__SHIFT 0x12
++#define TC_CFG_L2_STORE_POLICY1__POLICY_26__SHIFT 0x14
++#define TC_CFG_L2_STORE_POLICY1__POLICY_27__SHIFT 0x16
++#define TC_CFG_L2_STORE_POLICY1__POLICY_28__SHIFT 0x18
++#define TC_CFG_L2_STORE_POLICY1__POLICY_29__SHIFT 0x1a
++#define TC_CFG_L2_STORE_POLICY1__POLICY_30__SHIFT 0x1c
++#define TC_CFG_L2_STORE_POLICY1__POLICY_31__SHIFT 0x1e
++#define TC_CFG_L2_STORE_POLICY1__POLICY_16_MASK 0x00000003L
++#define TC_CFG_L2_STORE_POLICY1__POLICY_17_MASK 0x0000000CL
++#define TC_CFG_L2_STORE_POLICY1__POLICY_18_MASK 0x00000030L
++#define TC_CFG_L2_STORE_POLICY1__POLICY_19_MASK 0x000000C0L
++#define TC_CFG_L2_STORE_POLICY1__POLICY_20_MASK 0x00000300L
++#define TC_CFG_L2_STORE_POLICY1__POLICY_21_MASK 0x00000C00L
++#define TC_CFG_L2_STORE_POLICY1__POLICY_22_MASK 0x00003000L
++#define TC_CFG_L2_STORE_POLICY1__POLICY_23_MASK 0x0000C000L
++#define TC_CFG_L2_STORE_POLICY1__POLICY_24_MASK 0x00030000L
++#define TC_CFG_L2_STORE_POLICY1__POLICY_25_MASK 0x000C0000L
++#define TC_CFG_L2_STORE_POLICY1__POLICY_26_MASK 0x00300000L
++#define TC_CFG_L2_STORE_POLICY1__POLICY_27_MASK 0x00C00000L
++#define TC_CFG_L2_STORE_POLICY1__POLICY_28_MASK 0x03000000L
++#define TC_CFG_L2_STORE_POLICY1__POLICY_29_MASK 0x0C000000L
++#define TC_CFG_L2_STORE_POLICY1__POLICY_30_MASK 0x30000000L
++#define TC_CFG_L2_STORE_POLICY1__POLICY_31_MASK 0xC0000000L
++//TC_CFG_L2_ATOMIC_POLICY
++#define TC_CFG_L2_ATOMIC_POLICY__POLICY_0__SHIFT 0x0
++#define TC_CFG_L2_ATOMIC_POLICY__POLICY_1__SHIFT 0x2
++#define TC_CFG_L2_ATOMIC_POLICY__POLICY_2__SHIFT 0x4
++#define TC_CFG_L2_ATOMIC_POLICY__POLICY_3__SHIFT 0x6
++#define TC_CFG_L2_ATOMIC_POLICY__POLICY_4__SHIFT 0x8
++#define TC_CFG_L2_ATOMIC_POLICY__POLICY_5__SHIFT 0xa
++#define TC_CFG_L2_ATOMIC_POLICY__POLICY_6__SHIFT 0xc
++#define TC_CFG_L2_ATOMIC_POLICY__POLICY_7__SHIFT 0xe
++#define TC_CFG_L2_ATOMIC_POLICY__POLICY_8__SHIFT 0x10
++#define TC_CFG_L2_ATOMIC_POLICY__POLICY_9__SHIFT 0x12
++#define TC_CFG_L2_ATOMIC_POLICY__POLICY_10__SHIFT 0x14
++#define TC_CFG_L2_ATOMIC_POLICY__POLICY_11__SHIFT 0x16
++#define TC_CFG_L2_ATOMIC_POLICY__POLICY_12__SHIFT 0x18
++#define TC_CFG_L2_ATOMIC_POLICY__POLICY_13__SHIFT 0x1a
++#define TC_CFG_L2_ATOMIC_POLICY__POLICY_14__SHIFT 0x1c
++#define TC_CFG_L2_ATOMIC_POLICY__POLICY_15__SHIFT 0x1e
++#define TC_CFG_L2_ATOMIC_POLICY__POLICY_0_MASK 0x00000003L
++#define TC_CFG_L2_ATOMIC_POLICY__POLICY_1_MASK 0x0000000CL
++#define TC_CFG_L2_ATOMIC_POLICY__POLICY_2_MASK 0x00000030L
++#define TC_CFG_L2_ATOMIC_POLICY__POLICY_3_MASK 0x000000C0L
++#define TC_CFG_L2_ATOMIC_POLICY__POLICY_4_MASK 0x00000300L
++#define TC_CFG_L2_ATOMIC_POLICY__POLICY_5_MASK 0x00000C00L
++#define TC_CFG_L2_ATOMIC_POLICY__POLICY_6_MASK 0x00003000L
++#define TC_CFG_L2_ATOMIC_POLICY__POLICY_7_MASK 0x0000C000L
++#define TC_CFG_L2_ATOMIC_POLICY__POLICY_8_MASK 0x00030000L
++#define TC_CFG_L2_ATOMIC_POLICY__POLICY_9_MASK 0x000C0000L
++#define TC_CFG_L2_ATOMIC_POLICY__POLICY_10_MASK 0x00300000L
++#define TC_CFG_L2_ATOMIC_POLICY__POLICY_11_MASK 0x00C00000L
++#define TC_CFG_L2_ATOMIC_POLICY__POLICY_12_MASK 0x03000000L
++#define TC_CFG_L2_ATOMIC_POLICY__POLICY_13_MASK 0x0C000000L
++#define TC_CFG_L2_ATOMIC_POLICY__POLICY_14_MASK 0x30000000L
++#define TC_CFG_L2_ATOMIC_POLICY__POLICY_15_MASK 0xC0000000L
++//TC_CFG_L1_VOLATILE
++#define TC_CFG_L1_VOLATILE__VOL__SHIFT 0x0
++#define TC_CFG_L1_VOLATILE__VOL_MASK 0x0000000FL
++//TC_CFG_L2_VOLATILE
++#define TC_CFG_L2_VOLATILE__VOL__SHIFT 0x0
++#define TC_CFG_L2_VOLATILE__VOL_MASK 0x0000000FL
++//TCI_STATUS
++#define TCI_STATUS__TCI_BUSY__SHIFT 0x0
++#define TCI_STATUS__TCI_BUSY_MASK 0x00000001L
++//TCI_CNTL_1
++#define TCI_CNTL_1__WBINVL1_NUM_CYCLES__SHIFT 0x0
++#define TCI_CNTL_1__REQ_FIFO_DEPTH__SHIFT 0x10
++#define TCI_CNTL_1__WDATA_RAM_DEPTH__SHIFT 0x18
++#define TCI_CNTL_1__WBINVL1_NUM_CYCLES_MASK 0x0000FFFFL
++#define TCI_CNTL_1__REQ_FIFO_DEPTH_MASK 0x00FF0000L
++#define TCI_CNTL_1__WDATA_RAM_DEPTH_MASK 0xFF000000L
++//TCI_CNTL_2
++#define TCI_CNTL_2__L1_INVAL_ON_WBINVL2__SHIFT 0x0
++#define TCI_CNTL_2__TCA_MAX_CREDIT__SHIFT 0x1
++#define TCI_CNTL_2__L1_INVAL_ON_WBINVL2_MASK 0x00000001L
++#define TCI_CNTL_2__TCA_MAX_CREDIT_MASK 0x000001FEL
++//TCC_CTRL
++#define TCC_CTRL__CACHE_SIZE__SHIFT 0x0
++#define TCC_CTRL__RATE__SHIFT 0x2
++#define TCC_CTRL__WRITEBACK_MARGIN__SHIFT 0x4
++#define TCC_CTRL__METADATA_LATENCY_FIFO_SIZE__SHIFT 0x8
++#define TCC_CTRL__SRC_FIFO_SIZE__SHIFT 0xc
++#define TCC_CTRL__LATENCY_FIFO_SIZE__SHIFT 0x10
++#define TCC_CTRL__LINEAR_SET_HASH__SHIFT 0x15
++#define TCC_CTRL__MDC_SIZE__SHIFT 0x18
++#define TCC_CTRL__MDC_SECTOR_SIZE__SHIFT 0x1a
++#define TCC_CTRL__MDC_SIDEBAND_FIFO_SIZE__SHIFT 0x1c
++#define TCC_CTRL__CACHE_SIZE_MASK 0x00000003L
++#define TCC_CTRL__RATE_MASK 0x0000000CL
++#define TCC_CTRL__WRITEBACK_MARGIN_MASK 0x000000F0L
++#define TCC_CTRL__METADATA_LATENCY_FIFO_SIZE_MASK 0x00000F00L
++#define TCC_CTRL__SRC_FIFO_SIZE_MASK 0x0000F000L
++#define TCC_CTRL__LATENCY_FIFO_SIZE_MASK 0x000F0000L
++#define TCC_CTRL__LINEAR_SET_HASH_MASK 0x00200000L
++#define TCC_CTRL__MDC_SIZE_MASK 0x03000000L
++#define TCC_CTRL__MDC_SECTOR_SIZE_MASK 0x0C000000L
++#define TCC_CTRL__MDC_SIDEBAND_FIFO_SIZE_MASK 0xF0000000L
++//TCC_CTRL2
++#define TCC_CTRL2__PROBE_FIFO_SIZE__SHIFT 0x0
++#define TCC_CTRL2__PROBE_FIFO_SIZE_MASK 0x0000000FL
++//TCC_EDC_CNT
++#define TCC_EDC_CNT__CACHE_DATA_SEC_COUNT__SHIFT 0x0
++#define TCC_EDC_CNT__CACHE_DATA_DED_COUNT__SHIFT 0x2
++#define TCC_EDC_CNT__CACHE_DIRTY_SEC_COUNT__SHIFT 0x4
++#define TCC_EDC_CNT__CACHE_DIRTY_DED_COUNT__SHIFT 0x6
++#define TCC_EDC_CNT__HIGH_RATE_TAG_SEC_COUNT__SHIFT 0x8
++#define TCC_EDC_CNT__HIGH_RATE_TAG_DED_COUNT__SHIFT 0xa
++#define TCC_EDC_CNT__LOW_RATE_TAG_SEC_COUNT__SHIFT 0xc
++#define TCC_EDC_CNT__LOW_RATE_TAG_DED_COUNT__SHIFT 0xe
++#define TCC_EDC_CNT__SRC_FIFO_SEC_COUNT__SHIFT 0x10
++#define TCC_EDC_CNT__SRC_FIFO_DED_COUNT__SHIFT 0x12
++#define TCC_EDC_CNT__IN_USE_DEC_SED_COUNT__SHIFT 0x14
++#define TCC_EDC_CNT__IN_USE_TRANSFER_SED_COUNT__SHIFT 0x16
++#define TCC_EDC_CNT__LATENCY_FIFO_SED_COUNT__SHIFT 0x18
++#define TCC_EDC_CNT__RETURN_DATA_SED_COUNT__SHIFT 0x1a
++#define TCC_EDC_CNT__RETURN_CONTROL_SED_COUNT__SHIFT 0x1c
++#define TCC_EDC_CNT__UC_ATOMIC_FIFO_SED_COUNT__SHIFT 0x1e
++#define TCC_EDC_CNT__CACHE_DATA_SEC_COUNT_MASK 0x00000003L
++#define TCC_EDC_CNT__CACHE_DATA_DED_COUNT_MASK 0x0000000CL
++#define TCC_EDC_CNT__CACHE_DIRTY_SEC_COUNT_MASK 0x00000030L
++#define TCC_EDC_CNT__CACHE_DIRTY_DED_COUNT_MASK 0x000000C0L
++#define TCC_EDC_CNT__HIGH_RATE_TAG_SEC_COUNT_MASK 0x00000300L
++#define TCC_EDC_CNT__HIGH_RATE_TAG_DED_COUNT_MASK 0x00000C00L
++#define TCC_EDC_CNT__LOW_RATE_TAG_SEC_COUNT_MASK 0x00003000L
++#define TCC_EDC_CNT__LOW_RATE_TAG_DED_COUNT_MASK 0x0000C000L
++#define TCC_EDC_CNT__SRC_FIFO_SEC_COUNT_MASK 0x00030000L
++#define TCC_EDC_CNT__SRC_FIFO_DED_COUNT_MASK 0x000C0000L
++#define TCC_EDC_CNT__IN_USE_DEC_SED_COUNT_MASK 0x00300000L
++#define TCC_EDC_CNT__IN_USE_TRANSFER_SED_COUNT_MASK 0x00C00000L
++#define TCC_EDC_CNT__LATENCY_FIFO_SED_COUNT_MASK 0x03000000L
++#define TCC_EDC_CNT__RETURN_DATA_SED_COUNT_MASK 0x0C000000L
++#define TCC_EDC_CNT__RETURN_CONTROL_SED_COUNT_MASK 0x30000000L
++#define TCC_EDC_CNT__UC_ATOMIC_FIFO_SED_COUNT_MASK 0xC0000000L
++//TCC_EDC_CNT2
++#define TCC_EDC_CNT2__WRITE_RETURN_SED_COUNT__SHIFT 0x0
++#define TCC_EDC_CNT2__WRITE_CACHE_READ_SED_COUNT__SHIFT 0x2
++#define TCC_EDC_CNT2__SRC_FIFO_NEXT_RAM_SED_COUNT__SHIFT 0x4
++#define TCC_EDC_CNT2__LATENCY_FIFO_NEXT_RAM_SED_COUNT__SHIFT 0x6
++#define TCC_EDC_CNT2__CACHE_TAG_PROBE_FIFO_SED_COUNT__SHIFT 0x8
++#define TCC_EDC_CNT2__WRITE_RETURN_SED_COUNT_MASK 0x00000003L
++#define TCC_EDC_CNT2__WRITE_CACHE_READ_SED_COUNT_MASK 0x0000000CL
++#define TCC_EDC_CNT2__SRC_FIFO_NEXT_RAM_SED_COUNT_MASK 0x00000030L
++#define TCC_EDC_CNT2__LATENCY_FIFO_NEXT_RAM_SED_COUNT_MASK 0x000000C0L
++#define TCC_EDC_CNT2__CACHE_TAG_PROBE_FIFO_SED_COUNT_MASK 0x00000300L
++//TCC_REDUNDANCY
++#define TCC_REDUNDANCY__MC_SEL0__SHIFT 0x0
++#define TCC_REDUNDANCY__MC_SEL1__SHIFT 0x1
++#define TCC_REDUNDANCY__MC_SEL0_MASK 0x00000001L
++#define TCC_REDUNDANCY__MC_SEL1_MASK 0x00000002L
++//TCC_EXE_DISABLE
++#define TCC_EXE_DISABLE__EXE_DISABLE__SHIFT 0x1
++#define TCC_EXE_DISABLE__EXE_DISABLE_MASK 0x00000002L
++//TCC_DSM_CNTL
++#define TCC_DSM_CNTL__CACHE_DATA_IRRITATOR_DATA_SEL__SHIFT 0x0
++#define TCC_DSM_CNTL__CACHE_DATA_IRRITATOR_SINGLE_WRITE__SHIFT 0x2
++#define TCC_DSM_CNTL__CACHE_DATA_BANK_0_1_IRRITATOR_DATA_SEL__SHIFT 0x3
++#define TCC_DSM_CNTL__CACHE_DATA_BANK_0_1_IRRITATOR_SINGLE_WRITE__SHIFT 0x5
++#define TCC_DSM_CNTL__CACHE_DATA_BANK_1_0_IRRITATOR_DATA_SEL__SHIFT 0x6
++#define TCC_DSM_CNTL__CACHE_DATA_BANK_1_0_IRRITATOR_SINGLE_WRITE__SHIFT 0x8
++#define TCC_DSM_CNTL__CACHE_DATA_BANK_1_1_IRRITATOR_DATA_SEL__SHIFT 0x9
++#define TCC_DSM_CNTL__CACHE_DATA_BANK_1_1_IRRITATOR_SINGLE_WRITE__SHIFT 0xb
++#define TCC_DSM_CNTL__CACHE_DIRTY_BANK_0_IRRITATOR_DATA_SEL__SHIFT 0xc
++#define TCC_DSM_CNTL__CACHE_DIRTY_BANK_0_IRRITATOR_SINGLE_WRITE__SHIFT 0xe
++#define TCC_DSM_CNTL__CACHE_DIRTY_BANK_1_IRRITATOR_DATA_SEL__SHIFT 0xf
++#define TCC_DSM_CNTL__CACHE_DIRTY_BANK_1_IRRITATOR_SINGLE_WRITE__SHIFT 0x11
++#define TCC_DSM_CNTL__HIGH_RATE_TAG_IRRITATOR_DATA_SEL__SHIFT 0x12
++#define TCC_DSM_CNTL__HIGH_RATE_TAG_IRRITATOR_SINGLE_WRITE__SHIFT 0x14
++#define TCC_DSM_CNTL__LOW_RATE_TAG_IRRITATOR_DATA_SEL__SHIFT 0x15
++#define TCC_DSM_CNTL__LOW_RATE_TAG_IRRITATOR_SINGLE_WRITE__SHIFT 0x17
++#define TCC_DSM_CNTL__IN_USE_DEC_IRRITATOR_DATA_SEL__SHIFT 0x18
++#define TCC_DSM_CNTL__IN_USE_DEC_IRRITATOR_SINGLE_WRITE__SHIFT 0x1a
++#define TCC_DSM_CNTL__IN_USE_TRANSFER_IRRITATOR_DATA_SEL__SHIFT 0x1b
++#define TCC_DSM_CNTL__IN_USE_TRANSFER_IRRITATOR_SINGLE_WRITE__SHIFT 0x1d
++#define TCC_DSM_CNTL__CACHE_DATA_IRRITATOR_DATA_SEL_MASK 0x00000003L
++#define TCC_DSM_CNTL__CACHE_DATA_IRRITATOR_SINGLE_WRITE_MASK 0x00000004L
++#define TCC_DSM_CNTL__CACHE_DATA_BANK_0_1_IRRITATOR_DATA_SEL_MASK 0x00000018L
++#define TCC_DSM_CNTL__CACHE_DATA_BANK_0_1_IRRITATOR_SINGLE_WRITE_MASK 0x00000020L
++#define TCC_DSM_CNTL__CACHE_DATA_BANK_1_0_IRRITATOR_DATA_SEL_MASK 0x000000C0L
++#define TCC_DSM_CNTL__CACHE_DATA_BANK_1_0_IRRITATOR_SINGLE_WRITE_MASK 0x00000100L
++#define TCC_DSM_CNTL__CACHE_DATA_BANK_1_1_IRRITATOR_DATA_SEL_MASK 0x00000600L
++#define TCC_DSM_CNTL__CACHE_DATA_BANK_1_1_IRRITATOR_SINGLE_WRITE_MASK 0x00000800L
++#define TCC_DSM_CNTL__CACHE_DIRTY_BANK_0_IRRITATOR_DATA_SEL_MASK 0x00003000L
++#define TCC_DSM_CNTL__CACHE_DIRTY_BANK_0_IRRITATOR_SINGLE_WRITE_MASK 0x00004000L
++#define TCC_DSM_CNTL__CACHE_DIRTY_BANK_1_IRRITATOR_DATA_SEL_MASK 0x00018000L
++#define TCC_DSM_CNTL__CACHE_DIRTY_BANK_1_IRRITATOR_SINGLE_WRITE_MASK 0x00020000L
++#define TCC_DSM_CNTL__HIGH_RATE_TAG_IRRITATOR_DATA_SEL_MASK 0x000C0000L
++#define TCC_DSM_CNTL__HIGH_RATE_TAG_IRRITATOR_SINGLE_WRITE_MASK 0x00100000L
++#define TCC_DSM_CNTL__LOW_RATE_TAG_IRRITATOR_DATA_SEL_MASK 0x00600000L
++#define TCC_DSM_CNTL__LOW_RATE_TAG_IRRITATOR_SINGLE_WRITE_MASK 0x00800000L
++#define TCC_DSM_CNTL__IN_USE_DEC_IRRITATOR_DATA_SEL_MASK 0x03000000L
++#define TCC_DSM_CNTL__IN_USE_DEC_IRRITATOR_SINGLE_WRITE_MASK 0x04000000L
++#define TCC_DSM_CNTL__IN_USE_TRANSFER_IRRITATOR_DATA_SEL_MASK 0x18000000L
++#define TCC_DSM_CNTL__IN_USE_TRANSFER_IRRITATOR_SINGLE_WRITE_MASK 0x20000000L
++//TCC_DSM_CNTLA
++#define TCC_DSM_CNTLA__SRC_FIFO_IRRITATOR_DATA_SEL__SHIFT 0x0
++#define TCC_DSM_CNTLA__SRC_FIFO_IRRITATOR_SINGLE_WRITE__SHIFT 0x2
++#define TCC_DSM_CNTLA__UC_ATOMIC_FIFO_IRRITATOR_DATA_SEL__SHIFT 0x3
++#define TCC_DSM_CNTLA__UC_ATOMIC_FIFO_IRRITATOR_SINGLE_WRITE__SHIFT 0x5
++#define TCC_DSM_CNTLA__WRITE_RETURN_IRRITATOR_DATA_SEL__SHIFT 0x6
++#define TCC_DSM_CNTLA__WRITE_RETURN_IRRITATOR_SINGLE_WRITE__SHIFT 0x8
++#define TCC_DSM_CNTLA__WRITE_CACHE_READ_IRRITATOR_DATA_SEL__SHIFT 0x9
++#define TCC_DSM_CNTLA__WRITE_CACHE_READ_IRRITATOR_SINGLE_WRITE__SHIFT 0xb
++#define TCC_DSM_CNTLA__SRC_FIFO_NEXT_RAM_IRRITATOR_DATA_SEL__SHIFT 0xc
++#define TCC_DSM_CNTLA__SRC_FIFO_NEXT_RAM_IRRITATOR_SINGLE_WRITE__SHIFT 0xe
++#define TCC_DSM_CNTLA__LATENCY_FIFO_NEXT_RAM_IRRITATOR_DATA_SEL__SHIFT 0xf
++#define TCC_DSM_CNTLA__LATENCY_FIFO_NEXT_RAM_IRRITATOR_SINGLE_WRITE__SHIFT 0x11
++#define TCC_DSM_CNTLA__CACHE_TAG_PROBE_FIFO_IRRITATOR_DATA_SEL__SHIFT 0x12
++#define TCC_DSM_CNTLA__CACHE_TAG_PROBE_FIFO_IRRITATOR_SINGLE_WRITE__SHIFT 0x14
++#define TCC_DSM_CNTLA__LATENCY_FIFO_IRRITATOR_DATA_SEL__SHIFT 0x15
++#define TCC_DSM_CNTLA__LATENCY_FIFO_IRRITATOR_SINGLE_WRITE__SHIFT 0x17
++#define TCC_DSM_CNTLA__RETURN_DATA_IRRITATOR_DATA_SEL__SHIFT 0x18
++#define TCC_DSM_CNTLA__RETURN_DATA_IRRITATOR_SINGLE_WRITE__SHIFT 0x1a
++#define TCC_DSM_CNTLA__RETURN_CONTROL_IRRITATOR_DATA_SEL__SHIFT 0x1b
++#define TCC_DSM_CNTLA__RETURN_CONTROL_IRRITATOR_SINGLE_WRITE__SHIFT 0x1d
++#define TCC_DSM_CNTLA__SRC_FIFO_IRRITATOR_DATA_SEL_MASK 0x00000003L
++#define TCC_DSM_CNTLA__SRC_FIFO_IRRITATOR_SINGLE_WRITE_MASK 0x00000004L
++#define TCC_DSM_CNTLA__UC_ATOMIC_FIFO_IRRITATOR_DATA_SEL_MASK 0x00000018L
++#define TCC_DSM_CNTLA__UC_ATOMIC_FIFO_IRRITATOR_SINGLE_WRITE_MASK 0x00000020L
++#define TCC_DSM_CNTLA__WRITE_RETURN_IRRITATOR_DATA_SEL_MASK 0x000000C0L
++#define TCC_DSM_CNTLA__WRITE_RETURN_IRRITATOR_SINGLE_WRITE_MASK 0x00000100L
++#define TCC_DSM_CNTLA__WRITE_CACHE_READ_IRRITATOR_DATA_SEL_MASK 0x00000600L
++#define TCC_DSM_CNTLA__WRITE_CACHE_READ_IRRITATOR_SINGLE_WRITE_MASK 0x00000800L
++#define TCC_DSM_CNTLA__SRC_FIFO_NEXT_RAM_IRRITATOR_DATA_SEL_MASK 0x00003000L
++#define TCC_DSM_CNTLA__SRC_FIFO_NEXT_RAM_IRRITATOR_SINGLE_WRITE_MASK 0x00004000L
++#define TCC_DSM_CNTLA__LATENCY_FIFO_NEXT_RAM_IRRITATOR_DATA_SEL_MASK 0x00018000L
++#define TCC_DSM_CNTLA__LATENCY_FIFO_NEXT_RAM_IRRITATOR_SINGLE_WRITE_MASK 0x00020000L
++#define TCC_DSM_CNTLA__CACHE_TAG_PROBE_FIFO_IRRITATOR_DATA_SEL_MASK 0x000C0000L
++#define TCC_DSM_CNTLA__CACHE_TAG_PROBE_FIFO_IRRITATOR_SINGLE_WRITE_MASK 0x00100000L
++#define TCC_DSM_CNTLA__LATENCY_FIFO_IRRITATOR_DATA_SEL_MASK 0x00600000L
++#define TCC_DSM_CNTLA__LATENCY_FIFO_IRRITATOR_SINGLE_WRITE_MASK 0x00800000L
++#define TCC_DSM_CNTLA__RETURN_DATA_IRRITATOR_DATA_SEL_MASK 0x03000000L
++#define TCC_DSM_CNTLA__RETURN_DATA_IRRITATOR_SINGLE_WRITE_MASK 0x04000000L
++#define TCC_DSM_CNTLA__RETURN_CONTROL_IRRITATOR_DATA_SEL_MASK 0x18000000L
++#define TCC_DSM_CNTLA__RETURN_CONTROL_IRRITATOR_SINGLE_WRITE_MASK 0x20000000L
++//TCC_DSM_CNTL2
++#define TCC_DSM_CNTL2__CACHE_DATA_ENABLE_ERROR_INJECT__SHIFT 0x0
++#define TCC_DSM_CNTL2__CACHE_DATA_SELECT_INJECT_DELAY__SHIFT 0x2
++#define TCC_DSM_CNTL2__CACHE_DATA_BANK_0_1_ENABLE_ERROR_INJECT__SHIFT 0x3
++#define TCC_DSM_CNTL2__CACHE_DATA_BANK_0_1_SELECT_INJECT_DELAY__SHIFT 0x5
++#define TCC_DSM_CNTL2__CACHE_DATA_BANK_1_0_ENABLE_ERROR_INJECT__SHIFT 0x6
++#define TCC_DSM_CNTL2__CACHE_DATA_BANK_1_0_SELECT_INJECT_DELAY__SHIFT 0x8
++#define TCC_DSM_CNTL2__CACHE_DATA_BANK_1_1_ENABLE_ERROR_INJECT__SHIFT 0x9
++#define TCC_DSM_CNTL2__CACHE_DATA_BANK_1_1_SELECT_INJECT_DELAY__SHIFT 0xb
++#define TCC_DSM_CNTL2__CACHE_DIRTY_BANK_0_ENABLE_ERROR_INJECT__SHIFT 0xc
++#define TCC_DSM_CNTL2__CACHE_DIRTY_BANK_0_SELECT_INJECT_DELAY__SHIFT 0xe
++#define TCC_DSM_CNTL2__CACHE_DIRTY_BANK_1_ENABLE_ERROR_INJECT__SHIFT 0xf
++#define TCC_DSM_CNTL2__CACHE_DIRTY_BANK_1_SELECT_INJECT_DELAY__SHIFT 0x11
++#define TCC_DSM_CNTL2__HIGH_RATE_TAG_ENABLE_ERROR_INJECT__SHIFT 0x12
++#define TCC_DSM_CNTL2__HIGH_RATE_TAG_SELECT_INJECT_DELAY__SHIFT 0x14
++#define TCC_DSM_CNTL2__LOW_RATE_TAG_ENABLE_ERROR_INJECT__SHIFT 0x15
++#define TCC_DSM_CNTL2__LOW_RATE_TAG_SELECT_INJECT_DELAY__SHIFT 0x17
++#define TCC_DSM_CNTL2__INJECT_DELAY__SHIFT 0x1a
++#define TCC_DSM_CNTL2__CACHE_DATA_ENABLE_ERROR_INJECT_MASK 0x00000003L
++#define TCC_DSM_CNTL2__CACHE_DATA_SELECT_INJECT_DELAY_MASK 0x00000004L
++#define TCC_DSM_CNTL2__CACHE_DATA_BANK_0_1_ENABLE_ERROR_INJECT_MASK 0x00000018L
++#define TCC_DSM_CNTL2__CACHE_DATA_BANK_0_1_SELECT_INJECT_DELAY_MASK 0x00000020L
++#define TCC_DSM_CNTL2__CACHE_DATA_BANK_1_0_ENABLE_ERROR_INJECT_MASK 0x000000C0L
++#define TCC_DSM_CNTL2__CACHE_DATA_BANK_1_0_SELECT_INJECT_DELAY_MASK 0x00000100L
++#define TCC_DSM_CNTL2__CACHE_DATA_BANK_1_1_ENABLE_ERROR_INJECT_MASK 0x00000600L
++#define TCC_DSM_CNTL2__CACHE_DATA_BANK_1_1_SELECT_INJECT_DELAY_MASK 0x00000800L
++#define TCC_DSM_CNTL2__CACHE_DIRTY_BANK_0_ENABLE_ERROR_INJECT_MASK 0x00003000L
++#define TCC_DSM_CNTL2__CACHE_DIRTY_BANK_0_SELECT_INJECT_DELAY_MASK 0x00004000L
++#define TCC_DSM_CNTL2__CACHE_DIRTY_BANK_1_ENABLE_ERROR_INJECT_MASK 0x00018000L
++#define TCC_DSM_CNTL2__CACHE_DIRTY_BANK_1_SELECT_INJECT_DELAY_MASK 0x00020000L
++#define TCC_DSM_CNTL2__HIGH_RATE_TAG_ENABLE_ERROR_INJECT_MASK 0x000C0000L
++#define TCC_DSM_CNTL2__HIGH_RATE_TAG_SELECT_INJECT_DELAY_MASK 0x00100000L
++#define TCC_DSM_CNTL2__LOW_RATE_TAG_ENABLE_ERROR_INJECT_MASK 0x00600000L
++#define TCC_DSM_CNTL2__LOW_RATE_TAG_SELECT_INJECT_DELAY_MASK 0x00800000L
++#define TCC_DSM_CNTL2__INJECT_DELAY_MASK 0xFC000000L
++//TCC_DSM_CNTL2A
++#define TCC_DSM_CNTL2A__IN_USE_DEC_ENABLE_ERROR_INJECT__SHIFT 0x0
++#define TCC_DSM_CNTL2A__IN_USE_DEC_SELECT_INJECT_DELAY__SHIFT 0x2
++#define TCC_DSM_CNTL2A__IN_USE_TRANSFER_ENABLE_ERROR_INJECT__SHIFT 0x3
++#define TCC_DSM_CNTL2A__IN_USE_TRANSFER_SELECT_INJECT_DELAY__SHIFT 0x5
++#define TCC_DSM_CNTL2A__RETURN_DATA_ENABLE_ERROR_INJECT__SHIFT 0x6
++#define TCC_DSM_CNTL2A__RETURN_DATA_SELECT_INJECT_DELAY__SHIFT 0x8
++#define TCC_DSM_CNTL2A__RETURN_CONTROL_ENABLE_ERROR_INJECT__SHIFT 0x9
++#define TCC_DSM_CNTL2A__RETURN_CONTROL_SELECT_INJECT_DELAY__SHIFT 0xb
++#define TCC_DSM_CNTL2A__UC_ATOMIC_FIFO_ENABLE_ERROR_INJECT__SHIFT 0xc
++#define TCC_DSM_CNTL2A__UC_ATOMIC_FIFO_SELECT_INJECT_DELAY__SHIFT 0xe
++#define TCC_DSM_CNTL2A__WRITE_RETURN_ENABLE_ERROR_INJECT__SHIFT 0xf
++#define TCC_DSM_CNTL2A__WRITE_RETURN_SELECT_INJECT_DELAY__SHIFT 0x11
++#define TCC_DSM_CNTL2A__WRITE_CACHE_READ_ENABLE_ERROR_INJECT__SHIFT 0x12
++#define TCC_DSM_CNTL2A__WRITE_CACHE_READ_SELECT_INJECT_DELAY__SHIFT 0x14
++#define TCC_DSM_CNTL2A__SRC_FIFO_ENABLE_ERROR_INJECT__SHIFT 0x15
++#define TCC_DSM_CNTL2A__SRC_FIFO_SELECT_INJECT_DELAY__SHIFT 0x17
++#define TCC_DSM_CNTL2A__SRC_FIFO_NEXT_RAM_ENABLE_ERROR_INJECT__SHIFT 0x18
++#define TCC_DSM_CNTL2A__SRC_FIFO_NEXT_RAM_SELECT_INJECT_DELAY__SHIFT 0x1a
++#define TCC_DSM_CNTL2A__CACHE_TAG_PROBE_FIFO_ENABLE_ERROR_INJECT__SHIFT 0x1b
++#define TCC_DSM_CNTL2A__CACHE_TAG_PROBE_FIFO_SELECT_INJECT_DELAY__SHIFT 0x1d
++#define TCC_DSM_CNTL2A__IN_USE_DEC_ENABLE_ERROR_INJECT_MASK 0x00000003L
++#define TCC_DSM_CNTL2A__IN_USE_DEC_SELECT_INJECT_DELAY_MASK 0x00000004L
++#define TCC_DSM_CNTL2A__IN_USE_TRANSFER_ENABLE_ERROR_INJECT_MASK 0x00000018L
++#define TCC_DSM_CNTL2A__IN_USE_TRANSFER_SELECT_INJECT_DELAY_MASK 0x00000020L
++#define TCC_DSM_CNTL2A__RETURN_DATA_ENABLE_ERROR_INJECT_MASK 0x000000C0L
++#define TCC_DSM_CNTL2A__RETURN_DATA_SELECT_INJECT_DELAY_MASK 0x00000100L
++#define TCC_DSM_CNTL2A__RETURN_CONTROL_ENABLE_ERROR_INJECT_MASK 0x00000600L
++#define TCC_DSM_CNTL2A__RETURN_CONTROL_SELECT_INJECT_DELAY_MASK 0x00000800L
++#define TCC_DSM_CNTL2A__UC_ATOMIC_FIFO_ENABLE_ERROR_INJECT_MASK 0x00003000L
++#define TCC_DSM_CNTL2A__UC_ATOMIC_FIFO_SELECT_INJECT_DELAY_MASK 0x00004000L
++#define TCC_DSM_CNTL2A__WRITE_RETURN_ENABLE_ERROR_INJECT_MASK 0x00018000L
++#define TCC_DSM_CNTL2A__WRITE_RETURN_SELECT_INJECT_DELAY_MASK 0x00020000L
++#define TCC_DSM_CNTL2A__WRITE_CACHE_READ_ENABLE_ERROR_INJECT_MASK 0x000C0000L
++#define TCC_DSM_CNTL2A__WRITE_CACHE_READ_SELECT_INJECT_DELAY_MASK 0x00100000L
++#define TCC_DSM_CNTL2A__SRC_FIFO_ENABLE_ERROR_INJECT_MASK 0x00600000L
++#define TCC_DSM_CNTL2A__SRC_FIFO_SELECT_INJECT_DELAY_MASK 0x00800000L
++#define TCC_DSM_CNTL2A__SRC_FIFO_NEXT_RAM_ENABLE_ERROR_INJECT_MASK 0x03000000L
++#define TCC_DSM_CNTL2A__SRC_FIFO_NEXT_RAM_SELECT_INJECT_DELAY_MASK 0x04000000L
++#define TCC_DSM_CNTL2A__CACHE_TAG_PROBE_FIFO_ENABLE_ERROR_INJECT_MASK 0x18000000L
++#define TCC_DSM_CNTL2A__CACHE_TAG_PROBE_FIFO_SELECT_INJECT_DELAY_MASK 0x20000000L
++//TCC_DSM_CNTL2B
++#define TCC_DSM_CNTL2B__LATENCY_FIFO_ENABLE_ERROR_INJECT__SHIFT 0x0
++#define TCC_DSM_CNTL2B__LATENCY_FIFO_SELECT_INJECT_DELAY__SHIFT 0x2
++#define TCC_DSM_CNTL2B__LATENCY_FIFO_NEXT_RAM_ENABLE_ERROR_INJECT__SHIFT 0x3
++#define TCC_DSM_CNTL2B__LATENCY_FIFO_NEXT_RAM_SELECT_INJECT_DELAY__SHIFT 0x5
++#define TCC_DSM_CNTL2B__LATENCY_FIFO_ENABLE_ERROR_INJECT_MASK 0x00000003L
++#define TCC_DSM_CNTL2B__LATENCY_FIFO_SELECT_INJECT_DELAY_MASK 0x00000004L
++#define TCC_DSM_CNTL2B__LATENCY_FIFO_NEXT_RAM_ENABLE_ERROR_INJECT_MASK 0x00000018L
++#define TCC_DSM_CNTL2B__LATENCY_FIFO_NEXT_RAM_SELECT_INJECT_DELAY_MASK 0x00000020L
++//TCC_WBINVL2
++#define TCC_WBINVL2__DONE__SHIFT 0x4
++#define TCC_WBINVL2__DONE_MASK 0x00000010L
++//TCC_SOFT_RESET
++#define TCC_SOFT_RESET__HALT_FOR_RESET__SHIFT 0x0
++#define TCC_SOFT_RESET__HALT_FOR_RESET_MASK 0x00000001L
++//TCA_CTRL
++#define TCA_CTRL__HOLE_TIMEOUT__SHIFT 0x0
++#define TCA_CTRL__RB_STILL_4_PHASE__SHIFT 0x4
++#define TCA_CTRL__RB_AS_TCI__SHIFT 0x5
++#define TCA_CTRL__DISABLE_UTCL2_PRIORITY__SHIFT 0x6
++#define TCA_CTRL__DISABLE_RB_ONLY_TCA_ARBITER__SHIFT 0x7
++#define TCA_CTRL__HOLE_TIMEOUT_MASK 0x0000000FL
++#define TCA_CTRL__RB_STILL_4_PHASE_MASK 0x00000010L
++#define TCA_CTRL__RB_AS_TCI_MASK 0x00000020L
++#define TCA_CTRL__DISABLE_UTCL2_PRIORITY_MASK 0x00000040L
++#define TCA_CTRL__DISABLE_RB_ONLY_TCA_ARBITER_MASK 0x00000080L
++//TCA_BURST_MASK
++#define TCA_BURST_MASK__ADDR_MASK__SHIFT 0x0
++#define TCA_BURST_MASK__ADDR_MASK_MASK 0xFFFFFFFFL
++//TCA_BURST_CTRL
++#define TCA_BURST_CTRL__MAX_BURST__SHIFT 0x0
++#define TCA_BURST_CTRL__RB_DISABLE__SHIFT 0x3
++#define TCA_BURST_CTRL__TCP_DISABLE__SHIFT 0x4
++#define TCA_BURST_CTRL__SQC_DISABLE__SHIFT 0x5
++#define TCA_BURST_CTRL__CPF_DISABLE__SHIFT 0x6
++#define TCA_BURST_CTRL__CPG_DISABLE__SHIFT 0x7
++#define TCA_BURST_CTRL__IA_DISABLE__SHIFT 0x8
++#define TCA_BURST_CTRL__WD_DISABLE__SHIFT 0x9
++#define TCA_BURST_CTRL__SQG_DISABLE__SHIFT 0xa
++#define TCA_BURST_CTRL__UTCL2_DISABLE__SHIFT 0xb
++#define TCA_BURST_CTRL__TPI_DISABLE__SHIFT 0xc
++#define TCA_BURST_CTRL__RLC_DISABLE__SHIFT 0xd
++#define TCA_BURST_CTRL__PA_DISABLE__SHIFT 0xe
++#define TCA_BURST_CTRL__MAX_BURST_MASK 0x00000007L
++#define TCA_BURST_CTRL__RB_DISABLE_MASK 0x00000008L
++#define TCA_BURST_CTRL__TCP_DISABLE_MASK 0x00000010L
++#define TCA_BURST_CTRL__SQC_DISABLE_MASK 0x00000020L
++#define TCA_BURST_CTRL__CPF_DISABLE_MASK 0x00000040L
++#define TCA_BURST_CTRL__CPG_DISABLE_MASK 0x00000080L
++#define TCA_BURST_CTRL__IA_DISABLE_MASK 0x00000100L
++#define TCA_BURST_CTRL__WD_DISABLE_MASK 0x00000200L
++#define TCA_BURST_CTRL__SQG_DISABLE_MASK 0x00000400L
++#define TCA_BURST_CTRL__UTCL2_DISABLE_MASK 0x00000800L
++#define TCA_BURST_CTRL__TPI_DISABLE_MASK 0x00001000L
++#define TCA_BURST_CTRL__RLC_DISABLE_MASK 0x00002000L
++#define TCA_BURST_CTRL__PA_DISABLE_MASK 0x00004000L
++//TCA_DSM_CNTL
++#define TCA_DSM_CNTL__HOLE_FIFO_SED_IRRITATOR_DATA_SEL__SHIFT 0x0
++#define TCA_DSM_CNTL__HOLE_FIFO_SED_IRRITATOR_SINGLE_WRITE__SHIFT 0x2
++#define TCA_DSM_CNTL__REQ_FIFO_SED_IRRITATOR_DATA_SEL__SHIFT 0x3
++#define TCA_DSM_CNTL__REQ_FIFO_SED_IRRITATOR_SINGLE_WRITE__SHIFT 0x5
++#define TCA_DSM_CNTL__HOLE_FIFO_SED_IRRITATOR_DATA_SEL_MASK 0x00000003L
++#define TCA_DSM_CNTL__HOLE_FIFO_SED_IRRITATOR_SINGLE_WRITE_MASK 0x00000004L
++#define TCA_DSM_CNTL__REQ_FIFO_SED_IRRITATOR_DATA_SEL_MASK 0x00000018L
++#define TCA_DSM_CNTL__REQ_FIFO_SED_IRRITATOR_SINGLE_WRITE_MASK 0x00000020L
++//TCA_DSM_CNTL2
++#define TCA_DSM_CNTL2__HOLE_FIFO_SED_ENABLE_ERROR_INJECT__SHIFT 0x0
++#define TCA_DSM_CNTL2__HOLE_FIFO_SED_SELECT_INJECT_DELAY__SHIFT 0x2
++#define TCA_DSM_CNTL2__REQ_FIFO_SED_ENABLE_ERROR_INJECT__SHIFT 0x3
++#define TCA_DSM_CNTL2__REQ_FIFO_SED_SELECT_INJECT_DELAY__SHIFT 0x5
++#define TCA_DSM_CNTL2__INJECT_DELAY__SHIFT 0x1a
++#define TCA_DSM_CNTL2__HOLE_FIFO_SED_ENABLE_ERROR_INJECT_MASK 0x00000003L
++#define TCA_DSM_CNTL2__HOLE_FIFO_SED_SELECT_INJECT_DELAY_MASK 0x00000004L
++#define TCA_DSM_CNTL2__REQ_FIFO_SED_ENABLE_ERROR_INJECT_MASK 0x00000018L
++#define TCA_DSM_CNTL2__REQ_FIFO_SED_SELECT_INJECT_DELAY_MASK 0x00000020L
++#define TCA_DSM_CNTL2__INJECT_DELAY_MASK 0xFC000000L
++//TCA_EDC_CNT
++#define TCA_EDC_CNT__HOLE_FIFO_SED_COUNT__SHIFT 0x0
++#define TCA_EDC_CNT__REQ_FIFO_SED_COUNT__SHIFT 0x2
++#define TCA_EDC_CNT__HOLE_FIFO_SED_COUNT_MASK 0x00000003L
++#define TCA_EDC_CNT__REQ_FIFO_SED_COUNT_MASK 0x0000000CL
++
++
++// addressBlock: gc_shdec
++//SPI_SHADER_PGM_RSRC3_PS
++#define SPI_SHADER_PGM_RSRC3_PS__CU_EN__SHIFT 0x0
++#define SPI_SHADER_PGM_RSRC3_PS__WAVE_LIMIT__SHIFT 0x10
++#define SPI_SHADER_PGM_RSRC3_PS__LOCK_LOW_THRESHOLD__SHIFT 0x16
++#define SPI_SHADER_PGM_RSRC3_PS__SIMD_DISABLE__SHIFT 0x1a
++#define SPI_SHADER_PGM_RSRC3_PS__CU_EN_MASK 0x0000FFFFL
++#define SPI_SHADER_PGM_RSRC3_PS__WAVE_LIMIT_MASK 0x003F0000L
++#define SPI_SHADER_PGM_RSRC3_PS__LOCK_LOW_THRESHOLD_MASK 0x03C00000L
++#define SPI_SHADER_PGM_RSRC3_PS__SIMD_DISABLE_MASK 0x3C000000L
++//SPI_SHADER_PGM_LO_PS
++#define SPI_SHADER_PGM_LO_PS__MEM_BASE__SHIFT 0x0
++#define SPI_SHADER_PGM_LO_PS__MEM_BASE_MASK 0xFFFFFFFFL
++//SPI_SHADER_PGM_HI_PS
++#define SPI_SHADER_PGM_HI_PS__MEM_BASE__SHIFT 0x0
++#define SPI_SHADER_PGM_HI_PS__MEM_BASE_MASK 0xFFL
++//SPI_SHADER_PGM_RSRC1_PS
++#define SPI_SHADER_PGM_RSRC1_PS__VGPRS__SHIFT 0x0
++#define SPI_SHADER_PGM_RSRC1_PS__SGPRS__SHIFT 0x6
++#define SPI_SHADER_PGM_RSRC1_PS__PRIORITY__SHIFT 0xa
++#define SPI_SHADER_PGM_RSRC1_PS__FLOAT_MODE__SHIFT 0xc
++#define SPI_SHADER_PGM_RSRC1_PS__PRIV__SHIFT 0x14
++#define SPI_SHADER_PGM_RSRC1_PS__DX10_CLAMP__SHIFT 0x15
++#define SPI_SHADER_PGM_RSRC1_PS__IEEE_MODE__SHIFT 0x17
++#define SPI_SHADER_PGM_RSRC1_PS__CU_GROUP_DISABLE__SHIFT 0x18
++#define SPI_SHADER_PGM_RSRC1_PS__FP16_OVFL__SHIFT 0x1d
++#define SPI_SHADER_PGM_RSRC1_PS__VGPRS_MASK 0x0000003FL
++#define SPI_SHADER_PGM_RSRC1_PS__SGPRS_MASK 0x000003C0L
++#define SPI_SHADER_PGM_RSRC1_PS__PRIORITY_MASK 0x00000C00L
++#define SPI_SHADER_PGM_RSRC1_PS__FLOAT_MODE_MASK 0x000FF000L
++#define SPI_SHADER_PGM_RSRC1_PS__PRIV_MASK 0x00100000L
++#define SPI_SHADER_PGM_RSRC1_PS__DX10_CLAMP_MASK 0x00200000L
++#define SPI_SHADER_PGM_RSRC1_PS__IEEE_MODE_MASK 0x00800000L
++#define SPI_SHADER_PGM_RSRC1_PS__CU_GROUP_DISABLE_MASK 0x01000000L
++#define SPI_SHADER_PGM_RSRC1_PS__FP16_OVFL_MASK 0x20000000L
++//SPI_SHADER_PGM_RSRC2_PS
++#define SPI_SHADER_PGM_RSRC2_PS__SCRATCH_EN__SHIFT 0x0
++#define SPI_SHADER_PGM_RSRC2_PS__USER_SGPR__SHIFT 0x1
++#define SPI_SHADER_PGM_RSRC2_PS__TRAP_PRESENT__SHIFT 0x6
++#define SPI_SHADER_PGM_RSRC2_PS__WAVE_CNT_EN__SHIFT 0x7
++#define SPI_SHADER_PGM_RSRC2_PS__EXTRA_LDS_SIZE__SHIFT 0x8
++#define SPI_SHADER_PGM_RSRC2_PS__EXCP_EN__SHIFT 0x10
++#define SPI_SHADER_PGM_RSRC2_PS__LOAD_COLLISION_WAVEID__SHIFT 0x19
++#define SPI_SHADER_PGM_RSRC2_PS__LOAD_INTRAWAVE_COLLISION__SHIFT 0x1a
++#define SPI_SHADER_PGM_RSRC2_PS__SKIP_USGPR0__SHIFT 0x1b
++#define SPI_SHADER_PGM_RSRC2_PS__USER_SGPR_MSB__SHIFT 0x1c
++#define SPI_SHADER_PGM_RSRC2_PS__SCRATCH_EN_MASK 0x00000001L
++#define SPI_SHADER_PGM_RSRC2_PS__USER_SGPR_MASK 0x0000003EL
++#define SPI_SHADER_PGM_RSRC2_PS__TRAP_PRESENT_MASK 0x00000040L
++#define SPI_SHADER_PGM_RSRC2_PS__WAVE_CNT_EN_MASK 0x00000080L
++#define SPI_SHADER_PGM_RSRC2_PS__EXTRA_LDS_SIZE_MASK 0x0000FF00L
++#define SPI_SHADER_PGM_RSRC2_PS__EXCP_EN_MASK 0x01FF0000L
++#define SPI_SHADER_PGM_RSRC2_PS__LOAD_COLLISION_WAVEID_MASK 0x02000000L
++#define SPI_SHADER_PGM_RSRC2_PS__LOAD_INTRAWAVE_COLLISION_MASK 0x04000000L
++#define SPI_SHADER_PGM_RSRC2_PS__SKIP_USGPR0_MASK 0x08000000L
++#define SPI_SHADER_PGM_RSRC2_PS__USER_SGPR_MSB_MASK 0x10000000L
++//SPI_SHADER_USER_DATA_PS_0
++#define SPI_SHADER_USER_DATA_PS_0__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_PS_0__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_PS_1
++#define SPI_SHADER_USER_DATA_PS_1__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_PS_1__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_PS_2
++#define SPI_SHADER_USER_DATA_PS_2__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_PS_2__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_PS_3
++#define SPI_SHADER_USER_DATA_PS_3__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_PS_3__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_PS_4
++#define SPI_SHADER_USER_DATA_PS_4__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_PS_4__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_PS_5
++#define SPI_SHADER_USER_DATA_PS_5__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_PS_5__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_PS_6
++#define SPI_SHADER_USER_DATA_PS_6__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_PS_6__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_PS_7
++#define SPI_SHADER_USER_DATA_PS_7__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_PS_7__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_PS_8
++#define SPI_SHADER_USER_DATA_PS_8__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_PS_8__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_PS_9
++#define SPI_SHADER_USER_DATA_PS_9__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_PS_9__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_PS_10
++#define SPI_SHADER_USER_DATA_PS_10__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_PS_10__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_PS_11
++#define SPI_SHADER_USER_DATA_PS_11__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_PS_11__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_PS_12
++#define SPI_SHADER_USER_DATA_PS_12__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_PS_12__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_PS_13
++#define SPI_SHADER_USER_DATA_PS_13__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_PS_13__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_PS_14
++#define SPI_SHADER_USER_DATA_PS_14__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_PS_14__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_PS_15
++#define SPI_SHADER_USER_DATA_PS_15__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_PS_15__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_PS_16
++#define SPI_SHADER_USER_DATA_PS_16__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_PS_16__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_PS_17
++#define SPI_SHADER_USER_DATA_PS_17__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_PS_17__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_PS_18
++#define SPI_SHADER_USER_DATA_PS_18__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_PS_18__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_PS_19
++#define SPI_SHADER_USER_DATA_PS_19__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_PS_19__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_PS_20
++#define SPI_SHADER_USER_DATA_PS_20__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_PS_20__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_PS_21
++#define SPI_SHADER_USER_DATA_PS_21__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_PS_21__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_PS_22
++#define SPI_SHADER_USER_DATA_PS_22__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_PS_22__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_PS_23
++#define SPI_SHADER_USER_DATA_PS_23__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_PS_23__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_PS_24
++#define SPI_SHADER_USER_DATA_PS_24__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_PS_24__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_PS_25
++#define SPI_SHADER_USER_DATA_PS_25__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_PS_25__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_PS_26
++#define SPI_SHADER_USER_DATA_PS_26__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_PS_26__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_PS_27
++#define SPI_SHADER_USER_DATA_PS_27__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_PS_27__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_PS_28
++#define SPI_SHADER_USER_DATA_PS_28__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_PS_28__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_PS_29
++#define SPI_SHADER_USER_DATA_PS_29__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_PS_29__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_PS_30
++#define SPI_SHADER_USER_DATA_PS_30__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_PS_30__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_PS_31
++#define SPI_SHADER_USER_DATA_PS_31__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_PS_31__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_PGM_RSRC3_VS
++#define SPI_SHADER_PGM_RSRC3_VS__CU_EN__SHIFT 0x0
++#define SPI_SHADER_PGM_RSRC3_VS__WAVE_LIMIT__SHIFT 0x10
++#define SPI_SHADER_PGM_RSRC3_VS__LOCK_LOW_THRESHOLD__SHIFT 0x16
++#define SPI_SHADER_PGM_RSRC3_VS__SIMD_DISABLE__SHIFT 0x1a
++#define SPI_SHADER_PGM_RSRC3_VS__CU_EN_MASK 0x0000FFFFL
++#define SPI_SHADER_PGM_RSRC3_VS__WAVE_LIMIT_MASK 0x003F0000L
++#define SPI_SHADER_PGM_RSRC3_VS__LOCK_LOW_THRESHOLD_MASK 0x03C00000L
++#define SPI_SHADER_PGM_RSRC3_VS__SIMD_DISABLE_MASK 0x3C000000L
++//SPI_SHADER_LATE_ALLOC_VS
++#define SPI_SHADER_LATE_ALLOC_VS__LIMIT__SHIFT 0x0
++#define SPI_SHADER_LATE_ALLOC_VS__LIMIT_MASK 0x0000003FL
++//SPI_SHADER_PGM_LO_VS
++#define SPI_SHADER_PGM_LO_VS__MEM_BASE__SHIFT 0x0
++#define SPI_SHADER_PGM_LO_VS__MEM_BASE_MASK 0xFFFFFFFFL
++//SPI_SHADER_PGM_HI_VS
++#define SPI_SHADER_PGM_HI_VS__MEM_BASE__SHIFT 0x0
++#define SPI_SHADER_PGM_HI_VS__MEM_BASE_MASK 0xFFL
++//SPI_SHADER_PGM_RSRC1_VS
++#define SPI_SHADER_PGM_RSRC1_VS__VGPRS__SHIFT 0x0
++#define SPI_SHADER_PGM_RSRC1_VS__SGPRS__SHIFT 0x6
++#define SPI_SHADER_PGM_RSRC1_VS__PRIORITY__SHIFT 0xa
++#define SPI_SHADER_PGM_RSRC1_VS__FLOAT_MODE__SHIFT 0xc
++#define SPI_SHADER_PGM_RSRC1_VS__PRIV__SHIFT 0x14
++#define SPI_SHADER_PGM_RSRC1_VS__DX10_CLAMP__SHIFT 0x15
++#define SPI_SHADER_PGM_RSRC1_VS__IEEE_MODE__SHIFT 0x17
++#define SPI_SHADER_PGM_RSRC1_VS__VGPR_COMP_CNT__SHIFT 0x18
++#define SPI_SHADER_PGM_RSRC1_VS__CU_GROUP_ENABLE__SHIFT 0x1a
++#define SPI_SHADER_PGM_RSRC1_VS__FP16_OVFL__SHIFT 0x1f
++#define SPI_SHADER_PGM_RSRC1_VS__VGPRS_MASK 0x0000003FL
++#define SPI_SHADER_PGM_RSRC1_VS__SGPRS_MASK 0x000003C0L
++#define SPI_SHADER_PGM_RSRC1_VS__PRIORITY_MASK 0x00000C00L
++#define SPI_SHADER_PGM_RSRC1_VS__FLOAT_MODE_MASK 0x000FF000L
++#define SPI_SHADER_PGM_RSRC1_VS__PRIV_MASK 0x00100000L
++#define SPI_SHADER_PGM_RSRC1_VS__DX10_CLAMP_MASK 0x00200000L
++#define SPI_SHADER_PGM_RSRC1_VS__IEEE_MODE_MASK 0x00800000L
++#define SPI_SHADER_PGM_RSRC1_VS__VGPR_COMP_CNT_MASK 0x03000000L
++#define SPI_SHADER_PGM_RSRC1_VS__CU_GROUP_ENABLE_MASK 0x04000000L
++#define SPI_SHADER_PGM_RSRC1_VS__FP16_OVFL_MASK 0x80000000L
++//SPI_SHADER_PGM_RSRC2_VS
++#define SPI_SHADER_PGM_RSRC2_VS__SCRATCH_EN__SHIFT 0x0
++#define SPI_SHADER_PGM_RSRC2_VS__USER_SGPR__SHIFT 0x1
++#define SPI_SHADER_PGM_RSRC2_VS__TRAP_PRESENT__SHIFT 0x6
++#define SPI_SHADER_PGM_RSRC2_VS__OC_LDS_EN__SHIFT 0x7
++#define SPI_SHADER_PGM_RSRC2_VS__SO_BASE0_EN__SHIFT 0x8
++#define SPI_SHADER_PGM_RSRC2_VS__SO_BASE1_EN__SHIFT 0x9
++#define SPI_SHADER_PGM_RSRC2_VS__SO_BASE2_EN__SHIFT 0xa
++#define SPI_SHADER_PGM_RSRC2_VS__SO_BASE3_EN__SHIFT 0xb
++#define SPI_SHADER_PGM_RSRC2_VS__SO_EN__SHIFT 0xc
++#define SPI_SHADER_PGM_RSRC2_VS__EXCP_EN__SHIFT 0xd
++#define SPI_SHADER_PGM_RSRC2_VS__PC_BASE_EN__SHIFT 0x16
++#define SPI_SHADER_PGM_RSRC2_VS__DISPATCH_DRAW_EN__SHIFT 0x18
++#define SPI_SHADER_PGM_RSRC2_VS__SKIP_USGPR0__SHIFT 0x1b
++#define SPI_SHADER_PGM_RSRC2_VS__USER_SGPR_MSB__SHIFT 0x1c
++#define SPI_SHADER_PGM_RSRC2_VS__SCRATCH_EN_MASK 0x00000001L
++#define SPI_SHADER_PGM_RSRC2_VS__USER_SGPR_MASK 0x0000003EL
++#define SPI_SHADER_PGM_RSRC2_VS__TRAP_PRESENT_MASK 0x00000040L
++#define SPI_SHADER_PGM_RSRC2_VS__OC_LDS_EN_MASK 0x00000080L
++#define SPI_SHADER_PGM_RSRC2_VS__SO_BASE0_EN_MASK 0x00000100L
++#define SPI_SHADER_PGM_RSRC2_VS__SO_BASE1_EN_MASK 0x00000200L
++#define SPI_SHADER_PGM_RSRC2_VS__SO_BASE2_EN_MASK 0x00000400L
++#define SPI_SHADER_PGM_RSRC2_VS__SO_BASE3_EN_MASK 0x00000800L
++#define SPI_SHADER_PGM_RSRC2_VS__SO_EN_MASK 0x00001000L
++#define SPI_SHADER_PGM_RSRC2_VS__EXCP_EN_MASK 0x003FE000L
++#define SPI_SHADER_PGM_RSRC2_VS__PC_BASE_EN_MASK 0x00400000L
++#define SPI_SHADER_PGM_RSRC2_VS__DISPATCH_DRAW_EN_MASK 0x01000000L
++#define SPI_SHADER_PGM_RSRC2_VS__SKIP_USGPR0_MASK 0x08000000L
++#define SPI_SHADER_PGM_RSRC2_VS__USER_SGPR_MSB_MASK 0x10000000L
++//SPI_SHADER_USER_DATA_VS_0
++#define SPI_SHADER_USER_DATA_VS_0__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_VS_0__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_VS_1
++#define SPI_SHADER_USER_DATA_VS_1__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_VS_1__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_VS_2
++#define SPI_SHADER_USER_DATA_VS_2__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_VS_2__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_VS_3
++#define SPI_SHADER_USER_DATA_VS_3__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_VS_3__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_VS_4
++#define SPI_SHADER_USER_DATA_VS_4__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_VS_4__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_VS_5
++#define SPI_SHADER_USER_DATA_VS_5__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_VS_5__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_VS_6
++#define SPI_SHADER_USER_DATA_VS_6__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_VS_6__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_VS_7
++#define SPI_SHADER_USER_DATA_VS_7__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_VS_7__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_VS_8
++#define SPI_SHADER_USER_DATA_VS_8__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_VS_8__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_VS_9
++#define SPI_SHADER_USER_DATA_VS_9__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_VS_9__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_VS_10
++#define SPI_SHADER_USER_DATA_VS_10__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_VS_10__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_VS_11
++#define SPI_SHADER_USER_DATA_VS_11__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_VS_11__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_VS_12
++#define SPI_SHADER_USER_DATA_VS_12__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_VS_12__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_VS_13
++#define SPI_SHADER_USER_DATA_VS_13__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_VS_13__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_VS_14
++#define SPI_SHADER_USER_DATA_VS_14__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_VS_14__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_VS_15
++#define SPI_SHADER_USER_DATA_VS_15__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_VS_15__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_VS_16
++#define SPI_SHADER_USER_DATA_VS_16__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_VS_16__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_VS_17
++#define SPI_SHADER_USER_DATA_VS_17__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_VS_17__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_VS_18
++#define SPI_SHADER_USER_DATA_VS_18__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_VS_18__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_VS_19
++#define SPI_SHADER_USER_DATA_VS_19__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_VS_19__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_VS_20
++#define SPI_SHADER_USER_DATA_VS_20__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_VS_20__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_VS_21
++#define SPI_SHADER_USER_DATA_VS_21__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_VS_21__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_VS_22
++#define SPI_SHADER_USER_DATA_VS_22__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_VS_22__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_VS_23
++#define SPI_SHADER_USER_DATA_VS_23__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_VS_23__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_VS_24
++#define SPI_SHADER_USER_DATA_VS_24__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_VS_24__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_VS_25
++#define SPI_SHADER_USER_DATA_VS_25__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_VS_25__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_VS_26
++#define SPI_SHADER_USER_DATA_VS_26__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_VS_26__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_VS_27
++#define SPI_SHADER_USER_DATA_VS_27__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_VS_27__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_VS_28
++#define SPI_SHADER_USER_DATA_VS_28__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_VS_28__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_VS_29
++#define SPI_SHADER_USER_DATA_VS_29__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_VS_29__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_VS_30
++#define SPI_SHADER_USER_DATA_VS_30__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_VS_30__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_VS_31
++#define SPI_SHADER_USER_DATA_VS_31__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_VS_31__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_PGM_RSRC2_GS_VS
++#define SPI_SHADER_PGM_RSRC2_GS_VS__SCRATCH_EN__SHIFT 0x0
++#define SPI_SHADER_PGM_RSRC2_GS_VS__USER_SGPR__SHIFT 0x1
++#define SPI_SHADER_PGM_RSRC2_GS_VS__TRAP_PRESENT__SHIFT 0x6
++#define SPI_SHADER_PGM_RSRC2_GS_VS__EXCP_EN__SHIFT 0x7
++#define SPI_SHADER_PGM_RSRC2_GS_VS__VGPR_COMP_CNT__SHIFT 0x10
++#define SPI_SHADER_PGM_RSRC2_GS_VS__OC_LDS_EN__SHIFT 0x12
++#define SPI_SHADER_PGM_RSRC2_GS_VS__LDS_SIZE__SHIFT 0x13
++#define SPI_SHADER_PGM_RSRC2_GS_VS__SKIP_USGPR0__SHIFT 0x1b
++#define SPI_SHADER_PGM_RSRC2_GS_VS__USER_SGPR_MSB__SHIFT 0x1c
++#define SPI_SHADER_PGM_RSRC2_GS_VS__SCRATCH_EN_MASK 0x00000001L
++#define SPI_SHADER_PGM_RSRC2_GS_VS__USER_SGPR_MASK 0x0000003EL
++#define SPI_SHADER_PGM_RSRC2_GS_VS__TRAP_PRESENT_MASK 0x00000040L
++#define SPI_SHADER_PGM_RSRC2_GS_VS__EXCP_EN_MASK 0x0000FF80L
++#define SPI_SHADER_PGM_RSRC2_GS_VS__VGPR_COMP_CNT_MASK 0x00030000L
++#define SPI_SHADER_PGM_RSRC2_GS_VS__OC_LDS_EN_MASK 0x00040000L
++#define SPI_SHADER_PGM_RSRC2_GS_VS__LDS_SIZE_MASK 0x07F80000L
++#define SPI_SHADER_PGM_RSRC2_GS_VS__SKIP_USGPR0_MASK 0x08000000L
++#define SPI_SHADER_PGM_RSRC2_GS_VS__USER_SGPR_MSB_MASK 0x10000000L
++//SPI_SHADER_PGM_RSRC4_GS
++#define SPI_SHADER_PGM_RSRC4_GS__GROUP_FIFO_DEPTH__SHIFT 0x0
++#define SPI_SHADER_PGM_RSRC4_GS__SPI_SHADER_LATE_ALLOC_GS__SHIFT 0x7
++#define SPI_SHADER_PGM_RSRC4_GS__GROUP_FIFO_DEPTH_MASK 0x0000007FL
++#define SPI_SHADER_PGM_RSRC4_GS__SPI_SHADER_LATE_ALLOC_GS_MASK 0x00003F80L
++//SPI_SHADER_USER_DATA_ADDR_LO_GS
++#define SPI_SHADER_USER_DATA_ADDR_LO_GS__MEM_BASE__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_ADDR_LO_GS__MEM_BASE_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_ADDR_HI_GS
++#define SPI_SHADER_USER_DATA_ADDR_HI_GS__MEM_BASE__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_ADDR_HI_GS__MEM_BASE_MASK 0xFFFFFFFFL
++//SPI_SHADER_PGM_LO_ES
++#define SPI_SHADER_PGM_LO_ES__MEM_BASE__SHIFT 0x0
++#define SPI_SHADER_PGM_LO_ES__MEM_BASE_MASK 0xFFFFFFFFL
++//SPI_SHADER_PGM_HI_ES
++#define SPI_SHADER_PGM_HI_ES__MEM_BASE__SHIFT 0x0
++#define SPI_SHADER_PGM_HI_ES__MEM_BASE_MASK 0xFFL
++//SPI_SHADER_PGM_RSRC3_GS
++#define SPI_SHADER_PGM_RSRC3_GS__CU_EN__SHIFT 0x0
++#define SPI_SHADER_PGM_RSRC3_GS__WAVE_LIMIT__SHIFT 0x10
++#define SPI_SHADER_PGM_RSRC3_GS__LOCK_LOW_THRESHOLD__SHIFT 0x16
++#define SPI_SHADER_PGM_RSRC3_GS__SIMD_DISABLE__SHIFT 0x1a
++#define SPI_SHADER_PGM_RSRC3_GS__CU_EN_MASK 0x0000FFFFL
++#define SPI_SHADER_PGM_RSRC3_GS__WAVE_LIMIT_MASK 0x003F0000L
++#define SPI_SHADER_PGM_RSRC3_GS__LOCK_LOW_THRESHOLD_MASK 0x03C00000L
++#define SPI_SHADER_PGM_RSRC3_GS__SIMD_DISABLE_MASK 0x3C000000L
++//SPI_SHADER_PGM_LO_GS
++#define SPI_SHADER_PGM_LO_GS__MEM_BASE__SHIFT 0x0
++#define SPI_SHADER_PGM_LO_GS__MEM_BASE_MASK 0xFFFFFFFFL
++//SPI_SHADER_PGM_HI_GS
++#define SPI_SHADER_PGM_HI_GS__MEM_BASE__SHIFT 0x0
++#define SPI_SHADER_PGM_HI_GS__MEM_BASE_MASK 0xFFL
++//SPI_SHADER_PGM_RSRC1_GS
++#define SPI_SHADER_PGM_RSRC1_GS__VGPRS__SHIFT 0x0
++#define SPI_SHADER_PGM_RSRC1_GS__SGPRS__SHIFT 0x6
++#define SPI_SHADER_PGM_RSRC1_GS__PRIORITY__SHIFT 0xa
++#define SPI_SHADER_PGM_RSRC1_GS__FLOAT_MODE__SHIFT 0xc
++#define SPI_SHADER_PGM_RSRC1_GS__PRIV__SHIFT 0x14
++#define SPI_SHADER_PGM_RSRC1_GS__DX10_CLAMP__SHIFT 0x15
++#define SPI_SHADER_PGM_RSRC1_GS__IEEE_MODE__SHIFT 0x17
++#define SPI_SHADER_PGM_RSRC1_GS__CU_GROUP_ENABLE__SHIFT 0x18
++#define SPI_SHADER_PGM_RSRC1_GS__GS_VGPR_COMP_CNT__SHIFT 0x1d
++#define SPI_SHADER_PGM_RSRC1_GS__FP16_OVFL__SHIFT 0x1f
++#define SPI_SHADER_PGM_RSRC1_GS__VGPRS_MASK 0x0000003FL
++#define SPI_SHADER_PGM_RSRC1_GS__SGPRS_MASK 0x000003C0L
++#define SPI_SHADER_PGM_RSRC1_GS__PRIORITY_MASK 0x00000C00L
++#define SPI_SHADER_PGM_RSRC1_GS__FLOAT_MODE_MASK 0x000FF000L
++#define SPI_SHADER_PGM_RSRC1_GS__PRIV_MASK 0x00100000L
++#define SPI_SHADER_PGM_RSRC1_GS__DX10_CLAMP_MASK 0x00200000L
++#define SPI_SHADER_PGM_RSRC1_GS__IEEE_MODE_MASK 0x00800000L
++#define SPI_SHADER_PGM_RSRC1_GS__CU_GROUP_ENABLE_MASK 0x01000000L
++#define SPI_SHADER_PGM_RSRC1_GS__GS_VGPR_COMP_CNT_MASK 0x60000000L
++#define SPI_SHADER_PGM_RSRC1_GS__FP16_OVFL_MASK 0x80000000L
++//SPI_SHADER_PGM_RSRC2_GS
++#define SPI_SHADER_PGM_RSRC2_GS__SCRATCH_EN__SHIFT 0x0
++#define SPI_SHADER_PGM_RSRC2_GS__USER_SGPR__SHIFT 0x1
++#define SPI_SHADER_PGM_RSRC2_GS__TRAP_PRESENT__SHIFT 0x6
++#define SPI_SHADER_PGM_RSRC2_GS__EXCP_EN__SHIFT 0x7
++#define SPI_SHADER_PGM_RSRC2_GS__ES_VGPR_COMP_CNT__SHIFT 0x10
++#define SPI_SHADER_PGM_RSRC2_GS__OC_LDS_EN__SHIFT 0x12
++#define SPI_SHADER_PGM_RSRC2_GS__LDS_SIZE__SHIFT 0x13
++#define SPI_SHADER_PGM_RSRC2_GS__SKIP_USGPR0__SHIFT 0x1b
++#define SPI_SHADER_PGM_RSRC2_GS__USER_SGPR_MSB__SHIFT 0x1c
++#define SPI_SHADER_PGM_RSRC2_GS__SCRATCH_EN_MASK 0x00000001L
++#define SPI_SHADER_PGM_RSRC2_GS__USER_SGPR_MASK 0x0000003EL
++#define SPI_SHADER_PGM_RSRC2_GS__TRAP_PRESENT_MASK 0x00000040L
++#define SPI_SHADER_PGM_RSRC2_GS__EXCP_EN_MASK 0x0000FF80L
++#define SPI_SHADER_PGM_RSRC2_GS__ES_VGPR_COMP_CNT_MASK 0x00030000L
++#define SPI_SHADER_PGM_RSRC2_GS__OC_LDS_EN_MASK 0x00040000L
++#define SPI_SHADER_PGM_RSRC2_GS__LDS_SIZE_MASK 0x07F80000L
++#define SPI_SHADER_PGM_RSRC2_GS__SKIP_USGPR0_MASK 0x08000000L
++#define SPI_SHADER_PGM_RSRC2_GS__USER_SGPR_MSB_MASK 0x10000000L
++//SPI_SHADER_USER_DATA_ES_0
++#define SPI_SHADER_USER_DATA_ES_0__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_ES_0__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_ES_1
++#define SPI_SHADER_USER_DATA_ES_1__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_ES_1__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_ES_2
++#define SPI_SHADER_USER_DATA_ES_2__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_ES_2__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_ES_3
++#define SPI_SHADER_USER_DATA_ES_3__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_ES_3__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_ES_4
++#define SPI_SHADER_USER_DATA_ES_4__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_ES_4__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_ES_5
++#define SPI_SHADER_USER_DATA_ES_5__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_ES_5__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_ES_6
++#define SPI_SHADER_USER_DATA_ES_6__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_ES_6__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_ES_7
++#define SPI_SHADER_USER_DATA_ES_7__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_ES_7__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_ES_8
++#define SPI_SHADER_USER_DATA_ES_8__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_ES_8__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_ES_9
++#define SPI_SHADER_USER_DATA_ES_9__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_ES_9__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_ES_10
++#define SPI_SHADER_USER_DATA_ES_10__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_ES_10__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_ES_11
++#define SPI_SHADER_USER_DATA_ES_11__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_ES_11__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_ES_12
++#define SPI_SHADER_USER_DATA_ES_12__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_ES_12__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_ES_13
++#define SPI_SHADER_USER_DATA_ES_13__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_ES_13__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_ES_14
++#define SPI_SHADER_USER_DATA_ES_14__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_ES_14__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_ES_15
++#define SPI_SHADER_USER_DATA_ES_15__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_ES_15__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_ES_16
++#define SPI_SHADER_USER_DATA_ES_16__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_ES_16__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_ES_17
++#define SPI_SHADER_USER_DATA_ES_17__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_ES_17__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_ES_18
++#define SPI_SHADER_USER_DATA_ES_18__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_ES_18__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_ES_19
++#define SPI_SHADER_USER_DATA_ES_19__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_ES_19__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_ES_20
++#define SPI_SHADER_USER_DATA_ES_20__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_ES_20__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_ES_21
++#define SPI_SHADER_USER_DATA_ES_21__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_ES_21__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_ES_22
++#define SPI_SHADER_USER_DATA_ES_22__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_ES_22__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_ES_23
++#define SPI_SHADER_USER_DATA_ES_23__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_ES_23__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_ES_24
++#define SPI_SHADER_USER_DATA_ES_24__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_ES_24__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_ES_25
++#define SPI_SHADER_USER_DATA_ES_25__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_ES_25__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_ES_26
++#define SPI_SHADER_USER_DATA_ES_26__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_ES_26__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_ES_27
++#define SPI_SHADER_USER_DATA_ES_27__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_ES_27__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_ES_28
++#define SPI_SHADER_USER_DATA_ES_28__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_ES_28__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_ES_29
++#define SPI_SHADER_USER_DATA_ES_29__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_ES_29__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_ES_30
++#define SPI_SHADER_USER_DATA_ES_30__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_ES_30__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_ES_31
++#define SPI_SHADER_USER_DATA_ES_31__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_ES_31__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_PGM_RSRC4_HS
++#define SPI_SHADER_PGM_RSRC4_HS__GROUP_FIFO_DEPTH__SHIFT 0x0
++#define SPI_SHADER_PGM_RSRC4_HS__GROUP_FIFO_DEPTH_MASK 0x0000007FL
++//SPI_SHADER_USER_DATA_ADDR_LO_HS
++#define SPI_SHADER_USER_DATA_ADDR_LO_HS__MEM_BASE__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_ADDR_LO_HS__MEM_BASE_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_ADDR_HI_HS
++#define SPI_SHADER_USER_DATA_ADDR_HI_HS__MEM_BASE__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_ADDR_HI_HS__MEM_BASE_MASK 0xFFFFFFFFL
++//SPI_SHADER_PGM_LO_LS
++#define SPI_SHADER_PGM_LO_LS__MEM_BASE__SHIFT 0x0
++#define SPI_SHADER_PGM_LO_LS__MEM_BASE_MASK 0xFFFFFFFFL
++//SPI_SHADER_PGM_HI_LS
++#define SPI_SHADER_PGM_HI_LS__MEM_BASE__SHIFT 0x0
++#define SPI_SHADER_PGM_HI_LS__MEM_BASE_MASK 0xFFL
++//SPI_SHADER_PGM_RSRC3_HS
++#define SPI_SHADER_PGM_RSRC3_HS__WAVE_LIMIT__SHIFT 0x0
++#define SPI_SHADER_PGM_RSRC3_HS__LOCK_LOW_THRESHOLD__SHIFT 0x6
++#define SPI_SHADER_PGM_RSRC3_HS__SIMD_DISABLE__SHIFT 0xa
++#define SPI_SHADER_PGM_RSRC3_HS__CU_EN__SHIFT 0x10
++#define SPI_SHADER_PGM_RSRC3_HS__WAVE_LIMIT_MASK 0x0000003FL
++#define SPI_SHADER_PGM_RSRC3_HS__LOCK_LOW_THRESHOLD_MASK 0x000003C0L
++#define SPI_SHADER_PGM_RSRC3_HS__SIMD_DISABLE_MASK 0x00003C00L
++#define SPI_SHADER_PGM_RSRC3_HS__CU_EN_MASK 0xFFFF0000L
++//SPI_SHADER_PGM_LO_HS
++#define SPI_SHADER_PGM_LO_HS__MEM_BASE__SHIFT 0x0
++#define SPI_SHADER_PGM_LO_HS__MEM_BASE_MASK 0xFFFFFFFFL
++//SPI_SHADER_PGM_HI_HS
++#define SPI_SHADER_PGM_HI_HS__MEM_BASE__SHIFT 0x0
++#define SPI_SHADER_PGM_HI_HS__MEM_BASE_MASK 0xFFL
++//SPI_SHADER_PGM_RSRC1_HS
++#define SPI_SHADER_PGM_RSRC1_HS__VGPRS__SHIFT 0x0
++#define SPI_SHADER_PGM_RSRC1_HS__SGPRS__SHIFT 0x6
++#define SPI_SHADER_PGM_RSRC1_HS__PRIORITY__SHIFT 0xa
++#define SPI_SHADER_PGM_RSRC1_HS__FLOAT_MODE__SHIFT 0xc
++#define SPI_SHADER_PGM_RSRC1_HS__PRIV__SHIFT 0x14
++#define SPI_SHADER_PGM_RSRC1_HS__DX10_CLAMP__SHIFT 0x15
++#define SPI_SHADER_PGM_RSRC1_HS__IEEE_MODE__SHIFT 0x17
++#define SPI_SHADER_PGM_RSRC1_HS__LS_VGPR_COMP_CNT__SHIFT 0x1c
++#define SPI_SHADER_PGM_RSRC1_HS__FP16_OVFL__SHIFT 0x1e
++#define SPI_SHADER_PGM_RSRC1_HS__VGPRS_MASK 0x0000003FL
++#define SPI_SHADER_PGM_RSRC1_HS__SGPRS_MASK 0x000003C0L
++#define SPI_SHADER_PGM_RSRC1_HS__PRIORITY_MASK 0x00000C00L
++#define SPI_SHADER_PGM_RSRC1_HS__FLOAT_MODE_MASK 0x000FF000L
++#define SPI_SHADER_PGM_RSRC1_HS__PRIV_MASK 0x00100000L
++#define SPI_SHADER_PGM_RSRC1_HS__DX10_CLAMP_MASK 0x00200000L
++#define SPI_SHADER_PGM_RSRC1_HS__IEEE_MODE_MASK 0x00800000L
++#define SPI_SHADER_PGM_RSRC1_HS__LS_VGPR_COMP_CNT_MASK 0x30000000L
++#define SPI_SHADER_PGM_RSRC1_HS__FP16_OVFL_MASK 0x40000000L
++//SPI_SHADER_PGM_RSRC2_HS
++#define SPI_SHADER_PGM_RSRC2_HS__SCRATCH_EN__SHIFT 0x0
++#define SPI_SHADER_PGM_RSRC2_HS__USER_SGPR__SHIFT 0x1
++#define SPI_SHADER_PGM_RSRC2_HS__TRAP_PRESENT__SHIFT 0x6
++#define SPI_SHADER_PGM_RSRC2_HS__EXCP_EN__SHIFT 0x7
++#define SPI_SHADER_PGM_RSRC2_HS__LDS_SIZE__SHIFT 0x10
++#define SPI_SHADER_PGM_RSRC2_HS__SKIP_USGPR0__SHIFT 0x1b
++#define SPI_SHADER_PGM_RSRC2_HS__USER_SGPR_MSB__SHIFT 0x1c
++#define SPI_SHADER_PGM_RSRC2_HS__SCRATCH_EN_MASK 0x00000001L
++#define SPI_SHADER_PGM_RSRC2_HS__USER_SGPR_MASK 0x0000003EL
++#define SPI_SHADER_PGM_RSRC2_HS__TRAP_PRESENT_MASK 0x00000040L
++#define SPI_SHADER_PGM_RSRC2_HS__EXCP_EN_MASK 0x0000FF80L
++#define SPI_SHADER_PGM_RSRC2_HS__LDS_SIZE_MASK 0x01FF0000L
++#define SPI_SHADER_PGM_RSRC2_HS__SKIP_USGPR0_MASK 0x08000000L
++#define SPI_SHADER_PGM_RSRC2_HS__USER_SGPR_MSB_MASK 0x10000000L
++//SPI_SHADER_USER_DATA_LS_0
++#define SPI_SHADER_USER_DATA_LS_0__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_LS_0__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_LS_1
++#define SPI_SHADER_USER_DATA_LS_1__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_LS_1__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_LS_2
++#define SPI_SHADER_USER_DATA_LS_2__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_LS_2__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_LS_3
++#define SPI_SHADER_USER_DATA_LS_3__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_LS_3__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_LS_4
++#define SPI_SHADER_USER_DATA_LS_4__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_LS_4__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_LS_5
++#define SPI_SHADER_USER_DATA_LS_5__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_LS_5__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_LS_6
++#define SPI_SHADER_USER_DATA_LS_6__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_LS_6__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_LS_7
++#define SPI_SHADER_USER_DATA_LS_7__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_LS_7__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_LS_8
++#define SPI_SHADER_USER_DATA_LS_8__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_LS_8__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_LS_9
++#define SPI_SHADER_USER_DATA_LS_9__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_LS_9__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_LS_10
++#define SPI_SHADER_USER_DATA_LS_10__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_LS_10__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_LS_11
++#define SPI_SHADER_USER_DATA_LS_11__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_LS_11__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_LS_12
++#define SPI_SHADER_USER_DATA_LS_12__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_LS_12__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_LS_13
++#define SPI_SHADER_USER_DATA_LS_13__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_LS_13__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_LS_14
++#define SPI_SHADER_USER_DATA_LS_14__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_LS_14__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_LS_15
++#define SPI_SHADER_USER_DATA_LS_15__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_LS_15__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_LS_16
++#define SPI_SHADER_USER_DATA_LS_16__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_LS_16__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_LS_17
++#define SPI_SHADER_USER_DATA_LS_17__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_LS_17__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_LS_18
++#define SPI_SHADER_USER_DATA_LS_18__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_LS_18__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_LS_19
++#define SPI_SHADER_USER_DATA_LS_19__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_LS_19__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_LS_20
++#define SPI_SHADER_USER_DATA_LS_20__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_LS_20__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_LS_21
++#define SPI_SHADER_USER_DATA_LS_21__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_LS_21__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_LS_22
++#define SPI_SHADER_USER_DATA_LS_22__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_LS_22__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_LS_23
++#define SPI_SHADER_USER_DATA_LS_23__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_LS_23__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_LS_24
++#define SPI_SHADER_USER_DATA_LS_24__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_LS_24__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_LS_25
++#define SPI_SHADER_USER_DATA_LS_25__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_LS_25__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_LS_26
++#define SPI_SHADER_USER_DATA_LS_26__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_LS_26__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_LS_27
++#define SPI_SHADER_USER_DATA_LS_27__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_LS_27__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_LS_28
++#define SPI_SHADER_USER_DATA_LS_28__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_LS_28__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_LS_29
++#define SPI_SHADER_USER_DATA_LS_29__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_LS_29__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_LS_30
++#define SPI_SHADER_USER_DATA_LS_30__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_LS_30__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_LS_31
++#define SPI_SHADER_USER_DATA_LS_31__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_LS_31__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_COMMON_0
++#define SPI_SHADER_USER_DATA_COMMON_0__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_COMMON_0__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_COMMON_1
++#define SPI_SHADER_USER_DATA_COMMON_1__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_COMMON_1__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_COMMON_2
++#define SPI_SHADER_USER_DATA_COMMON_2__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_COMMON_2__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_COMMON_3
++#define SPI_SHADER_USER_DATA_COMMON_3__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_COMMON_3__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_COMMON_4
++#define SPI_SHADER_USER_DATA_COMMON_4__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_COMMON_4__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_COMMON_5
++#define SPI_SHADER_USER_DATA_COMMON_5__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_COMMON_5__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_COMMON_6
++#define SPI_SHADER_USER_DATA_COMMON_6__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_COMMON_6__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_COMMON_7
++#define SPI_SHADER_USER_DATA_COMMON_7__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_COMMON_7__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_COMMON_8
++#define SPI_SHADER_USER_DATA_COMMON_8__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_COMMON_8__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_COMMON_9
++#define SPI_SHADER_USER_DATA_COMMON_9__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_COMMON_9__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_COMMON_10
++#define SPI_SHADER_USER_DATA_COMMON_10__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_COMMON_10__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_COMMON_11
++#define SPI_SHADER_USER_DATA_COMMON_11__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_COMMON_11__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_COMMON_12
++#define SPI_SHADER_USER_DATA_COMMON_12__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_COMMON_12__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_COMMON_13
++#define SPI_SHADER_USER_DATA_COMMON_13__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_COMMON_13__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_COMMON_14
++#define SPI_SHADER_USER_DATA_COMMON_14__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_COMMON_14__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_COMMON_15
++#define SPI_SHADER_USER_DATA_COMMON_15__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_COMMON_15__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_COMMON_16
++#define SPI_SHADER_USER_DATA_COMMON_16__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_COMMON_16__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_COMMON_17
++#define SPI_SHADER_USER_DATA_COMMON_17__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_COMMON_17__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_COMMON_18
++#define SPI_SHADER_USER_DATA_COMMON_18__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_COMMON_18__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_COMMON_19
++#define SPI_SHADER_USER_DATA_COMMON_19__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_COMMON_19__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_COMMON_20
++#define SPI_SHADER_USER_DATA_COMMON_20__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_COMMON_20__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_COMMON_21
++#define SPI_SHADER_USER_DATA_COMMON_21__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_COMMON_21__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_COMMON_22
++#define SPI_SHADER_USER_DATA_COMMON_22__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_COMMON_22__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_COMMON_23
++#define SPI_SHADER_USER_DATA_COMMON_23__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_COMMON_23__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_COMMON_24
++#define SPI_SHADER_USER_DATA_COMMON_24__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_COMMON_24__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_COMMON_25
++#define SPI_SHADER_USER_DATA_COMMON_25__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_COMMON_25__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_COMMON_26
++#define SPI_SHADER_USER_DATA_COMMON_26__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_COMMON_26__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_COMMON_27
++#define SPI_SHADER_USER_DATA_COMMON_27__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_COMMON_27__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_COMMON_28
++#define SPI_SHADER_USER_DATA_COMMON_28__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_COMMON_28__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_COMMON_29
++#define SPI_SHADER_USER_DATA_COMMON_29__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_COMMON_29__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_COMMON_30
++#define SPI_SHADER_USER_DATA_COMMON_30__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_COMMON_30__DATA_MASK 0xFFFFFFFFL
++//SPI_SHADER_USER_DATA_COMMON_31
++#define SPI_SHADER_USER_DATA_COMMON_31__DATA__SHIFT 0x0
++#define SPI_SHADER_USER_DATA_COMMON_31__DATA_MASK 0xFFFFFFFFL
++//COMPUTE_DISPATCH_INITIATOR
++#define COMPUTE_DISPATCH_INITIATOR__COMPUTE_SHADER_EN__SHIFT 0x0
++#define COMPUTE_DISPATCH_INITIATOR__PARTIAL_TG_EN__SHIFT 0x1
++#define COMPUTE_DISPATCH_INITIATOR__FORCE_START_AT_000__SHIFT 0x2
++#define COMPUTE_DISPATCH_INITIATOR__ORDERED_APPEND_ENBL__SHIFT 0x3
++#define COMPUTE_DISPATCH_INITIATOR__ORDERED_APPEND_MODE__SHIFT 0x4
++#define COMPUTE_DISPATCH_INITIATOR__USE_THREAD_DIMENSIONS__SHIFT 0x5
++#define COMPUTE_DISPATCH_INITIATOR__ORDER_MODE__SHIFT 0x6
++#define COMPUTE_DISPATCH_INITIATOR__SCALAR_L1_INV_VOL__SHIFT 0xa
++#define COMPUTE_DISPATCH_INITIATOR__VECTOR_L1_INV_VOL__SHIFT 0xb
++#define COMPUTE_DISPATCH_INITIATOR__RESERVED__SHIFT 0xc
++#define COMPUTE_DISPATCH_INITIATOR__RESTORE__SHIFT 0xe
++#define COMPUTE_DISPATCH_INITIATOR__COMPUTE_SHADER_EN_MASK 0x00000001L
++#define COMPUTE_DISPATCH_INITIATOR__PARTIAL_TG_EN_MASK 0x00000002L
++#define COMPUTE_DISPATCH_INITIATOR__FORCE_START_AT_000_MASK 0x00000004L
++#define COMPUTE_DISPATCH_INITIATOR__ORDERED_APPEND_ENBL_MASK 0x00000008L
++#define COMPUTE_DISPATCH_INITIATOR__ORDERED_APPEND_MODE_MASK 0x00000010L
++#define COMPUTE_DISPATCH_INITIATOR__USE_THREAD_DIMENSIONS_MASK 0x00000020L
++#define COMPUTE_DISPATCH_INITIATOR__ORDER_MODE_MASK 0x00000040L
++#define COMPUTE_DISPATCH_INITIATOR__SCALAR_L1_INV_VOL_MASK 0x00000400L
++#define COMPUTE_DISPATCH_INITIATOR__VECTOR_L1_INV_VOL_MASK 0x00000800L
++#define COMPUTE_DISPATCH_INITIATOR__RESERVED_MASK 0x00001000L
++#define COMPUTE_DISPATCH_INITIATOR__RESTORE_MASK 0x00004000L
++//COMPUTE_DIM_X
++#define COMPUTE_DIM_X__SIZE__SHIFT 0x0
++#define COMPUTE_DIM_X__SIZE_MASK 0xFFFFFFFFL
++//COMPUTE_DIM_Y
++#define COMPUTE_DIM_Y__SIZE__SHIFT 0x0
++#define COMPUTE_DIM_Y__SIZE_MASK 0xFFFFFFFFL
++//COMPUTE_DIM_Z
++#define COMPUTE_DIM_Z__SIZE__SHIFT 0x0
++#define COMPUTE_DIM_Z__SIZE_MASK 0xFFFFFFFFL
++//COMPUTE_START_X
++#define COMPUTE_START_X__START__SHIFT 0x0
++#define COMPUTE_START_X__START_MASK 0xFFFFFFFFL
++//COMPUTE_START_Y
++#define COMPUTE_START_Y__START__SHIFT 0x0
++#define COMPUTE_START_Y__START_MASK 0xFFFFFFFFL
++//COMPUTE_START_Z
++#define COMPUTE_START_Z__START__SHIFT 0x0
++#define COMPUTE_START_Z__START_MASK 0xFFFFFFFFL
++//COMPUTE_NUM_THREAD_X
++#define COMPUTE_NUM_THREAD_X__NUM_THREAD_FULL__SHIFT 0x0
++#define COMPUTE_NUM_THREAD_X__NUM_THREAD_PARTIAL__SHIFT 0x10
++#define COMPUTE_NUM_THREAD_X__NUM_THREAD_FULL_MASK 0x0000FFFFL
++#define COMPUTE_NUM_THREAD_X__NUM_THREAD_PARTIAL_MASK 0xFFFF0000L
++//COMPUTE_NUM_THREAD_Y
++#define COMPUTE_NUM_THREAD_Y__NUM_THREAD_FULL__SHIFT 0x0
++#define COMPUTE_NUM_THREAD_Y__NUM_THREAD_PARTIAL__SHIFT 0x10
++#define COMPUTE_NUM_THREAD_Y__NUM_THREAD_FULL_MASK 0x0000FFFFL
++#define COMPUTE_NUM_THREAD_Y__NUM_THREAD_PARTIAL_MASK 0xFFFF0000L
++//COMPUTE_NUM_THREAD_Z
++#define COMPUTE_NUM_THREAD_Z__NUM_THREAD_FULL__SHIFT 0x0
++#define COMPUTE_NUM_THREAD_Z__NUM_THREAD_PARTIAL__SHIFT 0x10
++#define COMPUTE_NUM_THREAD_Z__NUM_THREAD_FULL_MASK 0x0000FFFFL
++#define COMPUTE_NUM_THREAD_Z__NUM_THREAD_PARTIAL_MASK 0xFFFF0000L
++//COMPUTE_PIPELINESTAT_ENABLE
++#define COMPUTE_PIPELINESTAT_ENABLE__PIPELINESTAT_ENABLE__SHIFT 0x0
++#define COMPUTE_PIPELINESTAT_ENABLE__PIPELINESTAT_ENABLE_MASK 0x00000001L
++//COMPUTE_PERFCOUNT_ENABLE
++#define COMPUTE_PERFCOUNT_ENABLE__PERFCOUNT_ENABLE__SHIFT 0x0
++#define COMPUTE_PERFCOUNT_ENABLE__PERFCOUNT_ENABLE_MASK 0x00000001L
++//COMPUTE_PGM_LO
++#define COMPUTE_PGM_LO__DATA__SHIFT 0x0
++#define COMPUTE_PGM_LO__DATA_MASK 0xFFFFFFFFL
++//COMPUTE_PGM_HI
++#define COMPUTE_PGM_HI__DATA__SHIFT 0x0
++#define COMPUTE_PGM_HI__DATA_MASK 0x000000FFL
++//COMPUTE_DISPATCH_PKT_ADDR_LO
++#define COMPUTE_DISPATCH_PKT_ADDR_LO__DATA__SHIFT 0x0
++#define COMPUTE_DISPATCH_PKT_ADDR_LO__DATA_MASK 0xFFFFFFFFL
++//COMPUTE_DISPATCH_PKT_ADDR_HI
++#define COMPUTE_DISPATCH_PKT_ADDR_HI__DATA__SHIFT 0x0
++#define COMPUTE_DISPATCH_PKT_ADDR_HI__DATA_MASK 0x000000FFL
++//COMPUTE_DISPATCH_SCRATCH_BASE_LO
++#define COMPUTE_DISPATCH_SCRATCH_BASE_LO__DATA__SHIFT 0x0
++#define COMPUTE_DISPATCH_SCRATCH_BASE_LO__DATA_MASK 0xFFFFFFFFL
++//COMPUTE_DISPATCH_SCRATCH_BASE_HI
++#define COMPUTE_DISPATCH_SCRATCH_BASE_HI__DATA__SHIFT 0x0
++#define COMPUTE_DISPATCH_SCRATCH_BASE_HI__DATA_MASK 0x000000FFL
++//COMPUTE_PGM_RSRC1
++#define COMPUTE_PGM_RSRC1__VGPRS__SHIFT 0x0
++#define COMPUTE_PGM_RSRC1__SGPRS__SHIFT 0x6
++#define COMPUTE_PGM_RSRC1__PRIORITY__SHIFT 0xa
++#define COMPUTE_PGM_RSRC1__FLOAT_MODE__SHIFT 0xc
++#define COMPUTE_PGM_RSRC1__PRIV__SHIFT 0x14
++#define COMPUTE_PGM_RSRC1__DX10_CLAMP__SHIFT 0x15
++#define COMPUTE_PGM_RSRC1__IEEE_MODE__SHIFT 0x17
++#define COMPUTE_PGM_RSRC1__BULKY__SHIFT 0x18
++#define COMPUTE_PGM_RSRC1__FP16_OVFL__SHIFT 0x1a
++#define COMPUTE_PGM_RSRC1__VGPRS_MASK 0x0000003FL
++#define COMPUTE_PGM_RSRC1__SGPRS_MASK 0x000003C0L
++#define COMPUTE_PGM_RSRC1__PRIORITY_MASK 0x00000C00L
++#define COMPUTE_PGM_RSRC1__FLOAT_MODE_MASK 0x000FF000L
++#define COMPUTE_PGM_RSRC1__PRIV_MASK 0x00100000L
++#define COMPUTE_PGM_RSRC1__DX10_CLAMP_MASK 0x00200000L
++#define COMPUTE_PGM_RSRC1__IEEE_MODE_MASK 0x00800000L
++#define COMPUTE_PGM_RSRC1__BULKY_MASK 0x01000000L
++#define COMPUTE_PGM_RSRC1__FP16_OVFL_MASK 0x04000000L
++//COMPUTE_PGM_RSRC2
++#define COMPUTE_PGM_RSRC2__SCRATCH_EN__SHIFT 0x0
++#define COMPUTE_PGM_RSRC2__USER_SGPR__SHIFT 0x1
++#define COMPUTE_PGM_RSRC2__TRAP_PRESENT__SHIFT 0x6
++#define COMPUTE_PGM_RSRC2__TGID_X_EN__SHIFT 0x7
++#define COMPUTE_PGM_RSRC2__TGID_Y_EN__SHIFT 0x8
++#define COMPUTE_PGM_RSRC2__TGID_Z_EN__SHIFT 0x9
++#define COMPUTE_PGM_RSRC2__TG_SIZE_EN__SHIFT 0xa
++#define COMPUTE_PGM_RSRC2__TIDIG_COMP_CNT__SHIFT 0xb
++#define COMPUTE_PGM_RSRC2__EXCP_EN_MSB__SHIFT 0xd
++#define COMPUTE_PGM_RSRC2__LDS_SIZE__SHIFT 0xf
++#define COMPUTE_PGM_RSRC2__EXCP_EN__SHIFT 0x18
++#define COMPUTE_PGM_RSRC2__SKIP_USGPR0__SHIFT 0x1f
++#define COMPUTE_PGM_RSRC2__SCRATCH_EN_MASK 0x00000001L
++#define COMPUTE_PGM_RSRC2__USER_SGPR_MASK 0x0000003EL
++#define COMPUTE_PGM_RSRC2__TRAP_PRESENT_MASK 0x00000040L
++#define COMPUTE_PGM_RSRC2__TGID_X_EN_MASK 0x00000080L
++#define COMPUTE_PGM_RSRC2__TGID_Y_EN_MASK 0x00000100L
++#define COMPUTE_PGM_RSRC2__TGID_Z_EN_MASK 0x00000200L
++#define COMPUTE_PGM_RSRC2__TG_SIZE_EN_MASK 0x00000400L
++#define COMPUTE_PGM_RSRC2__TIDIG_COMP_CNT_MASK 0x00001800L
++#define COMPUTE_PGM_RSRC2__EXCP_EN_MSB_MASK 0x00006000L
++#define COMPUTE_PGM_RSRC2__LDS_SIZE_MASK 0x00FF8000L
++#define COMPUTE_PGM_RSRC2__EXCP_EN_MASK 0x7F000000L
++#define COMPUTE_PGM_RSRC2__SKIP_USGPR0_MASK 0x80000000L
++//COMPUTE_VMID
++#define COMPUTE_VMID__DATA__SHIFT 0x0
++#define COMPUTE_VMID__DATA_MASK 0x0000000FL
++//COMPUTE_RESOURCE_LIMITS
++#define COMPUTE_RESOURCE_LIMITS__WAVES_PER_SH__SHIFT 0x0
++#define COMPUTE_RESOURCE_LIMITS__TG_PER_CU__SHIFT 0xc
++#define COMPUTE_RESOURCE_LIMITS__LOCK_THRESHOLD__SHIFT 0x10
++#define COMPUTE_RESOURCE_LIMITS__SIMD_DEST_CNTL__SHIFT 0x16
++#define COMPUTE_RESOURCE_LIMITS__FORCE_SIMD_DIST__SHIFT 0x17
++#define COMPUTE_RESOURCE_LIMITS__CU_GROUP_COUNT__SHIFT 0x18
++#define COMPUTE_RESOURCE_LIMITS__SIMD_DISABLE__SHIFT 0x1b
++#define COMPUTE_RESOURCE_LIMITS__WAVES_PER_SH_MASK 0x000003FFL
++#define COMPUTE_RESOURCE_LIMITS__TG_PER_CU_MASK 0x0000F000L
++#define COMPUTE_RESOURCE_LIMITS__LOCK_THRESHOLD_MASK 0x003F0000L
++#define COMPUTE_RESOURCE_LIMITS__SIMD_DEST_CNTL_MASK 0x00400000L
++#define COMPUTE_RESOURCE_LIMITS__FORCE_SIMD_DIST_MASK 0x00800000L
++#define COMPUTE_RESOURCE_LIMITS__CU_GROUP_COUNT_MASK 0x07000000L
++#define COMPUTE_RESOURCE_LIMITS__SIMD_DISABLE_MASK 0x78000000L
++//COMPUTE_STATIC_THREAD_MGMT_SE0
++#define COMPUTE_STATIC_THREAD_MGMT_SE0__SH0_CU_EN__SHIFT 0x0
++#define COMPUTE_STATIC_THREAD_MGMT_SE0__SH1_CU_EN__SHIFT 0x10
++#define COMPUTE_STATIC_THREAD_MGMT_SE0__SH0_CU_EN_MASK 0x0000FFFFL
++#define COMPUTE_STATIC_THREAD_MGMT_SE0__SH1_CU_EN_MASK 0xFFFF0000L
++//COMPUTE_STATIC_THREAD_MGMT_SE1
++#define COMPUTE_STATIC_THREAD_MGMT_SE1__SH0_CU_EN__SHIFT 0x0
++#define COMPUTE_STATIC_THREAD_MGMT_SE1__SH1_CU_EN__SHIFT 0x10
++#define COMPUTE_STATIC_THREAD_MGMT_SE1__SH0_CU_EN_MASK 0x0000FFFFL
++#define COMPUTE_STATIC_THREAD_MGMT_SE1__SH1_CU_EN_MASK 0xFFFF0000L
++//COMPUTE_TMPRING_SIZE
++#define COMPUTE_TMPRING_SIZE__WAVES__SHIFT 0x0
++#define COMPUTE_TMPRING_SIZE__WAVESIZE__SHIFT 0xc
++#define COMPUTE_TMPRING_SIZE__WAVES_MASK 0x00000FFFL
++#define COMPUTE_TMPRING_SIZE__WAVESIZE_MASK 0x01FFF000L
++//COMPUTE_STATIC_THREAD_MGMT_SE2
++#define COMPUTE_STATIC_THREAD_MGMT_SE2__SH0_CU_EN__SHIFT 0x0
++#define COMPUTE_STATIC_THREAD_MGMT_SE2__SH1_CU_EN__SHIFT 0x10
++#define COMPUTE_STATIC_THREAD_MGMT_SE2__SH0_CU_EN_MASK 0x0000FFFFL
++#define COMPUTE_STATIC_THREAD_MGMT_SE2__SH1_CU_EN_MASK 0xFFFF0000L
++//COMPUTE_STATIC_THREAD_MGMT_SE3
++#define COMPUTE_STATIC_THREAD_MGMT_SE3__SH0_CU_EN__SHIFT 0x0
++#define COMPUTE_STATIC_THREAD_MGMT_SE3__SH1_CU_EN__SHIFT 0x10
++#define COMPUTE_STATIC_THREAD_MGMT_SE3__SH0_CU_EN_MASK 0x0000FFFFL
++#define COMPUTE_STATIC_THREAD_MGMT_SE3__SH1_CU_EN_MASK 0xFFFF0000L
++//COMPUTE_RESTART_X
++#define COMPUTE_RESTART_X__RESTART__SHIFT 0x0
++#define COMPUTE_RESTART_X__RESTART_MASK 0xFFFFFFFFL
++//COMPUTE_RESTART_Y
++#define COMPUTE_RESTART_Y__RESTART__SHIFT 0x0
++#define COMPUTE_RESTART_Y__RESTART_MASK 0xFFFFFFFFL
++//COMPUTE_RESTART_Z
++#define COMPUTE_RESTART_Z__RESTART__SHIFT 0x0
++#define COMPUTE_RESTART_Z__RESTART_MASK 0xFFFFFFFFL
++//COMPUTE_THREAD_TRACE_ENABLE
++#define COMPUTE_THREAD_TRACE_ENABLE__THREAD_TRACE_ENABLE__SHIFT 0x0
++#define COMPUTE_THREAD_TRACE_ENABLE__THREAD_TRACE_ENABLE_MASK 0x00000001L
++//COMPUTE_MISC_RESERVED
++#define COMPUTE_MISC_RESERVED__SEND_SEID__SHIFT 0x0
++#define COMPUTE_MISC_RESERVED__RESERVED2__SHIFT 0x2
++#define COMPUTE_MISC_RESERVED__RESERVED3__SHIFT 0x3
++#define COMPUTE_MISC_RESERVED__RESERVED4__SHIFT 0x4
++#define COMPUTE_MISC_RESERVED__WAVE_ID_BASE__SHIFT 0x5
++#define COMPUTE_MISC_RESERVED__SEND_SEID_MASK 0x00000003L
++#define COMPUTE_MISC_RESERVED__RESERVED2_MASK 0x00000004L
++#define COMPUTE_MISC_RESERVED__RESERVED3_MASK 0x00000008L
++#define COMPUTE_MISC_RESERVED__RESERVED4_MASK 0x00000010L
++#define COMPUTE_MISC_RESERVED__WAVE_ID_BASE_MASK 0x0001FFE0L
++//COMPUTE_DISPATCH_ID
++#define COMPUTE_DISPATCH_ID__DISPATCH_ID__SHIFT 0x0
++#define COMPUTE_DISPATCH_ID__DISPATCH_ID_MASK 0xFFFFFFFFL
++//COMPUTE_THREADGROUP_ID
++#define COMPUTE_THREADGROUP_ID__THREADGROUP_ID__SHIFT 0x0
++#define COMPUTE_THREADGROUP_ID__THREADGROUP_ID_MASK 0xFFFFFFFFL
++//COMPUTE_RELAUNCH
++#define COMPUTE_RELAUNCH__PAYLOAD__SHIFT 0x0
++#define COMPUTE_RELAUNCH__IS_EVENT__SHIFT 0x1e
++#define COMPUTE_RELAUNCH__IS_STATE__SHIFT 0x1f
++#define COMPUTE_RELAUNCH__PAYLOAD_MASK 0x3FFFFFFFL
++#define COMPUTE_RELAUNCH__IS_EVENT_MASK 0x40000000L
++#define COMPUTE_RELAUNCH__IS_STATE_MASK 0x80000000L
++//COMPUTE_WAVE_RESTORE_ADDR_LO
++#define COMPUTE_WAVE_RESTORE_ADDR_LO__ADDR__SHIFT 0x0
++#define COMPUTE_WAVE_RESTORE_ADDR_LO__ADDR_MASK 0xFFFFFFFFL
++//COMPUTE_WAVE_RESTORE_ADDR_HI
++#define COMPUTE_WAVE_RESTORE_ADDR_HI__ADDR__SHIFT 0x0
++#define COMPUTE_WAVE_RESTORE_ADDR_HI__ADDR_MASK 0xFFFFL
++//COMPUTE_USER_DATA_0
++#define COMPUTE_USER_DATA_0__DATA__SHIFT 0x0
++#define COMPUTE_USER_DATA_0__DATA_MASK 0xFFFFFFFFL
++//COMPUTE_USER_DATA_1
++#define COMPUTE_USER_DATA_1__DATA__SHIFT 0x0
++#define COMPUTE_USER_DATA_1__DATA_MASK 0xFFFFFFFFL
++//COMPUTE_USER_DATA_2
++#define COMPUTE_USER_DATA_2__DATA__SHIFT 0x0
++#define COMPUTE_USER_DATA_2__DATA_MASK 0xFFFFFFFFL
++//COMPUTE_USER_DATA_3
++#define COMPUTE_USER_DATA_3__DATA__SHIFT 0x0
++#define COMPUTE_USER_DATA_3__DATA_MASK 0xFFFFFFFFL
++//COMPUTE_USER_DATA_4
++#define COMPUTE_USER_DATA_4__DATA__SHIFT 0x0
++#define COMPUTE_USER_DATA_4__DATA_MASK 0xFFFFFFFFL
++//COMPUTE_USER_DATA_5
++#define COMPUTE_USER_DATA_5__DATA__SHIFT 0x0
++#define COMPUTE_USER_DATA_5__DATA_MASK 0xFFFFFFFFL
++//COMPUTE_USER_DATA_6
++#define COMPUTE_USER_DATA_6__DATA__SHIFT 0x0
++#define COMPUTE_USER_DATA_6__DATA_MASK 0xFFFFFFFFL
++//COMPUTE_USER_DATA_7
++#define COMPUTE_USER_DATA_7__DATA__SHIFT 0x0
++#define COMPUTE_USER_DATA_7__DATA_MASK 0xFFFFFFFFL
++//COMPUTE_USER_DATA_8
++#define COMPUTE_USER_DATA_8__DATA__SHIFT 0x0
++#define COMPUTE_USER_DATA_8__DATA_MASK 0xFFFFFFFFL
++//COMPUTE_USER_DATA_9
++#define COMPUTE_USER_DATA_9__DATA__SHIFT 0x0
++#define COMPUTE_USER_DATA_9__DATA_MASK 0xFFFFFFFFL
++//COMPUTE_USER_DATA_10
++#define COMPUTE_USER_DATA_10__DATA__SHIFT 0x0
++#define COMPUTE_USER_DATA_10__DATA_MASK 0xFFFFFFFFL
++//COMPUTE_USER_DATA_11
++#define COMPUTE_USER_DATA_11__DATA__SHIFT 0x0
++#define COMPUTE_USER_DATA_11__DATA_MASK 0xFFFFFFFFL
++//COMPUTE_USER_DATA_12
++#define COMPUTE_USER_DATA_12__DATA__SHIFT 0x0
++#define COMPUTE_USER_DATA_12__DATA_MASK 0xFFFFFFFFL
++//COMPUTE_USER_DATA_13
++#define COMPUTE_USER_DATA_13__DATA__SHIFT 0x0
++#define COMPUTE_USER_DATA_13__DATA_MASK 0xFFFFFFFFL
++//COMPUTE_USER_DATA_14
++#define COMPUTE_USER_DATA_14__DATA__SHIFT 0x0
++#define COMPUTE_USER_DATA_14__DATA_MASK 0xFFFFFFFFL
++//COMPUTE_USER_DATA_15
++#define COMPUTE_USER_DATA_15__DATA__SHIFT 0x0
++#define COMPUTE_USER_DATA_15__DATA_MASK 0xFFFFFFFFL
++//COMPUTE_NOWHERE
++#define COMPUTE_NOWHERE__DATA__SHIFT 0x0
++#define COMPUTE_NOWHERE__DATA_MASK 0xFFFFFFFFL
++
++
++// addressBlock: gc_cppdec
++//CP_DFY_CNTL
++#define CP_DFY_CNTL__POLICY__SHIFT 0x0
++#define CP_DFY_CNTL__MTYPE__SHIFT 0x2
++#define CP_DFY_CNTL__TPI_SDP_SEL__SHIFT 0x1a
++#define CP_DFY_CNTL__LFSR_RESET__SHIFT 0x1c
++#define CP_DFY_CNTL__MODE__SHIFT 0x1d
++#define CP_DFY_CNTL__ENABLE__SHIFT 0x1f
++#define CP_DFY_CNTL__POLICY_MASK 0x00000001L
++#define CP_DFY_CNTL__MTYPE_MASK 0x0000000CL
++#define CP_DFY_CNTL__TPI_SDP_SEL_MASK 0x04000000L
++#define CP_DFY_CNTL__LFSR_RESET_MASK 0x10000000L
++#define CP_DFY_CNTL__MODE_MASK 0x60000000L
++#define CP_DFY_CNTL__ENABLE_MASK 0x80000000L
++//CP_DFY_STAT
++#define CP_DFY_STAT__BURST_COUNT__SHIFT 0x0
++#define CP_DFY_STAT__TAGS_PENDING__SHIFT 0x10
++#define CP_DFY_STAT__BUSY__SHIFT 0x1f
++#define CP_DFY_STAT__BURST_COUNT_MASK 0x0000FFFFL
++#define CP_DFY_STAT__TAGS_PENDING_MASK 0x07FF0000L
++#define CP_DFY_STAT__BUSY_MASK 0x80000000L
++//CP_DFY_ADDR_HI
++#define CP_DFY_ADDR_HI__ADDR_HI__SHIFT 0x0
++#define CP_DFY_ADDR_HI__ADDR_HI_MASK 0xFFFFFFFFL
++//CP_DFY_ADDR_LO
++#define CP_DFY_ADDR_LO__ADDR_LO__SHIFT 0x5
++#define CP_DFY_ADDR_LO__ADDR_LO_MASK 0xFFFFFFE0L
++//CP_DFY_DATA_0
++#define CP_DFY_DATA_0__DATA__SHIFT 0x0
++#define CP_DFY_DATA_0__DATA_MASK 0xFFFFFFFFL
++//CP_DFY_DATA_1
++#define CP_DFY_DATA_1__DATA__SHIFT 0x0
++#define CP_DFY_DATA_1__DATA_MASK 0xFFFFFFFFL
++//CP_DFY_DATA_2
++#define CP_DFY_DATA_2__DATA__SHIFT 0x0
++#define CP_DFY_DATA_2__DATA_MASK 0xFFFFFFFFL
++//CP_DFY_DATA_3
++#define CP_DFY_DATA_3__DATA__SHIFT 0x0
++#define CP_DFY_DATA_3__DATA_MASK 0xFFFFFFFFL
++//CP_DFY_DATA_4
++#define CP_DFY_DATA_4__DATA__SHIFT 0x0
++#define CP_DFY_DATA_4__DATA_MASK 0xFFFFFFFFL
++//CP_DFY_DATA_5
++#define CP_DFY_DATA_5__DATA__SHIFT 0x0
++#define CP_DFY_DATA_5__DATA_MASK 0xFFFFFFFFL
++//CP_DFY_DATA_6
++#define CP_DFY_DATA_6__DATA__SHIFT 0x0
++#define CP_DFY_DATA_6__DATA_MASK 0xFFFFFFFFL
++//CP_DFY_DATA_7
++#define CP_DFY_DATA_7__DATA__SHIFT 0x0
++#define CP_DFY_DATA_7__DATA_MASK 0xFFFFFFFFL
++//CP_DFY_DATA_8
++#define CP_DFY_DATA_8__DATA__SHIFT 0x0
++#define CP_DFY_DATA_8__DATA_MASK 0xFFFFFFFFL
++//CP_DFY_DATA_9
++#define CP_DFY_DATA_9__DATA__SHIFT 0x0
++#define CP_DFY_DATA_9__DATA_MASK 0xFFFFFFFFL
++//CP_DFY_DATA_10
++#define CP_DFY_DATA_10__DATA__SHIFT 0x0
++#define CP_DFY_DATA_10__DATA_MASK 0xFFFFFFFFL
++//CP_DFY_DATA_11
++#define CP_DFY_DATA_11__DATA__SHIFT 0x0
++#define CP_DFY_DATA_11__DATA_MASK 0xFFFFFFFFL
++//CP_DFY_DATA_12
++#define CP_DFY_DATA_12__DATA__SHIFT 0x0
++#define CP_DFY_DATA_12__DATA_MASK 0xFFFFFFFFL
++//CP_DFY_DATA_13
++#define CP_DFY_DATA_13__DATA__SHIFT 0x0
++#define CP_DFY_DATA_13__DATA_MASK 0xFFFFFFFFL
++//CP_DFY_DATA_14
++#define CP_DFY_DATA_14__DATA__SHIFT 0x0
++#define CP_DFY_DATA_14__DATA_MASK 0xFFFFFFFFL
++//CP_DFY_DATA_15
++#define CP_DFY_DATA_15__DATA__SHIFT 0x0
++#define CP_DFY_DATA_15__DATA_MASK 0xFFFFFFFFL
++//CP_DFY_CMD
++#define CP_DFY_CMD__OFFSET__SHIFT 0x0
++#define CP_DFY_CMD__SIZE__SHIFT 0x10
++#define CP_DFY_CMD__OFFSET_MASK 0x000001FFL
++#define CP_DFY_CMD__SIZE_MASK 0xFFFF0000L
++//CP_EOPQ_WAIT_TIME
++#define CP_EOPQ_WAIT_TIME__WAIT_TIME__SHIFT 0x0
++#define CP_EOPQ_WAIT_TIME__SCALE_COUNT__SHIFT 0xa
++#define CP_EOPQ_WAIT_TIME__WAIT_TIME_MASK 0x000003FFL
++#define CP_EOPQ_WAIT_TIME__SCALE_COUNT_MASK 0x0003FC00L
++//CP_CPC_MGCG_SYNC_CNTL
++#define CP_CPC_MGCG_SYNC_CNTL__COOLDOWN_PERIOD__SHIFT 0x0
++#define CP_CPC_MGCG_SYNC_CNTL__WARMUP_PERIOD__SHIFT 0x8
++#define CP_CPC_MGCG_SYNC_CNTL__COOLDOWN_PERIOD_MASK 0x000000FFL
++#define CP_CPC_MGCG_SYNC_CNTL__WARMUP_PERIOD_MASK 0x0000FF00L
++//CPC_INT_INFO
++#define CPC_INT_INFO__ADDR_HI__SHIFT 0x0
++#define CPC_INT_INFO__TYPE__SHIFT 0x10
++#define CPC_INT_INFO__VMID__SHIFT 0x14
++#define CPC_INT_INFO__QUEUE_ID__SHIFT 0x1c
++#define CPC_INT_INFO__ADDR_HI_MASK 0x0000FFFFL
++#define CPC_INT_INFO__TYPE_MASK 0x00010000L
++#define CPC_INT_INFO__VMID_MASK 0x00F00000L
++#define CPC_INT_INFO__QUEUE_ID_MASK 0x70000000L
++//CP_VIRT_STATUS
++#define CP_VIRT_STATUS__VIRT_STATUS__SHIFT 0x0
++#define CP_VIRT_STATUS__VIRT_STATUS_MASK 0xFFFFFFFFL
++//CPC_INT_ADDR
++#define CPC_INT_ADDR__ADDR__SHIFT 0x0
++#define CPC_INT_ADDR__ADDR_MASK 0xFFFFFFFFL
++//CPC_INT_PASID
++#define CPC_INT_PASID__PASID__SHIFT 0x0
++#define CPC_INT_PASID__PASID_MASK 0x0000FFFFL
++//CP_GFX_ERROR
++#define CP_GFX_ERROR__EDC_ERROR_ID__SHIFT 0x0
++#define CP_GFX_ERROR__SUA_ERROR__SHIFT 0x4
++#define CP_GFX_ERROR__RSVD1_ERROR__SHIFT 0x5
++#define CP_GFX_ERROR__RSVD2_ERROR__SHIFT 0x6
++#define CP_GFX_ERROR__SEM_UTCL1_ERROR__SHIFT 0x7
++#define CP_GFX_ERROR__QU_STRM_UTCL1_ERROR__SHIFT 0x8
++#define CP_GFX_ERROR__QU_EOP_UTCL1_ERROR__SHIFT 0x9
++#define CP_GFX_ERROR__QU_PIPE_UTCL1_ERROR__SHIFT 0xa
++#define CP_GFX_ERROR__QU_READ_UTCL1_ERROR__SHIFT 0xb
++#define CP_GFX_ERROR__SYNC_MEMRD_UTCL1_ERROR__SHIFT 0xc
++#define CP_GFX_ERROR__SYNC_MEMWR_UTCL1_ERROR__SHIFT 0xd
++#define CP_GFX_ERROR__SHADOW_UTCL1_ERROR__SHIFT 0xe
++#define CP_GFX_ERROR__APPEND_UTCL1_ERROR__SHIFT 0xf
++#define CP_GFX_ERROR__CE_DMA_UTCL1_ERROR__SHIFT 0x10
++#define CP_GFX_ERROR__PFP_VGTDMA_UTCL1_ERROR__SHIFT 0x11
++#define CP_GFX_ERROR__DMA_SRC_UTCL1_ERROR__SHIFT 0x12
++#define CP_GFX_ERROR__DMA_DST_UTCL1_ERROR__SHIFT 0x13
++#define CP_GFX_ERROR__PFP_TC_UTCL1_ERROR__SHIFT 0x14
++#define CP_GFX_ERROR__ME_TC_UTCL1_ERROR__SHIFT 0x15
++#define CP_GFX_ERROR__CE_TC_UTCL1_ERROR__SHIFT 0x16
++#define CP_GFX_ERROR__PRT_LOD_UTCL1_ERROR__SHIFT 0x17
++#define CP_GFX_ERROR__RDPTR_RPT_UTCL1_ERROR__SHIFT 0x18
++#define CP_GFX_ERROR__RB_FETCHER_UTCL1_ERROR__SHIFT 0x19
++#define CP_GFX_ERROR__I1_FETCHER_UTCL1_ERROR__SHIFT 0x1a
++#define CP_GFX_ERROR__I2_FETCHER_UTCL1_ERROR__SHIFT 0x1b
++#define CP_GFX_ERROR__C1_FETCHER_UTCL1_ERROR__SHIFT 0x1c
++#define CP_GFX_ERROR__C2_FETCHER_UTCL1_ERROR__SHIFT 0x1d
++#define CP_GFX_ERROR__ST_FETCHER_UTCL1_ERROR__SHIFT 0x1e
++#define CP_GFX_ERROR__CE_INIT_UTCL1_ERROR__SHIFT 0x1f
++#define CP_GFX_ERROR__EDC_ERROR_ID_MASK 0x0000000FL
++#define CP_GFX_ERROR__SUA_ERROR_MASK 0x00000010L
++#define CP_GFX_ERROR__RSVD1_ERROR_MASK 0x00000020L
++#define CP_GFX_ERROR__RSVD2_ERROR_MASK 0x00000040L
++#define CP_GFX_ERROR__SEM_UTCL1_ERROR_MASK 0x00000080L
++#define CP_GFX_ERROR__QU_STRM_UTCL1_ERROR_MASK 0x00000100L
++#define CP_GFX_ERROR__QU_EOP_UTCL1_ERROR_MASK 0x00000200L
++#define CP_GFX_ERROR__QU_PIPE_UTCL1_ERROR_MASK 0x00000400L
++#define CP_GFX_ERROR__QU_READ_UTCL1_ERROR_MASK 0x00000800L
++#define CP_GFX_ERROR__SYNC_MEMRD_UTCL1_ERROR_MASK 0x00001000L
++#define CP_GFX_ERROR__SYNC_MEMWR_UTCL1_ERROR_MASK 0x00002000L
++#define CP_GFX_ERROR__SHADOW_UTCL1_ERROR_MASK 0x00004000L
++#define CP_GFX_ERROR__APPEND_UTCL1_ERROR_MASK 0x00008000L
++#define CP_GFX_ERROR__CE_DMA_UTCL1_ERROR_MASK 0x00010000L
++#define CP_GFX_ERROR__PFP_VGTDMA_UTCL1_ERROR_MASK 0x00020000L
++#define CP_GFX_ERROR__DMA_SRC_UTCL1_ERROR_MASK 0x00040000L
++#define CP_GFX_ERROR__DMA_DST_UTCL1_ERROR_MASK 0x00080000L
++#define CP_GFX_ERROR__PFP_TC_UTCL1_ERROR_MASK 0x00100000L
++#define CP_GFX_ERROR__ME_TC_UTCL1_ERROR_MASK 0x00200000L
++#define CP_GFX_ERROR__CE_TC_UTCL1_ERROR_MASK 0x00400000L
++#define CP_GFX_ERROR__PRT_LOD_UTCL1_ERROR_MASK 0x00800000L
++#define CP_GFX_ERROR__RDPTR_RPT_UTCL1_ERROR_MASK 0x01000000L
++#define CP_GFX_ERROR__RB_FETCHER_UTCL1_ERROR_MASK 0x02000000L
++#define CP_GFX_ERROR__I1_FETCHER_UTCL1_ERROR_MASK 0x04000000L
++#define CP_GFX_ERROR__I2_FETCHER_UTCL1_ERROR_MASK 0x08000000L
++#define CP_GFX_ERROR__C1_FETCHER_UTCL1_ERROR_MASK 0x10000000L
++#define CP_GFX_ERROR__C2_FETCHER_UTCL1_ERROR_MASK 0x20000000L
++#define CP_GFX_ERROR__ST_FETCHER_UTCL1_ERROR_MASK 0x40000000L
++#define CP_GFX_ERROR__CE_INIT_UTCL1_ERROR_MASK 0x80000000L
++//CPG_UTCL1_CNTL
++#define CPG_UTCL1_CNTL__XNACK_REDO_TIMER_CNT__SHIFT 0x0
++#define CPG_UTCL1_CNTL__VMID_RESET_MODE__SHIFT 0x17
++#define CPG_UTCL1_CNTL__DROP_MODE__SHIFT 0x18
++#define CPG_UTCL1_CNTL__BYPASS__SHIFT 0x19
++#define CPG_UTCL1_CNTL__INVALIDATE__SHIFT 0x1a
++#define CPG_UTCL1_CNTL__FRAG_LIMIT_MODE__SHIFT 0x1b
++#define CPG_UTCL1_CNTL__FORCE_SNOOP__SHIFT 0x1c
++#define CPG_UTCL1_CNTL__FORCE_SD_VMID_DIRTY__SHIFT 0x1d
++#define CPG_UTCL1_CNTL__MTYPE_NO_PTE_MODE__SHIFT 0x1e
++#define CPG_UTCL1_CNTL__XNACK_REDO_TIMER_CNT_MASK 0x000FFFFFL
++#define CPG_UTCL1_CNTL__VMID_RESET_MODE_MASK 0x00800000L
++#define CPG_UTCL1_CNTL__DROP_MODE_MASK 0x01000000L
++#define CPG_UTCL1_CNTL__BYPASS_MASK 0x02000000L
++#define CPG_UTCL1_CNTL__INVALIDATE_MASK 0x04000000L
++#define CPG_UTCL1_CNTL__FRAG_LIMIT_MODE_MASK 0x08000000L
++#define CPG_UTCL1_CNTL__FORCE_SNOOP_MASK 0x10000000L
++#define CPG_UTCL1_CNTL__FORCE_SD_VMID_DIRTY_MASK 0x20000000L
++#define CPG_UTCL1_CNTL__MTYPE_NO_PTE_MODE_MASK 0x40000000L
++//CPC_UTCL1_CNTL
++#define CPC_UTCL1_CNTL__XNACK_REDO_TIMER_CNT__SHIFT 0x0
++#define CPC_UTCL1_CNTL__DROP_MODE__SHIFT 0x18
++#define CPC_UTCL1_CNTL__BYPASS__SHIFT 0x19
++#define CPC_UTCL1_CNTL__INVALIDATE__SHIFT 0x1a
++#define CPC_UTCL1_CNTL__FRAG_LIMIT_MODE__SHIFT 0x1b
++#define CPC_UTCL1_CNTL__FORCE_SNOOP__SHIFT 0x1c
++#define CPC_UTCL1_CNTL__FORCE_SD_VMID_DIRTY__SHIFT 0x1d
++#define CPC_UTCL1_CNTL__MTYPE_NO_PTE_MODE__SHIFT 0x1e
++#define CPC_UTCL1_CNTL__XNACK_REDO_TIMER_CNT_MASK 0x000FFFFFL
++#define CPC_UTCL1_CNTL__DROP_MODE_MASK 0x01000000L
++#define CPC_UTCL1_CNTL__BYPASS_MASK 0x02000000L
++#define CPC_UTCL1_CNTL__INVALIDATE_MASK 0x04000000L
++#define CPC_UTCL1_CNTL__FRAG_LIMIT_MODE_MASK 0x08000000L
++#define CPC_UTCL1_CNTL__FORCE_SNOOP_MASK 0x10000000L
++#define CPC_UTCL1_CNTL__FORCE_SD_VMID_DIRTY_MASK 0x20000000L
++#define CPC_UTCL1_CNTL__MTYPE_NO_PTE_MODE_MASK 0x40000000L
++//CPF_UTCL1_CNTL
++#define CPF_UTCL1_CNTL__XNACK_REDO_TIMER_CNT__SHIFT 0x0
++#define CPF_UTCL1_CNTL__VMID_RESET_MODE__SHIFT 0x17
++#define CPF_UTCL1_CNTL__DROP_MODE__SHIFT 0x18
++#define CPF_UTCL1_CNTL__BYPASS__SHIFT 0x19
++#define CPF_UTCL1_CNTL__INVALIDATE__SHIFT 0x1a
++#define CPF_UTCL1_CNTL__FRAG_LIMIT_MODE__SHIFT 0x1b
++#define CPF_UTCL1_CNTL__FORCE_SNOOP__SHIFT 0x1c
++#define CPF_UTCL1_CNTL__FORCE_SD_VMID_DIRTY__SHIFT 0x1d
++#define CPF_UTCL1_CNTL__MTYPE_NO_PTE_MODE__SHIFT 0x1e
++#define CPF_UTCL1_CNTL__FORCE_NO_EXE__SHIFT 0x1f
++#define CPF_UTCL1_CNTL__XNACK_REDO_TIMER_CNT_MASK 0x000FFFFFL
++#define CPF_UTCL1_CNTL__VMID_RESET_MODE_MASK 0x00800000L
++#define CPF_UTCL1_CNTL__DROP_MODE_MASK 0x01000000L
++#define CPF_UTCL1_CNTL__BYPASS_MASK 0x02000000L
++#define CPF_UTCL1_CNTL__INVALIDATE_MASK 0x04000000L
++#define CPF_UTCL1_CNTL__FRAG_LIMIT_MODE_MASK 0x08000000L
++#define CPF_UTCL1_CNTL__FORCE_SNOOP_MASK 0x10000000L
++#define CPF_UTCL1_CNTL__FORCE_SD_VMID_DIRTY_MASK 0x20000000L
++#define CPF_UTCL1_CNTL__MTYPE_NO_PTE_MODE_MASK 0x40000000L
++#define CPF_UTCL1_CNTL__FORCE_NO_EXE_MASK 0x80000000L
++//CP_AQL_SMM_STATUS
++#define CP_AQL_SMM_STATUS__AQL_QUEUE_SMM__SHIFT 0x0
++#define CP_AQL_SMM_STATUS__AQL_QUEUE_SMM_MASK 0xFFFFFFFFL
++//CP_RB0_BASE
++#define CP_RB0_BASE__RB_BASE__SHIFT 0x0
++#define CP_RB0_BASE__RB_BASE_MASK 0xFFFFFFFFL
++//CP_RB_BASE
++#define CP_RB_BASE__RB_BASE__SHIFT 0x0
++#define CP_RB_BASE__RB_BASE_MASK 0xFFFFFFFFL
++//CP_RB0_CNTL
++#define CP_RB0_CNTL__RB_BUFSZ__SHIFT 0x0
++#define CP_RB0_CNTL__RB_BLKSZ__SHIFT 0x8
++#define CP_RB0_CNTL__BUF_SWAP__SHIFT 0x11
++#define CP_RB0_CNTL__MIN_AVAILSZ__SHIFT 0x14
++#define CP_RB0_CNTL__MIN_IB_AVAILSZ__SHIFT 0x16
++#define CP_RB0_CNTL__CACHE_POLICY__SHIFT 0x18
++#define CP_RB0_CNTL__RB_NO_UPDATE__SHIFT 0x1b
++#define CP_RB0_CNTL__RB_RPTR_WR_ENA__SHIFT 0x1f
++#define CP_RB0_CNTL__RB_BUFSZ_MASK 0x0000003FL
++#define CP_RB0_CNTL__RB_BLKSZ_MASK 0x00003F00L
++#define CP_RB0_CNTL__BUF_SWAP_MASK 0x00060000L
++#define CP_RB0_CNTL__MIN_AVAILSZ_MASK 0x00300000L
++#define CP_RB0_CNTL__MIN_IB_AVAILSZ_MASK 0x00C00000L
++#define CP_RB0_CNTL__CACHE_POLICY_MASK 0x01000000L
++#define CP_RB0_CNTL__RB_NO_UPDATE_MASK 0x08000000L
++#define CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK 0x80000000L
++//CP_RB_CNTL
++#define CP_RB_CNTL__RB_BUFSZ__SHIFT 0x0
++#define CP_RB_CNTL__RB_BLKSZ__SHIFT 0x8
++#define CP_RB_CNTL__MIN_AVAILSZ__SHIFT 0x14
++#define CP_RB_CNTL__MIN_IB_AVAILSZ__SHIFT 0x16
++#define CP_RB_CNTL__CACHE_POLICY__SHIFT 0x18
++#define CP_RB_CNTL__RB_NO_UPDATE__SHIFT 0x1b
++#define CP_RB_CNTL__RB_RPTR_WR_ENA__SHIFT 0x1f
++#define CP_RB_CNTL__RB_BUFSZ_MASK 0x0000003FL
++#define CP_RB_CNTL__RB_BLKSZ_MASK 0x00003F00L
++#define CP_RB_CNTL__MIN_AVAILSZ_MASK 0x00300000L
++#define CP_RB_CNTL__MIN_IB_AVAILSZ_MASK 0x00C00000L
++#define CP_RB_CNTL__CACHE_POLICY_MASK 0x01000000L
++#define CP_RB_CNTL__RB_NO_UPDATE_MASK 0x08000000L
++#define CP_RB_CNTL__RB_RPTR_WR_ENA_MASK 0x80000000L
++//CP_RB_RPTR_WR
++#define CP_RB_RPTR_WR__RB_RPTR_WR__SHIFT 0x0
++#define CP_RB_RPTR_WR__RB_RPTR_WR_MASK 0x000FFFFFL
++//CP_RB0_RPTR_ADDR
++#define CP_RB0_RPTR_ADDR__RB_RPTR_ADDR__SHIFT 0x2
++#define CP_RB0_RPTR_ADDR__RB_RPTR_ADDR_MASK 0xFFFFFFFCL
++//CP_RB_RPTR_ADDR
++#define CP_RB_RPTR_ADDR__RB_RPTR_ADDR__SHIFT 0x2
++#define CP_RB_RPTR_ADDR__RB_RPTR_ADDR_MASK 0xFFFFFFFCL
++//CP_RB0_RPTR_ADDR_HI
++#define CP_RB0_RPTR_ADDR_HI__RB_RPTR_ADDR_HI__SHIFT 0x0
++#define CP_RB0_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK 0x0000FFFFL
++//CP_RB_RPTR_ADDR_HI
++#define CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI__SHIFT 0x0
++#define CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK 0x0000FFFFL
++//CP_RB0_BUFSZ_MASK
++#define CP_RB0_BUFSZ_MASK__DATA__SHIFT 0x0
++#define CP_RB0_BUFSZ_MASK__DATA_MASK 0x000FFFFFL
++//CP_RB_BUFSZ_MASK
++#define CP_RB_BUFSZ_MASK__DATA__SHIFT 0x0
++#define CP_RB_BUFSZ_MASK__DATA_MASK 0x000FFFFFL
++//CP_RB_WPTR_POLL_ADDR_LO
++#define CP_RB_WPTR_POLL_ADDR_LO__RB_WPTR_POLL_ADDR_LO__SHIFT 0x2
++#define CP_RB_WPTR_POLL_ADDR_LO__RB_WPTR_POLL_ADDR_LO_MASK 0xFFFFFFFCL
++//CP_RB_WPTR_POLL_ADDR_HI
++#define CP_RB_WPTR_POLL_ADDR_HI__RB_WPTR_POLL_ADDR_HI__SHIFT 0x0
++#define CP_RB_WPTR_POLL_ADDR_HI__RB_WPTR_POLL_ADDR_HI_MASK 0x0000FFFFL
++//GC_PRIV_MODE
++//CP_INT_CNTL
++#define CP_INT_CNTL__CP_VM_DOORBELL_WR_INT_ENABLE__SHIFT 0xb
++#define CP_INT_CNTL__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
++#define CP_INT_CNTL__GPF_INT_ENABLE__SHIFT 0x10
++#define CP_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
++#define CP_INT_CNTL__CMP_BUSY_INT_ENABLE__SHIFT 0x12
++#define CP_INT_CNTL__CNTX_BUSY_INT_ENABLE__SHIFT 0x13
++#define CP_INT_CNTL__CNTX_EMPTY_INT_ENABLE__SHIFT 0x14
++#define CP_INT_CNTL__GFX_IDLE_INT_ENABLE__SHIFT 0x15
++#define CP_INT_CNTL__PRIV_INSTR_INT_ENABLE__SHIFT 0x16
++#define CP_INT_CNTL__PRIV_REG_INT_ENABLE__SHIFT 0x17
++#define CP_INT_CNTL__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
++#define CP_INT_CNTL__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
++#define CP_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
++#define CP_INT_CNTL__GENERIC2_INT_ENABLE__SHIFT 0x1d
++#define CP_INT_CNTL__GENERIC1_INT_ENABLE__SHIFT 0x1e
++#define CP_INT_CNTL__GENERIC0_INT_ENABLE__SHIFT 0x1f
++#define CP_INT_CNTL__CP_VM_DOORBELL_WR_INT_ENABLE_MASK 0x00000800L
++#define CP_INT_CNTL__CP_ECC_ERROR_INT_ENABLE_MASK 0x00004000L
++#define CP_INT_CNTL__GPF_INT_ENABLE_MASK 0x00010000L
++#define CP_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x00020000L
++#define CP_INT_CNTL__CMP_BUSY_INT_ENABLE_MASK 0x00040000L
++#define CP_INT_CNTL__CNTX_BUSY_INT_ENABLE_MASK 0x00080000L
++#define CP_INT_CNTL__CNTX_EMPTY_INT_ENABLE_MASK 0x00100000L
++#define CP_INT_CNTL__GFX_IDLE_INT_ENABLE_MASK 0x00200000L
++#define CP_INT_CNTL__PRIV_INSTR_INT_ENABLE_MASK 0x00400000L
++#define CP_INT_CNTL__PRIV_REG_INT_ENABLE_MASK 0x00800000L
++#define CP_INT_CNTL__OPCODE_ERROR_INT_ENABLE_MASK 0x01000000L
++#define CP_INT_CNTL__TIME_STAMP_INT_ENABLE_MASK 0x04000000L
++#define CP_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x08000000L
++#define CP_INT_CNTL__GENERIC2_INT_ENABLE_MASK 0x20000000L
++#define CP_INT_CNTL__GENERIC1_INT_ENABLE_MASK 0x40000000L
++#define CP_INT_CNTL__GENERIC0_INT_ENABLE_MASK 0x80000000L
++//CP_INT_STATUS
++#define CP_INT_STATUS__CP_VM_DOORBELL_WR_INT_STAT__SHIFT 0xb
++#define CP_INT_STATUS__CP_ECC_ERROR_INT_STAT__SHIFT 0xe
++#define CP_INT_STATUS__GPF_INT_STAT__SHIFT 0x10
++#define CP_INT_STATUS__WRM_POLL_TIMEOUT_INT_STAT__SHIFT 0x11
++#define CP_INT_STATUS__CMP_BUSY_INT_STAT__SHIFT 0x12
++#define CP_INT_STATUS__CNTX_BUSY_INT_STAT__SHIFT 0x13
++#define CP_INT_STATUS__CNTX_EMPTY_INT_STAT__SHIFT 0x14
++#define CP_INT_STATUS__GFX_IDLE_INT_STAT__SHIFT 0x15
++#define CP_INT_STATUS__PRIV_INSTR_INT_STAT__SHIFT 0x16
++#define CP_INT_STATUS__PRIV_REG_INT_STAT__SHIFT 0x17
++#define CP_INT_STATUS__OPCODE_ERROR_INT_STAT__SHIFT 0x18
++#define CP_INT_STATUS__TIME_STAMP_INT_STAT__SHIFT 0x1a
++#define CP_INT_STATUS__RESERVED_BIT_ERROR_INT_STAT__SHIFT 0x1b
++#define CP_INT_STATUS__GENERIC2_INT_STAT__SHIFT 0x1d
++#define CP_INT_STATUS__GENERIC1_INT_STAT__SHIFT 0x1e
++#define CP_INT_STATUS__GENERIC0_INT_STAT__SHIFT 0x1f
++#define CP_INT_STATUS__CP_VM_DOORBELL_WR_INT_STAT_MASK 0x00000800L
++#define CP_INT_STATUS__CP_ECC_ERROR_INT_STAT_MASK 0x00004000L
++#define CP_INT_STATUS__GPF_INT_STAT_MASK 0x00010000L
++#define CP_INT_STATUS__WRM_POLL_TIMEOUT_INT_STAT_MASK 0x00020000L
++#define CP_INT_STATUS__CMP_BUSY_INT_STAT_MASK 0x00040000L
++#define CP_INT_STATUS__CNTX_BUSY_INT_STAT_MASK 0x00080000L
++#define CP_INT_STATUS__CNTX_EMPTY_INT_STAT_MASK 0x00100000L
++#define CP_INT_STATUS__GFX_IDLE_INT_STAT_MASK 0x00200000L
++#define CP_INT_STATUS__PRIV_INSTR_INT_STAT_MASK 0x00400000L
++#define CP_INT_STATUS__PRIV_REG_INT_STAT_MASK 0x00800000L
++#define CP_INT_STATUS__OPCODE_ERROR_INT_STAT_MASK 0x01000000L
++#define CP_INT_STATUS__TIME_STAMP_INT_STAT_MASK 0x04000000L
++#define CP_INT_STATUS__RESERVED_BIT_ERROR_INT_STAT_MASK 0x08000000L
++#define CP_INT_STATUS__GENERIC2_INT_STAT_MASK 0x20000000L
++#define CP_INT_STATUS__GENERIC1_INT_STAT_MASK 0x40000000L
++#define CP_INT_STATUS__GENERIC0_INT_STAT_MASK 0x80000000L
++//CP_DEVICE_ID
++#define CP_DEVICE_ID__DEVICE_ID__SHIFT 0x0
++#define CP_DEVICE_ID__DEVICE_ID_MASK 0x000000FFL
++//CP_ME0_PIPE_PRIORITY_CNTS
++#define CP_ME0_PIPE_PRIORITY_CNTS__PRIORITY1_CNT__SHIFT 0x0
++#define CP_ME0_PIPE_PRIORITY_CNTS__PRIORITY2A_CNT__SHIFT 0x8
++#define CP_ME0_PIPE_PRIORITY_CNTS__PRIORITY2B_CNT__SHIFT 0x10
++#define CP_ME0_PIPE_PRIORITY_CNTS__PRIORITY3_CNT__SHIFT 0x18
++#define CP_ME0_PIPE_PRIORITY_CNTS__PRIORITY1_CNT_MASK 0x000000FFL
++#define CP_ME0_PIPE_PRIORITY_CNTS__PRIORITY2A_CNT_MASK 0x0000FF00L
++#define CP_ME0_PIPE_PRIORITY_CNTS__PRIORITY2B_CNT_MASK 0x00FF0000L
++#define CP_ME0_PIPE_PRIORITY_CNTS__PRIORITY3_CNT_MASK 0xFF000000L
++//CP_RING_PRIORITY_CNTS
++#define CP_RING_PRIORITY_CNTS__PRIORITY1_CNT__SHIFT 0x0
++#define CP_RING_PRIORITY_CNTS__PRIORITY2A_CNT__SHIFT 0x8
++#define CP_RING_PRIORITY_CNTS__PRIORITY2B_CNT__SHIFT 0x10
++#define CP_RING_PRIORITY_CNTS__PRIORITY3_CNT__SHIFT 0x18
++#define CP_RING_PRIORITY_CNTS__PRIORITY1_CNT_MASK 0x000000FFL
++#define CP_RING_PRIORITY_CNTS__PRIORITY2A_CNT_MASK 0x0000FF00L
++#define CP_RING_PRIORITY_CNTS__PRIORITY2B_CNT_MASK 0x00FF0000L
++#define CP_RING_PRIORITY_CNTS__PRIORITY3_CNT_MASK 0xFF000000L
++//CP_ME0_PIPE0_PRIORITY
++#define CP_ME0_PIPE0_PRIORITY__PRIORITY__SHIFT 0x0
++#define CP_ME0_PIPE0_PRIORITY__PRIORITY_MASK 0x00000003L
++//CP_RING0_PRIORITY
++#define CP_RING0_PRIORITY__PRIORITY__SHIFT 0x0
++#define CP_RING0_PRIORITY__PRIORITY_MASK 0x00000003L
++//CP_ME0_PIPE1_PRIORITY
++#define CP_ME0_PIPE1_PRIORITY__PRIORITY__SHIFT 0x0
++#define CP_ME0_PIPE1_PRIORITY__PRIORITY_MASK 0x00000003L
++//CP_RING1_PRIORITY
++#define CP_RING1_PRIORITY__PRIORITY__SHIFT 0x0
++#define CP_RING1_PRIORITY__PRIORITY_MASK 0x00000003L
++//CP_ME0_PIPE2_PRIORITY
++#define CP_ME0_PIPE2_PRIORITY__PRIORITY__SHIFT 0x0
++#define CP_ME0_PIPE2_PRIORITY__PRIORITY_MASK 0x00000003L
++//CP_RING2_PRIORITY
++#define CP_RING2_PRIORITY__PRIORITY__SHIFT 0x0
++#define CP_RING2_PRIORITY__PRIORITY_MASK 0x00000003L
++//CP_FATAL_ERROR
++#define CP_FATAL_ERROR__CPF_FATAL_ERROR__SHIFT 0x0
++#define CP_FATAL_ERROR__CPG_FATAL_ERROR__SHIFT 0x1
++#define CP_FATAL_ERROR__GFX_HALT_PROC__SHIFT 0x2
++#define CP_FATAL_ERROR__DIS_CPG_FATAL_ERROR__SHIFT 0x3
++#define CP_FATAL_ERROR__CPG_TAG_FATAL_ERROR_EN__SHIFT 0x4
++#define CP_FATAL_ERROR__CPF_FATAL_ERROR_MASK 0x00000001L
++#define CP_FATAL_ERROR__CPG_FATAL_ERROR_MASK 0x00000002L
++#define CP_FATAL_ERROR__GFX_HALT_PROC_MASK 0x00000004L
++#define CP_FATAL_ERROR__DIS_CPG_FATAL_ERROR_MASK 0x00000008L
++#define CP_FATAL_ERROR__CPG_TAG_FATAL_ERROR_EN_MASK 0x00000010L
++//CP_RB_VMID
++#define CP_RB_VMID__RB0_VMID__SHIFT 0x0
++#define CP_RB_VMID__RB1_VMID__SHIFT 0x8
++#define CP_RB_VMID__RB2_VMID__SHIFT 0x10
++#define CP_RB_VMID__RB0_VMID_MASK 0x0000000FL
++#define CP_RB_VMID__RB1_VMID_MASK 0x00000F00L
++#define CP_RB_VMID__RB2_VMID_MASK 0x000F0000L
++//CP_ME0_PIPE0_VMID
++#define CP_ME0_PIPE0_VMID__VMID__SHIFT 0x0
++#define CP_ME0_PIPE0_VMID__VMID_MASK 0x0000000FL
++//CP_ME0_PIPE1_VMID
++#define CP_ME0_PIPE1_VMID__VMID__SHIFT 0x0
++#define CP_ME0_PIPE1_VMID__VMID_MASK 0x0000000FL
++//CP_RB0_WPTR
++#define CP_RB0_WPTR__RB_WPTR__SHIFT 0x0
++#define CP_RB0_WPTR__RB_WPTR_MASK 0xFFFFFFFFL
++//CP_RB_WPTR
++#define CP_RB_WPTR__RB_WPTR__SHIFT 0x0
++#define CP_RB_WPTR__RB_WPTR_MASK 0xFFFFFFFFL
++//CP_RB0_WPTR_HI
++#define CP_RB0_WPTR_HI__RB_WPTR__SHIFT 0x0
++#define CP_RB0_WPTR_HI__RB_WPTR_MASK 0xFFFFFFFFL
++//CP_RB_WPTR_HI
++#define CP_RB_WPTR_HI__RB_WPTR__SHIFT 0x0
++#define CP_RB_WPTR_HI__RB_WPTR_MASK 0xFFFFFFFFL
++//CP_RB1_WPTR
++#define CP_RB1_WPTR__RB_WPTR__SHIFT 0x0
++#define CP_RB1_WPTR__RB_WPTR_MASK 0xFFFFFFFFL
++//CP_RB1_WPTR_HI
++#define CP_RB1_WPTR_HI__RB_WPTR__SHIFT 0x0
++#define CP_RB1_WPTR_HI__RB_WPTR_MASK 0xFFFFFFFFL
++//CP_RB2_WPTR
++#define CP_RB2_WPTR__RB_WPTR__SHIFT 0x0
++#define CP_RB2_WPTR__RB_WPTR_MASK 0x000FFFFFL
++//CP_RB_DOORBELL_CONTROL
++#define CP_RB_DOORBELL_CONTROL__DOORBELL_BIF_DROP__SHIFT 0x1
++#define CP_RB_DOORBELL_CONTROL__DOORBELL_OFFSET__SHIFT 0x2
++#define CP_RB_DOORBELL_CONTROL__DOORBELL_EN__SHIFT 0x1e
++#define CP_RB_DOORBELL_CONTROL__DOORBELL_HIT__SHIFT 0x1f
++#define CP_RB_DOORBELL_CONTROL__DOORBELL_BIF_DROP_MASK 0x00000002L
++#define CP_RB_DOORBELL_CONTROL__DOORBELL_OFFSET_MASK 0x0FFFFFFCL
++#define CP_RB_DOORBELL_CONTROL__DOORBELL_EN_MASK 0x40000000L
++#define CP_RB_DOORBELL_CONTROL__DOORBELL_HIT_MASK 0x80000000L
++//CP_RB_DOORBELL_RANGE_LOWER
++#define CP_RB_DOORBELL_RANGE_LOWER__DOORBELL_RANGE_LOWER__SHIFT 0x2
++#define CP_RB_DOORBELL_RANGE_LOWER__DOORBELL_RANGE_LOWER_MASK 0x0FFFFFFCL
++//CP_RB_DOORBELL_RANGE_UPPER
++#define CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER__SHIFT 0x2
++#define CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK 0x0FFFFFFCL
++//CP_MEC_DOORBELL_RANGE_LOWER
++#define CP_MEC_DOORBELL_RANGE_LOWER__DOORBELL_RANGE_LOWER__SHIFT 0x2
++#define CP_MEC_DOORBELL_RANGE_LOWER__DOORBELL_RANGE_LOWER_MASK 0x0FFFFFFCL
++//CP_MEC_DOORBELL_RANGE_UPPER
++#define CP_MEC_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER__SHIFT 0x2
++#define CP_MEC_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK 0x0FFFFFFCL
++//CPG_UTCL1_ERROR
++#define CPG_UTCL1_ERROR__ERROR_DETECTED_HALT__SHIFT 0x0
++#define CPG_UTCL1_ERROR__ERROR_DETECTED_HALT_MASK 0x00000001L
++//CPC_UTCL1_ERROR
++#define CPC_UTCL1_ERROR__ERROR_DETECTED_HALT__SHIFT 0x0
++#define CPC_UTCL1_ERROR__ERROR_DETECTED_HALT_MASK 0x00000001L
++//CP_RB1_BASE
++#define CP_RB1_BASE__RB_BASE__SHIFT 0x0
++#define CP_RB1_BASE__RB_BASE_MASK 0xFFFFFFFFL
++//CP_RB1_CNTL
++#define CP_RB1_CNTL__RB_BUFSZ__SHIFT 0x0
++#define CP_RB1_CNTL__RB_BLKSZ__SHIFT 0x8
++#define CP_RB1_CNTL__MIN_AVAILSZ__SHIFT 0x14
++#define CP_RB1_CNTL__MIN_IB_AVAILSZ__SHIFT 0x16
++#define CP_RB1_CNTL__CACHE_POLICY__SHIFT 0x18
++#define CP_RB1_CNTL__RB_NO_UPDATE__SHIFT 0x1b
++#define CP_RB1_CNTL__RB_RPTR_WR_ENA__SHIFT 0x1f
++#define CP_RB1_CNTL__RB_BUFSZ_MASK 0x0000003FL
++#define CP_RB1_CNTL__RB_BLKSZ_MASK 0x00003F00L
++#define CP_RB1_CNTL__MIN_AVAILSZ_MASK 0x00300000L
++#define CP_RB1_CNTL__MIN_IB_AVAILSZ_MASK 0x00C00000L
++#define CP_RB1_CNTL__CACHE_POLICY_MASK 0x01000000L
++#define CP_RB1_CNTL__RB_NO_UPDATE_MASK 0x08000000L
++#define CP_RB1_CNTL__RB_RPTR_WR_ENA_MASK 0x80000000L
++//CP_RB1_RPTR_ADDR
++#define CP_RB1_RPTR_ADDR__RB_RPTR_ADDR__SHIFT 0x2
++#define CP_RB1_RPTR_ADDR__RB_RPTR_ADDR_MASK 0xFFFFFFFCL
++//CP_RB1_RPTR_ADDR_HI
++#define CP_RB1_RPTR_ADDR_HI__RB_RPTR_ADDR_HI__SHIFT 0x0
++#define CP_RB1_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK 0x0000FFFFL
++//CP_RB2_BASE
++#define CP_RB2_BASE__RB_BASE__SHIFT 0x0
++#define CP_RB2_BASE__RB_BASE_MASK 0xFFFFFFFFL
++//CP_RB2_CNTL
++#define CP_RB2_CNTL__RB_BUFSZ__SHIFT 0x0
++#define CP_RB2_CNTL__RB_BLKSZ__SHIFT 0x8
++#define CP_RB2_CNTL__MIN_AVAILSZ__SHIFT 0x14
++#define CP_RB2_CNTL__MIN_IB_AVAILSZ__SHIFT 0x16
++#define CP_RB2_CNTL__CACHE_POLICY__SHIFT 0x18
++#define CP_RB2_CNTL__RB_NO_UPDATE__SHIFT 0x1b
++#define CP_RB2_CNTL__RB_RPTR_WR_ENA__SHIFT 0x1f
++#define CP_RB2_CNTL__RB_BUFSZ_MASK 0x0000003FL
++#define CP_RB2_CNTL__RB_BLKSZ_MASK 0x00003F00L
++#define CP_RB2_CNTL__MIN_AVAILSZ_MASK 0x00300000L
++#define CP_RB2_CNTL__MIN_IB_AVAILSZ_MASK 0x00C00000L
++#define CP_RB2_CNTL__CACHE_POLICY_MASK 0x01000000L
++#define CP_RB2_CNTL__RB_NO_UPDATE_MASK 0x08000000L
++#define CP_RB2_CNTL__RB_RPTR_WR_ENA_MASK 0x80000000L
++//CP_RB2_RPTR_ADDR
++#define CP_RB2_RPTR_ADDR__RB_RPTR_ADDR__SHIFT 0x2
++#define CP_RB2_RPTR_ADDR__RB_RPTR_ADDR_MASK 0xFFFFFFFCL
++//CP_RB2_RPTR_ADDR_HI
++#define CP_RB2_RPTR_ADDR_HI__RB_RPTR_ADDR_HI__SHIFT 0x0
++#define CP_RB2_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK 0x0000FFFFL
++//CP_RB0_ACTIVE
++#define CP_RB0_ACTIVE__ACTIVE__SHIFT 0x0
++#define CP_RB0_ACTIVE__ACTIVE_MASK 0x00000001L
++//CP_RB_ACTIVE
++#define CP_RB_ACTIVE__ACTIVE__SHIFT 0x0
++#define CP_RB_ACTIVE__ACTIVE_MASK 0x00000001L
++//CP_INT_CNTL_RING0
++#define CP_INT_CNTL_RING0__CP_VM_DOORBELL_WR_INT_ENABLE__SHIFT 0xb
++#define CP_INT_CNTL_RING0__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
++#define CP_INT_CNTL_RING0__GPF_INT_ENABLE__SHIFT 0x10
++#define CP_INT_CNTL_RING0__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
++#define CP_INT_CNTL_RING0__CMP_BUSY_INT_ENABLE__SHIFT 0x12
++#define CP_INT_CNTL_RING0__CNTX_BUSY_INT_ENABLE__SHIFT 0x13
++#define CP_INT_CNTL_RING0__CNTX_EMPTY_INT_ENABLE__SHIFT 0x14
++#define CP_INT_CNTL_RING0__GFX_IDLE_INT_ENABLE__SHIFT 0x15
++#define CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE__SHIFT 0x16
++#define CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE__SHIFT 0x17
++#define CP_INT_CNTL_RING0__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
++#define CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
++#define CP_INT_CNTL_RING0__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
++#define CP_INT_CNTL_RING0__GENERIC2_INT_ENABLE__SHIFT 0x1d
++#define CP_INT_CNTL_RING0__GENERIC1_INT_ENABLE__SHIFT 0x1e
++#define CP_INT_CNTL_RING0__GENERIC0_INT_ENABLE__SHIFT 0x1f
++#define CP_INT_CNTL_RING0__CP_VM_DOORBELL_WR_INT_ENABLE_MASK 0x00000800L
++#define CP_INT_CNTL_RING0__CP_ECC_ERROR_INT_ENABLE_MASK 0x00004000L
++#define CP_INT_CNTL_RING0__GPF_INT_ENABLE_MASK 0x00010000L
++#define CP_INT_CNTL_RING0__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x00020000L
++#define CP_INT_CNTL_RING0__CMP_BUSY_INT_ENABLE_MASK 0x00040000L
++#define CP_INT_CNTL_RING0__CNTX_BUSY_INT_ENABLE_MASK 0x00080000L
++#define CP_INT_CNTL_RING0__CNTX_EMPTY_INT_ENABLE_MASK 0x00100000L
++#define CP_INT_CNTL_RING0__GFX_IDLE_INT_ENABLE_MASK 0x00200000L
++#define CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK 0x00400000L
++#define CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK 0x00800000L
++#define CP_INT_CNTL_RING0__OPCODE_ERROR_INT_ENABLE_MASK 0x01000000L
++#define CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK 0x04000000L
++#define CP_INT_CNTL_RING0__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x08000000L
++#define CP_INT_CNTL_RING0__GENERIC2_INT_ENABLE_MASK 0x20000000L
++#define CP_INT_CNTL_RING0__GENERIC1_INT_ENABLE_MASK 0x40000000L
++#define CP_INT_CNTL_RING0__GENERIC0_INT_ENABLE_MASK 0x80000000L
++//CP_INT_CNTL_RING1
++#define CP_INT_CNTL_RING1__CP_VM_DOORBELL_WR_INT_ENABLE__SHIFT 0xb
++#define CP_INT_CNTL_RING1__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
++#define CP_INT_CNTL_RING1__GPF_INT_ENABLE__SHIFT 0x10
++#define CP_INT_CNTL_RING1__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
++#define CP_INT_CNTL_RING1__CMP_BUSY_INT_ENABLE__SHIFT 0x12
++#define CP_INT_CNTL_RING1__CNTX_BUSY_INT_ENABLE__SHIFT 0x13
++#define CP_INT_CNTL_RING1__CNTX_EMPTY_INT_ENABLE__SHIFT 0x14
++#define CP_INT_CNTL_RING1__GFX_IDLE_INT_ENABLE__SHIFT 0x15
++#define CP_INT_CNTL_RING1__PRIV_INSTR_INT_ENABLE__SHIFT 0x16
++#define CP_INT_CNTL_RING1__PRIV_REG_INT_ENABLE__SHIFT 0x17
++#define CP_INT_CNTL_RING1__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
++#define CP_INT_CNTL_RING1__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
++#define CP_INT_CNTL_RING1__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
++#define CP_INT_CNTL_RING1__GENERIC2_INT_ENABLE__SHIFT 0x1d
++#define CP_INT_CNTL_RING1__GENERIC1_INT_ENABLE__SHIFT 0x1e
++#define CP_INT_CNTL_RING1__GENERIC0_INT_ENABLE__SHIFT 0x1f
++#define CP_INT_CNTL_RING1__CP_VM_DOORBELL_WR_INT_ENABLE_MASK 0x00000800L
++#define CP_INT_CNTL_RING1__CP_ECC_ERROR_INT_ENABLE_MASK 0x00004000L
++#define CP_INT_CNTL_RING1__GPF_INT_ENABLE_MASK 0x00010000L
++#define CP_INT_CNTL_RING1__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x00020000L
++#define CP_INT_CNTL_RING1__CMP_BUSY_INT_ENABLE_MASK 0x00040000L
++#define CP_INT_CNTL_RING1__CNTX_BUSY_INT_ENABLE_MASK 0x00080000L
++#define CP_INT_CNTL_RING1__CNTX_EMPTY_INT_ENABLE_MASK 0x00100000L
++#define CP_INT_CNTL_RING1__GFX_IDLE_INT_ENABLE_MASK 0x00200000L
++#define CP_INT_CNTL_RING1__PRIV_INSTR_INT_ENABLE_MASK 0x00400000L
++#define CP_INT_CNTL_RING1__PRIV_REG_INT_ENABLE_MASK 0x00800000L
++#define CP_INT_CNTL_RING1__OPCODE_ERROR_INT_ENABLE_MASK 0x01000000L
++#define CP_INT_CNTL_RING1__TIME_STAMP_INT_ENABLE_MASK 0x04000000L
++#define CP_INT_CNTL_RING1__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x08000000L
++#define CP_INT_CNTL_RING1__GENERIC2_INT_ENABLE_MASK 0x20000000L
++#define CP_INT_CNTL_RING1__GENERIC1_INT_ENABLE_MASK 0x40000000L
++#define CP_INT_CNTL_RING1__GENERIC0_INT_ENABLE_MASK 0x80000000L
++//CP_INT_CNTL_RING2
++#define CP_INT_CNTL_RING2__CP_VM_DOORBELL_WR_INT_ENABLE__SHIFT 0xb
++#define CP_INT_CNTL_RING2__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
++#define CP_INT_CNTL_RING2__GPF_INT_ENABLE__SHIFT 0x10
++#define CP_INT_CNTL_RING2__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
++#define CP_INT_CNTL_RING2__CMP_BUSY_INT_ENABLE__SHIFT 0x12
++#define CP_INT_CNTL_RING2__CNTX_BUSY_INT_ENABLE__SHIFT 0x13
++#define CP_INT_CNTL_RING2__CNTX_EMPTY_INT_ENABLE__SHIFT 0x14
++#define CP_INT_CNTL_RING2__GFX_IDLE_INT_ENABLE__SHIFT 0x15
++#define CP_INT_CNTL_RING2__PRIV_INSTR_INT_ENABLE__SHIFT 0x16
++#define CP_INT_CNTL_RING2__PRIV_REG_INT_ENABLE__SHIFT 0x17
++#define CP_INT_CNTL_RING2__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
++#define CP_INT_CNTL_RING2__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
++#define CP_INT_CNTL_RING2__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
++#define CP_INT_CNTL_RING2__GENERIC2_INT_ENABLE__SHIFT 0x1d
++#define CP_INT_CNTL_RING2__GENERIC1_INT_ENABLE__SHIFT 0x1e
++#define CP_INT_CNTL_RING2__GENERIC0_INT_ENABLE__SHIFT 0x1f
++#define CP_INT_CNTL_RING2__CP_VM_DOORBELL_WR_INT_ENABLE_MASK 0x00000800L
++#define CP_INT_CNTL_RING2__CP_ECC_ERROR_INT_ENABLE_MASK 0x00004000L
++#define CP_INT_CNTL_RING2__GPF_INT_ENABLE_MASK 0x00010000L
++#define CP_INT_CNTL_RING2__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x00020000L
++#define CP_INT_CNTL_RING2__CMP_BUSY_INT_ENABLE_MASK 0x00040000L
++#define CP_INT_CNTL_RING2__CNTX_BUSY_INT_ENABLE_MASK 0x00080000L
++#define CP_INT_CNTL_RING2__CNTX_EMPTY_INT_ENABLE_MASK 0x00100000L
++#define CP_INT_CNTL_RING2__GFX_IDLE_INT_ENABLE_MASK 0x00200000L
++#define CP_INT_CNTL_RING2__PRIV_INSTR_INT_ENABLE_MASK 0x00400000L
++#define CP_INT_CNTL_RING2__PRIV_REG_INT_ENABLE_MASK 0x00800000L
++#define CP_INT_CNTL_RING2__OPCODE_ERROR_INT_ENABLE_MASK 0x01000000L
++#define CP_INT_CNTL_RING2__TIME_STAMP_INT_ENABLE_MASK 0x04000000L
++#define CP_INT_CNTL_RING2__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x08000000L
++#define CP_INT_CNTL_RING2__GENERIC2_INT_ENABLE_MASK 0x20000000L
++#define CP_INT_CNTL_RING2__GENERIC1_INT_ENABLE_MASK 0x40000000L
++#define CP_INT_CNTL_RING2__GENERIC0_INT_ENABLE_MASK 0x80000000L
++//CP_INT_STATUS_RING0
++#define CP_INT_STATUS_RING0__CP_VM_DOORBELL_WR_INT_STAT__SHIFT 0xb
++#define CP_INT_STATUS_RING0__CP_ECC_ERROR_INT_STAT__SHIFT 0xe
++#define CP_INT_STATUS_RING0__GPF_INT_STAT__SHIFT 0x10
++#define CP_INT_STATUS_RING0__WRM_POLL_TIMEOUT_INT_STAT__SHIFT 0x11
++#define CP_INT_STATUS_RING0__CMP_BUSY_INT_STAT__SHIFT 0x12
++#define CP_INT_STATUS_RING0__GCNTX_BUSY_INT_STAT__SHIFT 0x13
++#define CP_INT_STATUS_RING0__CNTX_EMPTY_INT_STAT__SHIFT 0x14
++#define CP_INT_STATUS_RING0__GFX_IDLE_INT_STAT__SHIFT 0x15
++#define CP_INT_STATUS_RING0__PRIV_INSTR_INT_STAT__SHIFT 0x16
++#define CP_INT_STATUS_RING0__PRIV_REG_INT_STAT__SHIFT 0x17
++#define CP_INT_STATUS_RING0__OPCODE_ERROR_INT_STAT__SHIFT 0x18
++#define CP_INT_STATUS_RING0__TIME_STAMP_INT_STAT__SHIFT 0x1a
++#define CP_INT_STATUS_RING0__RESERVED_BIT_ERROR_INT_STAT__SHIFT 0x1b
++#define CP_INT_STATUS_RING0__GENERIC2_INT_STAT__SHIFT 0x1d
++#define CP_INT_STATUS_RING0__GENERIC1_INT_STAT__SHIFT 0x1e
++#define CP_INT_STATUS_RING0__GENERIC0_INT_STAT__SHIFT 0x1f
++#define CP_INT_STATUS_RING0__CP_VM_DOORBELL_WR_INT_STAT_MASK 0x00000800L
++#define CP_INT_STATUS_RING0__CP_ECC_ERROR_INT_STAT_MASK 0x00004000L
++#define CP_INT_STATUS_RING0__GPF_INT_STAT_MASK 0x00010000L
++#define CP_INT_STATUS_RING0__WRM_POLL_TIMEOUT_INT_STAT_MASK 0x00020000L
++#define CP_INT_STATUS_RING0__CMP_BUSY_INT_STAT_MASK 0x00040000L
++#define CP_INT_STATUS_RING0__GCNTX_BUSY_INT_STAT_MASK 0x00080000L
++#define CP_INT_STATUS_RING0__CNTX_EMPTY_INT_STAT_MASK 0x00100000L
++#define CP_INT_STATUS_RING0__GFX_IDLE_INT_STAT_MASK 0x00200000L
++#define CP_INT_STATUS_RING0__PRIV_INSTR_INT_STAT_MASK 0x00400000L
++#define CP_INT_STATUS_RING0__PRIV_REG_INT_STAT_MASK 0x00800000L
++#define CP_INT_STATUS_RING0__OPCODE_ERROR_INT_STAT_MASK 0x01000000L
++#define CP_INT_STATUS_RING0__TIME_STAMP_INT_STAT_MASK 0x04000000L
++#define CP_INT_STATUS_RING0__RESERVED_BIT_ERROR_INT_STAT_MASK 0x08000000L
++#define CP_INT_STATUS_RING0__GENERIC2_INT_STAT_MASK 0x20000000L
++#define CP_INT_STATUS_RING0__GENERIC1_INT_STAT_MASK 0x40000000L
++#define CP_INT_STATUS_RING0__GENERIC0_INT_STAT_MASK 0x80000000L
++//CP_INT_STATUS_RING1
++#define CP_INT_STATUS_RING1__CP_VM_DOORBELL_WR_INT_STAT__SHIFT 0xb
++#define CP_INT_STATUS_RING1__CP_ECC_ERROR_INT_STAT__SHIFT 0xe
++#define CP_INT_STATUS_RING1__GPF_INT_STAT__SHIFT 0x10
++#define CP_INT_STATUS_RING1__WRM_POLL_TIMEOUT_INT_STAT__SHIFT 0x11
++#define CP_INT_STATUS_RING1__CMP_BUSY_INT_STAT__SHIFT 0x12
++#define CP_INT_STATUS_RING1__CNTX_BUSY_INT_STAT__SHIFT 0x13
++#define CP_INT_STATUS_RING1__CNTX_EMPTY_INT_STAT__SHIFT 0x14
++#define CP_INT_STATUS_RING1__GFX_IDLE_INT_STAT__SHIFT 0x15
++#define CP_INT_STATUS_RING1__PRIV_INSTR_INT_STAT__SHIFT 0x16
++#define CP_INT_STATUS_RING1__PRIV_REG_INT_STAT__SHIFT 0x17
++#define CP_INT_STATUS_RING1__OPCODE_ERROR_INT_STAT__SHIFT 0x18
++#define CP_INT_STATUS_RING1__TIME_STAMP_INT_STAT__SHIFT 0x1a
++#define CP_INT_STATUS_RING1__RESERVED_BIT_ERROR_INT_STAT__SHIFT 0x1b
++#define CP_INT_STATUS_RING1__GENERIC2_INT_STAT__SHIFT 0x1d
++#define CP_INT_STATUS_RING1__GENERIC1_INT_STAT__SHIFT 0x1e
++#define CP_INT_STATUS_RING1__GENERIC0_INT_STAT__SHIFT 0x1f
++#define CP_INT_STATUS_RING1__CP_VM_DOORBELL_WR_INT_STAT_MASK 0x00000800L
++#define CP_INT_STATUS_RING1__CP_ECC_ERROR_INT_STAT_MASK 0x00004000L
++#define CP_INT_STATUS_RING1__GPF_INT_STAT_MASK 0x00010000L
++#define CP_INT_STATUS_RING1__WRM_POLL_TIMEOUT_INT_STAT_MASK 0x00020000L
++#define CP_INT_STATUS_RING1__CMP_BUSY_INT_STAT_MASK 0x00040000L
++#define CP_INT_STATUS_RING1__CNTX_BUSY_INT_STAT_MASK 0x00080000L
++#define CP_INT_STATUS_RING1__CNTX_EMPTY_INT_STAT_MASK 0x00100000L
++#define CP_INT_STATUS_RING1__GFX_IDLE_INT_STAT_MASK 0x00200000L
++#define CP_INT_STATUS_RING1__PRIV_INSTR_INT_STAT_MASK 0x00400000L
++#define CP_INT_STATUS_RING1__PRIV_REG_INT_STAT_MASK 0x00800000L
++#define CP_INT_STATUS_RING1__OPCODE_ERROR_INT_STAT_MASK 0x01000000L
++#define CP_INT_STATUS_RING1__TIME_STAMP_INT_STAT_MASK 0x04000000L
++#define CP_INT_STATUS_RING1__RESERVED_BIT_ERROR_INT_STAT_MASK 0x08000000L
++#define CP_INT_STATUS_RING1__GENERIC2_INT_STAT_MASK 0x20000000L
++#define CP_INT_STATUS_RING1__GENERIC1_INT_STAT_MASK 0x40000000L
++#define CP_INT_STATUS_RING1__GENERIC0_INT_STAT_MASK 0x80000000L
++//CP_INT_STATUS_RING2
++#define CP_INT_STATUS_RING2__CP_VM_DOORBELL_WR_INT_STAT__SHIFT 0xb
++#define CP_INT_STATUS_RING2__CP_ECC_ERROR_INT_STAT__SHIFT 0xe
++#define CP_INT_STATUS_RING2__GPF_INT_STAT__SHIFT 0x10
++#define CP_INT_STATUS_RING2__WRM_POLL_TIMEOUT_INT_STAT__SHIFT 0x11
++#define CP_INT_STATUS_RING2__CMP_BUSY_INT_STAT__SHIFT 0x12
++#define CP_INT_STATUS_RING2__CNTX_BUSY_INT_STAT__SHIFT 0x13
++#define CP_INT_STATUS_RING2__CNTX_EMPTY_INT_STAT__SHIFT 0x14
++#define CP_INT_STATUS_RING2__GFX_IDLE_INT_STAT__SHIFT 0x15
++#define CP_INT_STATUS_RING2__PRIV_INSTR_INT_STAT__SHIFT 0x16
++#define CP_INT_STATUS_RING2__PRIV_REG_INT_STAT__SHIFT 0x17
++#define CP_INT_STATUS_RING2__OPCODE_ERROR_INT_STAT__SHIFT 0x18
++#define CP_INT_STATUS_RING2__TIME_STAMP_INT_STAT__SHIFT 0x1a
++#define CP_INT_STATUS_RING2__RESERVED_BIT_ERROR_INT_STAT__SHIFT 0x1b
++#define CP_INT_STATUS_RING2__GENERIC2_INT_STAT__SHIFT 0x1d
++#define CP_INT_STATUS_RING2__GENERIC1_INT_STAT__SHIFT 0x1e
++#define CP_INT_STATUS_RING2__GENERIC0_INT_STAT__SHIFT 0x1f
++#define CP_INT_STATUS_RING2__CP_VM_DOORBELL_WR_INT_STAT_MASK 0x00000800L
++#define CP_INT_STATUS_RING2__CP_ECC_ERROR_INT_STAT_MASK 0x00004000L
++#define CP_INT_STATUS_RING2__GPF_INT_STAT_MASK 0x00010000L
++#define CP_INT_STATUS_RING2__WRM_POLL_TIMEOUT_INT_STAT_MASK 0x00020000L
++#define CP_INT_STATUS_RING2__CMP_BUSY_INT_STAT_MASK 0x00040000L
++#define CP_INT_STATUS_RING2__CNTX_BUSY_INT_STAT_MASK 0x00080000L
++#define CP_INT_STATUS_RING2__CNTX_EMPTY_INT_STAT_MASK 0x00100000L
++#define CP_INT_STATUS_RING2__GFX_IDLE_INT_STAT_MASK 0x00200000L
++#define CP_INT_STATUS_RING2__PRIV_INSTR_INT_STAT_MASK 0x00400000L
++#define CP_INT_STATUS_RING2__PRIV_REG_INT_STAT_MASK 0x00800000L
++#define CP_INT_STATUS_RING2__OPCODE_ERROR_INT_STAT_MASK 0x01000000L
++#define CP_INT_STATUS_RING2__TIME_STAMP_INT_STAT_MASK 0x04000000L
++#define CP_INT_STATUS_RING2__RESERVED_BIT_ERROR_INT_STAT_MASK 0x08000000L
++#define CP_INT_STATUS_RING2__GENERIC2_INT_STAT_MASK 0x20000000L
++#define CP_INT_STATUS_RING2__GENERIC1_INT_STAT_MASK 0x40000000L
++#define CP_INT_STATUS_RING2__GENERIC0_INT_STAT_MASK 0x80000000L
++#define CP_PFP_F32_INTERRUPT__PRIV_REG_INT__SHIFT 0x1
++#define CP_PFP_F32_INTERRUPT__PRIV_REG_INT_MASK 0x00000002L
++#define CP_MEC1_F32_INTERRUPT__PRIV_REG_INT__SHIFT 0x1
++#define CP_MEC1_F32_INTERRUPT__PRIV_REG_INT_MASK 0x00000002L
++#define CP_MEC2_F32_INTERRUPT__PRIV_REG_INT__SHIFT 0x1
++#define CP_MEC2_F32_INTERRUPT__PRIV_REG_INT_MASK 0x00000002L
++//CP_PWR_CNTL
++#define CP_PWR_CNTL__GFX_CLK_HALT_ME0_PIPE0__SHIFT 0x0
++#define CP_PWR_CNTL__GFX_CLK_HALT_ME0_PIPE1__SHIFT 0x1
++#define CP_PWR_CNTL__CMP_CLK_HALT_ME1_PIPE0__SHIFT 0x8
++#define CP_PWR_CNTL__CMP_CLK_HALT_ME1_PIPE1__SHIFT 0x9
++#define CP_PWR_CNTL__CMP_CLK_HALT_ME1_PIPE2__SHIFT 0xa
++#define CP_PWR_CNTL__CMP_CLK_HALT_ME1_PIPE3__SHIFT 0xb
++#define CP_PWR_CNTL__CMP_CLK_HALT_ME2_PIPE0__SHIFT 0x10
++#define CP_PWR_CNTL__CMP_CLK_HALT_ME2_PIPE1__SHIFT 0x11
++#define CP_PWR_CNTL__CMP_CLK_HALT_ME2_PIPE2__SHIFT 0x12
++#define CP_PWR_CNTL__CMP_CLK_HALT_ME2_PIPE3__SHIFT 0x13
++#define CP_PWR_CNTL__GFX_CLK_HALT_ME0_PIPE0_MASK 0x00000001L
++#define CP_PWR_CNTL__GFX_CLK_HALT_ME0_PIPE1_MASK 0x00000002L
++#define CP_PWR_CNTL__CMP_CLK_HALT_ME1_PIPE0_MASK 0x00000100L
++#define CP_PWR_CNTL__CMP_CLK_HALT_ME1_PIPE1_MASK 0x00000200L
++#define CP_PWR_CNTL__CMP_CLK_HALT_ME1_PIPE2_MASK 0x00000400L
++#define CP_PWR_CNTL__CMP_CLK_HALT_ME1_PIPE3_MASK 0x00000800L
++#define CP_PWR_CNTL__CMP_CLK_HALT_ME2_PIPE0_MASK 0x00010000L
++#define CP_PWR_CNTL__CMP_CLK_HALT_ME2_PIPE1_MASK 0x00020000L
++#define CP_PWR_CNTL__CMP_CLK_HALT_ME2_PIPE2_MASK 0x00040000L
++#define CP_PWR_CNTL__CMP_CLK_HALT_ME2_PIPE3_MASK 0x00080000L
++//CP_MEM_SLP_CNTL
++#define CP_MEM_SLP_CNTL__CP_MEM_LS_EN__SHIFT 0x0
++#define CP_MEM_SLP_CNTL__CP_MEM_DS_EN__SHIFT 0x1
++#define CP_MEM_SLP_CNTL__RESERVED__SHIFT 0x2
++#define CP_MEM_SLP_CNTL__CP_LS_DS_BUSY_OVERRIDE__SHIFT 0x7
++#define CP_MEM_SLP_CNTL__CP_MEM_LS_ON_DELAY__SHIFT 0x8
++#define CP_MEM_SLP_CNTL__CP_MEM_LS_OFF_DELAY__SHIFT 0x10
++#define CP_MEM_SLP_CNTL__RESERVED1__SHIFT 0x18
++#define CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK 0x00000001L
++#define CP_MEM_SLP_CNTL__CP_MEM_DS_EN_MASK 0x00000002L
++#define CP_MEM_SLP_CNTL__RESERVED_MASK 0x0000007CL
++#define CP_MEM_SLP_CNTL__CP_LS_DS_BUSY_OVERRIDE_MASK 0x00000080L
++#define CP_MEM_SLP_CNTL__CP_MEM_LS_ON_DELAY_MASK 0x0000FF00L
++#define CP_MEM_SLP_CNTL__CP_MEM_LS_OFF_DELAY_MASK 0x00FF0000L
++#define CP_MEM_SLP_CNTL__RESERVED1_MASK 0xFF000000L
++//CP_ECC_FIRSTOCCURRENCE
++#define CP_ECC_FIRSTOCCURRENCE__INTERFACE__SHIFT 0x0
++#define CP_ECC_FIRSTOCCURRENCE__CLIENT__SHIFT 0x4
++#define CP_ECC_FIRSTOCCURRENCE__ME__SHIFT 0x8
++#define CP_ECC_FIRSTOCCURRENCE__PIPE__SHIFT 0xa
++#define CP_ECC_FIRSTOCCURRENCE__QUEUE__SHIFT 0xc
++#define CP_ECC_FIRSTOCCURRENCE__VMID__SHIFT 0x10
++#define CP_ECC_FIRSTOCCURRENCE__INTERFACE_MASK 0x00000003L
++#define CP_ECC_FIRSTOCCURRENCE__CLIENT_MASK 0x000000F0L
++#define CP_ECC_FIRSTOCCURRENCE__ME_MASK 0x00000300L
++#define CP_ECC_FIRSTOCCURRENCE__PIPE_MASK 0x00000C00L
++#define CP_ECC_FIRSTOCCURRENCE__QUEUE_MASK 0x00007000L
++#define CP_ECC_FIRSTOCCURRENCE__VMID_MASK 0x000F0000L
++//CP_ECC_FIRSTOCCURRENCE_RING0
++#define CP_ECC_FIRSTOCCURRENCE_RING0__OBSOLETE__SHIFT 0x0
++#define CP_ECC_FIRSTOCCURRENCE_RING0__OBSOLETE_MASK 0xFFFFFFFFL
++//CP_ECC_FIRSTOCCURRENCE_RING1
++#define CP_ECC_FIRSTOCCURRENCE_RING1__OBSOLETE__SHIFT 0x0
++#define CP_ECC_FIRSTOCCURRENCE_RING1__OBSOLETE_MASK 0xFFFFFFFFL
++//CP_ECC_FIRSTOCCURRENCE_RING2
++#define CP_ECC_FIRSTOCCURRENCE_RING2__OBSOLETE__SHIFT 0x0
++#define CP_ECC_FIRSTOCCURRENCE_RING2__OBSOLETE_MASK 0xFFFFFFFFL
++//GB_EDC_MODE
++#define GB_EDC_MODE__FORCE_SEC_ON_DED__SHIFT 0xf
++#define GB_EDC_MODE__COUNT_FED_OUT__SHIFT 0x10
++#define GB_EDC_MODE__GATE_FUE__SHIFT 0x11
++#define GB_EDC_MODE__DED_MODE__SHIFT 0x14
++#define GB_EDC_MODE__PROP_FED__SHIFT 0x1d
++#define GB_EDC_MODE__BYPASS__SHIFT 0x1f
++#define GB_EDC_MODE__FORCE_SEC_ON_DED_MASK 0x00008000L
++#define GB_EDC_MODE__COUNT_FED_OUT_MASK 0x00010000L
++#define GB_EDC_MODE__GATE_FUE_MASK 0x00020000L
++#define GB_EDC_MODE__DED_MODE_MASK 0x00300000L
++#define GB_EDC_MODE__PROP_FED_MASK 0x20000000L
++#define GB_EDC_MODE__BYPASS_MASK 0x80000000L
++//CP_PQ_WPTR_POLL_CNTL
++#define CP_PQ_WPTR_POLL_CNTL__PERIOD__SHIFT 0x0
++#define CP_PQ_WPTR_POLL_CNTL__DISABLE_PEND_REQ_ONE_SHOT__SHIFT 0x1d
++#define CP_PQ_WPTR_POLL_CNTL__POLL_ACTIVE__SHIFT 0x1e
++#define CP_PQ_WPTR_POLL_CNTL__EN__SHIFT 0x1f
++#define CP_PQ_WPTR_POLL_CNTL__PERIOD_MASK 0x000000FFL
++#define CP_PQ_WPTR_POLL_CNTL__DISABLE_PEND_REQ_ONE_SHOT_MASK 0x20000000L
++#define CP_PQ_WPTR_POLL_CNTL__POLL_ACTIVE_MASK 0x40000000L
++#define CP_PQ_WPTR_POLL_CNTL__EN_MASK 0x80000000L
++//CP_PQ_WPTR_POLL_CNTL1
++#define CP_PQ_WPTR_POLL_CNTL1__QUEUE_MASK__SHIFT 0x0
++#define CP_PQ_WPTR_POLL_CNTL1__QUEUE_MASK_MASK 0xFFFFFFFFL
++//CP_ME1_PIPE0_INT_CNTL
++#define CP_ME1_PIPE0_INT_CNTL__CMP_QUERY_STATUS_INT_ENABLE__SHIFT 0xc
++#define CP_ME1_PIPE0_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE__SHIFT 0xd
++#define CP_ME1_PIPE0_INT_CNTL__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
++#define CP_ME1_PIPE0_INT_CNTL__SUA_VIOLATION_INT_ENABLE__SHIFT 0xf
++#define CP_ME1_PIPE0_INT_CNTL__GPF_INT_ENABLE__SHIFT 0x10
++#define CP_ME1_PIPE0_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
++#define CP_ME1_PIPE0_INT_CNTL__PRIV_REG_INT_ENABLE__SHIFT 0x17
++#define CP_ME1_PIPE0_INT_CNTL__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
++#define CP_ME1_PIPE0_INT_CNTL__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
++#define CP_ME1_PIPE0_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
++#define CP_ME1_PIPE0_INT_CNTL__GENERIC2_INT_ENABLE__SHIFT 0x1d
++#define CP_ME1_PIPE0_INT_CNTL__GENERIC1_INT_ENABLE__SHIFT 0x1e
++#define CP_ME1_PIPE0_INT_CNTL__GENERIC0_INT_ENABLE__SHIFT 0x1f
++#define CP_ME1_PIPE0_INT_CNTL__CMP_QUERY_STATUS_INT_ENABLE_MASK 0x00001000L
++#define CP_ME1_PIPE0_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE_MASK 0x00002000L
++#define CP_ME1_PIPE0_INT_CNTL__CP_ECC_ERROR_INT_ENABLE_MASK 0x00004000L
++#define CP_ME1_PIPE0_INT_CNTL__SUA_VIOLATION_INT_ENABLE_MASK 0x00008000L
++#define CP_ME1_PIPE0_INT_CNTL__GPF_INT_ENABLE_MASK 0x00010000L
++#define CP_ME1_PIPE0_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x00020000L
++#define CP_ME1_PIPE0_INT_CNTL__PRIV_REG_INT_ENABLE_MASK 0x00800000L
++#define CP_ME1_PIPE0_INT_CNTL__OPCODE_ERROR_INT_ENABLE_MASK 0x01000000L
++#define CP_ME1_PIPE0_INT_CNTL__TIME_STAMP_INT_ENABLE_MASK 0x04000000L
++#define CP_ME1_PIPE0_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x08000000L
++#define CP_ME1_PIPE0_INT_CNTL__GENERIC2_INT_ENABLE_MASK 0x20000000L
++#define CP_ME1_PIPE0_INT_CNTL__GENERIC1_INT_ENABLE_MASK 0x40000000L
++#define CP_ME1_PIPE0_INT_CNTL__GENERIC0_INT_ENABLE_MASK 0x80000000L
++//CP_ME1_PIPE1_INT_CNTL
++#define CP_ME1_PIPE1_INT_CNTL__CMP_QUERY_STATUS_INT_ENABLE__SHIFT 0xc
++#define CP_ME1_PIPE1_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE__SHIFT 0xd
++#define CP_ME1_PIPE1_INT_CNTL__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
++#define CP_ME1_PIPE1_INT_CNTL__SUA_VIOLATION_INT_ENABLE__SHIFT 0xf
++#define CP_ME1_PIPE1_INT_CNTL__GPF_INT_ENABLE__SHIFT 0x10
++#define CP_ME1_PIPE1_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
++#define CP_ME1_PIPE1_INT_CNTL__PRIV_REG_INT_ENABLE__SHIFT 0x17
++#define CP_ME1_PIPE1_INT_CNTL__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
++#define CP_ME1_PIPE1_INT_CNTL__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
++#define CP_ME1_PIPE1_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
++#define CP_ME1_PIPE1_INT_CNTL__GENERIC2_INT_ENABLE__SHIFT 0x1d
++#define CP_ME1_PIPE1_INT_CNTL__GENERIC1_INT_ENABLE__SHIFT 0x1e
++#define CP_ME1_PIPE1_INT_CNTL__GENERIC0_INT_ENABLE__SHIFT 0x1f
++#define CP_ME1_PIPE1_INT_CNTL__CMP_QUERY_STATUS_INT_ENABLE_MASK 0x00001000L
++#define CP_ME1_PIPE1_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE_MASK 0x00002000L
++#define CP_ME1_PIPE1_INT_CNTL__CP_ECC_ERROR_INT_ENABLE_MASK 0x00004000L
++#define CP_ME1_PIPE1_INT_CNTL__SUA_VIOLATION_INT_ENABLE_MASK 0x00008000L
++#define CP_ME1_PIPE1_INT_CNTL__GPF_INT_ENABLE_MASK 0x00010000L
++#define CP_ME1_PIPE1_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x00020000L
++#define CP_ME1_PIPE1_INT_CNTL__PRIV_REG_INT_ENABLE_MASK 0x00800000L
++#define CP_ME1_PIPE1_INT_CNTL__OPCODE_ERROR_INT_ENABLE_MASK 0x01000000L
++#define CP_ME1_PIPE1_INT_CNTL__TIME_STAMP_INT_ENABLE_MASK 0x04000000L
++#define CP_ME1_PIPE1_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x08000000L
++#define CP_ME1_PIPE1_INT_CNTL__GENERIC2_INT_ENABLE_MASK 0x20000000L
++#define CP_ME1_PIPE1_INT_CNTL__GENERIC1_INT_ENABLE_MASK 0x40000000L
++#define CP_ME1_PIPE1_INT_CNTL__GENERIC0_INT_ENABLE_MASK 0x80000000L
++//CP_ME1_PIPE2_INT_CNTL
++#define CP_ME1_PIPE2_INT_CNTL__CMP_QUERY_STATUS_INT_ENABLE__SHIFT 0xc
++#define CP_ME1_PIPE2_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE__SHIFT 0xd
++#define CP_ME1_PIPE2_INT_CNTL__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
++#define CP_ME1_PIPE2_INT_CNTL__SUA_VIOLATION_INT_ENABLE__SHIFT 0xf
++#define CP_ME1_PIPE2_INT_CNTL__GPF_INT_ENABLE__SHIFT 0x10
++#define CP_ME1_PIPE2_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
++#define CP_ME1_PIPE2_INT_CNTL__PRIV_REG_INT_ENABLE__SHIFT 0x17
++#define CP_ME1_PIPE2_INT_CNTL__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
++#define CP_ME1_PIPE2_INT_CNTL__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
++#define CP_ME1_PIPE2_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
++#define CP_ME1_PIPE2_INT_CNTL__GENERIC2_INT_ENABLE__SHIFT 0x1d
++#define CP_ME1_PIPE2_INT_CNTL__GENERIC1_INT_ENABLE__SHIFT 0x1e
++#define CP_ME1_PIPE2_INT_CNTL__GENERIC0_INT_ENABLE__SHIFT 0x1f
++#define CP_ME1_PIPE2_INT_CNTL__CMP_QUERY_STATUS_INT_ENABLE_MASK 0x00001000L
++#define CP_ME1_PIPE2_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE_MASK 0x00002000L
++#define CP_ME1_PIPE2_INT_CNTL__CP_ECC_ERROR_INT_ENABLE_MASK 0x00004000L
++#define CP_ME1_PIPE2_INT_CNTL__SUA_VIOLATION_INT_ENABLE_MASK 0x00008000L
++#define CP_ME1_PIPE2_INT_CNTL__GPF_INT_ENABLE_MASK 0x00010000L
++#define CP_ME1_PIPE2_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x00020000L
++#define CP_ME1_PIPE2_INT_CNTL__PRIV_REG_INT_ENABLE_MASK 0x00800000L
++#define CP_ME1_PIPE2_INT_CNTL__OPCODE_ERROR_INT_ENABLE_MASK 0x01000000L
++#define CP_ME1_PIPE2_INT_CNTL__TIME_STAMP_INT_ENABLE_MASK 0x04000000L
++#define CP_ME1_PIPE2_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x08000000L
++#define CP_ME1_PIPE2_INT_CNTL__GENERIC2_INT_ENABLE_MASK 0x20000000L
++#define CP_ME1_PIPE2_INT_CNTL__GENERIC1_INT_ENABLE_MASK 0x40000000L
++#define CP_ME1_PIPE2_INT_CNTL__GENERIC0_INT_ENABLE_MASK 0x80000000L
++//CP_ME1_PIPE3_INT_CNTL
++#define CP_ME1_PIPE3_INT_CNTL__CMP_QUERY_STATUS_INT_ENABLE__SHIFT 0xc
++#define CP_ME1_PIPE3_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE__SHIFT 0xd
++#define CP_ME1_PIPE3_INT_CNTL__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
++#define CP_ME1_PIPE3_INT_CNTL__SUA_VIOLATION_INT_ENABLE__SHIFT 0xf
++#define CP_ME1_PIPE3_INT_CNTL__GPF_INT_ENABLE__SHIFT 0x10
++#define CP_ME1_PIPE3_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
++#define CP_ME1_PIPE3_INT_CNTL__PRIV_REG_INT_ENABLE__SHIFT 0x17
++#define CP_ME1_PIPE3_INT_CNTL__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
++#define CP_ME1_PIPE3_INT_CNTL__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
++#define CP_ME1_PIPE3_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
++#define CP_ME1_PIPE3_INT_CNTL__GENERIC2_INT_ENABLE__SHIFT 0x1d
++#define CP_ME1_PIPE3_INT_CNTL__GENERIC1_INT_ENABLE__SHIFT 0x1e
++#define CP_ME1_PIPE3_INT_CNTL__GENERIC0_INT_ENABLE__SHIFT 0x1f
++#define CP_ME1_PIPE3_INT_CNTL__CMP_QUERY_STATUS_INT_ENABLE_MASK 0x00001000L
++#define CP_ME1_PIPE3_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE_MASK 0x00002000L
++#define CP_ME1_PIPE3_INT_CNTL__CP_ECC_ERROR_INT_ENABLE_MASK 0x00004000L
++#define CP_ME1_PIPE3_INT_CNTL__SUA_VIOLATION_INT_ENABLE_MASK 0x00008000L
++#define CP_ME1_PIPE3_INT_CNTL__GPF_INT_ENABLE_MASK 0x00010000L
++#define CP_ME1_PIPE3_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x00020000L
++#define CP_ME1_PIPE3_INT_CNTL__PRIV_REG_INT_ENABLE_MASK 0x00800000L
++#define CP_ME1_PIPE3_INT_CNTL__OPCODE_ERROR_INT_ENABLE_MASK 0x01000000L
++#define CP_ME1_PIPE3_INT_CNTL__TIME_STAMP_INT_ENABLE_MASK 0x04000000L
++#define CP_ME1_PIPE3_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x08000000L
++#define CP_ME1_PIPE3_INT_CNTL__GENERIC2_INT_ENABLE_MASK 0x20000000L
++#define CP_ME1_PIPE3_INT_CNTL__GENERIC1_INT_ENABLE_MASK 0x40000000L
++#define CP_ME1_PIPE3_INT_CNTL__GENERIC0_INT_ENABLE_MASK 0x80000000L
++//CP_ME2_PIPE0_INT_CNTL
++#define CP_ME2_PIPE0_INT_CNTL__CMP_QUERY_STATUS_INT_ENABLE__SHIFT 0xc
++#define CP_ME2_PIPE0_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE__SHIFT 0xd
++#define CP_ME2_PIPE0_INT_CNTL__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
++#define CP_ME2_PIPE0_INT_CNTL__SUA_VIOLATION_INT_ENABLE__SHIFT 0xf
++#define CP_ME2_PIPE0_INT_CNTL__GPF_INT_ENABLE__SHIFT 0x10
++#define CP_ME2_PIPE0_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
++#define CP_ME2_PIPE0_INT_CNTL__PRIV_REG_INT_ENABLE__SHIFT 0x17
++#define CP_ME2_PIPE0_INT_CNTL__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
++#define CP_ME2_PIPE0_INT_CNTL__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
++#define CP_ME2_PIPE0_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
++#define CP_ME2_PIPE0_INT_CNTL__GENERIC2_INT_ENABLE__SHIFT 0x1d
++#define CP_ME2_PIPE0_INT_CNTL__GENERIC1_INT_ENABLE__SHIFT 0x1e
++#define CP_ME2_PIPE0_INT_CNTL__GENERIC0_INT_ENABLE__SHIFT 0x1f
++#define CP_ME2_PIPE0_INT_CNTL__CMP_QUERY_STATUS_INT_ENABLE_MASK 0x00001000L
++#define CP_ME2_PIPE0_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE_MASK 0x00002000L
++#define CP_ME2_PIPE0_INT_CNTL__CP_ECC_ERROR_INT_ENABLE_MASK 0x00004000L
++#define CP_ME2_PIPE0_INT_CNTL__SUA_VIOLATION_INT_ENABLE_MASK 0x00008000L
++#define CP_ME2_PIPE0_INT_CNTL__GPF_INT_ENABLE_MASK 0x00010000L
++#define CP_ME2_PIPE0_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x00020000L
++#define CP_ME2_PIPE0_INT_CNTL__PRIV_REG_INT_ENABLE_MASK 0x00800000L
++#define CP_ME2_PIPE0_INT_CNTL__OPCODE_ERROR_INT_ENABLE_MASK 0x01000000L
++#define CP_ME2_PIPE0_INT_CNTL__TIME_STAMP_INT_ENABLE_MASK 0x04000000L
++#define CP_ME2_PIPE0_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x08000000L
++#define CP_ME2_PIPE0_INT_CNTL__GENERIC2_INT_ENABLE_MASK 0x20000000L
++#define CP_ME2_PIPE0_INT_CNTL__GENERIC1_INT_ENABLE_MASK 0x40000000L
++#define CP_ME2_PIPE0_INT_CNTL__GENERIC0_INT_ENABLE_MASK 0x80000000L
++//CP_ME2_PIPE1_INT_CNTL
++#define CP_ME2_PIPE1_INT_CNTL__CMP_QUERY_STATUS_INT_ENABLE__SHIFT 0xc
++#define CP_ME2_PIPE1_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE__SHIFT 0xd
++#define CP_ME2_PIPE1_INT_CNTL__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
++#define CP_ME2_PIPE1_INT_CNTL__SUA_VIOLATION_INT_ENABLE__SHIFT 0xf
++#define CP_ME2_PIPE1_INT_CNTL__GPF_INT_ENABLE__SHIFT 0x10
++#define CP_ME2_PIPE1_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
++#define CP_ME2_PIPE1_INT_CNTL__PRIV_REG_INT_ENABLE__SHIFT 0x17
++#define CP_ME2_PIPE1_INT_CNTL__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
++#define CP_ME2_PIPE1_INT_CNTL__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
++#define CP_ME2_PIPE1_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
++#define CP_ME2_PIPE1_INT_CNTL__GENERIC2_INT_ENABLE__SHIFT 0x1d
++#define CP_ME2_PIPE1_INT_CNTL__GENERIC1_INT_ENABLE__SHIFT 0x1e
++#define CP_ME2_PIPE1_INT_CNTL__GENERIC0_INT_ENABLE__SHIFT 0x1f
++#define CP_ME2_PIPE1_INT_CNTL__CMP_QUERY_STATUS_INT_ENABLE_MASK 0x00001000L
++#define CP_ME2_PIPE1_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE_MASK 0x00002000L
++#define CP_ME2_PIPE1_INT_CNTL__CP_ECC_ERROR_INT_ENABLE_MASK 0x00004000L
++#define CP_ME2_PIPE1_INT_CNTL__SUA_VIOLATION_INT_ENABLE_MASK 0x00008000L
++#define CP_ME2_PIPE1_INT_CNTL__GPF_INT_ENABLE_MASK 0x00010000L
++#define CP_ME2_PIPE1_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x00020000L
++#define CP_ME2_PIPE1_INT_CNTL__PRIV_REG_INT_ENABLE_MASK 0x00800000L
++#define CP_ME2_PIPE1_INT_CNTL__OPCODE_ERROR_INT_ENABLE_MASK 0x01000000L
++#define CP_ME2_PIPE1_INT_CNTL__TIME_STAMP_INT_ENABLE_MASK 0x04000000L
++#define CP_ME2_PIPE1_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x08000000L
++#define CP_ME2_PIPE1_INT_CNTL__GENERIC2_INT_ENABLE_MASK 0x20000000L
++#define CP_ME2_PIPE1_INT_CNTL__GENERIC1_INT_ENABLE_MASK 0x40000000L
++#define CP_ME2_PIPE1_INT_CNTL__GENERIC0_INT_ENABLE_MASK 0x80000000L
++//CP_ME2_PIPE2_INT_CNTL
++#define CP_ME2_PIPE2_INT_CNTL__CMP_QUERY_STATUS_INT_ENABLE__SHIFT 0xc
++#define CP_ME2_PIPE2_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE__SHIFT 0xd
++#define CP_ME2_PIPE2_INT_CNTL__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
++#define CP_ME2_PIPE2_INT_CNTL__SUA_VIOLATION_INT_ENABLE__SHIFT 0xf
++#define CP_ME2_PIPE2_INT_CNTL__GPF_INT_ENABLE__SHIFT 0x10
++#define CP_ME2_PIPE2_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
++#define CP_ME2_PIPE2_INT_CNTL__PRIV_REG_INT_ENABLE__SHIFT 0x17
++#define CP_ME2_PIPE2_INT_CNTL__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
++#define CP_ME2_PIPE2_INT_CNTL__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
++#define CP_ME2_PIPE2_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
++#define CP_ME2_PIPE2_INT_CNTL__GENERIC2_INT_ENABLE__SHIFT 0x1d
++#define CP_ME2_PIPE2_INT_CNTL__GENERIC1_INT_ENABLE__SHIFT 0x1e
++#define CP_ME2_PIPE2_INT_CNTL__GENERIC0_INT_ENABLE__SHIFT 0x1f
++#define CP_ME2_PIPE2_INT_CNTL__CMP_QUERY_STATUS_INT_ENABLE_MASK 0x00001000L
++#define CP_ME2_PIPE2_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE_MASK 0x00002000L
++#define CP_ME2_PIPE2_INT_CNTL__CP_ECC_ERROR_INT_ENABLE_MASK 0x00004000L
++#define CP_ME2_PIPE2_INT_CNTL__SUA_VIOLATION_INT_ENABLE_MASK 0x00008000L
++#define CP_ME2_PIPE2_INT_CNTL__GPF_INT_ENABLE_MASK 0x00010000L
++#define CP_ME2_PIPE2_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x00020000L
++#define CP_ME2_PIPE2_INT_CNTL__PRIV_REG_INT_ENABLE_MASK 0x00800000L
++#define CP_ME2_PIPE2_INT_CNTL__OPCODE_ERROR_INT_ENABLE_MASK 0x01000000L
++#define CP_ME2_PIPE2_INT_CNTL__TIME_STAMP_INT_ENABLE_MASK 0x04000000L
++#define CP_ME2_PIPE2_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x08000000L
++#define CP_ME2_PIPE2_INT_CNTL__GENERIC2_INT_ENABLE_MASK 0x20000000L
++#define CP_ME2_PIPE2_INT_CNTL__GENERIC1_INT_ENABLE_MASK 0x40000000L
++#define CP_ME2_PIPE2_INT_CNTL__GENERIC0_INT_ENABLE_MASK 0x80000000L
++//CP_ME2_PIPE3_INT_CNTL
++#define CP_ME2_PIPE3_INT_CNTL__CMP_QUERY_STATUS_INT_ENABLE__SHIFT 0xc
++#define CP_ME2_PIPE3_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE__SHIFT 0xd
++#define CP_ME2_PIPE3_INT_CNTL__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
++#define CP_ME2_PIPE3_INT_CNTL__SUA_VIOLATION_INT_ENABLE__SHIFT 0xf
++#define CP_ME2_PIPE3_INT_CNTL__GPF_INT_ENABLE__SHIFT 0x10
++#define CP_ME2_PIPE3_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
++#define CP_ME2_PIPE3_INT_CNTL__PRIV_REG_INT_ENABLE__SHIFT 0x17
++#define CP_ME2_PIPE3_INT_CNTL__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
++#define CP_ME2_PIPE3_INT_CNTL__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
++#define CP_ME2_PIPE3_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
++#define CP_ME2_PIPE3_INT_CNTL__GENERIC2_INT_ENABLE__SHIFT 0x1d
++#define CP_ME2_PIPE3_INT_CNTL__GENERIC1_INT_ENABLE__SHIFT 0x1e
++#define CP_ME2_PIPE3_INT_CNTL__GENERIC0_INT_ENABLE__SHIFT 0x1f
++#define CP_ME2_PIPE3_INT_CNTL__CMP_QUERY_STATUS_INT_ENABLE_MASK 0x00001000L
++#define CP_ME2_PIPE3_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE_MASK 0x00002000L
++#define CP_ME2_PIPE3_INT_CNTL__CP_ECC_ERROR_INT_ENABLE_MASK 0x00004000L
++#define CP_ME2_PIPE3_INT_CNTL__SUA_VIOLATION_INT_ENABLE_MASK 0x00008000L
++#define CP_ME2_PIPE3_INT_CNTL__GPF_INT_ENABLE_MASK 0x00010000L
++#define CP_ME2_PIPE3_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x00020000L
++#define CP_ME2_PIPE3_INT_CNTL__PRIV_REG_INT_ENABLE_MASK 0x00800000L
++#define CP_ME2_PIPE3_INT_CNTL__OPCODE_ERROR_INT_ENABLE_MASK 0x01000000L
++#define CP_ME2_PIPE3_INT_CNTL__TIME_STAMP_INT_ENABLE_MASK 0x04000000L
++#define CP_ME2_PIPE3_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x08000000L
++#define CP_ME2_PIPE3_INT_CNTL__GENERIC2_INT_ENABLE_MASK 0x20000000L
++#define CP_ME2_PIPE3_INT_CNTL__GENERIC1_INT_ENABLE_MASK 0x40000000L
++#define CP_ME2_PIPE3_INT_CNTL__GENERIC0_INT_ENABLE_MASK 0x80000000L
++//CP_ME1_PIPE0_INT_STATUS
++#define CP_ME1_PIPE0_INT_STATUS__CMP_QUERY_STATUS_INT_STATUS__SHIFT 0xc
++#define CP_ME1_PIPE0_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS__SHIFT 0xd
++#define CP_ME1_PIPE0_INT_STATUS__CP_ECC_ERROR_INT_STATUS__SHIFT 0xe
++#define CP_ME1_PIPE0_INT_STATUS__SUA_VIOLATION_INT_STATUS__SHIFT 0xf
++#define CP_ME1_PIPE0_INT_STATUS__GPF_INT_STATUS__SHIFT 0x10
++#define CP_ME1_PIPE0_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS__SHIFT 0x11
++#define CP_ME1_PIPE0_INT_STATUS__PRIV_REG_INT_STATUS__SHIFT 0x17
++#define CP_ME1_PIPE0_INT_STATUS__OPCODE_ERROR_INT_STATUS__SHIFT 0x18
++#define CP_ME1_PIPE0_INT_STATUS__TIME_STAMP_INT_STATUS__SHIFT 0x1a
++#define CP_ME1_PIPE0_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS__SHIFT 0x1b
++#define CP_ME1_PIPE0_INT_STATUS__GENERIC2_INT_STATUS__SHIFT 0x1d
++#define CP_ME1_PIPE0_INT_STATUS__GENERIC1_INT_STATUS__SHIFT 0x1e
++#define CP_ME1_PIPE0_INT_STATUS__GENERIC0_INT_STATUS__SHIFT 0x1f
++#define CP_ME1_PIPE0_INT_STATUS__CMP_QUERY_STATUS_INT_STATUS_MASK 0x00001000L
++#define CP_ME1_PIPE0_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS_MASK 0x00002000L
++#define CP_ME1_PIPE0_INT_STATUS__CP_ECC_ERROR_INT_STATUS_MASK 0x00004000L
++#define CP_ME1_PIPE0_INT_STATUS__SUA_VIOLATION_INT_STATUS_MASK 0x00008000L
++#define CP_ME1_PIPE0_INT_STATUS__GPF_INT_STATUS_MASK 0x00010000L
++#define CP_ME1_PIPE0_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS_MASK 0x00020000L
++#define CP_ME1_PIPE0_INT_STATUS__PRIV_REG_INT_STATUS_MASK 0x00800000L
++#define CP_ME1_PIPE0_INT_STATUS__OPCODE_ERROR_INT_STATUS_MASK 0x01000000L
++#define CP_ME1_PIPE0_INT_STATUS__TIME_STAMP_INT_STATUS_MASK 0x04000000L
++#define CP_ME1_PIPE0_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS_MASK 0x08000000L
++#define CP_ME1_PIPE0_INT_STATUS__GENERIC2_INT_STATUS_MASK 0x20000000L
++#define CP_ME1_PIPE0_INT_STATUS__GENERIC1_INT_STATUS_MASK 0x40000000L
++#define CP_ME1_PIPE0_INT_STATUS__GENERIC0_INT_STATUS_MASK 0x80000000L
++//CP_ME1_PIPE1_INT_STATUS
++#define CP_ME1_PIPE1_INT_STATUS__CMP_QUERY_STATUS_INT_STATUS__SHIFT 0xc
++#define CP_ME1_PIPE1_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS__SHIFT 0xd
++#define CP_ME1_PIPE1_INT_STATUS__CP_ECC_ERROR_INT_STATUS__SHIFT 0xe
++#define CP_ME1_PIPE1_INT_STATUS__SUA_VIOLATION_INT_STATUS__SHIFT 0xf
++#define CP_ME1_PIPE1_INT_STATUS__GPF_INT_STATUS__SHIFT 0x10
++#define CP_ME1_PIPE1_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS__SHIFT 0x11
++#define CP_ME1_PIPE1_INT_STATUS__PRIV_REG_INT_STATUS__SHIFT 0x17
++#define CP_ME1_PIPE1_INT_STATUS__OPCODE_ERROR_INT_STATUS__SHIFT 0x18
++#define CP_ME1_PIPE1_INT_STATUS__TIME_STAMP_INT_STATUS__SHIFT 0x1a
++#define CP_ME1_PIPE1_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS__SHIFT 0x1b
++#define CP_ME1_PIPE1_INT_STATUS__GENERIC2_INT_STATUS__SHIFT 0x1d
++#define CP_ME1_PIPE1_INT_STATUS__GENERIC1_INT_STATUS__SHIFT 0x1e
++#define CP_ME1_PIPE1_INT_STATUS__GENERIC0_INT_STATUS__SHIFT 0x1f
++#define CP_ME1_PIPE1_INT_STATUS__CMP_QUERY_STATUS_INT_STATUS_MASK 0x00001000L
++#define CP_ME1_PIPE1_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS_MASK 0x00002000L
++#define CP_ME1_PIPE1_INT_STATUS__CP_ECC_ERROR_INT_STATUS_MASK 0x00004000L
++#define CP_ME1_PIPE1_INT_STATUS__SUA_VIOLATION_INT_STATUS_MASK 0x00008000L
++#define CP_ME1_PIPE1_INT_STATUS__GPF_INT_STATUS_MASK 0x00010000L
++#define CP_ME1_PIPE1_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS_MASK 0x00020000L
++#define CP_ME1_PIPE1_INT_STATUS__PRIV_REG_INT_STATUS_MASK 0x00800000L
++#define CP_ME1_PIPE1_INT_STATUS__OPCODE_ERROR_INT_STATUS_MASK 0x01000000L
++#define CP_ME1_PIPE1_INT_STATUS__TIME_STAMP_INT_STATUS_MASK 0x04000000L
++#define CP_ME1_PIPE1_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS_MASK 0x08000000L
++#define CP_ME1_PIPE1_INT_STATUS__GENERIC2_INT_STATUS_MASK 0x20000000L
++#define CP_ME1_PIPE1_INT_STATUS__GENERIC1_INT_STATUS_MASK 0x40000000L
++#define CP_ME1_PIPE1_INT_STATUS__GENERIC0_INT_STATUS_MASK 0x80000000L
++//CP_ME1_PIPE2_INT_STATUS
++#define CP_ME1_PIPE2_INT_STATUS__CMP_QUERY_STATUS_INT_STATUS__SHIFT 0xc
++#define CP_ME1_PIPE2_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS__SHIFT 0xd
++#define CP_ME1_PIPE2_INT_STATUS__CP_ECC_ERROR_INT_STATUS__SHIFT 0xe
++#define CP_ME1_PIPE2_INT_STATUS__SUA_VIOLATION_INT_STATUS__SHIFT 0xf
++#define CP_ME1_PIPE2_INT_STATUS__GPF_INT_STATUS__SHIFT 0x10
++#define CP_ME1_PIPE2_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS__SHIFT 0x11
++#define CP_ME1_PIPE2_INT_STATUS__PRIV_REG_INT_STATUS__SHIFT 0x17
++#define CP_ME1_PIPE2_INT_STATUS__OPCODE_ERROR_INT_STATUS__SHIFT 0x18
++#define CP_ME1_PIPE2_INT_STATUS__TIME_STAMP_INT_STATUS__SHIFT 0x1a
++#define CP_ME1_PIPE2_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS__SHIFT 0x1b
++#define CP_ME1_PIPE2_INT_STATUS__GENERIC2_INT_STATUS__SHIFT 0x1d
++#define CP_ME1_PIPE2_INT_STATUS__GENERIC1_INT_STATUS__SHIFT 0x1e
++#define CP_ME1_PIPE2_INT_STATUS__GENERIC0_INT_STATUS__SHIFT 0x1f
++#define CP_ME1_PIPE2_INT_STATUS__CMP_QUERY_STATUS_INT_STATUS_MASK 0x00001000L
++#define CP_ME1_PIPE2_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS_MASK 0x00002000L
++#define CP_ME1_PIPE2_INT_STATUS__CP_ECC_ERROR_INT_STATUS_MASK 0x00004000L
++#define CP_ME1_PIPE2_INT_STATUS__SUA_VIOLATION_INT_STATUS_MASK 0x00008000L
++#define CP_ME1_PIPE2_INT_STATUS__GPF_INT_STATUS_MASK 0x00010000L
++#define CP_ME1_PIPE2_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS_MASK 0x00020000L
++#define CP_ME1_PIPE2_INT_STATUS__PRIV_REG_INT_STATUS_MASK 0x00800000L
++#define CP_ME1_PIPE2_INT_STATUS__OPCODE_ERROR_INT_STATUS_MASK 0x01000000L
++#define CP_ME1_PIPE2_INT_STATUS__TIME_STAMP_INT_STATUS_MASK 0x04000000L
++#define CP_ME1_PIPE2_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS_MASK 0x08000000L
++#define CP_ME1_PIPE2_INT_STATUS__GENERIC2_INT_STATUS_MASK 0x20000000L
++#define CP_ME1_PIPE2_INT_STATUS__GENERIC1_INT_STATUS_MASK 0x40000000L
++#define CP_ME1_PIPE2_INT_STATUS__GENERIC0_INT_STATUS_MASK 0x80000000L
++//CP_ME1_PIPE3_INT_STATUS
++#define CP_ME1_PIPE3_INT_STATUS__CMP_QUERY_STATUS_INT_STATUS__SHIFT 0xc
++#define CP_ME1_PIPE3_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS__SHIFT 0xd
++#define CP_ME1_PIPE3_INT_STATUS__CP_ECC_ERROR_INT_STATUS__SHIFT 0xe
++#define CP_ME1_PIPE3_INT_STATUS__SUA_VIOLATION_INT_STATUS__SHIFT 0xf
++#define CP_ME1_PIPE3_INT_STATUS__GPF_INT_STATUS__SHIFT 0x10
++#define CP_ME1_PIPE3_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS__SHIFT 0x11
++#define CP_ME1_PIPE3_INT_STATUS__PRIV_REG_INT_STATUS__SHIFT 0x17
++#define CP_ME1_PIPE3_INT_STATUS__OPCODE_ERROR_INT_STATUS__SHIFT 0x18
++#define CP_ME1_PIPE3_INT_STATUS__TIME_STAMP_INT_STATUS__SHIFT 0x1a
++#define CP_ME1_PIPE3_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS__SHIFT 0x1b
++#define CP_ME1_PIPE3_INT_STATUS__GENERIC2_INT_STATUS__SHIFT 0x1d
++#define CP_ME1_PIPE3_INT_STATUS__GENERIC1_INT_STATUS__SHIFT 0x1e
++#define CP_ME1_PIPE3_INT_STATUS__GENERIC0_INT_STATUS__SHIFT 0x1f
++#define CP_ME1_PIPE3_INT_STATUS__CMP_QUERY_STATUS_INT_STATUS_MASK 0x00001000L
++#define CP_ME1_PIPE3_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS_MASK 0x00002000L
++#define CP_ME1_PIPE3_INT_STATUS__CP_ECC_ERROR_INT_STATUS_MASK 0x00004000L
++#define CP_ME1_PIPE3_INT_STATUS__SUA_VIOLATION_INT_STATUS_MASK 0x00008000L
++#define CP_ME1_PIPE3_INT_STATUS__GPF_INT_STATUS_MASK 0x00010000L
++#define CP_ME1_PIPE3_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS_MASK 0x00020000L
++#define CP_ME1_PIPE3_INT_STATUS__PRIV_REG_INT_STATUS_MASK 0x00800000L
++#define CP_ME1_PIPE3_INT_STATUS__OPCODE_ERROR_INT_STATUS_MASK 0x01000000L
++#define CP_ME1_PIPE3_INT_STATUS__TIME_STAMP_INT_STATUS_MASK 0x04000000L
++#define CP_ME1_PIPE3_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS_MASK 0x08000000L
++#define CP_ME1_PIPE3_INT_STATUS__GENERIC2_INT_STATUS_MASK 0x20000000L
++#define CP_ME1_PIPE3_INT_STATUS__GENERIC1_INT_STATUS_MASK 0x40000000L
++#define CP_ME1_PIPE3_INT_STATUS__GENERIC0_INT_STATUS_MASK 0x80000000L
++//CP_ME2_PIPE0_INT_STATUS
++#define CP_ME2_PIPE0_INT_STATUS__CMP_QUERY_STATUS_INT_STATUS__SHIFT 0xc
++#define CP_ME2_PIPE0_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS__SHIFT 0xd
++#define CP_ME2_PIPE0_INT_STATUS__CP_ECC_ERROR_INT_STATUS__SHIFT 0xe
++#define CP_ME2_PIPE0_INT_STATUS__SUA_VIOLATION_INT_STATUS__SHIFT 0xf
++#define CP_ME2_PIPE0_INT_STATUS__GPF_INT_STATUS__SHIFT 0x10
++#define CP_ME2_PIPE0_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS__SHIFT 0x11
++#define CP_ME2_PIPE0_INT_STATUS__PRIV_REG_INT_STATUS__SHIFT 0x17
++#define CP_ME2_PIPE0_INT_STATUS__OPCODE_ERROR_INT_STATUS__SHIFT 0x18
++#define CP_ME2_PIPE0_INT_STATUS__TIME_STAMP_INT_STATUS__SHIFT 0x1a
++#define CP_ME2_PIPE0_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS__SHIFT 0x1b
++#define CP_ME2_PIPE0_INT_STATUS__GENERIC2_INT_STATUS__SHIFT 0x1d
++#define CP_ME2_PIPE0_INT_STATUS__GENERIC1_INT_STATUS__SHIFT 0x1e
++#define CP_ME2_PIPE0_INT_STATUS__GENERIC0_INT_STATUS__SHIFT 0x1f
++#define CP_ME2_PIPE0_INT_STATUS__CMP_QUERY_STATUS_INT_STATUS_MASK 0x00001000L
++#define CP_ME2_PIPE0_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS_MASK 0x00002000L
++#define CP_ME2_PIPE0_INT_STATUS__CP_ECC_ERROR_INT_STATUS_MASK 0x00004000L
++#define CP_ME2_PIPE0_INT_STATUS__SUA_VIOLATION_INT_STATUS_MASK 0x00008000L
++#define CP_ME2_PIPE0_INT_STATUS__GPF_INT_STATUS_MASK 0x00010000L
++#define CP_ME2_PIPE0_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS_MASK 0x00020000L
++#define CP_ME2_PIPE0_INT_STATUS__PRIV_REG_INT_STATUS_MASK 0x00800000L
++#define CP_ME2_PIPE0_INT_STATUS__OPCODE_ERROR_INT_STATUS_MASK 0x01000000L
++#define CP_ME2_PIPE0_INT_STATUS__TIME_STAMP_INT_STATUS_MASK 0x04000000L
++#define CP_ME2_PIPE0_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS_MASK 0x08000000L
++#define CP_ME2_PIPE0_INT_STATUS__GENERIC2_INT_STATUS_MASK 0x20000000L
++#define CP_ME2_PIPE0_INT_STATUS__GENERIC1_INT_STATUS_MASK 0x40000000L
++#define CP_ME2_PIPE0_INT_STATUS__GENERIC0_INT_STATUS_MASK 0x80000000L
++//CP_ME2_PIPE1_INT_STATUS
++#define CP_ME2_PIPE1_INT_STATUS__CMP_QUERY_STATUS_INT_STATUS__SHIFT 0xc
++#define CP_ME2_PIPE1_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS__SHIFT 0xd
++#define CP_ME2_PIPE1_INT_STATUS__CP_ECC_ERROR_INT_STATUS__SHIFT 0xe
++#define CP_ME2_PIPE1_INT_STATUS__SUA_VIOLATION_INT_STATUS__SHIFT 0xf
++#define CP_ME2_PIPE1_INT_STATUS__GPF_INT_STATUS__SHIFT 0x10
++#define CP_ME2_PIPE1_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS__SHIFT 0x11
++#define CP_ME2_PIPE1_INT_STATUS__PRIV_REG_INT_STATUS__SHIFT 0x17
++#define CP_ME2_PIPE1_INT_STATUS__OPCODE_ERROR_INT_STATUS__SHIFT 0x18
++#define CP_ME2_PIPE1_INT_STATUS__TIME_STAMP_INT_STATUS__SHIFT 0x1a
++#define CP_ME2_PIPE1_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS__SHIFT 0x1b
++#define CP_ME2_PIPE1_INT_STATUS__GENERIC2_INT_STATUS__SHIFT 0x1d
++#define CP_ME2_PIPE1_INT_STATUS__GENERIC1_INT_STATUS__SHIFT 0x1e
++#define CP_ME2_PIPE1_INT_STATUS__GENERIC0_INT_STATUS__SHIFT 0x1f
++#define CP_ME2_PIPE1_INT_STATUS__CMP_QUERY_STATUS_INT_STATUS_MASK 0x00001000L
++#define CP_ME2_PIPE1_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS_MASK 0x00002000L
++#define CP_ME2_PIPE1_INT_STATUS__CP_ECC_ERROR_INT_STATUS_MASK 0x00004000L
++#define CP_ME2_PIPE1_INT_STATUS__SUA_VIOLATION_INT_STATUS_MASK 0x00008000L
++#define CP_ME2_PIPE1_INT_STATUS__GPF_INT_STATUS_MASK 0x00010000L
++#define CP_ME2_PIPE1_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS_MASK 0x00020000L
++#define CP_ME2_PIPE1_INT_STATUS__PRIV_REG_INT_STATUS_MASK 0x00800000L
++#define CP_ME2_PIPE1_INT_STATUS__OPCODE_ERROR_INT_STATUS_MASK 0x01000000L
++#define CP_ME2_PIPE1_INT_STATUS__TIME_STAMP_INT_STATUS_MASK 0x04000000L
++#define CP_ME2_PIPE1_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS_MASK 0x08000000L
++#define CP_ME2_PIPE1_INT_STATUS__GENERIC2_INT_STATUS_MASK 0x20000000L
++#define CP_ME2_PIPE1_INT_STATUS__GENERIC1_INT_STATUS_MASK 0x40000000L
++#define CP_ME2_PIPE1_INT_STATUS__GENERIC0_INT_STATUS_MASK 0x80000000L
++//CP_ME2_PIPE2_INT_STATUS
++#define CP_ME2_PIPE2_INT_STATUS__CMP_QUERY_STATUS_INT_STATUS__SHIFT 0xc
++#define CP_ME2_PIPE2_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS__SHIFT 0xd
++#define CP_ME2_PIPE2_INT_STATUS__CP_ECC_ERROR_INT_STATUS__SHIFT 0xe
++#define CP_ME2_PIPE2_INT_STATUS__SUA_VIOLATION_INT_STATUS__SHIFT 0xf
++#define CP_ME2_PIPE2_INT_STATUS__GPF_INT_STATUS__SHIFT 0x10
++#define CP_ME2_PIPE2_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS__SHIFT 0x11
++#define CP_ME2_PIPE2_INT_STATUS__PRIV_REG_INT_STATUS__SHIFT 0x17
++#define CP_ME2_PIPE2_INT_STATUS__OPCODE_ERROR_INT_STATUS__SHIFT 0x18
++#define CP_ME2_PIPE2_INT_STATUS__TIME_STAMP_INT_STATUS__SHIFT 0x1a
++#define CP_ME2_PIPE2_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS__SHIFT 0x1b
++#define CP_ME2_PIPE2_INT_STATUS__GENERIC2_INT_STATUS__SHIFT 0x1d
++#define CP_ME2_PIPE2_INT_STATUS__GENERIC1_INT_STATUS__SHIFT 0x1e
++#define CP_ME2_PIPE2_INT_STATUS__GENERIC0_INT_STATUS__SHIFT 0x1f
++#define CP_ME2_PIPE2_INT_STATUS__CMP_QUERY_STATUS_INT_STATUS_MASK 0x00001000L
++#define CP_ME2_PIPE2_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS_MASK 0x00002000L
++#define CP_ME2_PIPE2_INT_STATUS__CP_ECC_ERROR_INT_STATUS_MASK 0x00004000L
++#define CP_ME2_PIPE2_INT_STATUS__SUA_VIOLATION_INT_STATUS_MASK 0x00008000L
++#define CP_ME2_PIPE2_INT_STATUS__GPF_INT_STATUS_MASK 0x00010000L
++#define CP_ME2_PIPE2_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS_MASK 0x00020000L
++#define CP_ME2_PIPE2_INT_STATUS__PRIV_REG_INT_STATUS_MASK 0x00800000L
++#define CP_ME2_PIPE2_INT_STATUS__OPCODE_ERROR_INT_STATUS_MASK 0x01000000L
++#define CP_ME2_PIPE2_INT_STATUS__TIME_STAMP_INT_STATUS_MASK 0x04000000L
++#define CP_ME2_PIPE2_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS_MASK 0x08000000L
++#define CP_ME2_PIPE2_INT_STATUS__GENERIC2_INT_STATUS_MASK 0x20000000L
++#define CP_ME2_PIPE2_INT_STATUS__GENERIC1_INT_STATUS_MASK 0x40000000L
++#define CP_ME2_PIPE2_INT_STATUS__GENERIC0_INT_STATUS_MASK 0x80000000L
++//CP_ME2_PIPE3_INT_STATUS
++#define CP_ME2_PIPE3_INT_STATUS__CMP_QUERY_STATUS_INT_STATUS__SHIFT 0xc
++#define CP_ME2_PIPE3_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS__SHIFT 0xd
++#define CP_ME2_PIPE3_INT_STATUS__CP_ECC_ERROR_INT_STATUS__SHIFT 0xe
++#define CP_ME2_PIPE3_INT_STATUS__SUA_VIOLATION_INT_STATUS__SHIFT 0xf
++#define CP_ME2_PIPE3_INT_STATUS__GPF_INT_STATUS__SHIFT 0x10
++#define CP_ME2_PIPE3_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS__SHIFT 0x11
++#define CP_ME2_PIPE3_INT_STATUS__PRIV_REG_INT_STATUS__SHIFT 0x17
++#define CP_ME2_PIPE3_INT_STATUS__OPCODE_ERROR_INT_STATUS__SHIFT 0x18
++#define CP_ME2_PIPE3_INT_STATUS__TIME_STAMP_INT_STATUS__SHIFT 0x1a
++#define CP_ME2_PIPE3_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS__SHIFT 0x1b
++#define CP_ME2_PIPE3_INT_STATUS__GENERIC2_INT_STATUS__SHIFT 0x1d
++#define CP_ME2_PIPE3_INT_STATUS__GENERIC1_INT_STATUS__SHIFT 0x1e
++#define CP_ME2_PIPE3_INT_STATUS__GENERIC0_INT_STATUS__SHIFT 0x1f
++#define CP_ME2_PIPE3_INT_STATUS__CMP_QUERY_STATUS_INT_STATUS_MASK 0x00001000L
++#define CP_ME2_PIPE3_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS_MASK 0x00002000L
++#define CP_ME2_PIPE3_INT_STATUS__CP_ECC_ERROR_INT_STATUS_MASK 0x00004000L
++#define CP_ME2_PIPE3_INT_STATUS__SUA_VIOLATION_INT_STATUS_MASK 0x00008000L
++#define CP_ME2_PIPE3_INT_STATUS__GPF_INT_STATUS_MASK 0x00010000L
++#define CP_ME2_PIPE3_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS_MASK 0x00020000L
++#define CP_ME2_PIPE3_INT_STATUS__PRIV_REG_INT_STATUS_MASK 0x00800000L
++#define CP_ME2_PIPE3_INT_STATUS__OPCODE_ERROR_INT_STATUS_MASK 0x01000000L
++#define CP_ME2_PIPE3_INT_STATUS__TIME_STAMP_INT_STATUS_MASK 0x04000000L
++#define CP_ME2_PIPE3_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS_MASK 0x08000000L
++#define CP_ME2_PIPE3_INT_STATUS__GENERIC2_INT_STATUS_MASK 0x20000000L
++#define CP_ME2_PIPE3_INT_STATUS__GENERIC1_INT_STATUS_MASK 0x40000000L
++#define CP_ME2_PIPE3_INT_STATUS__GENERIC0_INT_STATUS_MASK 0x80000000L
++#define CP_ME1_INT_STAT_DEBUG__PRIV_REG_INT_ASSERTED__SHIFT 0x17
++#define CP_ME1_INT_STAT_DEBUG__PRIV_REG_INT_ASSERTED_MASK 0x00800000L
++#define CP_ME2_INT_STAT_DEBUG__PRIV_REG_INT_ASSERTED__SHIFT 0x17
++#define CP_ME2_INT_STAT_DEBUG__PRIV_REG_INT_ASSERTED_MASK 0x00800000L
++//CC_GC_EDC_CONFIG
++#define CC_GC_EDC_CONFIG__DIS_EDC__SHIFT 0x1
++#define CC_GC_EDC_CONFIG__DIS_EDC_MASK 0x00000002L
++//CP_ME1_PIPE_PRIORITY_CNTS
++#define CP_ME1_PIPE_PRIORITY_CNTS__PRIORITY1_CNT__SHIFT 0x0
++#define CP_ME1_PIPE_PRIORITY_CNTS__PRIORITY2A_CNT__SHIFT 0x8
++#define CP_ME1_PIPE_PRIORITY_CNTS__PRIORITY2B_CNT__SHIFT 0x10
++#define CP_ME1_PIPE_PRIORITY_CNTS__PRIORITY3_CNT__SHIFT 0x18
++#define CP_ME1_PIPE_PRIORITY_CNTS__PRIORITY1_CNT_MASK 0x000000FFL
++#define CP_ME1_PIPE_PRIORITY_CNTS__PRIORITY2A_CNT_MASK 0x0000FF00L
++#define CP_ME1_PIPE_PRIORITY_CNTS__PRIORITY2B_CNT_MASK 0x00FF0000L
++#define CP_ME1_PIPE_PRIORITY_CNTS__PRIORITY3_CNT_MASK 0xFF000000L
++//CP_ME1_PIPE0_PRIORITY
++#define CP_ME1_PIPE0_PRIORITY__PRIORITY__SHIFT 0x0
++#define CP_ME1_PIPE0_PRIORITY__PRIORITY_MASK 0x00000003L
++//CP_ME1_PIPE1_PRIORITY
++#define CP_ME1_PIPE1_PRIORITY__PRIORITY__SHIFT 0x0
++#define CP_ME1_PIPE1_PRIORITY__PRIORITY_MASK 0x00000003L
++//CP_ME1_PIPE2_PRIORITY
++#define CP_ME1_PIPE2_PRIORITY__PRIORITY__SHIFT 0x0
++#define CP_ME1_PIPE2_PRIORITY__PRIORITY_MASK 0x00000003L
++//CP_ME1_PIPE3_PRIORITY
++#define CP_ME1_PIPE3_PRIORITY__PRIORITY__SHIFT 0x0
++#define CP_ME1_PIPE3_PRIORITY__PRIORITY_MASK 0x00000003L
++//CP_ME2_PIPE_PRIORITY_CNTS
++#define CP_ME2_PIPE_PRIORITY_CNTS__PRIORITY1_CNT__SHIFT 0x0
++#define CP_ME2_PIPE_PRIORITY_CNTS__PRIORITY2A_CNT__SHIFT 0x8
++#define CP_ME2_PIPE_PRIORITY_CNTS__PRIORITY2B_CNT__SHIFT 0x10
++#define CP_ME2_PIPE_PRIORITY_CNTS__PRIORITY3_CNT__SHIFT 0x18
++#define CP_ME2_PIPE_PRIORITY_CNTS__PRIORITY1_CNT_MASK 0x000000FFL
++#define CP_ME2_PIPE_PRIORITY_CNTS__PRIORITY2A_CNT_MASK 0x0000FF00L
++#define CP_ME2_PIPE_PRIORITY_CNTS__PRIORITY2B_CNT_MASK 0x00FF0000L
++#define CP_ME2_PIPE_PRIORITY_CNTS__PRIORITY3_CNT_MASK 0xFF000000L
++//CP_ME2_PIPE0_PRIORITY
++#define CP_ME2_PIPE0_PRIORITY__PRIORITY__SHIFT 0x0
++#define CP_ME2_PIPE0_PRIORITY__PRIORITY_MASK 0x00000003L
++//CP_ME2_PIPE1_PRIORITY
++#define CP_ME2_PIPE1_PRIORITY__PRIORITY__SHIFT 0x0
++#define CP_ME2_PIPE1_PRIORITY__PRIORITY_MASK 0x00000003L
++//CP_ME2_PIPE2_PRIORITY
++#define CP_ME2_PIPE2_PRIORITY__PRIORITY__SHIFT 0x0
++#define CP_ME2_PIPE2_PRIORITY__PRIORITY_MASK 0x00000003L
++//CP_ME2_PIPE3_PRIORITY
++#define CP_ME2_PIPE3_PRIORITY__PRIORITY__SHIFT 0x0
++#define CP_ME2_PIPE3_PRIORITY__PRIORITY_MASK 0x00000003L
++//CP_CE_PRGRM_CNTR_START
++#define CP_CE_PRGRM_CNTR_START__IP_START__SHIFT 0x0
++#define CP_CE_PRGRM_CNTR_START__IP_START_MASK 0x000007FFL
++//CP_PFP_PRGRM_CNTR_START
++#define CP_PFP_PRGRM_CNTR_START__IP_START__SHIFT 0x0
++#define CP_PFP_PRGRM_CNTR_START__IP_START_MASK 0x00001FFFL
++//CP_ME_PRGRM_CNTR_START
++#define CP_ME_PRGRM_CNTR_START__IP_START__SHIFT 0x0
++#define CP_ME_PRGRM_CNTR_START__IP_START_MASK 0x00000FFFL
++//CP_MEC1_PRGRM_CNTR_START
++#define CP_MEC1_PRGRM_CNTR_START__IP_START__SHIFT 0x0
++#define CP_MEC1_PRGRM_CNTR_START__IP_START_MASK 0x0000FFFFL
++//CP_MEC2_PRGRM_CNTR_START
++#define CP_MEC2_PRGRM_CNTR_START__IP_START__SHIFT 0x0
++#define CP_MEC2_PRGRM_CNTR_START__IP_START_MASK 0x0000FFFFL
++//CP_CE_INTR_ROUTINE_START
++#define CP_CE_INTR_ROUTINE_START__IR_START__SHIFT 0x0
++#define CP_CE_INTR_ROUTINE_START__IR_START_MASK 0x000007FFL
++//CP_PFP_INTR_ROUTINE_START
++#define CP_PFP_INTR_ROUTINE_START__IR_START__SHIFT 0x0
++#define CP_PFP_INTR_ROUTINE_START__IR_START_MASK 0x00001FFFL
++//CP_ME_INTR_ROUTINE_START
++#define CP_ME_INTR_ROUTINE_START__IR_START__SHIFT 0x0
++#define CP_ME_INTR_ROUTINE_START__IR_START_MASK 0x00000FFFL
++//CP_MEC1_INTR_ROUTINE_START
++#define CP_MEC1_INTR_ROUTINE_START__IR_START__SHIFT 0x0
++#define CP_MEC1_INTR_ROUTINE_START__IR_START_MASK 0x0000FFFFL
++//CP_MEC2_INTR_ROUTINE_START
++#define CP_MEC2_INTR_ROUTINE_START__IR_START__SHIFT 0x0
++#define CP_MEC2_INTR_ROUTINE_START__IR_START_MASK 0x0000FFFFL
++//CP_CONTEXT_CNTL
++#define CP_CONTEXT_CNTL__ME0PIPE0_MAX_WD_CNTX__SHIFT 0x0
++#define CP_CONTEXT_CNTL__ME0PIPE0_MAX_PIPE_CNTX__SHIFT 0x4
++#define CP_CONTEXT_CNTL__ME0PIPE1_MAX_WD_CNTX__SHIFT 0x10
++#define CP_CONTEXT_CNTL__ME0PIPE1_MAX_PIPE_CNTX__SHIFT 0x14
++#define CP_CONTEXT_CNTL__ME0PIPE0_MAX_WD_CNTX_MASK 0x00000007L
++#define CP_CONTEXT_CNTL__ME0PIPE0_MAX_PIPE_CNTX_MASK 0x00000070L
++#define CP_CONTEXT_CNTL__ME0PIPE1_MAX_WD_CNTX_MASK 0x00070000L
++#define CP_CONTEXT_CNTL__ME0PIPE1_MAX_PIPE_CNTX_MASK 0x00700000L
++//CP_MAX_CONTEXT
++#define CP_MAX_CONTEXT__MAX_CONTEXT__SHIFT 0x0
++#define CP_MAX_CONTEXT__MAX_CONTEXT_MASK 0x00000007L
++//CP_IQ_WAIT_TIME1
++#define CP_IQ_WAIT_TIME1__IB_OFFLOAD__SHIFT 0x0
++#define CP_IQ_WAIT_TIME1__ATOMIC_OFFLOAD__SHIFT 0x8
++#define CP_IQ_WAIT_TIME1__WRM_OFFLOAD__SHIFT 0x10
++#define CP_IQ_WAIT_TIME1__GWS__SHIFT 0x18
++#define CP_IQ_WAIT_TIME1__IB_OFFLOAD_MASK 0x000000FFL
++#define CP_IQ_WAIT_TIME1__ATOMIC_OFFLOAD_MASK 0x0000FF00L
++#define CP_IQ_WAIT_TIME1__WRM_OFFLOAD_MASK 0x00FF0000L
++#define CP_IQ_WAIT_TIME1__GWS_MASK 0xFF000000L
++//CP_IQ_WAIT_TIME2
++#define CP_IQ_WAIT_TIME2__QUE_SLEEP__SHIFT 0x0
++#define CP_IQ_WAIT_TIME2__SCH_WAVE__SHIFT 0x8
++#define CP_IQ_WAIT_TIME2__SEM_REARM__SHIFT 0x10
++#define CP_IQ_WAIT_TIME2__DEQ_RETRY__SHIFT 0x18
++#define CP_IQ_WAIT_TIME2__QUE_SLEEP_MASK 0x000000FFL
++#define CP_IQ_WAIT_TIME2__SCH_WAVE_MASK 0x0000FF00L
++#define CP_IQ_WAIT_TIME2__SEM_REARM_MASK 0x00FF0000L
++#define CP_IQ_WAIT_TIME2__DEQ_RETRY_MASK 0xFF000000L
++//CP_RB0_BASE_HI
++#define CP_RB0_BASE_HI__RB_BASE_HI__SHIFT 0x0
++#define CP_RB0_BASE_HI__RB_BASE_HI_MASK 0x000000FFL
++//CP_RB1_BASE_HI
++#define CP_RB1_BASE_HI__RB_BASE_HI__SHIFT 0x0
++#define CP_RB1_BASE_HI__RB_BASE_HI_MASK 0x000000FFL
++//CP_VMID_RESET
++#define CP_VMID_RESET__RESET_REQUEST__SHIFT 0x0
++#define CP_VMID_RESET__RESET_REQUEST_MASK 0x0000FFFFL
++//CPC_INT_CNTL
++#define CPC_INT_CNTL__CMP_QUERY_STATUS_INT_ENABLE__SHIFT 0xc
++#define CPC_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE__SHIFT 0xd
++#define CPC_INT_CNTL__CP_ECC_ERROR_INT_ENABLE__SHIFT 0xe
++#define CPC_INT_CNTL__SUA_VIOLATION_INT_ENABLE__SHIFT 0xf
++#define CPC_INT_CNTL__GPF_INT_ENABLE__SHIFT 0x10
++#define CPC_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE__SHIFT 0x11
++#define CPC_INT_CNTL__PRIV_REG_INT_ENABLE__SHIFT 0x17
++#define CPC_INT_CNTL__OPCODE_ERROR_INT_ENABLE__SHIFT 0x18
++#define CPC_INT_CNTL__TIME_STAMP_INT_ENABLE__SHIFT 0x1a
++#define CPC_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE__SHIFT 0x1b
++#define CPC_INT_CNTL__GENERIC2_INT_ENABLE__SHIFT 0x1d
++#define CPC_INT_CNTL__GENERIC1_INT_ENABLE__SHIFT 0x1e
++#define CPC_INT_CNTL__GENERIC0_INT_ENABLE__SHIFT 0x1f
++#define CPC_INT_CNTL__CMP_QUERY_STATUS_INT_ENABLE_MASK 0x00001000L
++#define CPC_INT_CNTL__DEQUEUE_REQUEST_INT_ENABLE_MASK 0x00002000L
++#define CPC_INT_CNTL__CP_ECC_ERROR_INT_ENABLE_MASK 0x00004000L
++#define CPC_INT_CNTL__SUA_VIOLATION_INT_ENABLE_MASK 0x00008000L
++#define CPC_INT_CNTL__GPF_INT_ENABLE_MASK 0x00010000L
++#define CPC_INT_CNTL__WRM_POLL_TIMEOUT_INT_ENABLE_MASK 0x00020000L
++#define CPC_INT_CNTL__PRIV_REG_INT_ENABLE_MASK 0x00800000L
++#define CPC_INT_CNTL__OPCODE_ERROR_INT_ENABLE_MASK 0x01000000L
++#define CPC_INT_CNTL__TIME_STAMP_INT_ENABLE_MASK 0x04000000L
++#define CPC_INT_CNTL__RESERVED_BIT_ERROR_INT_ENABLE_MASK 0x08000000L
++#define CPC_INT_CNTL__GENERIC2_INT_ENABLE_MASK 0x20000000L
++#define CPC_INT_CNTL__GENERIC1_INT_ENABLE_MASK 0x40000000L
++#define CPC_INT_CNTL__GENERIC0_INT_ENABLE_MASK 0x80000000L
++//CPC_INT_STATUS
++#define CPC_INT_STATUS__CMP_QUERY_STATUS_INT_STATUS__SHIFT 0xc
++#define CPC_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS__SHIFT 0xd
++#define CPC_INT_STATUS__CP_ECC_ERROR_INT_STATUS__SHIFT 0xe
++#define CPC_INT_STATUS__SUA_VIOLATION_INT_STATUS__SHIFT 0xf
++#define CPC_INT_STATUS__GPF_INT_STATUS__SHIFT 0x10
++#define CPC_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS__SHIFT 0x11
++#define CPC_INT_STATUS__PRIV_REG_INT_STATUS__SHIFT 0x17
++#define CPC_INT_STATUS__OPCODE_ERROR_INT_STATUS__SHIFT 0x18
++#define CPC_INT_STATUS__TIME_STAMP_INT_STATUS__SHIFT 0x1a
++#define CPC_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS__SHIFT 0x1b
++#define CPC_INT_STATUS__GENERIC2_INT_STATUS__SHIFT 0x1d
++#define CPC_INT_STATUS__GENERIC1_INT_STATUS__SHIFT 0x1e
++#define CPC_INT_STATUS__GENERIC0_INT_STATUS__SHIFT 0x1f
++#define CPC_INT_STATUS__CMP_QUERY_STATUS_INT_STATUS_MASK 0x00001000L
++#define CPC_INT_STATUS__DEQUEUE_REQUEST_INT_STATUS_MASK 0x00002000L
++#define CPC_INT_STATUS__CP_ECC_ERROR_INT_STATUS_MASK 0x00004000L
++#define CPC_INT_STATUS__SUA_VIOLATION_INT_STATUS_MASK 0x00008000L
++#define CPC_INT_STATUS__GPF_INT_STATUS_MASK 0x00010000L
++#define CPC_INT_STATUS__WRM_POLL_TIMEOUT_INT_STATUS_MASK 0x00020000L
++#define CPC_INT_STATUS__PRIV_REG_INT_STATUS_MASK 0x00800000L
++#define CPC_INT_STATUS__OPCODE_ERROR_INT_STATUS_MASK 0x01000000L
++#define CPC_INT_STATUS__TIME_STAMP_INT_STATUS_MASK 0x04000000L
++#define CPC_INT_STATUS__RESERVED_BIT_ERROR_INT_STATUS_MASK 0x08000000L
++#define CPC_INT_STATUS__GENERIC2_INT_STATUS_MASK 0x20000000L
++#define CPC_INT_STATUS__GENERIC1_INT_STATUS_MASK 0x40000000L
++#define CPC_INT_STATUS__GENERIC0_INT_STATUS_MASK 0x80000000L
++//CP_VMID_PREEMPT
++#define CP_VMID_PREEMPT__PREEMPT_REQUEST__SHIFT 0x0
++#define CP_VMID_PREEMPT__VIRT_COMMAND__SHIFT 0x10
++#define CP_VMID_PREEMPT__PREEMPT_REQUEST_MASK 0x0000FFFFL
++#define CP_VMID_PREEMPT__VIRT_COMMAND_MASK 0x000F0000L
++//CPC_INT_CNTX_ID
++#define CPC_INT_CNTX_ID__CNTX_ID__SHIFT 0x0
++#define CPC_INT_CNTX_ID__CNTX_ID_MASK 0xFFFFFFFFL
++//CP_PQ_STATUS
++#define CP_PQ_STATUS__DOORBELL_UPDATED__SHIFT 0x0
++#define CP_PQ_STATUS__DOORBELL_ENABLE__SHIFT 0x1
++#define CP_PQ_STATUS__DOORBELL_UPDATED_MASK 0x00000001L
++#define CP_PQ_STATUS__DOORBELL_ENABLE_MASK 0x00000002L
++//CP_CPC_IC_BASE_LO
++#define CP_CPC_IC_BASE_LO__IC_BASE_LO__SHIFT 0xc
++#define CP_CPC_IC_BASE_LO__IC_BASE_LO_MASK 0xFFFFF000L
++//CP_CPC_IC_BASE_HI
++#define CP_CPC_IC_BASE_HI__IC_BASE_HI__SHIFT 0x0
++#define CP_CPC_IC_BASE_HI__IC_BASE_HI_MASK 0x0000FFFFL
++//CP_CPC_IC_BASE_CNTL
++#define CP_CPC_IC_BASE_CNTL__VMID__SHIFT 0x0
++#define CP_CPC_IC_BASE_CNTL__CACHE_POLICY__SHIFT 0x18
++#define CP_CPC_IC_BASE_CNTL__VMID_MASK 0x0000000FL
++#define CP_CPC_IC_BASE_CNTL__CACHE_POLICY_MASK 0x01000000L
++//CP_CPC_IC_OP_CNTL
++#define CP_CPC_IC_OP_CNTL__INVALIDATE_CACHE__SHIFT 0x0
++#define CP_CPC_IC_OP_CNTL__PRIME_ICACHE__SHIFT 0x4
++#define CP_CPC_IC_OP_CNTL__ICACHE_PRIMED__SHIFT 0x5
++#define CP_CPC_IC_OP_CNTL__INVALIDATE_CACHE_MASK 0x00000001L
++#define CP_CPC_IC_OP_CNTL__PRIME_ICACHE_MASK 0x00000010L
++#define CP_CPC_IC_OP_CNTL__ICACHE_PRIMED_MASK 0x00000020L
++//CP_MEC1_F32_INT_DIS
++#define CP_MEC1_F32_INT_DIS__EDC_ROQ_FED_INT__SHIFT 0x0
++#define CP_MEC1_F32_INT_DIS__PRIV_REG_INT__SHIFT 0x1
++#define CP_MEC1_F32_INT_DIS__RESERVED_BIT_ERR_INT__SHIFT 0x2
++#define CP_MEC1_F32_INT_DIS__EDC_TC_FED_INT__SHIFT 0x3
++#define CP_MEC1_F32_INT_DIS__EDC_GDS_FED_INT__SHIFT 0x4
++#define CP_MEC1_F32_INT_DIS__EDC_SCRATCH_FED_INT__SHIFT 0x5
++#define CP_MEC1_F32_INT_DIS__WAVE_RESTORE_INT__SHIFT 0x6
++#define CP_MEC1_F32_INT_DIS__SUA_VIOLATION_INT__SHIFT 0x7
++#define CP_MEC1_F32_INT_DIS__EDC_DMA_FED_INT__SHIFT 0x8
++#define CP_MEC1_F32_INT_DIS__IQ_TIMER_INT__SHIFT 0x9
++#define CP_MEC1_F32_INT_DIS__GPF_INT_CPF__SHIFT 0xa
++#define CP_MEC1_F32_INT_DIS__GPF_INT_DMA__SHIFT 0xb
++#define CP_MEC1_F32_INT_DIS__GPF_INT_CPC__SHIFT 0xc
++#define CP_MEC1_F32_INT_DIS__EDC_SR_MEM_FED_INT__SHIFT 0xd
++#define CP_MEC1_F32_INT_DIS__QUEUE_MESSAGE_INT__SHIFT 0xe
++#define CP_MEC1_F32_INT_DIS__FATAL_EDC_ERROR_INT__SHIFT 0xf
++#define CP_MEC1_F32_INT_DIS__EDC_ROQ_FED_INT_MASK 0x00000001L
++#define CP_MEC1_F32_INT_DIS__PRIV_REG_INT_MASK 0x00000002L
++#define CP_MEC1_F32_INT_DIS__RESERVED_BIT_ERR_INT_MASK 0x00000004L
++#define CP_MEC1_F32_INT_DIS__EDC_TC_FED_INT_MASK 0x00000008L
++#define CP_MEC1_F32_INT_DIS__EDC_GDS_FED_INT_MASK 0x00000010L
++#define CP_MEC1_F32_INT_DIS__EDC_SCRATCH_FED_INT_MASK 0x00000020L
++#define CP_MEC1_F32_INT_DIS__WAVE_RESTORE_INT_MASK 0x00000040L
++#define CP_MEC1_F32_INT_DIS__SUA_VIOLATION_INT_MASK 0x00000080L
++#define CP_MEC1_F32_INT_DIS__EDC_DMA_FED_INT_MASK 0x00000100L
++#define CP_MEC1_F32_INT_DIS__IQ_TIMER_INT_MASK 0x00000200L
++#define CP_MEC1_F32_INT_DIS__GPF_INT_CPF_MASK 0x00000400L
++#define CP_MEC1_F32_INT_DIS__GPF_INT_DMA_MASK 0x00000800L
++#define CP_MEC1_F32_INT_DIS__GPF_INT_CPC_MASK 0x00001000L
++#define CP_MEC1_F32_INT_DIS__EDC_SR_MEM_FED_INT_MASK 0x00002000L
++#define CP_MEC1_F32_INT_DIS__QUEUE_MESSAGE_INT_MASK 0x00004000L
++#define CP_MEC1_F32_INT_DIS__FATAL_EDC_ERROR_INT_MASK 0x00008000L
++//CP_MEC2_F32_INT_DIS
++#define CP_MEC2_F32_INT_DIS__EDC_ROQ_FED_INT__SHIFT 0x0
++#define CP_MEC2_F32_INT_DIS__PRIV_REG_INT__SHIFT 0x1
++#define CP_MEC2_F32_INT_DIS__RESERVED_BIT_ERR_INT__SHIFT 0x2
++#define CP_MEC2_F32_INT_DIS__EDC_TC_FED_INT__SHIFT 0x3
++#define CP_MEC2_F32_INT_DIS__EDC_GDS_FED_INT__SHIFT 0x4
++#define CP_MEC2_F32_INT_DIS__EDC_SCRATCH_FED_INT__SHIFT 0x5
++#define CP_MEC2_F32_INT_DIS__WAVE_RESTORE_INT__SHIFT 0x6
++#define CP_MEC2_F32_INT_DIS__SUA_VIOLATION_INT__SHIFT 0x7
++#define CP_MEC2_F32_INT_DIS__EDC_DMA_FED_INT__SHIFT 0x8
++#define CP_MEC2_F32_INT_DIS__IQ_TIMER_INT__SHIFT 0x9
++#define CP_MEC2_F32_INT_DIS__GPF_INT_CPF__SHIFT 0xa
++#define CP_MEC2_F32_INT_DIS__GPF_INT_DMA__SHIFT 0xb
++#define CP_MEC2_F32_INT_DIS__GPF_INT_CPC__SHIFT 0xc
++#define CP_MEC2_F32_INT_DIS__EDC_SR_MEM_FED_INT__SHIFT 0xd
++#define CP_MEC2_F32_INT_DIS__QUEUE_MESSAGE_INT__SHIFT 0xe
++#define CP_MEC2_F32_INT_DIS__FATAL_EDC_ERROR_INT__SHIFT 0xf
++#define CP_MEC2_F32_INT_DIS__EDC_ROQ_FED_INT_MASK 0x00000001L
++#define CP_MEC2_F32_INT_DIS__PRIV_REG_INT_MASK 0x00000002L
++#define CP_MEC2_F32_INT_DIS__RESERVED_BIT_ERR_INT_MASK 0x00000004L
++#define CP_MEC2_F32_INT_DIS__EDC_TC_FED_INT_MASK 0x00000008L
++#define CP_MEC2_F32_INT_DIS__EDC_GDS_FED_INT_MASK 0x00000010L
++#define CP_MEC2_F32_INT_DIS__EDC_SCRATCH_FED_INT_MASK 0x00000020L
++#define CP_MEC2_F32_INT_DIS__WAVE_RESTORE_INT_MASK 0x00000040L
++#define CP_MEC2_F32_INT_DIS__SUA_VIOLATION_INT_MASK 0x00000080L
++#define CP_MEC2_F32_INT_DIS__EDC_DMA_FED_INT_MASK 0x00000100L
++#define CP_MEC2_F32_INT_DIS__IQ_TIMER_INT_MASK 0x00000200L
++#define CP_MEC2_F32_INT_DIS__GPF_INT_CPF_MASK 0x00000400L
++#define CP_MEC2_F32_INT_DIS__GPF_INT_DMA_MASK 0x00000800L
++#define CP_MEC2_F32_INT_DIS__GPF_INT_CPC_MASK 0x00001000L
++#define CP_MEC2_F32_INT_DIS__EDC_SR_MEM_FED_INT_MASK 0x00002000L
++#define CP_MEC2_F32_INT_DIS__QUEUE_MESSAGE_INT_MASK 0x00004000L
++#define CP_MEC2_F32_INT_DIS__FATAL_EDC_ERROR_INT_MASK 0x00008000L
++//CP_VMID_STATUS
++#define CP_VMID_STATUS__PREEMPT_DE_STATUS__SHIFT 0x0
++#define CP_VMID_STATUS__PREEMPT_CE_STATUS__SHIFT 0x10
++#define CP_VMID_STATUS__PREEMPT_DE_STATUS_MASK 0x0000FFFFL
++#define CP_VMID_STATUS__PREEMPT_CE_STATUS_MASK 0xFFFF0000L
++
++
++// addressBlock: gc_cppdec2
++//CP_RB_DOORBELL_CONTROL_SCH_0
++#define CP_RB_DOORBELL_CONTROL_SCH_0__DOORBELL_OFFSET__SHIFT 0x2
++#define CP_RB_DOORBELL_CONTROL_SCH_0__DOORBELL_EN__SHIFT 0x1e
++#define CP_RB_DOORBELL_CONTROL_SCH_0__DOORBELL_HIT__SHIFT 0x1f
++#define CP_RB_DOORBELL_CONTROL_SCH_0__DOORBELL_OFFSET_MASK 0x0FFFFFFCL
++#define CP_RB_DOORBELL_CONTROL_SCH_0__DOORBELL_EN_MASK 0x40000000L
++#define CP_RB_DOORBELL_CONTROL_SCH_0__DOORBELL_HIT_MASK 0x80000000L
++//CP_RB_DOORBELL_CONTROL_SCH_1
++#define CP_RB_DOORBELL_CONTROL_SCH_1__DOORBELL_OFFSET__SHIFT 0x2
++#define CP_RB_DOORBELL_CONTROL_SCH_1__DOORBELL_EN__SHIFT 0x1e
++#define CP_RB_DOORBELL_CONTROL_SCH_1__DOORBELL_HIT__SHIFT 0x1f
++#define CP_RB_DOORBELL_CONTROL_SCH_1__DOORBELL_OFFSET_MASK 0x0FFFFFFCL
++#define CP_RB_DOORBELL_CONTROL_SCH_1__DOORBELL_EN_MASK 0x40000000L
++#define CP_RB_DOORBELL_CONTROL_SCH_1__DOORBELL_HIT_MASK 0x80000000L
++//CP_RB_DOORBELL_CONTROL_SCH_2
++#define CP_RB_DOORBELL_CONTROL_SCH_2__DOORBELL_OFFSET__SHIFT 0x2
++#define CP_RB_DOORBELL_CONTROL_SCH_2__DOORBELL_EN__SHIFT 0x1e
++#define CP_RB_DOORBELL_CONTROL_SCH_2__DOORBELL_HIT__SHIFT 0x1f
++#define CP_RB_DOORBELL_CONTROL_SCH_2__DOORBELL_OFFSET_MASK 0x0FFFFFFCL
++#define CP_RB_DOORBELL_CONTROL_SCH_2__DOORBELL_EN_MASK 0x40000000L
++#define CP_RB_DOORBELL_CONTROL_SCH_2__DOORBELL_HIT_MASK 0x80000000L
++//CP_RB_DOORBELL_CONTROL_SCH_3
++#define CP_RB_DOORBELL_CONTROL_SCH_3__DOORBELL_OFFSET__SHIFT 0x2
++#define CP_RB_DOORBELL_CONTROL_SCH_3__DOORBELL_EN__SHIFT 0x1e
++#define CP_RB_DOORBELL_CONTROL_SCH_3__DOORBELL_HIT__SHIFT 0x1f
++#define CP_RB_DOORBELL_CONTROL_SCH_3__DOORBELL_OFFSET_MASK 0x0FFFFFFCL
++#define CP_RB_DOORBELL_CONTROL_SCH_3__DOORBELL_EN_MASK 0x40000000L
++#define CP_RB_DOORBELL_CONTROL_SCH_3__DOORBELL_HIT_MASK 0x80000000L
++//CP_RB_DOORBELL_CONTROL_SCH_4
++#define CP_RB_DOORBELL_CONTROL_SCH_4__DOORBELL_OFFSET__SHIFT 0x2
++#define CP_RB_DOORBELL_CONTROL_SCH_4__DOORBELL_EN__SHIFT 0x1e
++#define CP_RB_DOORBELL_CONTROL_SCH_4__DOORBELL_HIT__SHIFT 0x1f
++#define CP_RB_DOORBELL_CONTROL_SCH_4__DOORBELL_OFFSET_MASK 0x0FFFFFFCL
++#define CP_RB_DOORBELL_CONTROL_SCH_4__DOORBELL_EN_MASK 0x40000000L
++#define CP_RB_DOORBELL_CONTROL_SCH_4__DOORBELL_HIT_MASK 0x80000000L
++//CP_RB_DOORBELL_CONTROL_SCH_5
++#define CP_RB_DOORBELL_CONTROL_SCH_5__DOORBELL_OFFSET__SHIFT 0x2
++#define CP_RB_DOORBELL_CONTROL_SCH_5__DOORBELL_EN__SHIFT 0x1e
++#define CP_RB_DOORBELL_CONTROL_SCH_5__DOORBELL_HIT__SHIFT 0x1f
++#define CP_RB_DOORBELL_CONTROL_SCH_5__DOORBELL_OFFSET_MASK 0x0FFFFFFCL
++#define CP_RB_DOORBELL_CONTROL_SCH_5__DOORBELL_EN_MASK 0x40000000L
++#define CP_RB_DOORBELL_CONTROL_SCH_5__DOORBELL_HIT_MASK 0x80000000L
++//CP_RB_DOORBELL_CONTROL_SCH_6
++#define CP_RB_DOORBELL_CONTROL_SCH_6__DOORBELL_OFFSET__SHIFT 0x2
++#define CP_RB_DOORBELL_CONTROL_SCH_6__DOORBELL_EN__SHIFT 0x1e
++#define CP_RB_DOORBELL_CONTROL_SCH_6__DOORBELL_HIT__SHIFT 0x1f
++#define CP_RB_DOORBELL_CONTROL_SCH_6__DOORBELL_OFFSET_MASK 0x0FFFFFFCL
++#define CP_RB_DOORBELL_CONTROL_SCH_6__DOORBELL_EN_MASK 0x40000000L
++#define CP_RB_DOORBELL_CONTROL_SCH_6__DOORBELL_HIT_MASK 0x80000000L
++//CP_RB_DOORBELL_CONTROL_SCH_7
++#define CP_RB_DOORBELL_CONTROL_SCH_7__DOORBELL_OFFSET__SHIFT 0x2
++#define CP_RB_DOORBELL_CONTROL_SCH_7__DOORBELL_EN__SHIFT 0x1e
++#define CP_RB_DOORBELL_CONTROL_SCH_7__DOORBELL_HIT__SHIFT 0x1f
++#define CP_RB_DOORBELL_CONTROL_SCH_7__DOORBELL_OFFSET_MASK 0x0FFFFFFCL
++#define CP_RB_DOORBELL_CONTROL_SCH_7__DOORBELL_EN_MASK 0x40000000L
++#define CP_RB_DOORBELL_CONTROL_SCH_7__DOORBELL_HIT_MASK 0x80000000L
++//CP_RB_DOORBELL_CLEAR
++#define CP_RB_DOORBELL_CLEAR__MAPPED_QUEUE__SHIFT 0x0
++#define CP_RB_DOORBELL_CLEAR__MAPPED_QUE_DOORBELL_EN_CLEAR__SHIFT 0x8
++#define CP_RB_DOORBELL_CLEAR__MAPPED_QUE_DOORBELL_HIT_CLEAR__SHIFT 0x9
++#define CP_RB_DOORBELL_CLEAR__MASTER_DOORBELL_EN_CLEAR__SHIFT 0xa
++#define CP_RB_DOORBELL_CLEAR__MASTER_DOORBELL_HIT_CLEAR__SHIFT 0xb
++#define CP_RB_DOORBELL_CLEAR__QUEUES_DOORBELL_EN_CLEAR__SHIFT 0xc
++#define CP_RB_DOORBELL_CLEAR__QUEUES_DOORBELL_HIT_CLEAR__SHIFT 0xd
++#define CP_RB_DOORBELL_CLEAR__MAPPED_QUEUE_MASK 0x00000007L
++#define CP_RB_DOORBELL_CLEAR__MAPPED_QUE_DOORBELL_EN_CLEAR_MASK 0x00000100L
++#define CP_RB_DOORBELL_CLEAR__MAPPED_QUE_DOORBELL_HIT_CLEAR_MASK 0x00000200L
++#define CP_RB_DOORBELL_CLEAR__MASTER_DOORBELL_EN_CLEAR_MASK 0x00000400L
++#define CP_RB_DOORBELL_CLEAR__MASTER_DOORBELL_HIT_CLEAR_MASK 0x00000800L
++#define CP_RB_DOORBELL_CLEAR__QUEUES_DOORBELL_EN_CLEAR_MASK 0x00001000L
++#define CP_RB_DOORBELL_CLEAR__QUEUES_DOORBELL_HIT_CLEAR_MASK 0x00002000L
++//CP_GFX_MQD_CONTROL
++#define CP_GFX_MQD_CONTROL__VMID__SHIFT 0x0
++#define CP_GFX_MQD_CONTROL__EXE_DISABLE__SHIFT 0x17
++#define CP_GFX_MQD_CONTROL__CACHE_POLICY__SHIFT 0x18
++#define CP_GFX_MQD_CONTROL__VMID_MASK 0x0000000FL
++#define CP_GFX_MQD_CONTROL__EXE_DISABLE_MASK 0x00800000L
++#define CP_GFX_MQD_CONTROL__CACHE_POLICY_MASK 0x01000000L
++//CP_GFX_MQD_BASE_ADDR
++#define CP_GFX_MQD_BASE_ADDR__BASE_ADDR__SHIFT 0x2
++#define CP_GFX_MQD_BASE_ADDR__BASE_ADDR_MASK 0xFFFFFFFCL
++//CP_GFX_MQD_BASE_ADDR_HI
++#define CP_GFX_MQD_BASE_ADDR_HI__BASE_ADDR_HI__SHIFT 0x0
++#define CP_GFX_MQD_BASE_ADDR_HI__BASE_ADDR_HI_MASK 0x0000FFFFL
++//CP_RB_STATUS
++#define CP_RB_STATUS__DOORBELL_UPDATED__SHIFT 0x0
++#define CP_RB_STATUS__DOORBELL_ENABLE__SHIFT 0x1
++#define CP_RB_STATUS__DOORBELL_UPDATED_MASK 0x00000001L
++#define CP_RB_STATUS__DOORBELL_ENABLE_MASK 0x00000002L
++//CPG_UTCL1_STATUS
++#define CPG_UTCL1_STATUS__FAULT_DETECTED__SHIFT 0x0
++#define CPG_UTCL1_STATUS__RETRY_DETECTED__SHIFT 0x1
++#define CPG_UTCL1_STATUS__PRT_DETECTED__SHIFT 0x2
++#define CPG_UTCL1_STATUS__FAULT_UTCL1ID__SHIFT 0x8
++#define CPG_UTCL1_STATUS__RETRY_UTCL1ID__SHIFT 0x10
++#define CPG_UTCL1_STATUS__PRT_UTCL1ID__SHIFT 0x18
++#define CPG_UTCL1_STATUS__FAULT_DETECTED_MASK 0x00000001L
++#define CPG_UTCL1_STATUS__RETRY_DETECTED_MASK 0x00000002L
++#define CPG_UTCL1_STATUS__PRT_DETECTED_MASK 0x00000004L
++#define CPG_UTCL1_STATUS__FAULT_UTCL1ID_MASK 0x00003F00L
++#define CPG_UTCL1_STATUS__RETRY_UTCL1ID_MASK 0x003F0000L
++#define CPG_UTCL1_STATUS__PRT_UTCL1ID_MASK 0x3F000000L
++//CPC_UTCL1_STATUS
++#define CPC_UTCL1_STATUS__FAULT_DETECTED__SHIFT 0x0
++#define CPC_UTCL1_STATUS__RETRY_DETECTED__SHIFT 0x1
++#define CPC_UTCL1_STATUS__PRT_DETECTED__SHIFT 0x2
++#define CPC_UTCL1_STATUS__FAULT_UTCL1ID__SHIFT 0x8
++#define CPC_UTCL1_STATUS__RETRY_UTCL1ID__SHIFT 0x10
++#define CPC_UTCL1_STATUS__PRT_UTCL1ID__SHIFT 0x18
++#define CPC_UTCL1_STATUS__FAULT_DETECTED_MASK 0x00000001L
++#define CPC_UTCL1_STATUS__RETRY_DETECTED_MASK 0x00000002L
++#define CPC_UTCL1_STATUS__PRT_DETECTED_MASK 0x00000004L
++#define CPC_UTCL1_STATUS__FAULT_UTCL1ID_MASK 0x00003F00L
++#define CPC_UTCL1_STATUS__RETRY_UTCL1ID_MASK 0x003F0000L
++#define CPC_UTCL1_STATUS__PRT_UTCL1ID_MASK 0x3F000000L
++//CPF_UTCL1_STATUS
++#define CPF_UTCL1_STATUS__FAULT_DETECTED__SHIFT 0x0
++#define CPF_UTCL1_STATUS__RETRY_DETECTED__SHIFT 0x1
++#define CPF_UTCL1_STATUS__PRT_DETECTED__SHIFT 0x2
++#define CPF_UTCL1_STATUS__FAULT_UTCL1ID__SHIFT 0x8
++#define CPF_UTCL1_STATUS__RETRY_UTCL1ID__SHIFT 0x10
++#define CPF_UTCL1_STATUS__PRT_UTCL1ID__SHIFT 0x18
++#define CPF_UTCL1_STATUS__FAULT_DETECTED_MASK 0x00000001L
++#define CPF_UTCL1_STATUS__RETRY_DETECTED_MASK 0x00000002L
++#define CPF_UTCL1_STATUS__PRT_DETECTED_MASK 0x00000004L
++#define CPF_UTCL1_STATUS__FAULT_UTCL1ID_MASK 0x00003F00L
++#define CPF_UTCL1_STATUS__RETRY_UTCL1ID_MASK 0x003F0000L
++#define CPF_UTCL1_STATUS__PRT_UTCL1ID_MASK 0x3F000000L
++//CP_SD_CNTL
++#define CP_SD_CNTL__CPF_EN__SHIFT 0x0
++#define CP_SD_CNTL__CPG_EN__SHIFT 0x1
++#define CP_SD_CNTL__CPC_EN__SHIFT 0x2
++#define CP_SD_CNTL__RLC_EN__SHIFT 0x3
++#define CP_SD_CNTL__SPI_EN__SHIFT 0x4
++#define CP_SD_CNTL__WD_EN__SHIFT 0x5
++#define CP_SD_CNTL__IA_EN__SHIFT 0x6
++#define CP_SD_CNTL__PA_EN__SHIFT 0x7
++#define CP_SD_CNTL__RMI_EN__SHIFT 0x8
++#define CP_SD_CNTL__EA_EN__SHIFT 0x9
++#define CP_SD_CNTL__CPF_EN_MASK 0x00000001L
++#define CP_SD_CNTL__CPG_EN_MASK 0x00000002L
++#define CP_SD_CNTL__CPC_EN_MASK 0x00000004L
++#define CP_SD_CNTL__RLC_EN_MASK 0x00000008L
++#define CP_SD_CNTL__SPI_EN_MASK 0x00000010L
++#define CP_SD_CNTL__WD_EN_MASK 0x00000020L
++#define CP_SD_CNTL__IA_EN_MASK 0x00000040L
++#define CP_SD_CNTL__PA_EN_MASK 0x00000080L
++#define CP_SD_CNTL__RMI_EN_MASK 0x00000100L
++#define CP_SD_CNTL__EA_EN_MASK 0x00000200L
++//CP_SOFT_RESET_CNTL
++#define CP_SOFT_RESET_CNTL__CMP_ONLY_SOFT_RESET__SHIFT 0x0
++#define CP_SOFT_RESET_CNTL__GFX_ONLY_SOFT_RESET__SHIFT 0x1
++#define CP_SOFT_RESET_CNTL__CMP_HQD_REG_RESET__SHIFT 0x2
++#define CP_SOFT_RESET_CNTL__CMP_INTR_REG_RESET__SHIFT 0x3
++#define CP_SOFT_RESET_CNTL__CMP_HQD_QUEUE_DOORBELL_RESET__SHIFT 0x4
++#define CP_SOFT_RESET_CNTL__GFX_RB_DOORBELL_RESET__SHIFT 0x5
++#define CP_SOFT_RESET_CNTL__GFX_INTR_REG_RESET__SHIFT 0x6
++#define CP_SOFT_RESET_CNTL__CMP_ONLY_SOFT_RESET_MASK 0x00000001L
++#define CP_SOFT_RESET_CNTL__GFX_ONLY_SOFT_RESET_MASK 0x00000002L
++#define CP_SOFT_RESET_CNTL__CMP_HQD_REG_RESET_MASK 0x00000004L
++#define CP_SOFT_RESET_CNTL__CMP_INTR_REG_RESET_MASK 0x00000008L
++#define CP_SOFT_RESET_CNTL__CMP_HQD_QUEUE_DOORBELL_RESET_MASK 0x00000010L
++#define CP_SOFT_RESET_CNTL__GFX_RB_DOORBELL_RESET_MASK 0x00000020L
++#define CP_SOFT_RESET_CNTL__GFX_INTR_REG_RESET_MASK 0x00000040L
++//CP_CPC_GFX_CNTL
++#define CP_CPC_GFX_CNTL__QUEUEID__SHIFT 0x0
++#define CP_CPC_GFX_CNTL__PIPEID__SHIFT 0x3
++#define CP_CPC_GFX_CNTL__MEID__SHIFT 0x5
++#define CP_CPC_GFX_CNTL__VALID__SHIFT 0x7
++#define CP_CPC_GFX_CNTL__QUEUEID_MASK 0x00000007L
++#define CP_CPC_GFX_CNTL__PIPEID_MASK 0x00000018L
++#define CP_CPC_GFX_CNTL__MEID_MASK 0x00000060L
++#define CP_CPC_GFX_CNTL__VALID_MASK 0x00000080L
++
++
++// addressBlock: gc_spipdec
++//SPI_ARB_PRIORITY
++#define SPI_ARB_PRIORITY__PIPE_ORDER_TS0__SHIFT 0x0
++#define SPI_ARB_PRIORITY__PIPE_ORDER_TS1__SHIFT 0x3
++#define SPI_ARB_PRIORITY__PIPE_ORDER_TS2__SHIFT 0x6
++#define SPI_ARB_PRIORITY__PIPE_ORDER_TS3__SHIFT 0x9
++#define SPI_ARB_PRIORITY__TS0_DUR_MULT__SHIFT 0xc
++#define SPI_ARB_PRIORITY__TS1_DUR_MULT__SHIFT 0xe
++#define SPI_ARB_PRIORITY__TS2_DUR_MULT__SHIFT 0x10
++#define SPI_ARB_PRIORITY__TS3_DUR_MULT__SHIFT 0x12
++#define SPI_ARB_PRIORITY__PIPE_ORDER_TS0_MASK 0x00000007L
++#define SPI_ARB_PRIORITY__PIPE_ORDER_TS1_MASK 0x00000038L
++#define SPI_ARB_PRIORITY__PIPE_ORDER_TS2_MASK 0x000001C0L
++#define SPI_ARB_PRIORITY__PIPE_ORDER_TS3_MASK 0x00000E00L
++#define SPI_ARB_PRIORITY__TS0_DUR_MULT_MASK 0x00003000L
++#define SPI_ARB_PRIORITY__TS1_DUR_MULT_MASK 0x0000C000L
++#define SPI_ARB_PRIORITY__TS2_DUR_MULT_MASK 0x00030000L
++#define SPI_ARB_PRIORITY__TS3_DUR_MULT_MASK 0x000C0000L
++//SPI_ARB_CYCLES_0
++#define SPI_ARB_CYCLES_0__TS0_DURATION__SHIFT 0x0
++#define SPI_ARB_CYCLES_0__TS1_DURATION__SHIFT 0x10
++#define SPI_ARB_CYCLES_0__TS0_DURATION_MASK 0x0000FFFFL
++#define SPI_ARB_CYCLES_0__TS1_DURATION_MASK 0xFFFF0000L
++//SPI_ARB_CYCLES_1
++#define SPI_ARB_CYCLES_1__TS2_DURATION__SHIFT 0x0
++#define SPI_ARB_CYCLES_1__TS3_DURATION__SHIFT 0x10
++#define SPI_ARB_CYCLES_1__TS2_DURATION_MASK 0x0000FFFFL
++#define SPI_ARB_CYCLES_1__TS3_DURATION_MASK 0xFFFF0000L
++//SPI_WCL_PIPE_PERCENT_GFX
++#define SPI_WCL_PIPE_PERCENT_GFX__VALUE__SHIFT 0x0
++#define SPI_WCL_PIPE_PERCENT_GFX__LS_GRP_VALUE__SHIFT 0x7
++#define SPI_WCL_PIPE_PERCENT_GFX__HS_GRP_VALUE__SHIFT 0xc
++#define SPI_WCL_PIPE_PERCENT_GFX__ES_GRP_VALUE__SHIFT 0x11
++#define SPI_WCL_PIPE_PERCENT_GFX__GS_GRP_VALUE__SHIFT 0x16
++#define SPI_WCL_PIPE_PERCENT_GFX__VALUE_MASK 0x0000007FL
++#define SPI_WCL_PIPE_PERCENT_GFX__LS_GRP_VALUE_MASK 0x00000F80L
++#define SPI_WCL_PIPE_PERCENT_GFX__HS_GRP_VALUE_MASK 0x0001F000L
++#define SPI_WCL_PIPE_PERCENT_GFX__ES_GRP_VALUE_MASK 0x003E0000L
++#define SPI_WCL_PIPE_PERCENT_GFX__GS_GRP_VALUE_MASK 0x07C00000L
++//SPI_WCL_PIPE_PERCENT_HP3D
++#define SPI_WCL_PIPE_PERCENT_HP3D__VALUE__SHIFT 0x0
++#define SPI_WCL_PIPE_PERCENT_HP3D__HS_GRP_VALUE__SHIFT 0xc
++#define SPI_WCL_PIPE_PERCENT_HP3D__GS_GRP_VALUE__SHIFT 0x16
++#define SPI_WCL_PIPE_PERCENT_HP3D__VALUE_MASK 0x0000007FL
++#define SPI_WCL_PIPE_PERCENT_HP3D__HS_GRP_VALUE_MASK 0x0001F000L
++#define SPI_WCL_PIPE_PERCENT_HP3D__GS_GRP_VALUE_MASK 0x07C00000L
++//SPI_WCL_PIPE_PERCENT_CS0
++#define SPI_WCL_PIPE_PERCENT_CS0__VALUE__SHIFT 0x0
++#define SPI_WCL_PIPE_PERCENT_CS0__VALUE_MASK 0x7FL
++//SPI_WCL_PIPE_PERCENT_CS1
++#define SPI_WCL_PIPE_PERCENT_CS1__VALUE__SHIFT 0x0
++#define SPI_WCL_PIPE_PERCENT_CS1__VALUE_MASK 0x7FL
++//SPI_WCL_PIPE_PERCENT_CS2
++#define SPI_WCL_PIPE_PERCENT_CS2__VALUE__SHIFT 0x0
++#define SPI_WCL_PIPE_PERCENT_CS2__VALUE_MASK 0x7FL
++//SPI_WCL_PIPE_PERCENT_CS3
++#define SPI_WCL_PIPE_PERCENT_CS3__VALUE__SHIFT 0x0
++#define SPI_WCL_PIPE_PERCENT_CS3__VALUE_MASK 0x7FL
++//SPI_WCL_PIPE_PERCENT_CS4
++#define SPI_WCL_PIPE_PERCENT_CS4__VALUE__SHIFT 0x0
++#define SPI_WCL_PIPE_PERCENT_CS4__VALUE_MASK 0x7FL
++//SPI_WCL_PIPE_PERCENT_CS5
++#define SPI_WCL_PIPE_PERCENT_CS5__VALUE__SHIFT 0x0
++#define SPI_WCL_PIPE_PERCENT_CS5__VALUE_MASK 0x7FL
++//SPI_WCL_PIPE_PERCENT_CS6
++#define SPI_WCL_PIPE_PERCENT_CS6__VALUE__SHIFT 0x0
++#define SPI_WCL_PIPE_PERCENT_CS6__VALUE_MASK 0x7FL
++//SPI_WCL_PIPE_PERCENT_CS7
++#define SPI_WCL_PIPE_PERCENT_CS7__VALUE__SHIFT 0x0
++#define SPI_WCL_PIPE_PERCENT_CS7__VALUE_MASK 0x7FL
++//SPI_COMPUTE_QUEUE_RESET
++#define SPI_COMPUTE_QUEUE_RESET__RESET__SHIFT 0x0
++#define SPI_COMPUTE_QUEUE_RESET__RESET_MASK 0x01L
++//SPI_RESOURCE_RESERVE_CU_0
++#define SPI_RESOURCE_RESERVE_CU_0__VGPR__SHIFT 0x0
++#define SPI_RESOURCE_RESERVE_CU_0__SGPR__SHIFT 0x4
++#define SPI_RESOURCE_RESERVE_CU_0__LDS__SHIFT 0x8
++#define SPI_RESOURCE_RESERVE_CU_0__WAVES__SHIFT 0xc
++#define SPI_RESOURCE_RESERVE_CU_0__BARRIERS__SHIFT 0xf
++#define SPI_RESOURCE_RESERVE_CU_0__VGPR_MASK 0x0000000FL
++#define SPI_RESOURCE_RESERVE_CU_0__SGPR_MASK 0x000000F0L
++#define SPI_RESOURCE_RESERVE_CU_0__LDS_MASK 0x00000F00L
++#define SPI_RESOURCE_RESERVE_CU_0__WAVES_MASK 0x00007000L
++#define SPI_RESOURCE_RESERVE_CU_0__BARRIERS_MASK 0x00078000L
++//SPI_RESOURCE_RESERVE_CU_1
++#define SPI_RESOURCE_RESERVE_CU_1__VGPR__SHIFT 0x0
++#define SPI_RESOURCE_RESERVE_CU_1__SGPR__SHIFT 0x4
++#define SPI_RESOURCE_RESERVE_CU_1__LDS__SHIFT 0x8
++#define SPI_RESOURCE_RESERVE_CU_1__WAVES__SHIFT 0xc
++#define SPI_RESOURCE_RESERVE_CU_1__BARRIERS__SHIFT 0xf
++#define SPI_RESOURCE_RESERVE_CU_1__VGPR_MASK 0x0000000FL
++#define SPI_RESOURCE_RESERVE_CU_1__SGPR_MASK 0x000000F0L
++#define SPI_RESOURCE_RESERVE_CU_1__LDS_MASK 0x00000F00L
++#define SPI_RESOURCE_RESERVE_CU_1__WAVES_MASK 0x00007000L
++#define SPI_RESOURCE_RESERVE_CU_1__BARRIERS_MASK 0x00078000L
++//SPI_RESOURCE_RESERVE_CU_2
++#define SPI_RESOURCE_RESERVE_CU_2__VGPR__SHIFT 0x0
++#define SPI_RESOURCE_RESERVE_CU_2__SGPR__SHIFT 0x4
++#define SPI_RESOURCE_RESERVE_CU_2__LDS__SHIFT 0x8
++#define SPI_RESOURCE_RESERVE_CU_2__WAVES__SHIFT 0xc
++#define SPI_RESOURCE_RESERVE_CU_2__BARRIERS__SHIFT 0xf
++#define SPI_RESOURCE_RESERVE_CU_2__VGPR_MASK 0x0000000FL
++#define SPI_RESOURCE_RESERVE_CU_2__SGPR_MASK 0x000000F0L
++#define SPI_RESOURCE_RESERVE_CU_2__LDS_MASK 0x00000F00L
++#define SPI_RESOURCE_RESERVE_CU_2__WAVES_MASK 0x00007000L
++#define SPI_RESOURCE_RESERVE_CU_2__BARRIERS_MASK 0x00078000L
++//SPI_RESOURCE_RESERVE_CU_3
++#define SPI_RESOURCE_RESERVE_CU_3__VGPR__SHIFT 0x0
++#define SPI_RESOURCE_RESERVE_CU_3__SGPR__SHIFT 0x4
++#define SPI_RESOURCE_RESERVE_CU_3__LDS__SHIFT 0x8
++#define SPI_RESOURCE_RESERVE_CU_3__WAVES__SHIFT 0xc
++#define SPI_RESOURCE_RESERVE_CU_3__BARRIERS__SHIFT 0xf
++#define SPI_RESOURCE_RESERVE_CU_3__VGPR_MASK 0x0000000FL
++#define SPI_RESOURCE_RESERVE_CU_3__SGPR_MASK 0x000000F0L
++#define SPI_RESOURCE_RESERVE_CU_3__LDS_MASK 0x00000F00L
++#define SPI_RESOURCE_RESERVE_CU_3__WAVES_MASK 0x00007000L
++#define SPI_RESOURCE_RESERVE_CU_3__BARRIERS_MASK 0x00078000L
++//SPI_RESOURCE_RESERVE_CU_4
++#define SPI_RESOURCE_RESERVE_CU_4__VGPR__SHIFT 0x0
++#define SPI_RESOURCE_RESERVE_CU_4__SGPR__SHIFT 0x4
++#define SPI_RESOURCE_RESERVE_CU_4__LDS__SHIFT 0x8
++#define SPI_RESOURCE_RESERVE_CU_4__WAVES__SHIFT 0xc
++#define SPI_RESOURCE_RESERVE_CU_4__BARRIERS__SHIFT 0xf
++#define SPI_RESOURCE_RESERVE_CU_4__VGPR_MASK 0x0000000FL
++#define SPI_RESOURCE_RESERVE_CU_4__SGPR_MASK 0x000000F0L
++#define SPI_RESOURCE_RESERVE_CU_4__LDS_MASK 0x00000F00L
++#define SPI_RESOURCE_RESERVE_CU_4__WAVES_MASK 0x00007000L
++#define SPI_RESOURCE_RESERVE_CU_4__BARRIERS_MASK 0x00078000L
++//SPI_RESOURCE_RESERVE_CU_5
++#define SPI_RESOURCE_RESERVE_CU_5__VGPR__SHIFT 0x0
++#define SPI_RESOURCE_RESERVE_CU_5__SGPR__SHIFT 0x4
++#define SPI_RESOURCE_RESERVE_CU_5__LDS__SHIFT 0x8
++#define SPI_RESOURCE_RESERVE_CU_5__WAVES__SHIFT 0xc
++#define SPI_RESOURCE_RESERVE_CU_5__BARRIERS__SHIFT 0xf
++#define SPI_RESOURCE_RESERVE_CU_5__VGPR_MASK 0x0000000FL
++#define SPI_RESOURCE_RESERVE_CU_5__SGPR_MASK 0x000000F0L
++#define SPI_RESOURCE_RESERVE_CU_5__LDS_MASK 0x00000F00L
++#define SPI_RESOURCE_RESERVE_CU_5__WAVES_MASK 0x00007000L
++#define SPI_RESOURCE_RESERVE_CU_5__BARRIERS_MASK 0x00078000L
++//SPI_RESOURCE_RESERVE_CU_6
++#define SPI_RESOURCE_RESERVE_CU_6__VGPR__SHIFT 0x0
++#define SPI_RESOURCE_RESERVE_CU_6__SGPR__SHIFT 0x4
++#define SPI_RESOURCE_RESERVE_CU_6__LDS__SHIFT 0x8
++#define SPI_RESOURCE_RESERVE_CU_6__WAVES__SHIFT 0xc
++#define SPI_RESOURCE_RESERVE_CU_6__BARRIERS__SHIFT 0xf
++#define SPI_RESOURCE_RESERVE_CU_6__VGPR_MASK 0x0000000FL
++#define SPI_RESOURCE_RESERVE_CU_6__SGPR_MASK 0x000000F0L
++#define SPI_RESOURCE_RESERVE_CU_6__LDS_MASK 0x00000F00L
++#define SPI_RESOURCE_RESERVE_CU_6__WAVES_MASK 0x00007000L
++#define SPI_RESOURCE_RESERVE_CU_6__BARRIERS_MASK 0x00078000L
++//SPI_RESOURCE_RESERVE_CU_7
++#define SPI_RESOURCE_RESERVE_CU_7__VGPR__SHIFT 0x0
++#define SPI_RESOURCE_RESERVE_CU_7__SGPR__SHIFT 0x4
++#define SPI_RESOURCE_RESERVE_CU_7__LDS__SHIFT 0x8
++#define SPI_RESOURCE_RESERVE_CU_7__WAVES__SHIFT 0xc
++#define SPI_RESOURCE_RESERVE_CU_7__BARRIERS__SHIFT 0xf
++#define SPI_RESOURCE_RESERVE_CU_7__VGPR_MASK 0x0000000FL
++#define SPI_RESOURCE_RESERVE_CU_7__SGPR_MASK 0x000000F0L
++#define SPI_RESOURCE_RESERVE_CU_7__LDS_MASK 0x00000F00L
++#define SPI_RESOURCE_RESERVE_CU_7__WAVES_MASK 0x00007000L
++#define SPI_RESOURCE_RESERVE_CU_7__BARRIERS_MASK 0x00078000L
++//SPI_RESOURCE_RESERVE_CU_8
++#define SPI_RESOURCE_RESERVE_CU_8__VGPR__SHIFT 0x0
++#define SPI_RESOURCE_RESERVE_CU_8__SGPR__SHIFT 0x4
++#define SPI_RESOURCE_RESERVE_CU_8__LDS__SHIFT 0x8
++#define SPI_RESOURCE_RESERVE_CU_8__WAVES__SHIFT 0xc
++#define SPI_RESOURCE_RESERVE_CU_8__BARRIERS__SHIFT 0xf
++#define SPI_RESOURCE_RESERVE_CU_8__VGPR_MASK 0x0000000FL
++#define SPI_RESOURCE_RESERVE_CU_8__SGPR_MASK 0x000000F0L
++#define SPI_RESOURCE_RESERVE_CU_8__LDS_MASK 0x00000F00L
++#define SPI_RESOURCE_RESERVE_CU_8__WAVES_MASK 0x00007000L
++#define SPI_RESOURCE_RESERVE_CU_8__BARRIERS_MASK 0x00078000L
++//SPI_RESOURCE_RESERVE_CU_9
++#define SPI_RESOURCE_RESERVE_CU_9__VGPR__SHIFT 0x0
++#define SPI_RESOURCE_RESERVE_CU_9__SGPR__SHIFT 0x4
++#define SPI_RESOURCE_RESERVE_CU_9__LDS__SHIFT 0x8
++#define SPI_RESOURCE_RESERVE_CU_9__WAVES__SHIFT 0xc
++#define SPI_RESOURCE_RESERVE_CU_9__BARRIERS__SHIFT 0xf
++#define SPI_RESOURCE_RESERVE_CU_9__VGPR_MASK 0x0000000FL
++#define SPI_RESOURCE_RESERVE_CU_9__SGPR_MASK 0x000000F0L
++#define SPI_RESOURCE_RESERVE_CU_9__LDS_MASK 0x00000F00L
++#define SPI_RESOURCE_RESERVE_CU_9__WAVES_MASK 0x00007000L
++#define SPI_RESOURCE_RESERVE_CU_9__BARRIERS_MASK 0x00078000L
++//SPI_RESOURCE_RESERVE_EN_CU_0
++#define SPI_RESOURCE_RESERVE_EN_CU_0__EN__SHIFT 0x0
++#define SPI_RESOURCE_RESERVE_EN_CU_0__TYPE_MASK__SHIFT 0x1
++#define SPI_RESOURCE_RESERVE_EN_CU_0__QUEUE_MASK__SHIFT 0x10
++#define SPI_RESOURCE_RESERVE_EN_CU_0__RESERVE_SPACE_ONLY__SHIFT 0x18
++#define SPI_RESOURCE_RESERVE_EN_CU_0__EN_MASK 0x00000001L
++#define SPI_RESOURCE_RESERVE_EN_CU_0__TYPE_MASK_MASK 0x0000FFFEL
++#define SPI_RESOURCE_RESERVE_EN_CU_0__QUEUE_MASK_MASK 0x00FF0000L
++#define SPI_RESOURCE_RESERVE_EN_CU_0__RESERVE_SPACE_ONLY_MASK 0x01000000L
++//SPI_RESOURCE_RESERVE_EN_CU_1
++#define SPI_RESOURCE_RESERVE_EN_CU_1__EN__SHIFT 0x0
++#define SPI_RESOURCE_RESERVE_EN_CU_1__TYPE_MASK__SHIFT 0x1
++#define SPI_RESOURCE_RESERVE_EN_CU_1__QUEUE_MASK__SHIFT 0x10
++#define SPI_RESOURCE_RESERVE_EN_CU_1__RESERVE_SPACE_ONLY__SHIFT 0x18
++#define SPI_RESOURCE_RESERVE_EN_CU_1__EN_MASK 0x00000001L
++#define SPI_RESOURCE_RESERVE_EN_CU_1__TYPE_MASK_MASK 0x0000FFFEL
++#define SPI_RESOURCE_RESERVE_EN_CU_1__QUEUE_MASK_MASK 0x00FF0000L
++#define SPI_RESOURCE_RESERVE_EN_CU_1__RESERVE_SPACE_ONLY_MASK 0x01000000L
++//SPI_RESOURCE_RESERVE_EN_CU_2
++#define SPI_RESOURCE_RESERVE_EN_CU_2__EN__SHIFT 0x0
++#define SPI_RESOURCE_RESERVE_EN_CU_2__TYPE_MASK__SHIFT 0x1
++#define SPI_RESOURCE_RESERVE_EN_CU_2__QUEUE_MASK__SHIFT 0x10
++#define SPI_RESOURCE_RESERVE_EN_CU_2__RESERVE_SPACE_ONLY__SHIFT 0x18
++#define SPI_RESOURCE_RESERVE_EN_CU_2__EN_MASK 0x00000001L
++#define SPI_RESOURCE_RESERVE_EN_CU_2__TYPE_MASK_MASK 0x0000FFFEL
++#define SPI_RESOURCE_RESERVE_EN_CU_2__QUEUE_MASK_MASK 0x00FF0000L
++#define SPI_RESOURCE_RESERVE_EN_CU_2__RESERVE_SPACE_ONLY_MASK 0x01000000L
++//SPI_RESOURCE_RESERVE_EN_CU_3
++#define SPI_RESOURCE_RESERVE_EN_CU_3__EN__SHIFT 0x0
++#define SPI_RESOURCE_RESERVE_EN_CU_3__TYPE_MASK__SHIFT 0x1
++#define SPI_RESOURCE_RESERVE_EN_CU_3__QUEUE_MASK__SHIFT 0x10
++#define SPI_RESOURCE_RESERVE_EN_CU_3__RESERVE_SPACE_ONLY__SHIFT 0x18
++#define SPI_RESOURCE_RESERVE_EN_CU_3__EN_MASK 0x00000001L
++#define SPI_RESOURCE_RESERVE_EN_CU_3__TYPE_MASK_MASK 0x0000FFFEL
++#define SPI_RESOURCE_RESERVE_EN_CU_3__QUEUE_MASK_MASK 0x00FF0000L
++#define SPI_RESOURCE_RESERVE_EN_CU_3__RESERVE_SPACE_ONLY_MASK 0x01000000L
++//SPI_RESOURCE_RESERVE_EN_CU_4
++#define SPI_RESOURCE_RESERVE_EN_CU_4__EN__SHIFT 0x0
++#define SPI_RESOURCE_RESERVE_EN_CU_4__TYPE_MASK__SHIFT 0x1
++#define SPI_RESOURCE_RESERVE_EN_CU_4__QUEUE_MASK__SHIFT 0x10
++#define SPI_RESOURCE_RESERVE_EN_CU_4__RESERVE_SPACE_ONLY__SHIFT 0x18
++#define SPI_RESOURCE_RESERVE_EN_CU_4__EN_MASK 0x00000001L
++#define SPI_RESOURCE_RESERVE_EN_CU_4__TYPE_MASK_MASK 0x0000FFFEL
++#define SPI_RESOURCE_RESERVE_EN_CU_4__QUEUE_MASK_MASK 0x00FF0000L
++#define SPI_RESOURCE_RESERVE_EN_CU_4__RESERVE_SPACE_ONLY_MASK 0x01000000L
++//SPI_RESOURCE_RESERVE_EN_CU_5
++#define SPI_RESOURCE_RESERVE_EN_CU_5__EN__SHIFT 0x0
++#define SPI_RESOURCE_RESERVE_EN_CU_5__TYPE_MASK__SHIFT 0x1
++#define SPI_RESOURCE_RESERVE_EN_CU_5__QUEUE_MASK__SHIFT 0x10
++#define SPI_RESOURCE_RESERVE_EN_CU_5__RESERVE_SPACE_ONLY__SHIFT 0x18
++#define SPI_RESOURCE_RESERVE_EN_CU_5__EN_MASK 0x00000001L
++#define SPI_RESOURCE_RESERVE_EN_CU_5__TYPE_MASK_MASK 0x0000FFFEL
++#define SPI_RESOURCE_RESERVE_EN_CU_5__QUEUE_MASK_MASK 0x00FF0000L
++#define SPI_RESOURCE_RESERVE_EN_CU_5__RESERVE_SPACE_ONLY_MASK 0x01000000L
++//SPI_RESOURCE_RESERVE_EN_CU_6
++#define SPI_RESOURCE_RESERVE_EN_CU_6__EN__SHIFT 0x0
++#define SPI_RESOURCE_RESERVE_EN_CU_6__TYPE_MASK__SHIFT 0x1
++#define SPI_RESOURCE_RESERVE_EN_CU_6__QUEUE_MASK__SHIFT 0x10
++#define SPI_RESOURCE_RESERVE_EN_CU_6__RESERVE_SPACE_ONLY__SHIFT 0x18
++#define SPI_RESOURCE_RESERVE_EN_CU_6__EN_MASK 0x00000001L
++#define SPI_RESOURCE_RESERVE_EN_CU_6__TYPE_MASK_MASK 0x0000FFFEL
++#define SPI_RESOURCE_RESERVE_EN_CU_6__QUEUE_MASK_MASK 0x00FF0000L
++#define SPI_RESOURCE_RESERVE_EN_CU_6__RESERVE_SPACE_ONLY_MASK 0x01000000L
++//SPI_RESOURCE_RESERVE_EN_CU_7
++#define SPI_RESOURCE_RESERVE_EN_CU_7__EN__SHIFT 0x0
++#define SPI_RESOURCE_RESERVE_EN_CU_7__TYPE_MASK__SHIFT 0x1
++#define SPI_RESOURCE_RESERVE_EN_CU_7__QUEUE_MASK__SHIFT 0x10
++#define SPI_RESOURCE_RESERVE_EN_CU_7__RESERVE_SPACE_ONLY__SHIFT 0x18
++#define SPI_RESOURCE_RESERVE_EN_CU_7__EN_MASK 0x00000001L
++#define SPI_RESOURCE_RESERVE_EN_CU_7__TYPE_MASK_MASK 0x0000FFFEL
++#define SPI_RESOURCE_RESERVE_EN_CU_7__QUEUE_MASK_MASK 0x00FF0000L
++#define SPI_RESOURCE_RESERVE_EN_CU_7__RESERVE_SPACE_ONLY_MASK 0x01000000L
++//SPI_RESOURCE_RESERVE_EN_CU_8
++#define SPI_RESOURCE_RESERVE_EN_CU_8__EN__SHIFT 0x0
++#define SPI_RESOURCE_RESERVE_EN_CU_8__TYPE_MASK__SHIFT 0x1
++#define SPI_RESOURCE_RESERVE_EN_CU_8__QUEUE_MASK__SHIFT 0x10
++#define SPI_RESOURCE_RESERVE_EN_CU_8__RESERVE_SPACE_ONLY__SHIFT 0x18
++#define SPI_RESOURCE_RESERVE_EN_CU_8__EN_MASK 0x00000001L
++#define SPI_RESOURCE_RESERVE_EN_CU_8__TYPE_MASK_MASK 0x0000FFFEL
++#define SPI_RESOURCE_RESERVE_EN_CU_8__QUEUE_MASK_MASK 0x00FF0000L
++#define SPI_RESOURCE_RESERVE_EN_CU_8__RESERVE_SPACE_ONLY_MASK 0x01000000L
++//SPI_RESOURCE_RESERVE_EN_CU_9
++#define SPI_RESOURCE_RESERVE_EN_CU_9__EN__SHIFT 0x0
++#define SPI_RESOURCE_RESERVE_EN_CU_9__TYPE_MASK__SHIFT 0x1
++#define SPI_RESOURCE_RESERVE_EN_CU_9__QUEUE_MASK__SHIFT 0x10
++#define SPI_RESOURCE_RESERVE_EN_CU_9__RESERVE_SPACE_ONLY__SHIFT 0x18
++#define SPI_RESOURCE_RESERVE_EN_CU_9__EN_MASK 0x00000001L
++#define SPI_RESOURCE_RESERVE_EN_CU_9__TYPE_MASK_MASK 0x0000FFFEL
++#define SPI_RESOURCE_RESERVE_EN_CU_9__QUEUE_MASK_MASK 0x00FF0000L
++#define SPI_RESOURCE_RESERVE_EN_CU_9__RESERVE_SPACE_ONLY_MASK 0x01000000L
++//SPI_RESOURCE_RESERVE_CU_10
++#define SPI_RESOURCE_RESERVE_CU_10__VGPR__SHIFT 0x0
++#define SPI_RESOURCE_RESERVE_CU_10__SGPR__SHIFT 0x4
++#define SPI_RESOURCE_RESERVE_CU_10__LDS__SHIFT 0x8
++#define SPI_RESOURCE_RESERVE_CU_10__WAVES__SHIFT 0xc
++#define SPI_RESOURCE_RESERVE_CU_10__BARRIERS__SHIFT 0xf
++#define SPI_RESOURCE_RESERVE_CU_10__VGPR_MASK 0x0000000FL
++#define SPI_RESOURCE_RESERVE_CU_10__SGPR_MASK 0x000000F0L
++#define SPI_RESOURCE_RESERVE_CU_10__LDS_MASK 0x00000F00L
++#define SPI_RESOURCE_RESERVE_CU_10__WAVES_MASK 0x00007000L
++#define SPI_RESOURCE_RESERVE_CU_10__BARRIERS_MASK 0x00078000L
++//SPI_RESOURCE_RESERVE_CU_11
++#define SPI_RESOURCE_RESERVE_CU_11__VGPR__SHIFT 0x0
++#define SPI_RESOURCE_RESERVE_CU_11__SGPR__SHIFT 0x4
++#define SPI_RESOURCE_RESERVE_CU_11__LDS__SHIFT 0x8
++#define SPI_RESOURCE_RESERVE_CU_11__WAVES__SHIFT 0xc
++#define SPI_RESOURCE_RESERVE_CU_11__BARRIERS__SHIFT 0xf
++#define SPI_RESOURCE_RESERVE_CU_11__VGPR_MASK 0x0000000FL
++#define SPI_RESOURCE_RESERVE_CU_11__SGPR_MASK 0x000000F0L
++#define SPI_RESOURCE_RESERVE_CU_11__LDS_MASK 0x00000F00L
++#define SPI_RESOURCE_RESERVE_CU_11__WAVES_MASK 0x00007000L
++#define SPI_RESOURCE_RESERVE_CU_11__BARRIERS_MASK 0x00078000L
++//SPI_RESOURCE_RESERVE_EN_CU_10
++#define SPI_RESOURCE_RESERVE_EN_CU_10__EN__SHIFT 0x0
++#define SPI_RESOURCE_RESERVE_EN_CU_10__TYPE_MASK__SHIFT 0x1
++#define SPI_RESOURCE_RESERVE_EN_CU_10__QUEUE_MASK__SHIFT 0x10
++#define SPI_RESOURCE_RESERVE_EN_CU_10__RESERVE_SPACE_ONLY__SHIFT 0x18
++#define SPI_RESOURCE_RESERVE_EN_CU_10__EN_MASK 0x00000001L
++#define SPI_RESOURCE_RESERVE_EN_CU_10__TYPE_MASK_MASK 0x0000FFFEL
++#define SPI_RESOURCE_RESERVE_EN_CU_10__QUEUE_MASK_MASK 0x00FF0000L
++#define SPI_RESOURCE_RESERVE_EN_CU_10__RESERVE_SPACE_ONLY_MASK 0x01000000L
++//SPI_RESOURCE_RESERVE_EN_CU_11
++#define SPI_RESOURCE_RESERVE_EN_CU_11__EN__SHIFT 0x0
++#define SPI_RESOURCE_RESERVE_EN_CU_11__TYPE_MASK__SHIFT 0x1
++#define SPI_RESOURCE_RESERVE_EN_CU_11__QUEUE_MASK__SHIFT 0x10
++#define SPI_RESOURCE_RESERVE_EN_CU_11__RESERVE_SPACE_ONLY__SHIFT 0x18
++#define SPI_RESOURCE_RESERVE_EN_CU_11__EN_MASK 0x00000001L
++#define SPI_RESOURCE_RESERVE_EN_CU_11__TYPE_MASK_MASK 0x0000FFFEL
++#define SPI_RESOURCE_RESERVE_EN_CU_11__QUEUE_MASK_MASK 0x00FF0000L
++#define SPI_RESOURCE_RESERVE_EN_CU_11__RESERVE_SPACE_ONLY_MASK 0x01000000L
++//SPI_RESOURCE_RESERVE_CU_12
++#define SPI_RESOURCE_RESERVE_CU_12__VGPR__SHIFT 0x0
++#define SPI_RESOURCE_RESERVE_CU_12__SGPR__SHIFT 0x4
++#define SPI_RESOURCE_RESERVE_CU_12__LDS__SHIFT 0x8
++#define SPI_RESOURCE_RESERVE_CU_12__WAVES__SHIFT 0xc
++#define SPI_RESOURCE_RESERVE_CU_12__BARRIERS__SHIFT 0xf
++#define SPI_RESOURCE_RESERVE_CU_12__VGPR_MASK 0x0000000FL
++#define SPI_RESOURCE_RESERVE_CU_12__SGPR_MASK 0x000000F0L
++#define SPI_RESOURCE_RESERVE_CU_12__LDS_MASK 0x00000F00L
++#define SPI_RESOURCE_RESERVE_CU_12__WAVES_MASK 0x00007000L
++#define SPI_RESOURCE_RESERVE_CU_12__BARRIERS_MASK 0x00078000L
++//SPI_RESOURCE_RESERVE_CU_13
++#define SPI_RESOURCE_RESERVE_CU_13__VGPR__SHIFT 0x0
++#define SPI_RESOURCE_RESERVE_CU_13__SGPR__SHIFT 0x4
++#define SPI_RESOURCE_RESERVE_CU_13__LDS__SHIFT 0x8
++#define SPI_RESOURCE_RESERVE_CU_13__WAVES__SHIFT 0xc
++#define SPI_RESOURCE_RESERVE_CU_13__BARRIERS__SHIFT 0xf
++#define SPI_RESOURCE_RESERVE_CU_13__VGPR_MASK 0x0000000FL
++#define SPI_RESOURCE_RESERVE_CU_13__SGPR_MASK 0x000000F0L
++#define SPI_RESOURCE_RESERVE_CU_13__LDS_MASK 0x00000F00L
++#define SPI_RESOURCE_RESERVE_CU_13__WAVES_MASK 0x00007000L
++#define SPI_RESOURCE_RESERVE_CU_13__BARRIERS_MASK 0x00078000L
++//SPI_RESOURCE_RESERVE_CU_14
++#define SPI_RESOURCE_RESERVE_CU_14__VGPR__SHIFT 0x0
++#define SPI_RESOURCE_RESERVE_CU_14__SGPR__SHIFT 0x4
++#define SPI_RESOURCE_RESERVE_CU_14__LDS__SHIFT 0x8
++#define SPI_RESOURCE_RESERVE_CU_14__WAVES__SHIFT 0xc
++#define SPI_RESOURCE_RESERVE_CU_14__BARRIERS__SHIFT 0xf
++#define SPI_RESOURCE_RESERVE_CU_14__VGPR_MASK 0x0000000FL
++#define SPI_RESOURCE_RESERVE_CU_14__SGPR_MASK 0x000000F0L
++#define SPI_RESOURCE_RESERVE_CU_14__LDS_MASK 0x00000F00L
++#define SPI_RESOURCE_RESERVE_CU_14__WAVES_MASK 0x00007000L
++#define SPI_RESOURCE_RESERVE_CU_14__BARRIERS_MASK 0x00078000L
++//SPI_RESOURCE_RESERVE_CU_15
++#define SPI_RESOURCE_RESERVE_CU_15__VGPR__SHIFT 0x0
++#define SPI_RESOURCE_RESERVE_CU_15__SGPR__SHIFT 0x4
++#define SPI_RESOURCE_RESERVE_CU_15__LDS__SHIFT 0x8
++#define SPI_RESOURCE_RESERVE_CU_15__WAVES__SHIFT 0xc
++#define SPI_RESOURCE_RESERVE_CU_15__BARRIERS__SHIFT 0xf
++#define SPI_RESOURCE_RESERVE_CU_15__VGPR_MASK 0x0000000FL
++#define SPI_RESOURCE_RESERVE_CU_15__SGPR_MASK 0x000000F0L
++#define SPI_RESOURCE_RESERVE_CU_15__LDS_MASK 0x00000F00L
++#define SPI_RESOURCE_RESERVE_CU_15__WAVES_MASK 0x00007000L
++#define SPI_RESOURCE_RESERVE_CU_15__BARRIERS_MASK 0x00078000L
++//SPI_RESOURCE_RESERVE_EN_CU_12
++#define SPI_RESOURCE_RESERVE_EN_CU_12__EN__SHIFT 0x0
++#define SPI_RESOURCE_RESERVE_EN_CU_12__TYPE_MASK__SHIFT 0x1
++#define SPI_RESOURCE_RESERVE_EN_CU_12__QUEUE_MASK__SHIFT 0x10
++#define SPI_RESOURCE_RESERVE_EN_CU_12__RESERVE_SPACE_ONLY__SHIFT 0x18
++#define SPI_RESOURCE_RESERVE_EN_CU_12__EN_MASK 0x00000001L
++#define SPI_RESOURCE_RESERVE_EN_CU_12__TYPE_MASK_MASK 0x0000FFFEL
++#define SPI_RESOURCE_RESERVE_EN_CU_12__QUEUE_MASK_MASK 0x00FF0000L
++#define SPI_RESOURCE_RESERVE_EN_CU_12__RESERVE_SPACE_ONLY_MASK 0x01000000L
++//SPI_RESOURCE_RESERVE_EN_CU_13
++#define SPI_RESOURCE_RESERVE_EN_CU_13__EN__SHIFT 0x0
++#define SPI_RESOURCE_RESERVE_EN_CU_13__TYPE_MASK__SHIFT 0x1
++#define SPI_RESOURCE_RESERVE_EN_CU_13__QUEUE_MASK__SHIFT 0x10
++#define SPI_RESOURCE_RESERVE_EN_CU_13__RESERVE_SPACE_ONLY__SHIFT 0x18
++#define SPI_RESOURCE_RESERVE_EN_CU_13__EN_MASK 0x00000001L
++#define SPI_RESOURCE_RESERVE_EN_CU_13__TYPE_MASK_MASK 0x0000FFFEL
++#define SPI_RESOURCE_RESERVE_EN_CU_13__QUEUE_MASK_MASK 0x00FF0000L
++#define SPI_RESOURCE_RESERVE_EN_CU_13__RESERVE_SPACE_ONLY_MASK 0x01000000L
++//SPI_RESOURCE_RESERVE_EN_CU_14
++#define SPI_RESOURCE_RESERVE_EN_CU_14__EN__SHIFT 0x0
++#define SPI_RESOURCE_RESERVE_EN_CU_14__TYPE_MASK__SHIFT 0x1
++#define SPI_RESOURCE_RESERVE_EN_CU_14__QUEUE_MASK__SHIFT 0x10
++#define SPI_RESOURCE_RESERVE_EN_CU_14__RESERVE_SPACE_ONLY__SHIFT 0x18
++#define SPI_RESOURCE_RESERVE_EN_CU_14__EN_MASK 0x00000001L
++#define SPI_RESOURCE_RESERVE_EN_CU_14__TYPE_MASK_MASK 0x0000FFFEL
++#define SPI_RESOURCE_RESERVE_EN_CU_14__QUEUE_MASK_MASK 0x00FF0000L
++#define SPI_RESOURCE_RESERVE_EN_CU_14__RESERVE_SPACE_ONLY_MASK 0x01000000L
++//SPI_RESOURCE_RESERVE_EN_CU_15
++#define SPI_RESOURCE_RESERVE_EN_CU_15__EN__SHIFT 0x0
++#define SPI_RESOURCE_RESERVE_EN_CU_15__TYPE_MASK__SHIFT 0x1
++#define SPI_RESOURCE_RESERVE_EN_CU_15__QUEUE_MASK__SHIFT 0x10
++#define SPI_RESOURCE_RESERVE_EN_CU_15__RESERVE_SPACE_ONLY__SHIFT 0x18
++#define SPI_RESOURCE_RESERVE_EN_CU_15__EN_MASK 0x00000001L
++#define SPI_RESOURCE_RESERVE_EN_CU_15__TYPE_MASK_MASK 0x0000FFFEL
++#define SPI_RESOURCE_RESERVE_EN_CU_15__QUEUE_MASK_MASK 0x00FF0000L
++#define SPI_RESOURCE_RESERVE_EN_CU_15__RESERVE_SPACE_ONLY_MASK 0x01000000L
++//SPI_COMPUTE_WF_CTX_SAVE
++#define SPI_COMPUTE_WF_CTX_SAVE__INITIATE__SHIFT 0x0
++#define SPI_COMPUTE_WF_CTX_SAVE__GDS_INTERRUPT_EN__SHIFT 0x1
++#define SPI_COMPUTE_WF_CTX_SAVE__DONE_INTERRUPT_EN__SHIFT 0x2
++#define SPI_COMPUTE_WF_CTX_SAVE__GDS_REQ_BUSY__SHIFT 0x1e
++#define SPI_COMPUTE_WF_CTX_SAVE__SAVE_BUSY__SHIFT 0x1f
++#define SPI_COMPUTE_WF_CTX_SAVE__INITIATE_MASK 0x00000001L
++#define SPI_COMPUTE_WF_CTX_SAVE__GDS_INTERRUPT_EN_MASK 0x00000002L
++#define SPI_COMPUTE_WF_CTX_SAVE__DONE_INTERRUPT_EN_MASK 0x00000004L
++#define SPI_COMPUTE_WF_CTX_SAVE__GDS_REQ_BUSY_MASK 0x40000000L
++#define SPI_COMPUTE_WF_CTX_SAVE__SAVE_BUSY_MASK 0x80000000L
++//SPI_ARB_CNTL_0
++#define SPI_ARB_CNTL_0__EXP_ARB_COL_WT__SHIFT 0x0
++#define SPI_ARB_CNTL_0__EXP_ARB_POS_WT__SHIFT 0x4
++#define SPI_ARB_CNTL_0__EXP_ARB_GDS_WT__SHIFT 0x8
++#define SPI_ARB_CNTL_0__EXP_ARB_COL_WT_MASK 0x0000000FL
++#define SPI_ARB_CNTL_0__EXP_ARB_POS_WT_MASK 0x000000F0L
++#define SPI_ARB_CNTL_0__EXP_ARB_GDS_WT_MASK 0x00000F00L
++
++
++// addressBlock: gc_cpphqddec
++//CP_HQD_GFX_CONTROL
++#define CP_HQD_GFX_CONTROL__MESSAGE__SHIFT 0x0
++#define CP_HQD_GFX_CONTROL__MISC__SHIFT 0x4
++#define CP_HQD_GFX_CONTROL__DB_UPDATED_MSG_EN__SHIFT 0xf
++#define CP_HQD_GFX_CONTROL__MESSAGE_MASK 0x0000000FL
++#define CP_HQD_GFX_CONTROL__MISC_MASK 0x00007FF0L
++#define CP_HQD_GFX_CONTROL__DB_UPDATED_MSG_EN_MASK 0x00008000L
++//CP_HQD_GFX_STATUS
++#define CP_HQD_GFX_STATUS__STATUS__SHIFT 0x0
++#define CP_HQD_GFX_STATUS__STATUS_MASK 0x0000FFFFL
++//CP_HPD_ROQ_OFFSETS
++#define CP_HPD_ROQ_OFFSETS__IQ_OFFSET__SHIFT 0x0
++#define CP_HPD_ROQ_OFFSETS__PQ_OFFSET__SHIFT 0x8
++#define CP_HPD_ROQ_OFFSETS__IB_OFFSET__SHIFT 0x10
++#define CP_HPD_ROQ_OFFSETS__IQ_OFFSET_MASK 0x00000007L
++#define CP_HPD_ROQ_OFFSETS__PQ_OFFSET_MASK 0x00003F00L
++#define CP_HPD_ROQ_OFFSETS__IB_OFFSET_MASK 0x003F0000L
++//CP_HPD_STATUS0
++#define CP_HPD_STATUS0__QUEUE_STATE__SHIFT 0x0
++#define CP_HPD_STATUS0__MAPPED_QUEUE__SHIFT 0x5
++#define CP_HPD_STATUS0__QUEUE_AVAILABLE__SHIFT 0x8
++#define CP_HPD_STATUS0__FETCHING_MQD__SHIFT 0x10
++#define CP_HPD_STATUS0__PEND_TXFER_SIZE_PQIB__SHIFT 0x11
++#define CP_HPD_STATUS0__PEND_TXFER_SIZE_IQ__SHIFT 0x12
++#define CP_HPD_STATUS0__FORCE_QUEUE_STATE__SHIFT 0x14
++#define CP_HPD_STATUS0__FORCE_QUEUE__SHIFT 0x1f
++#define CP_HPD_STATUS0__QUEUE_STATE_MASK 0x0000001FL
++#define CP_HPD_STATUS0__MAPPED_QUEUE_MASK 0x000000E0L
++#define CP_HPD_STATUS0__QUEUE_AVAILABLE_MASK 0x0000FF00L
++#define CP_HPD_STATUS0__FETCHING_MQD_MASK 0x00010000L
++#define CP_HPD_STATUS0__PEND_TXFER_SIZE_PQIB_MASK 0x00020000L
++#define CP_HPD_STATUS0__PEND_TXFER_SIZE_IQ_MASK 0x00040000L
++#define CP_HPD_STATUS0__FORCE_QUEUE_STATE_MASK 0x01F00000L
++#define CP_HPD_STATUS0__FORCE_QUEUE_MASK 0x80000000L
++//CP_HPD_UTCL1_CNTL
++#define CP_HPD_UTCL1_CNTL__SELECT__SHIFT 0x0
++#define CP_HPD_UTCL1_CNTL__SELECT_MASK 0x0000000FL
++//CP_HPD_UTCL1_ERROR
++#define CP_HPD_UTCL1_ERROR__ADDR_HI__SHIFT 0x0
++#define CP_HPD_UTCL1_ERROR__TYPE__SHIFT 0x10
++#define CP_HPD_UTCL1_ERROR__VMID__SHIFT 0x14
++#define CP_HPD_UTCL1_ERROR__ADDR_HI_MASK 0x0000FFFFL
++#define CP_HPD_UTCL1_ERROR__TYPE_MASK 0x00010000L
++#define CP_HPD_UTCL1_ERROR__VMID_MASK 0x00F00000L
++//CP_HPD_UTCL1_ERROR_ADDR
++#define CP_HPD_UTCL1_ERROR_ADDR__ADDR__SHIFT 0xc
++#define CP_HPD_UTCL1_ERROR_ADDR__ADDR_MASK 0xFFFFF000L
++//CP_MQD_BASE_ADDR
++#define CP_MQD_BASE_ADDR__BASE_ADDR__SHIFT 0x2
++#define CP_MQD_BASE_ADDR__BASE_ADDR_MASK 0xFFFFFFFCL
++//CP_MQD_BASE_ADDR_HI
++#define CP_MQD_BASE_ADDR_HI__BASE_ADDR_HI__SHIFT 0x0
++#define CP_MQD_BASE_ADDR_HI__BASE_ADDR_HI_MASK 0x0000FFFFL
++//CP_HQD_ACTIVE
++#define CP_HQD_ACTIVE__ACTIVE__SHIFT 0x0
++#define CP_HQD_ACTIVE__BUSY_GATE__SHIFT 0x1
++#define CP_HQD_ACTIVE__ACTIVE_MASK 0x00000001L
++#define CP_HQD_ACTIVE__BUSY_GATE_MASK 0x00000002L
++//CP_HQD_VMID
++#define CP_HQD_VMID__VMID__SHIFT 0x0
++#define CP_HQD_VMID__IB_VMID__SHIFT 0x8
++#define CP_HQD_VMID__VQID__SHIFT 0x10
++#define CP_HQD_VMID__VMID_MASK 0x0000000FL
++#define CP_HQD_VMID__IB_VMID_MASK 0x00000F00L
++#define CP_HQD_VMID__VQID_MASK 0x03FF0000L
++//CP_HQD_PERSISTENT_STATE
++#define CP_HQD_PERSISTENT_STATE__PRELOAD_REQ__SHIFT 0x0
++#define CP_HQD_PERSISTENT_STATE__PRELOAD_SIZE__SHIFT 0x8
++#define CP_HQD_PERSISTENT_STATE__WPP_SWITCH_QOS_EN__SHIFT 0x15
++#define CP_HQD_PERSISTENT_STATE__IQ_SWITCH_QOS_EN__SHIFT 0x16
++#define CP_HQD_PERSISTENT_STATE__IB_SWITCH_QOS_EN__SHIFT 0x17
++#define CP_HQD_PERSISTENT_STATE__EOP_SWITCH_QOS_EN__SHIFT 0x18
++#define CP_HQD_PERSISTENT_STATE__PQ_SWITCH_QOS_EN__SHIFT 0x19
++#define CP_HQD_PERSISTENT_STATE__TC_OFFLOAD_QOS_EN__SHIFT 0x1a
++#define CP_HQD_PERSISTENT_STATE__CACHE_FULL_PACKET_EN__SHIFT 0x1b
++#define CP_HQD_PERSISTENT_STATE__RESTORE_ACTIVE__SHIFT 0x1c
++#define CP_HQD_PERSISTENT_STATE__RELAUNCH_WAVES__SHIFT 0x1d
++#define CP_HQD_PERSISTENT_STATE__QSWITCH_MODE__SHIFT 0x1e
++#define CP_HQD_PERSISTENT_STATE__DISP_ACTIVE__SHIFT 0x1f
++#define CP_HQD_PERSISTENT_STATE__PRELOAD_REQ_MASK 0x00000001L
++#define CP_HQD_PERSISTENT_STATE__PRELOAD_SIZE_MASK 0x0003FF00L
++#define CP_HQD_PERSISTENT_STATE__WPP_SWITCH_QOS_EN_MASK 0x00200000L
++#define CP_HQD_PERSISTENT_STATE__IQ_SWITCH_QOS_EN_MASK 0x00400000L
++#define CP_HQD_PERSISTENT_STATE__IB_SWITCH_QOS_EN_MASK 0x00800000L
++#define CP_HQD_PERSISTENT_STATE__EOP_SWITCH_QOS_EN_MASK 0x01000000L
++#define CP_HQD_PERSISTENT_STATE__PQ_SWITCH_QOS_EN_MASK 0x02000000L
++#define CP_HQD_PERSISTENT_STATE__TC_OFFLOAD_QOS_EN_MASK 0x04000000L
++#define CP_HQD_PERSISTENT_STATE__CACHE_FULL_PACKET_EN_MASK 0x08000000L
++#define CP_HQD_PERSISTENT_STATE__RESTORE_ACTIVE_MASK 0x10000000L
++#define CP_HQD_PERSISTENT_STATE__RELAUNCH_WAVES_MASK 0x20000000L
++#define CP_HQD_PERSISTENT_STATE__QSWITCH_MODE_MASK 0x40000000L
++#define CP_HQD_PERSISTENT_STATE__DISP_ACTIVE_MASK 0x80000000L
++//CP_HQD_PIPE_PRIORITY
++#define CP_HQD_PIPE_PRIORITY__PIPE_PRIORITY__SHIFT 0x0
++#define CP_HQD_PIPE_PRIORITY__PIPE_PRIORITY_MASK 0x00000003L
++//CP_HQD_QUEUE_PRIORITY
++#define CP_HQD_QUEUE_PRIORITY__PRIORITY_LEVEL__SHIFT 0x0
++#define CP_HQD_QUEUE_PRIORITY__PRIORITY_LEVEL_MASK 0x0000000FL
++//CP_HQD_QUANTUM
++#define CP_HQD_QUANTUM__QUANTUM_EN__SHIFT 0x0
++#define CP_HQD_QUANTUM__QUANTUM_SCALE__SHIFT 0x4
++#define CP_HQD_QUANTUM__QUANTUM_DURATION__SHIFT 0x8
++#define CP_HQD_QUANTUM__QUANTUM_ACTIVE__SHIFT 0x1f
++#define CP_HQD_QUANTUM__QUANTUM_EN_MASK 0x00000001L
++#define CP_HQD_QUANTUM__QUANTUM_SCALE_MASK 0x00000010L
++#define CP_HQD_QUANTUM__QUANTUM_DURATION_MASK 0x00003F00L
++#define CP_HQD_QUANTUM__QUANTUM_ACTIVE_MASK 0x80000000L
++//CP_HQD_PQ_BASE
++#define CP_HQD_PQ_BASE__ADDR__SHIFT 0x0
++#define CP_HQD_PQ_BASE__ADDR_MASK 0xFFFFFFFFL
++//CP_HQD_PQ_BASE_HI
++#define CP_HQD_PQ_BASE_HI__ADDR_HI__SHIFT 0x0
++#define CP_HQD_PQ_BASE_HI__ADDR_HI_MASK 0x000000FFL
++//CP_HQD_PQ_RPTR
++#define CP_HQD_PQ_RPTR__CONSUMED_OFFSET__SHIFT 0x0
++#define CP_HQD_PQ_RPTR__CONSUMED_OFFSET_MASK 0xFFFFFFFFL
++//CP_HQD_PQ_RPTR_REPORT_ADDR
++#define CP_HQD_PQ_RPTR_REPORT_ADDR__RPTR_REPORT_ADDR__SHIFT 0x2
++#define CP_HQD_PQ_RPTR_REPORT_ADDR__RPTR_REPORT_ADDR_MASK 0xFFFFFFFCL
++//CP_HQD_PQ_RPTR_REPORT_ADDR_HI
++#define CP_HQD_PQ_RPTR_REPORT_ADDR_HI__RPTR_REPORT_ADDR_HI__SHIFT 0x0
++#define CP_HQD_PQ_RPTR_REPORT_ADDR_HI__RPTR_REPORT_ADDR_HI_MASK 0x0000FFFFL
++//CP_HQD_PQ_WPTR_POLL_ADDR
++#define CP_HQD_PQ_WPTR_POLL_ADDR__WPTR_ADDR__SHIFT 0x3
++#define CP_HQD_PQ_WPTR_POLL_ADDR__WPTR_ADDR_MASK 0xFFFFFFF8L
++//CP_HQD_PQ_WPTR_POLL_ADDR_HI
++#define CP_HQD_PQ_WPTR_POLL_ADDR_HI__WPTR_ADDR_HI__SHIFT 0x0
++#define CP_HQD_PQ_WPTR_POLL_ADDR_HI__WPTR_ADDR_HI_MASK 0x0000FFFFL
++//CP_HQD_PQ_DOORBELL_CONTROL
++#define CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_MODE__SHIFT 0x0
++#define CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_BIF_DROP__SHIFT 0x1
++#define CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_OFFSET__SHIFT 0x2
++#define CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_SOURCE__SHIFT 0x1c
++#define CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_SCHD_HIT__SHIFT 0x1d
++#define CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_EN__SHIFT 0x1e
++#define CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_HIT__SHIFT 0x1f
++#define CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_MODE_MASK 0x00000001L
++#define CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_BIF_DROP_MASK 0x00000002L
++#define CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_OFFSET_MASK 0x0FFFFFFCL
++#define CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_SOURCE_MASK 0x10000000L
++#define CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_SCHD_HIT_MASK 0x20000000L
++#define CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_EN_MASK 0x40000000L
++#define CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_HIT_MASK 0x80000000L
++//CP_HQD_PQ_CONTROL
++#define CP_HQD_PQ_CONTROL__QUEUE_SIZE__SHIFT 0x0
++#define CP_HQD_PQ_CONTROL__WPTR_CARRY__SHIFT 0x6
++#define CP_HQD_PQ_CONTROL__RPTR_CARRY__SHIFT 0x7
++#define CP_HQD_PQ_CONTROL__RPTR_BLOCK_SIZE__SHIFT 0x8
++#define CP_HQD_PQ_CONTROL__QUEUE_FULL_EN__SHIFT 0xe
++#define CP_HQD_PQ_CONTROL__PQ_EMPTY__SHIFT 0xf
++#define CP_HQD_PQ_CONTROL__WPP_CLAMP_EN__SHIFT 0x10
++#define CP_HQD_PQ_CONTROL__ENDIAN_SWAP__SHIFT 0x11
++#define CP_HQD_PQ_CONTROL__MIN_AVAIL_SIZE__SHIFT 0x14
++#define CP_HQD_PQ_CONTROL__EXE_DISABLE__SHIFT 0x17
++#define CP_HQD_PQ_CONTROL__CACHE_POLICY__SHIFT 0x18
++#define CP_HQD_PQ_CONTROL__SLOT_BASED_WPTR__SHIFT 0x19
++#define CP_HQD_PQ_CONTROL__NO_UPDATE_RPTR__SHIFT 0x1b
++#define CP_HQD_PQ_CONTROL__UNORD_DISPATCH__SHIFT 0x1c
++#define CP_HQD_PQ_CONTROL__ROQ_PQ_IB_FLIP__SHIFT 0x1d
++#define CP_HQD_PQ_CONTROL__PRIV_STATE__SHIFT 0x1e
++#define CP_HQD_PQ_CONTROL__KMD_QUEUE__SHIFT 0x1f
++#define CP_HQD_PQ_CONTROL__QUEUE_SIZE_MASK 0x0000003FL
++#define CP_HQD_PQ_CONTROL__WPTR_CARRY_MASK 0x00000040L
++#define CP_HQD_PQ_CONTROL__RPTR_CARRY_MASK 0x00000080L
++#define CP_HQD_PQ_CONTROL__RPTR_BLOCK_SIZE_MASK 0x00003F00L
++#define CP_HQD_PQ_CONTROL__QUEUE_FULL_EN_MASK 0x00004000L
++#define CP_HQD_PQ_CONTROL__PQ_EMPTY_MASK 0x00008000L
++#define CP_HQD_PQ_CONTROL__WPP_CLAMP_EN_MASK 0x00010000L
++#define CP_HQD_PQ_CONTROL__ENDIAN_SWAP_MASK 0x00060000L
++#define CP_HQD_PQ_CONTROL__MIN_AVAIL_SIZE_MASK 0x00300000L
++#define CP_HQD_PQ_CONTROL__EXE_DISABLE_MASK 0x00800000L
++#define CP_HQD_PQ_CONTROL__CACHE_POLICY_MASK 0x01000000L
++#define CP_HQD_PQ_CONTROL__SLOT_BASED_WPTR_MASK 0x06000000L
++#define CP_HQD_PQ_CONTROL__NO_UPDATE_RPTR_MASK 0x08000000L
++#define CP_HQD_PQ_CONTROL__UNORD_DISPATCH_MASK 0x10000000L
++#define CP_HQD_PQ_CONTROL__ROQ_PQ_IB_FLIP_MASK 0x20000000L
++#define CP_HQD_PQ_CONTROL__PRIV_STATE_MASK 0x40000000L
++#define CP_HQD_PQ_CONTROL__KMD_QUEUE_MASK 0x80000000L
++//CP_HQD_IB_BASE_ADDR
++#define CP_HQD_IB_BASE_ADDR__IB_BASE_ADDR__SHIFT 0x2
++#define CP_HQD_IB_BASE_ADDR__IB_BASE_ADDR_MASK 0xFFFFFFFCL
++//CP_HQD_IB_BASE_ADDR_HI
++#define CP_HQD_IB_BASE_ADDR_HI__IB_BASE_ADDR_HI__SHIFT 0x0
++#define CP_HQD_IB_BASE_ADDR_HI__IB_BASE_ADDR_HI_MASK 0x0000FFFFL
++//CP_HQD_IB_RPTR
++#define CP_HQD_IB_RPTR__CONSUMED_OFFSET__SHIFT 0x0
++#define CP_HQD_IB_RPTR__CONSUMED_OFFSET_MASK 0x000FFFFFL
++//CP_HQD_IB_CONTROL
++#define CP_HQD_IB_CONTROL__IB_SIZE__SHIFT 0x0
++#define CP_HQD_IB_CONTROL__MIN_IB_AVAIL_SIZE__SHIFT 0x14
++#define CP_HQD_IB_CONTROL__IB_EXE_DISABLE__SHIFT 0x17
++#define CP_HQD_IB_CONTROL__IB_CACHE_POLICY__SHIFT 0x18
++#define CP_HQD_IB_CONTROL__PROCESSING_IB__SHIFT 0x1f
++#define CP_HQD_IB_CONTROL__IB_SIZE_MASK 0x000FFFFFL
++#define CP_HQD_IB_CONTROL__MIN_IB_AVAIL_SIZE_MASK 0x00300000L
++#define CP_HQD_IB_CONTROL__IB_EXE_DISABLE_MASK 0x00800000L
++#define CP_HQD_IB_CONTROL__IB_CACHE_POLICY_MASK 0x01000000L
++#define CP_HQD_IB_CONTROL__PROCESSING_IB_MASK 0x80000000L
++//CP_HQD_IQ_TIMER
++#define CP_HQD_IQ_TIMER__WAIT_TIME__SHIFT 0x0
++#define CP_HQD_IQ_TIMER__RETRY_TYPE__SHIFT 0x8
++#define CP_HQD_IQ_TIMER__IMMEDIATE_EXPIRE__SHIFT 0xb
++#define CP_HQD_IQ_TIMER__INTERRUPT_TYPE__SHIFT 0xc
++#define CP_HQD_IQ_TIMER__CLOCK_COUNT__SHIFT 0xe
++#define CP_HQD_IQ_TIMER__INTERRUPT_SIZE__SHIFT 0x10
++#define CP_HQD_IQ_TIMER__QUANTUM_TIMER__SHIFT 0x16
++#define CP_HQD_IQ_TIMER__EXE_DISABLE__SHIFT 0x17
++#define CP_HQD_IQ_TIMER__CACHE_POLICY__SHIFT 0x18
++#define CP_HQD_IQ_TIMER__QUEUE_TYPE__SHIFT 0x19
++#define CP_HQD_IQ_TIMER__REARM_TIMER__SHIFT 0x1c
++#define CP_HQD_IQ_TIMER__PROCESS_IQ_EN__SHIFT 0x1d
++#define CP_HQD_IQ_TIMER__PROCESSING_IQ__SHIFT 0x1e
++#define CP_HQD_IQ_TIMER__ACTIVE__SHIFT 0x1f
++#define CP_HQD_IQ_TIMER__WAIT_TIME_MASK 0x000000FFL
++#define CP_HQD_IQ_TIMER__RETRY_TYPE_MASK 0x00000700L
++#define CP_HQD_IQ_TIMER__IMMEDIATE_EXPIRE_MASK 0x00000800L
++#define CP_HQD_IQ_TIMER__INTERRUPT_TYPE_MASK 0x00003000L
++#define CP_HQD_IQ_TIMER__CLOCK_COUNT_MASK 0x0000C000L
++#define CP_HQD_IQ_TIMER__INTERRUPT_SIZE_MASK 0x003F0000L
++#define CP_HQD_IQ_TIMER__QUANTUM_TIMER_MASK 0x00400000L
++#define CP_HQD_IQ_TIMER__EXE_DISABLE_MASK 0x00800000L
++#define CP_HQD_IQ_TIMER__CACHE_POLICY_MASK 0x01000000L
++#define CP_HQD_IQ_TIMER__QUEUE_TYPE_MASK 0x02000000L
++#define CP_HQD_IQ_TIMER__REARM_TIMER_MASK 0x10000000L
++#define CP_HQD_IQ_TIMER__PROCESS_IQ_EN_MASK 0x20000000L
++#define CP_HQD_IQ_TIMER__PROCESSING_IQ_MASK 0x40000000L
++#define CP_HQD_IQ_TIMER__ACTIVE_MASK 0x80000000L
++//CP_HQD_IQ_RPTR
++#define CP_HQD_IQ_RPTR__OFFSET__SHIFT 0x0
++#define CP_HQD_IQ_RPTR__OFFSET_MASK 0x0000003FL
++//CP_HQD_DEQUEUE_REQUEST
++#define CP_HQD_DEQUEUE_REQUEST__DEQUEUE_REQ__SHIFT 0x0
++#define CP_HQD_DEQUEUE_REQUEST__IQ_REQ_PEND__SHIFT 0x4
++#define CP_HQD_DEQUEUE_REQUEST__DEQUEUE_INT__SHIFT 0x8
++#define CP_HQD_DEQUEUE_REQUEST__IQ_REQ_PEND_EN__SHIFT 0x9
++#define CP_HQD_DEQUEUE_REQUEST__DEQUEUE_REQ_EN__SHIFT 0xa
++#define CP_HQD_DEQUEUE_REQUEST__DEQUEUE_REQ_MASK 0x00000007L
++#define CP_HQD_DEQUEUE_REQUEST__IQ_REQ_PEND_MASK 0x00000010L
++#define CP_HQD_DEQUEUE_REQUEST__DEQUEUE_INT_MASK 0x00000100L
++#define CP_HQD_DEQUEUE_REQUEST__IQ_REQ_PEND_EN_MASK 0x00000200L
++#define CP_HQD_DEQUEUE_REQUEST__DEQUEUE_REQ_EN_MASK 0x00000400L
++//CP_HQD_DMA_OFFLOAD
++#define CP_HQD_DMA_OFFLOAD__DMA_OFFLOAD__SHIFT 0x0
++#define CP_HQD_DMA_OFFLOAD__DMA_OFFLOAD_MASK 0x00000001L
++//CP_HQD_OFFLOAD
++#define CP_HQD_OFFLOAD__DMA_OFFLOAD__SHIFT 0x0
++#define CP_HQD_OFFLOAD__DMA_OFFLOAD_EN__SHIFT 0x1
++#define CP_HQD_OFFLOAD__AQL_OFFLOAD__SHIFT 0x2
++#define CP_HQD_OFFLOAD__AQL_OFFLOAD_EN__SHIFT 0x3
++#define CP_HQD_OFFLOAD__EOP_OFFLOAD__SHIFT 0x4
++#define CP_HQD_OFFLOAD__EOP_OFFLOAD_EN__SHIFT 0x5
++#define CP_HQD_OFFLOAD__DMA_OFFLOAD_MASK 0x00000001L
++#define CP_HQD_OFFLOAD__DMA_OFFLOAD_EN_MASK 0x00000002L
++#define CP_HQD_OFFLOAD__AQL_OFFLOAD_MASK 0x00000004L
++#define CP_HQD_OFFLOAD__AQL_OFFLOAD_EN_MASK 0x00000008L
++#define CP_HQD_OFFLOAD__EOP_OFFLOAD_MASK 0x00000010L
++#define CP_HQD_OFFLOAD__EOP_OFFLOAD_EN_MASK 0x00000020L
++//CP_HQD_SEMA_CMD
++#define CP_HQD_SEMA_CMD__RETRY__SHIFT 0x0
++#define CP_HQD_SEMA_CMD__RESULT__SHIFT 0x1
++#define CP_HQD_SEMA_CMD__RETRY_MASK 0x00000001L
++#define CP_HQD_SEMA_CMD__RESULT_MASK 0x00000006L
++//CP_HQD_MSG_TYPE
++#define CP_HQD_MSG_TYPE__ACTION__SHIFT 0x0
++#define CP_HQD_MSG_TYPE__SAVE_STATE__SHIFT 0x4
++#define CP_HQD_MSG_TYPE__ACTION_MASK 0x00000007L
++#define CP_HQD_MSG_TYPE__SAVE_STATE_MASK 0x00000070L
++//CP_HQD_ATOMIC0_PREOP_LO
++#define CP_HQD_ATOMIC0_PREOP_LO__ATOMIC0_PREOP_LO__SHIFT 0x0
++#define CP_HQD_ATOMIC0_PREOP_LO__ATOMIC0_PREOP_LO_MASK 0xFFFFFFFFL
++//CP_HQD_ATOMIC0_PREOP_HI
++#define CP_HQD_ATOMIC0_PREOP_HI__ATOMIC0_PREOP_HI__SHIFT 0x0
++#define CP_HQD_ATOMIC0_PREOP_HI__ATOMIC0_PREOP_HI_MASK 0xFFFFFFFFL
++//CP_HQD_ATOMIC1_PREOP_LO
++#define CP_HQD_ATOMIC1_PREOP_LO__ATOMIC1_PREOP_LO__SHIFT 0x0
++#define CP_HQD_ATOMIC1_PREOP_LO__ATOMIC1_PREOP_LO_MASK 0xFFFFFFFFL
++//CP_HQD_ATOMIC1_PREOP_HI
++#define CP_HQD_ATOMIC1_PREOP_HI__ATOMIC1_PREOP_HI__SHIFT 0x0
++#define CP_HQD_ATOMIC1_PREOP_HI__ATOMIC1_PREOP_HI_MASK 0xFFFFFFFFL
++//CP_HQD_HQ_SCHEDULER0
++#define CP_HQD_HQ_SCHEDULER0__SCHEDULER__SHIFT 0x0
++#define CP_HQD_HQ_SCHEDULER0__SCHEDULER_MASK 0xFFFFFFFFL
++//CP_HQD_HQ_STATUS0
++#define CP_HQD_HQ_STATUS0__DEQUEUE_STATUS__SHIFT 0x0
++#define CP_HQD_HQ_STATUS0__DEQUEUE_RETRY_CNT__SHIFT 0x2
++#define CP_HQD_HQ_STATUS0__RSV_6_4__SHIFT 0x4
++#define CP_HQD_HQ_STATUS0__SCRATCH_RAM_INIT__SHIFT 0x7
++#define CP_HQD_HQ_STATUS0__TCL2_DIRTY__SHIFT 0x8
++#define CP_HQD_HQ_STATUS0__PG_ACTIVATED__SHIFT 0x9
++#define CP_HQD_HQ_STATUS0__RSVR_29_10__SHIFT 0xa
++#define CP_HQD_HQ_STATUS0__QUEUE_IDLE__SHIFT 0x1e
++#define CP_HQD_HQ_STATUS0__DB_UPDATED_MSG_EN__SHIFT 0x1f
++#define CP_HQD_HQ_STATUS0__DEQUEUE_STATUS_MASK 0x00000003L
++#define CP_HQD_HQ_STATUS0__DEQUEUE_RETRY_CNT_MASK 0x0000000CL
++#define CP_HQD_HQ_STATUS0__RSV_6_4_MASK 0x00000070L
++#define CP_HQD_HQ_STATUS0__SCRATCH_RAM_INIT_MASK 0x00000080L
++#define CP_HQD_HQ_STATUS0__TCL2_DIRTY_MASK 0x00000100L
++#define CP_HQD_HQ_STATUS0__PG_ACTIVATED_MASK 0x00000200L
++#define CP_HQD_HQ_STATUS0__RSVR_29_10_MASK 0x3FFFFC00L
++#define CP_HQD_HQ_STATUS0__QUEUE_IDLE_MASK 0x40000000L
++#define CP_HQD_HQ_STATUS0__DB_UPDATED_MSG_EN_MASK 0x80000000L
++//CP_HQD_HQ_CONTROL0
++#define CP_HQD_HQ_CONTROL0__CONTROL__SHIFT 0x0
++#define CP_HQD_HQ_CONTROL0__CONTROL_MASK 0xFFFFFFFFL
++//CP_HQD_HQ_SCHEDULER1
++#define CP_HQD_HQ_SCHEDULER1__SCHEDULER__SHIFT 0x0
++#define CP_HQD_HQ_SCHEDULER1__SCHEDULER_MASK 0xFFFFFFFFL
++//CP_MQD_CONTROL
++#define CP_MQD_CONTROL__VMID__SHIFT 0x0
++#define CP_MQD_CONTROL__PRIV_STATE__SHIFT 0x8
++#define CP_MQD_CONTROL__PROCESSING_MQD__SHIFT 0xc
++#define CP_MQD_CONTROL__PROCESSING_MQD_EN__SHIFT 0xd
++#define CP_MQD_CONTROL__EXE_DISABLE__SHIFT 0x17
++#define CP_MQD_CONTROL__CACHE_POLICY__SHIFT 0x18
++#define CP_MQD_CONTROL__VMID_MASK 0x0000000FL
++#define CP_MQD_CONTROL__PRIV_STATE_MASK 0x00000100L
++#define CP_MQD_CONTROL__PROCESSING_MQD_MASK 0x00001000L
++#define CP_MQD_CONTROL__PROCESSING_MQD_EN_MASK 0x00002000L
++#define CP_MQD_CONTROL__EXE_DISABLE_MASK 0x00800000L
++#define CP_MQD_CONTROL__CACHE_POLICY_MASK 0x01000000L
++//CP_HQD_HQ_STATUS1
++#define CP_HQD_HQ_STATUS1__STATUS__SHIFT 0x0
++#define CP_HQD_HQ_STATUS1__STATUS_MASK 0xFFFFFFFFL
++//CP_HQD_HQ_CONTROL1
++#define CP_HQD_HQ_CONTROL1__CONTROL__SHIFT 0x0
++#define CP_HQD_HQ_CONTROL1__CONTROL_MASK 0xFFFFFFFFL
++//CP_HQD_EOP_BASE_ADDR
++#define CP_HQD_EOP_BASE_ADDR__BASE_ADDR__SHIFT 0x0
++#define CP_HQD_EOP_BASE_ADDR__BASE_ADDR_MASK 0xFFFFFFFFL
++//CP_HQD_EOP_BASE_ADDR_HI
++#define CP_HQD_EOP_BASE_ADDR_HI__BASE_ADDR_HI__SHIFT 0x0
++#define CP_HQD_EOP_BASE_ADDR_HI__BASE_ADDR_HI_MASK 0x000000FFL
++//CP_HQD_EOP_CONTROL
++#define CP_HQD_EOP_CONTROL__EOP_SIZE__SHIFT 0x0
++#define CP_HQD_EOP_CONTROL__PROCESSING_EOP__SHIFT 0x8
++#define CP_HQD_EOP_CONTROL__PROCESS_EOP_EN__SHIFT 0xc
++#define CP_HQD_EOP_CONTROL__PROCESSING_EOPIB__SHIFT 0xd
++#define CP_HQD_EOP_CONTROL__PROCESS_EOPIB_EN__SHIFT 0xe
++#define CP_HQD_EOP_CONTROL__HALT_FETCHER__SHIFT 0x15
++#define CP_HQD_EOP_CONTROL__HALT_FETCHER_EN__SHIFT 0x16
++#define CP_HQD_EOP_CONTROL__EXE_DISABLE__SHIFT 0x17
++#define CP_HQD_EOP_CONTROL__CACHE_POLICY__SHIFT 0x18
++#define CP_HQD_EOP_CONTROL__SIG_SEM_RESULT__SHIFT 0x1d
++#define CP_HQD_EOP_CONTROL__PEND_SIG_SEM__SHIFT 0x1f
++#define CP_HQD_EOP_CONTROL__EOP_SIZE_MASK 0x0000003FL
++#define CP_HQD_EOP_CONTROL__PROCESSING_EOP_MASK 0x00000100L
++#define CP_HQD_EOP_CONTROL__PROCESS_EOP_EN_MASK 0x00001000L
++#define CP_HQD_EOP_CONTROL__PROCESSING_EOPIB_MASK 0x00002000L
++#define CP_HQD_EOP_CONTROL__PROCESS_EOPIB_EN_MASK 0x00004000L
++#define CP_HQD_EOP_CONTROL__HALT_FETCHER_MASK 0x00200000L
++#define CP_HQD_EOP_CONTROL__HALT_FETCHER_EN_MASK 0x00400000L
++#define CP_HQD_EOP_CONTROL__EXE_DISABLE_MASK 0x00800000L
++#define CP_HQD_EOP_CONTROL__CACHE_POLICY_MASK 0x01000000L
++#define CP_HQD_EOP_CONTROL__SIG_SEM_RESULT_MASK 0x60000000L
++#define CP_HQD_EOP_CONTROL__PEND_SIG_SEM_MASK 0x80000000L
++//CP_HQD_EOP_RPTR
++#define CP_HQD_EOP_RPTR__RPTR__SHIFT 0x0
++#define CP_HQD_EOP_RPTR__RESET_FETCHER__SHIFT 0x1c
++#define CP_HQD_EOP_RPTR__DEQUEUE_PEND__SHIFT 0x1d
++#define CP_HQD_EOP_RPTR__RPTR_EQ_CSMD_WPTR__SHIFT 0x1e
++#define CP_HQD_EOP_RPTR__INIT_FETCHER__SHIFT 0x1f
++#define CP_HQD_EOP_RPTR__RPTR_MASK 0x00001FFFL
++#define CP_HQD_EOP_RPTR__RESET_FETCHER_MASK 0x10000000L
++#define CP_HQD_EOP_RPTR__DEQUEUE_PEND_MASK 0x20000000L
++#define CP_HQD_EOP_RPTR__RPTR_EQ_CSMD_WPTR_MASK 0x40000000L
++#define CP_HQD_EOP_RPTR__INIT_FETCHER_MASK 0x80000000L
++//CP_HQD_EOP_WPTR
++#define CP_HQD_EOP_WPTR__WPTR__SHIFT 0x0
++#define CP_HQD_EOP_WPTR__EOP_EMPTY__SHIFT 0xf
++#define CP_HQD_EOP_WPTR__EOP_AVAIL__SHIFT 0x10
++#define CP_HQD_EOP_WPTR__WPTR_MASK 0x00001FFFL
++#define CP_HQD_EOP_WPTR__EOP_EMPTY_MASK 0x00008000L
++#define CP_HQD_EOP_WPTR__EOP_AVAIL_MASK 0x1FFF0000L
++//CP_HQD_EOP_EVENTS
++#define CP_HQD_EOP_EVENTS__EVENT_COUNT__SHIFT 0x0
++#define CP_HQD_EOP_EVENTS__CS_PARTIAL_FLUSH_PEND__SHIFT 0x10
++#define CP_HQD_EOP_EVENTS__EVENT_COUNT_MASK 0x00000FFFL
++#define CP_HQD_EOP_EVENTS__CS_PARTIAL_FLUSH_PEND_MASK 0x00010000L
++//CP_HQD_CTX_SAVE_BASE_ADDR_LO
++#define CP_HQD_CTX_SAVE_BASE_ADDR_LO__ADDR__SHIFT 0xc
++#define CP_HQD_CTX_SAVE_BASE_ADDR_LO__ADDR_MASK 0xFFFFF000L
++//CP_HQD_CTX_SAVE_BASE_ADDR_HI
++#define CP_HQD_CTX_SAVE_BASE_ADDR_HI__ADDR_HI__SHIFT 0x0
++#define CP_HQD_CTX_SAVE_BASE_ADDR_HI__ADDR_HI_MASK 0x0000FFFFL
++//CP_HQD_CTX_SAVE_CONTROL
++#define CP_HQD_CTX_SAVE_CONTROL__POLICY__SHIFT 0x3
++#define CP_HQD_CTX_SAVE_CONTROL__EXE_DISABLE__SHIFT 0x17
++#define CP_HQD_CTX_SAVE_CONTROL__POLICY_MASK 0x00000008L
++#define CP_HQD_CTX_SAVE_CONTROL__EXE_DISABLE_MASK 0x00800000L
++//CP_HQD_CNTL_STACK_OFFSET
++#define CP_HQD_CNTL_STACK_OFFSET__OFFSET__SHIFT 0x2
++#define CP_HQD_CNTL_STACK_OFFSET__OFFSET_MASK 0x00007FFCL
++//CP_HQD_CNTL_STACK_SIZE
++#define CP_HQD_CNTL_STACK_SIZE__SIZE__SHIFT 0xc
++#define CP_HQD_CNTL_STACK_SIZE__SIZE_MASK 0x00007000L
++//CP_HQD_WG_STATE_OFFSET
++#define CP_HQD_WG_STATE_OFFSET__OFFSET__SHIFT 0x2
++#define CP_HQD_WG_STATE_OFFSET__OFFSET_MASK 0x01FFFFFCL
++//CP_HQD_CTX_SAVE_SIZE
++#define CP_HQD_CTX_SAVE_SIZE__SIZE__SHIFT 0xc
++#define CP_HQD_CTX_SAVE_SIZE__SIZE_MASK 0x01FFF000L
++//CP_HQD_GDS_RESOURCE_STATE
++#define CP_HQD_GDS_RESOURCE_STATE__OA_REQUIRED__SHIFT 0x0
++#define CP_HQD_GDS_RESOURCE_STATE__OA_ACQUIRED__SHIFT 0x1
++#define CP_HQD_GDS_RESOURCE_STATE__GWS_SIZE__SHIFT 0x4
++#define CP_HQD_GDS_RESOURCE_STATE__GWS_PNTR__SHIFT 0xc
++#define CP_HQD_GDS_RESOURCE_STATE__OA_REQUIRED_MASK 0x00000001L
++#define CP_HQD_GDS_RESOURCE_STATE__OA_ACQUIRED_MASK 0x00000002L
++#define CP_HQD_GDS_RESOURCE_STATE__GWS_SIZE_MASK 0x000003F0L
++#define CP_HQD_GDS_RESOURCE_STATE__GWS_PNTR_MASK 0x0003F000L
++//CP_HQD_ERROR
++#define CP_HQD_ERROR__EDC_ERROR_ID__SHIFT 0x0
++#define CP_HQD_ERROR__SUA_ERROR__SHIFT 0x4
++#define CP_HQD_ERROR__AQL_ERROR__SHIFT 0x5
++#define CP_HQD_ERROR__PQ_UTCL1_ERROR__SHIFT 0x8
++#define CP_HQD_ERROR__IB_UTCL1_ERROR__SHIFT 0x9
++#define CP_HQD_ERROR__EOP_UTCL1_ERROR__SHIFT 0xa
++#define CP_HQD_ERROR__IQ_UTCL1_ERROR__SHIFT 0xb
++#define CP_HQD_ERROR__RRPT_UTCL1_ERROR__SHIFT 0xc
++#define CP_HQD_ERROR__WPP_UTCL1_ERROR__SHIFT 0xd
++#define CP_HQD_ERROR__SEM_UTCL1_ERROR__SHIFT 0xe
++#define CP_HQD_ERROR__DMA_SRC_UTCL1_ERROR__SHIFT 0xf
++#define CP_HQD_ERROR__DMA_DST_UTCL1_ERROR__SHIFT 0x10
++#define CP_HQD_ERROR__SR_UTCL1_ERROR__SHIFT 0x11
++#define CP_HQD_ERROR__QU_UTCL1_ERROR__SHIFT 0x12
++#define CP_HQD_ERROR__TC_UTCL1_ERROR__SHIFT 0x13
++#define CP_HQD_ERROR__EDC_ERROR_ID_MASK 0x0000000FL
++#define CP_HQD_ERROR__SUA_ERROR_MASK 0x00000010L
++#define CP_HQD_ERROR__AQL_ERROR_MASK 0x00000020L
++#define CP_HQD_ERROR__PQ_UTCL1_ERROR_MASK 0x00000100L
++#define CP_HQD_ERROR__IB_UTCL1_ERROR_MASK 0x00000200L
++#define CP_HQD_ERROR__EOP_UTCL1_ERROR_MASK 0x00000400L
++#define CP_HQD_ERROR__IQ_UTCL1_ERROR_MASK 0x00000800L
++#define CP_HQD_ERROR__RRPT_UTCL1_ERROR_MASK 0x00001000L
++#define CP_HQD_ERROR__WPP_UTCL1_ERROR_MASK 0x00002000L
++#define CP_HQD_ERROR__SEM_UTCL1_ERROR_MASK 0x00004000L
++#define CP_HQD_ERROR__DMA_SRC_UTCL1_ERROR_MASK 0x00008000L
++#define CP_HQD_ERROR__DMA_DST_UTCL1_ERROR_MASK 0x00010000L
++#define CP_HQD_ERROR__SR_UTCL1_ERROR_MASK 0x00020000L
++#define CP_HQD_ERROR__QU_UTCL1_ERROR_MASK 0x00040000L
++#define CP_HQD_ERROR__TC_UTCL1_ERROR_MASK 0x00080000L
++//CP_HQD_EOP_WPTR_MEM
++#define CP_HQD_EOP_WPTR_MEM__WPTR__SHIFT 0x0
++#define CP_HQD_EOP_WPTR_MEM__WPTR_MASK 0x00001FFFL
++//CP_HQD_AQL_CONTROL
++#define CP_HQD_AQL_CONTROL__CONTROL0__SHIFT 0x0
++#define CP_HQD_AQL_CONTROL__CONTROL0_EN__SHIFT 0xf
++#define CP_HQD_AQL_CONTROL__CONTROL1__SHIFT 0x10
++#define CP_HQD_AQL_CONTROL__CONTROL1_EN__SHIFT 0x1f
++#define CP_HQD_AQL_CONTROL__CONTROL0_MASK 0x00007FFFL
++#define CP_HQD_AQL_CONTROL__CONTROL0_EN_MASK 0x00008000L
++#define CP_HQD_AQL_CONTROL__CONTROL1_MASK 0x7FFF0000L
++#define CP_HQD_AQL_CONTROL__CONTROL1_EN_MASK 0x80000000L
++//CP_HQD_PQ_WPTR_LO
++#define CP_HQD_PQ_WPTR_LO__OFFSET__SHIFT 0x0
++#define CP_HQD_PQ_WPTR_LO__OFFSET_MASK 0xFFFFFFFFL
++//CP_HQD_PQ_WPTR_HI
++#define CP_HQD_PQ_WPTR_HI__DATA__SHIFT 0x0
++#define CP_HQD_PQ_WPTR_HI__DATA_MASK 0xFFFFFFFFL
++
++
++// addressBlock: gc_didtdec
++//DIDT_IND_INDEX
++#define DIDT_IND_INDEX__DIDT_IND_INDEX__SHIFT 0x0
++#define DIDT_IND_INDEX__DIDT_IND_INDEX_MASK 0xFFFFFFFFL
++//DIDT_IND_DATA
++#define DIDT_IND_DATA__DIDT_IND_DATA__SHIFT 0x0
++#define DIDT_IND_DATA__DIDT_IND_DATA_MASK 0xFFFFFFFFL
++
++
++// addressBlock: gc_gccacdec
++//GC_CAC_CTRL_1
++#define GC_CAC_CTRL_1__CAC_WINDOW__SHIFT 0x0
++#define GC_CAC_CTRL_1__TDP_WINDOW__SHIFT 0x18
++#define GC_CAC_CTRL_1__CAC_WINDOW_MASK 0x00FFFFFFL
++#define GC_CAC_CTRL_1__TDP_WINDOW_MASK 0xFF000000L
++//GC_CAC_CTRL_2
++#define GC_CAC_CTRL_2__CAC_ENABLE__SHIFT 0x0
++#define GC_CAC_CTRL_2__CAC_SOFT_CTRL_ENABLE__SHIFT 0x1
++#define GC_CAC_CTRL_2__UNUSED_0__SHIFT 0x2
++#define GC_CAC_CTRL_2__CAC_ENABLE_MASK 0x00000001L
++#define GC_CAC_CTRL_2__CAC_SOFT_CTRL_ENABLE_MASK 0x00000002L
++#define GC_CAC_CTRL_2__UNUSED_0_MASK 0xFFFFFFFCL
++//GC_CAC_CGTT_CLK_CTRL
++#define GC_CAC_CGTT_CLK_CTRL__ON_DELAY__SHIFT 0x0
++#define GC_CAC_CGTT_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
++#define GC_CAC_CGTT_CLK_CTRL__SOFT_OVERRIDE_DYN__SHIFT 0x1e
++#define GC_CAC_CGTT_CLK_CTRL__SOFT_OVERRIDE_REG__SHIFT 0x1f
++#define GC_CAC_CGTT_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
++#define GC_CAC_CGTT_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define GC_CAC_CGTT_CLK_CTRL__SOFT_OVERRIDE_DYN_MASK 0x40000000L
++#define GC_CAC_CGTT_CLK_CTRL__SOFT_OVERRIDE_REG_MASK 0x80000000L
++//GC_CAC_AGGR_LOWER
++#define GC_CAC_AGGR_LOWER__AGGR_31_0__SHIFT 0x0
++#define GC_CAC_AGGR_LOWER__AGGR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_AGGR_UPPER
++#define GC_CAC_AGGR_UPPER__AGGR_63_32__SHIFT 0x0
++#define GC_CAC_AGGR_UPPER__AGGR_63_32_MASK 0xFFFFFFFFL
++//GC_CAC_PG_AGGR_LOWER
++#define GC_CAC_PG_AGGR_LOWER__LKG_AGGR_31_0__SHIFT 0x0
++#define GC_CAC_PG_AGGR_LOWER__LKG_AGGR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_PG_AGGR_UPPER
++#define GC_CAC_PG_AGGR_UPPER__LKG_AGGR_63_32__SHIFT 0x0
++#define GC_CAC_PG_AGGR_UPPER__LKG_AGGR_63_32_MASK 0xFFFFFFFFL
++//GC_CAC_SOFT_CTRL
++#define GC_CAC_SOFT_CTRL__SOFT_SNAP__SHIFT 0x0
++#define GC_CAC_SOFT_CTRL__UNUSED__SHIFT 0x1
++#define GC_CAC_SOFT_CTRL__SOFT_SNAP_MASK 0x00000001L
++#define GC_CAC_SOFT_CTRL__UNUSED_MASK 0xFFFFFFFEL
++//GC_DIDT_CTRL0
++#define GC_DIDT_CTRL0__DIDT_CTRL_EN__SHIFT 0x0
++#define GC_DIDT_CTRL0__PHASE_OFFSET__SHIFT 0x1
++#define GC_DIDT_CTRL0__DIDT_SW_RST__SHIFT 0x3
++#define GC_DIDT_CTRL0__DIDT_CLK_EN_OVERRIDE__SHIFT 0x4
++#define GC_DIDT_CTRL0__DIDT_TRIGGER_THROTTLE_LOWBIT__SHIFT 0x5
++#define GC_DIDT_CTRL0__DIDT_CTRL_EN_MASK 0x00000001L
++#define GC_DIDT_CTRL0__PHASE_OFFSET_MASK 0x00000006L
++#define GC_DIDT_CTRL0__DIDT_SW_RST_MASK 0x00000008L
++#define GC_DIDT_CTRL0__DIDT_CLK_EN_OVERRIDE_MASK 0x00000010L
++#define GC_DIDT_CTRL0__DIDT_TRIGGER_THROTTLE_LOWBIT_MASK 0x000001E0L
++//GC_DIDT_CTRL1
++#define GC_DIDT_CTRL1__MIN_POWER__SHIFT 0x0
++#define GC_DIDT_CTRL1__MAX_POWER__SHIFT 0x10
++#define GC_DIDT_CTRL1__MIN_POWER_MASK 0x0000FFFFL
++#define GC_DIDT_CTRL1__MAX_POWER_MASK 0xFFFF0000L
++//GC_DIDT_CTRL2
++#define GC_DIDT_CTRL2__MAX_POWER_DELTA__SHIFT 0x0
++#define GC_DIDT_CTRL2__UNUSED_0__SHIFT 0xe
++#define GC_DIDT_CTRL2__SHORT_TERM_INTERVAL_SIZE__SHIFT 0x10
++#define GC_DIDT_CTRL2__UNUSED_1__SHIFT 0x1a
++#define GC_DIDT_CTRL2__LONG_TERM_INTERVAL_RATIO__SHIFT 0x1b
++#define GC_DIDT_CTRL2__UNUSED_2__SHIFT 0x1f
++#define GC_DIDT_CTRL2__MAX_POWER_DELTA_MASK 0x00003FFFL
++#define GC_DIDT_CTRL2__UNUSED_0_MASK 0x0000C000L
++#define GC_DIDT_CTRL2__SHORT_TERM_INTERVAL_SIZE_MASK 0x03FF0000L
++#define GC_DIDT_CTRL2__UNUSED_1_MASK 0x04000000L
++#define GC_DIDT_CTRL2__LONG_TERM_INTERVAL_RATIO_MASK 0x78000000L
++#define GC_DIDT_CTRL2__UNUSED_2_MASK 0x80000000L
++//GC_DIDT_WEIGHT
++#define GC_DIDT_WEIGHT__SQ_WEIGHT__SHIFT 0x0
++#define GC_DIDT_WEIGHT__DB_WEIGHT__SHIFT 0x8
++#define GC_DIDT_WEIGHT__TD_WEIGHT__SHIFT 0x10
++#define GC_DIDT_WEIGHT__TCP_WEIGHT__SHIFT 0x18
++#define GC_DIDT_WEIGHT__SQ_WEIGHT_MASK 0x000000FFL
++#define GC_DIDT_WEIGHT__DB_WEIGHT_MASK 0x0000FF00L
++#define GC_DIDT_WEIGHT__TD_WEIGHT_MASK 0x00FF0000L
++#define GC_DIDT_WEIGHT__TCP_WEIGHT_MASK 0xFF000000L
++//GC_EDC_CTRL
++#define GC_EDC_CTRL__EDC_EN__SHIFT 0x0
++#define GC_EDC_CTRL__EDC_SW_RST__SHIFT 0x1
++#define GC_EDC_CTRL__EDC_CLK_EN_OVERRIDE__SHIFT 0x2
++#define GC_EDC_CTRL__EDC_FORCE_STALL__SHIFT 0x3
++#define GC_EDC_CTRL__EDC_TRIGGER_THROTTLE_LOWBIT__SHIFT 0x4
++#define GC_EDC_CTRL__EDC_ALLOW_WRITE_PWRDELTA__SHIFT 0x9
++#define GC_EDC_CTRL__UNUSED_0__SHIFT 0xa
++#define GC_EDC_CTRL__EDC_EN_MASK 0x00000001L
++#define GC_EDC_CTRL__EDC_SW_RST_MASK 0x00000002L
++#define GC_EDC_CTRL__EDC_CLK_EN_OVERRIDE_MASK 0x00000004L
++#define GC_EDC_CTRL__EDC_FORCE_STALL_MASK 0x00000008L
++#define GC_EDC_CTRL__EDC_TRIGGER_THROTTLE_LOWBIT_MASK 0x000001F0L
++#define GC_EDC_CTRL__EDC_ALLOW_WRITE_PWRDELTA_MASK 0x00000200L
++#define GC_EDC_CTRL__UNUSED_0_MASK 0xFFFFFC00L
++//GC_EDC_THRESHOLD
++#define GC_EDC_THRESHOLD__EDC_THRESHOLD__SHIFT 0x0
++#define GC_EDC_THRESHOLD__EDC_THRESHOLD_MASK 0xFFFFFFFFL
++//GC_EDC_STATUS
++#define GC_EDC_STATUS__EDC_THROTTLE_LEVEL__SHIFT 0x0
++#define GC_EDC_STATUS__EDC_ROLLING_DROOP_DELTA__SHIFT 0x3
++#define GC_EDC_STATUS__EDC_THROTTLE_LEVEL_MASK 0x00000007L
++#define GC_EDC_STATUS__EDC_ROLLING_DROOP_DELTA_MASK 0x03FFFFF8L
++//GC_EDC_OVERFLOW
++#define GC_EDC_OVERFLOW__EDC_ROLLING_POWER_DELTA_OVERFLOW__SHIFT 0x0
++#define GC_EDC_OVERFLOW__EDC_THROTTLE_LEVEL_OVERFLOW_COUNTER__SHIFT 0x1
++#define GC_EDC_OVERFLOW__EDC_DROOP_LEVEL_OVERFLOW__SHIFT 0x11
++#define GC_EDC_OVERFLOW__PSM_COUNTER__SHIFT 0x12
++#define GC_EDC_OVERFLOW__EDC_ROLLING_POWER_DELTA_OVERFLOW_MASK 0x00000001L
++#define GC_EDC_OVERFLOW__EDC_THROTTLE_LEVEL_OVERFLOW_COUNTER_MASK 0x0001FFFEL
++#define GC_EDC_OVERFLOW__EDC_DROOP_LEVEL_OVERFLOW_MASK 0x00020000L
++#define GC_EDC_OVERFLOW__PSM_COUNTER_MASK 0xFFFC0000L
++//GC_EDC_ROLLING_POWER_DELTA
++#define GC_EDC_ROLLING_POWER_DELTA__EDC_ROLLING_POWER_DELTA__SHIFT 0x0
++#define GC_EDC_ROLLING_POWER_DELTA__EDC_ROLLING_POWER_DELTA_MASK 0xFFFFFFFFL
++//GC_DIDT_DROOP_CTRL
++#define GC_DIDT_DROOP_CTRL__DIDT_DROOP_LEVEL_EN__SHIFT 0x0
++#define GC_DIDT_DROOP_CTRL__DIDT_DROOP_THRESHOLD__SHIFT 0x1
++#define GC_DIDT_DROOP_CTRL__DIDT_DROOP_LEVEL_INDEX__SHIFT 0xf
++#define GC_DIDT_DROOP_CTRL__DIDT_LEVEL_SEL__SHIFT 0x13
++#define GC_DIDT_DROOP_CTRL__DIDT_DROOP_LEVEL_OVERFLOW__SHIFT 0x1f
++#define GC_DIDT_DROOP_CTRL__DIDT_DROOP_LEVEL_EN_MASK 0x00000001L
++#define GC_DIDT_DROOP_CTRL__DIDT_DROOP_THRESHOLD_MASK 0x00007FFEL
++#define GC_DIDT_DROOP_CTRL__DIDT_DROOP_LEVEL_INDEX_MASK 0x00078000L
++#define GC_DIDT_DROOP_CTRL__DIDT_LEVEL_SEL_MASK 0x00080000L
++#define GC_DIDT_DROOP_CTRL__DIDT_DROOP_LEVEL_OVERFLOW_MASK 0x80000000L
++//GC_EDC_DROOP_CTRL
++#define GC_EDC_DROOP_CTRL__EDC_DROOP_LEVEL_EN__SHIFT 0x0
++#define GC_EDC_DROOP_CTRL__EDC_DROOP_THRESHOLD__SHIFT 0x1
++#define GC_EDC_DROOP_CTRL__EDC_DROOP_LEVEL_INDEX__SHIFT 0xf
++#define GC_EDC_DROOP_CTRL__AVG_PSM_SEL__SHIFT 0x14
++#define GC_EDC_DROOP_CTRL__EDC_LEVEL_SEL__SHIFT 0x15
++#define GC_EDC_DROOP_CTRL__EDC_DROOP_LEVEL_EN_MASK 0x00000001L
++#define GC_EDC_DROOP_CTRL__EDC_DROOP_THRESHOLD_MASK 0x00007FFEL
++#define GC_EDC_DROOP_CTRL__EDC_DROOP_LEVEL_INDEX_MASK 0x000F8000L
++#define GC_EDC_DROOP_CTRL__AVG_PSM_SEL_MASK 0x00100000L
++#define GC_EDC_DROOP_CTRL__EDC_LEVEL_SEL_MASK 0x00200000L
++//GC_CAC_IND_INDEX
++#define GC_CAC_IND_INDEX__GC_CAC_IND_ADDR__SHIFT 0x0
++#define GC_CAC_IND_INDEX__GC_CAC_IND_ADDR_MASK 0xFFFFFFFFL
++//GC_CAC_IND_DATA
++#define GC_CAC_IND_DATA__GC_CAC_IND_DATA__SHIFT 0x0
++#define GC_CAC_IND_DATA__GC_CAC_IND_DATA_MASK 0xFFFFFFFFL
++//SE_CAC_CGTT_CLK_CTRL
++#define SE_CAC_CGTT_CLK_CTRL__ON_DELAY__SHIFT 0x0
++#define SE_CAC_CGTT_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
++#define SE_CAC_CGTT_CLK_CTRL__SOFT_OVERRIDE_DYN__SHIFT 0x1e
++#define SE_CAC_CGTT_CLK_CTRL__SOFT_OVERRIDE_REG__SHIFT 0x1f
++#define SE_CAC_CGTT_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
++#define SE_CAC_CGTT_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define SE_CAC_CGTT_CLK_CTRL__SOFT_OVERRIDE_DYN_MASK 0x40000000L
++#define SE_CAC_CGTT_CLK_CTRL__SOFT_OVERRIDE_REG_MASK 0x80000000L
++//SE_CAC_IND_INDEX
++#define SE_CAC_IND_INDEX__SE_CAC_IND_ADDR__SHIFT 0x0
++#define SE_CAC_IND_INDEX__SE_CAC_IND_ADDR_MASK 0xFFFFFFFFL
++//SE_CAC_IND_DATA
++#define SE_CAC_IND_DATA__SE_CAC_IND_DATA__SHIFT 0x0
++#define SE_CAC_IND_DATA__SE_CAC_IND_DATA_MASK 0xFFFFFFFFL
++
++
++// addressBlock: gc_tcpdec
++//TCP_WATCH0_ADDR_H
++#define TCP_WATCH0_ADDR_H__ADDR__SHIFT 0x0
++#define TCP_WATCH0_ADDR_H__ADDR_MASK 0x0000FFFFL
++//TCP_WATCH0_ADDR_L
++#define TCP_WATCH0_ADDR_L__ADDR__SHIFT 0x6
++#define TCP_WATCH0_ADDR_L__ADDR_MASK 0xFFFFFFC0L
++//TCP_WATCH0_CNTL
++#define TCP_WATCH0_CNTL__MASK__SHIFT 0x0
++#define TCP_WATCH0_CNTL__VMID__SHIFT 0x18
++#define TCP_WATCH0_CNTL__ATC__SHIFT 0x1c
++#define TCP_WATCH0_CNTL__MODE__SHIFT 0x1d
++#define TCP_WATCH0_CNTL__VALID__SHIFT 0x1f
++#define TCP_WATCH0_CNTL__MASK_MASK 0x00FFFFFFL
++#define TCP_WATCH0_CNTL__VMID_MASK 0x0F000000L
++#define TCP_WATCH0_CNTL__ATC_MASK 0x10000000L
++#define TCP_WATCH0_CNTL__MODE_MASK 0x60000000L
++#define TCP_WATCH0_CNTL__VALID_MASK 0x80000000L
++//TCP_WATCH1_ADDR_H
++#define TCP_WATCH1_ADDR_H__ADDR__SHIFT 0x0
++#define TCP_WATCH1_ADDR_H__ADDR_MASK 0x0000FFFFL
++//TCP_WATCH1_ADDR_L
++#define TCP_WATCH1_ADDR_L__ADDR__SHIFT 0x6
++#define TCP_WATCH1_ADDR_L__ADDR_MASK 0xFFFFFFC0L
++//TCP_WATCH1_CNTL
++#define TCP_WATCH1_CNTL__MASK__SHIFT 0x0
++#define TCP_WATCH1_CNTL__VMID__SHIFT 0x18
++#define TCP_WATCH1_CNTL__ATC__SHIFT 0x1c
++#define TCP_WATCH1_CNTL__MODE__SHIFT 0x1d
++#define TCP_WATCH1_CNTL__VALID__SHIFT 0x1f
++#define TCP_WATCH1_CNTL__MASK_MASK 0x00FFFFFFL
++#define TCP_WATCH1_CNTL__VMID_MASK 0x0F000000L
++#define TCP_WATCH1_CNTL__ATC_MASK 0x10000000L
++#define TCP_WATCH1_CNTL__MODE_MASK 0x60000000L
++#define TCP_WATCH1_CNTL__VALID_MASK 0x80000000L
++//TCP_WATCH2_ADDR_H
++#define TCP_WATCH2_ADDR_H__ADDR__SHIFT 0x0
++#define TCP_WATCH2_ADDR_H__ADDR_MASK 0x0000FFFFL
++//TCP_WATCH2_ADDR_L
++#define TCP_WATCH2_ADDR_L__ADDR__SHIFT 0x6
++#define TCP_WATCH2_ADDR_L__ADDR_MASK 0xFFFFFFC0L
++//TCP_WATCH2_CNTL
++#define TCP_WATCH2_CNTL__MASK__SHIFT 0x0
++#define TCP_WATCH2_CNTL__VMID__SHIFT 0x18
++#define TCP_WATCH2_CNTL__ATC__SHIFT 0x1c
++#define TCP_WATCH2_CNTL__MODE__SHIFT 0x1d
++#define TCP_WATCH2_CNTL__VALID__SHIFT 0x1f
++#define TCP_WATCH2_CNTL__MASK_MASK 0x00FFFFFFL
++#define TCP_WATCH2_CNTL__VMID_MASK 0x0F000000L
++#define TCP_WATCH2_CNTL__ATC_MASK 0x10000000L
++#define TCP_WATCH2_CNTL__MODE_MASK 0x60000000L
++#define TCP_WATCH2_CNTL__VALID_MASK 0x80000000L
++//TCP_WATCH3_ADDR_H
++#define TCP_WATCH3_ADDR_H__ADDR__SHIFT 0x0
++#define TCP_WATCH3_ADDR_H__ADDR_MASK 0x0000FFFFL
++//TCP_WATCH3_ADDR_L
++#define TCP_WATCH3_ADDR_L__ADDR__SHIFT 0x6
++#define TCP_WATCH3_ADDR_L__ADDR_MASK 0xFFFFFFC0L
++//TCP_WATCH3_CNTL
++#define TCP_WATCH3_CNTL__MASK__SHIFT 0x0
++#define TCP_WATCH3_CNTL__VMID__SHIFT 0x18
++#define TCP_WATCH3_CNTL__ATC__SHIFT 0x1c
++#define TCP_WATCH3_CNTL__MODE__SHIFT 0x1d
++#define TCP_WATCH3_CNTL__VALID__SHIFT 0x1f
++#define TCP_WATCH3_CNTL__MASK_MASK 0x00FFFFFFL
++#define TCP_WATCH3_CNTL__VMID_MASK 0x0F000000L
++#define TCP_WATCH3_CNTL__ATC_MASK 0x10000000L
++#define TCP_WATCH3_CNTL__MODE_MASK 0x60000000L
++#define TCP_WATCH3_CNTL__VALID_MASK 0x80000000L
++//TCP_GATCL1_CNTL
++#define TCP_GATCL1_CNTL__INVALIDATE_ALL_VMID__SHIFT 0x19
++#define TCP_GATCL1_CNTL__FORCE_MISS__SHIFT 0x1a
++#define TCP_GATCL1_CNTL__FORCE_IN_ORDER__SHIFT 0x1b
++#define TCP_GATCL1_CNTL__REDUCE_FIFO_DEPTH_BY_2__SHIFT 0x1c
++#define TCP_GATCL1_CNTL__REDUCE_CACHE_SIZE_BY_2__SHIFT 0x1e
++#define TCP_GATCL1_CNTL__INVALIDATE_ALL_VMID_MASK 0x02000000L
++#define TCP_GATCL1_CNTL__FORCE_MISS_MASK 0x04000000L
++#define TCP_GATCL1_CNTL__FORCE_IN_ORDER_MASK 0x08000000L
++#define TCP_GATCL1_CNTL__REDUCE_FIFO_DEPTH_BY_2_MASK 0x30000000L
++#define TCP_GATCL1_CNTL__REDUCE_CACHE_SIZE_BY_2_MASK 0xC0000000L
++//TCP_ATC_EDC_GATCL1_CNT
++#define TCP_ATC_EDC_GATCL1_CNT__DATA_SEC__SHIFT 0x0
++#define TCP_ATC_EDC_GATCL1_CNT__DATA_SEC_MASK 0x000000FFL
++//TCP_GATCL1_DSM_CNTL
++#define TCP_GATCL1_DSM_CNTL__SEL_DSM_TCP_GATCL1_IRRITATOR_DATA_A0__SHIFT 0x0
++#define TCP_GATCL1_DSM_CNTL__SEL_DSM_TCP_GATCL1_IRRITATOR_DATA_A1__SHIFT 0x1
++#define TCP_GATCL1_DSM_CNTL__TCP_GATCL1_ENABLE_SINGLE_WRITE_A__SHIFT 0x2
++#define TCP_GATCL1_DSM_CNTL__SEL_DSM_TCP_GATCL1_IRRITATOR_DATA_A0_MASK 0x00000001L
++#define TCP_GATCL1_DSM_CNTL__SEL_DSM_TCP_GATCL1_IRRITATOR_DATA_A1_MASK 0x00000002L
++#define TCP_GATCL1_DSM_CNTL__TCP_GATCL1_ENABLE_SINGLE_WRITE_A_MASK 0x00000004L
++//TCP_CNTL2
++#define TCP_CNTL2__LS_DISABLE_CLOCKS__SHIFT 0x0
++#define TCP_CNTL2__LS_DISABLE_CLOCKS_MASK 0x000000FFL
++//TCP_UTCL1_CNTL1
++#define TCP_UTCL1_CNTL1__FORCE_4K_L2_RESP__SHIFT 0x0
++#define TCP_UTCL1_CNTL1__GPUVM_64K_DEFAULT__SHIFT 0x1
++#define TCP_UTCL1_CNTL1__GPUVM_PERM_MODE__SHIFT 0x2
++#define TCP_UTCL1_CNTL1__RESP_MODE__SHIFT 0x3
++#define TCP_UTCL1_CNTL1__RESP_FAULT_MODE__SHIFT 0x5
++#define TCP_UTCL1_CNTL1__CLIENTID__SHIFT 0x7
++#define TCP_UTCL1_CNTL1__REG_INV_VMID__SHIFT 0x13
++#define TCP_UTCL1_CNTL1__REG_INV_ALL_VMID__SHIFT 0x17
++#define TCP_UTCL1_CNTL1__REG_INV_TOGGLE__SHIFT 0x18
++#define TCP_UTCL1_CNTL1__CLIENT_INVALIDATE_ALL_VMID__SHIFT 0x19
++#define TCP_UTCL1_CNTL1__FORCE_MISS__SHIFT 0x1a
++#define TCP_UTCL1_CNTL1__REDUCE_FIFO_DEPTH_BY_2__SHIFT 0x1c
++#define TCP_UTCL1_CNTL1__REDUCE_CACHE_SIZE_BY_2__SHIFT 0x1e
++#define TCP_UTCL1_CNTL1__FORCE_4K_L2_RESP_MASK 0x00000001L
++#define TCP_UTCL1_CNTL1__GPUVM_64K_DEFAULT_MASK 0x00000002L
++#define TCP_UTCL1_CNTL1__GPUVM_PERM_MODE_MASK 0x00000004L
++#define TCP_UTCL1_CNTL1__RESP_MODE_MASK 0x00000018L
++#define TCP_UTCL1_CNTL1__RESP_FAULT_MODE_MASK 0x00000060L
++#define TCP_UTCL1_CNTL1__CLIENTID_MASK 0x0000FF80L
++#define TCP_UTCL1_CNTL1__REG_INV_VMID_MASK 0x00780000L
++#define TCP_UTCL1_CNTL1__REG_INV_ALL_VMID_MASK 0x00800000L
++#define TCP_UTCL1_CNTL1__REG_INV_TOGGLE_MASK 0x01000000L
++#define TCP_UTCL1_CNTL1__CLIENT_INVALIDATE_ALL_VMID_MASK 0x02000000L
++#define TCP_UTCL1_CNTL1__FORCE_MISS_MASK 0x04000000L
++#define TCP_UTCL1_CNTL1__REDUCE_FIFO_DEPTH_BY_2_MASK 0x30000000L
++#define TCP_UTCL1_CNTL1__REDUCE_CACHE_SIZE_BY_2_MASK 0xC0000000L
++//TCP_UTCL1_CNTL2
++#define TCP_UTCL1_CNTL2__SPARE__SHIFT 0x0
++#define TCP_UTCL1_CNTL2__MTYPE_OVRD_DIS__SHIFT 0x9
++#define TCP_UTCL1_CNTL2__ANY_LINE_VALID__SHIFT 0xa
++#define TCP_UTCL1_CNTL2__GPUVM_INV_MODE__SHIFT 0xc
++#define TCP_UTCL1_CNTL2__FORCE_SNOOP__SHIFT 0xe
++#define TCP_UTCL1_CNTL2__FORCE_GPUVM_INV_ACK__SHIFT 0xf
++#define TCP_UTCL1_CNTL2__FORCE_FRAG_2M_TO_64K__SHIFT 0x1a
++#define TCP_UTCL1_CNTL2__SPARE_MASK 0x000000FFL
++#define TCP_UTCL1_CNTL2__MTYPE_OVRD_DIS_MASK 0x00000200L
++#define TCP_UTCL1_CNTL2__ANY_LINE_VALID_MASK 0x00000400L
++#define TCP_UTCL1_CNTL2__GPUVM_INV_MODE_MASK 0x00001000L
++#define TCP_UTCL1_CNTL2__FORCE_SNOOP_MASK 0x00004000L
++#define TCP_UTCL1_CNTL2__FORCE_GPUVM_INV_ACK_MASK 0x00008000L
++#define TCP_UTCL1_CNTL2__FORCE_FRAG_2M_TO_64K_MASK 0x04000000L
++//TCP_UTCL1_STATUS
++#define TCP_UTCL1_STATUS__FAULT_DETECTED__SHIFT 0x0
++#define TCP_UTCL1_STATUS__RETRY_DETECTED__SHIFT 0x1
++#define TCP_UTCL1_STATUS__PRT_DETECTED__SHIFT 0x2
++#define TCP_UTCL1_STATUS__FAULT_DETECTED_MASK 0x00000001L
++#define TCP_UTCL1_STATUS__RETRY_DETECTED_MASK 0x00000002L
++#define TCP_UTCL1_STATUS__PRT_DETECTED_MASK 0x00000004L
++//TCP_PERFCOUNTER_FILTER
++#define TCP_PERFCOUNTER_FILTER__BUFFER__SHIFT 0x0
++#define TCP_PERFCOUNTER_FILTER__FLAT__SHIFT 0x1
++#define TCP_PERFCOUNTER_FILTER__DIM__SHIFT 0x2
++#define TCP_PERFCOUNTER_FILTER__DATA_FORMAT__SHIFT 0x5
++#define TCP_PERFCOUNTER_FILTER__NUM_FORMAT__SHIFT 0xb
++#define TCP_PERFCOUNTER_FILTER__SW_MODE__SHIFT 0xf
++#define TCP_PERFCOUNTER_FILTER__NUM_SAMPLES__SHIFT 0x14
++#define TCP_PERFCOUNTER_FILTER__OPCODE_TYPE__SHIFT 0x16
++#define TCP_PERFCOUNTER_FILTER__GLC__SHIFT 0x19
++#define TCP_PERFCOUNTER_FILTER__SLC__SHIFT 0x1a
++#define TCP_PERFCOUNTER_FILTER__COMPRESSION_ENABLE__SHIFT 0x1b
++#define TCP_PERFCOUNTER_FILTER__ADDR_MODE__SHIFT 0x1c
++#define TCP_PERFCOUNTER_FILTER__BUFFER_MASK 0x00000001L
++#define TCP_PERFCOUNTER_FILTER__FLAT_MASK 0x00000002L
++#define TCP_PERFCOUNTER_FILTER__DIM_MASK 0x0000001CL
++#define TCP_PERFCOUNTER_FILTER__DATA_FORMAT_MASK 0x000007E0L
++#define TCP_PERFCOUNTER_FILTER__NUM_FORMAT_MASK 0x00007800L
++#define TCP_PERFCOUNTER_FILTER__SW_MODE_MASK 0x000F8000L
++#define TCP_PERFCOUNTER_FILTER__NUM_SAMPLES_MASK 0x00300000L
++#define TCP_PERFCOUNTER_FILTER__OPCODE_TYPE_MASK 0x01C00000L
++#define TCP_PERFCOUNTER_FILTER__GLC_MASK 0x02000000L
++#define TCP_PERFCOUNTER_FILTER__SLC_MASK 0x04000000L
++#define TCP_PERFCOUNTER_FILTER__COMPRESSION_ENABLE_MASK 0x08000000L
++#define TCP_PERFCOUNTER_FILTER__ADDR_MODE_MASK 0x70000000L
++//TCP_PERFCOUNTER_FILTER_EN
++#define TCP_PERFCOUNTER_FILTER_EN__BUFFER__SHIFT 0x0
++#define TCP_PERFCOUNTER_FILTER_EN__FLAT__SHIFT 0x1
++#define TCP_PERFCOUNTER_FILTER_EN__DIM__SHIFT 0x2
++#define TCP_PERFCOUNTER_FILTER_EN__DATA_FORMAT__SHIFT 0x3
++#define TCP_PERFCOUNTER_FILTER_EN__NUM_FORMAT__SHIFT 0x4
++#define TCP_PERFCOUNTER_FILTER_EN__SW_MODE__SHIFT 0x5
++#define TCP_PERFCOUNTER_FILTER_EN__NUM_SAMPLES__SHIFT 0x6
++#define TCP_PERFCOUNTER_FILTER_EN__OPCODE_TYPE__SHIFT 0x7
++#define TCP_PERFCOUNTER_FILTER_EN__GLC__SHIFT 0x8
++#define TCP_PERFCOUNTER_FILTER_EN__SLC__SHIFT 0x9
++#define TCP_PERFCOUNTER_FILTER_EN__COMPRESSION_ENABLE__SHIFT 0xa
++#define TCP_PERFCOUNTER_FILTER_EN__ADDR_MODE__SHIFT 0xb
++#define TCP_PERFCOUNTER_FILTER_EN__BUFFER_MASK 0x00000001L
++#define TCP_PERFCOUNTER_FILTER_EN__FLAT_MASK 0x00000002L
++#define TCP_PERFCOUNTER_FILTER_EN__DIM_MASK 0x00000004L
++#define TCP_PERFCOUNTER_FILTER_EN__DATA_FORMAT_MASK 0x00000008L
++#define TCP_PERFCOUNTER_FILTER_EN__NUM_FORMAT_MASK 0x00000010L
++#define TCP_PERFCOUNTER_FILTER_EN__SW_MODE_MASK 0x00000020L
++#define TCP_PERFCOUNTER_FILTER_EN__NUM_SAMPLES_MASK 0x00000040L
++#define TCP_PERFCOUNTER_FILTER_EN__OPCODE_TYPE_MASK 0x00000080L
++#define TCP_PERFCOUNTER_FILTER_EN__GLC_MASK 0x00000100L
++#define TCP_PERFCOUNTER_FILTER_EN__SLC_MASK 0x00000200L
++#define TCP_PERFCOUNTER_FILTER_EN__COMPRESSION_ENABLE_MASK 0x00000400L
++#define TCP_PERFCOUNTER_FILTER_EN__ADDR_MODE_MASK 0x00000800L
++
++
++// addressBlock: gc_gdspdec
++//GDS_VMID0_BASE
++#define GDS_VMID0_BASE__BASE__SHIFT 0x0
++#define GDS_VMID0_BASE__BASE_MASK 0x0000FFFFL
++//GDS_VMID0_SIZE
++#define GDS_VMID0_SIZE__SIZE__SHIFT 0x0
++#define GDS_VMID0_SIZE__SIZE_MASK 0x0001FFFFL
++//GDS_VMID1_BASE
++#define GDS_VMID1_BASE__BASE__SHIFT 0x0
++#define GDS_VMID1_BASE__BASE_MASK 0x0000FFFFL
++//GDS_VMID1_SIZE
++#define GDS_VMID1_SIZE__SIZE__SHIFT 0x0
++#define GDS_VMID1_SIZE__SIZE_MASK 0x0001FFFFL
++//GDS_VMID2_BASE
++#define GDS_VMID2_BASE__BASE__SHIFT 0x0
++#define GDS_VMID2_BASE__BASE_MASK 0x0000FFFFL
++//GDS_VMID2_SIZE
++#define GDS_VMID2_SIZE__SIZE__SHIFT 0x0
++#define GDS_VMID2_SIZE__SIZE_MASK 0x0001FFFFL
++//GDS_VMID3_BASE
++#define GDS_VMID3_BASE__BASE__SHIFT 0x0
++#define GDS_VMID3_BASE__BASE_MASK 0x0000FFFFL
++//GDS_VMID3_SIZE
++#define GDS_VMID3_SIZE__SIZE__SHIFT 0x0
++#define GDS_VMID3_SIZE__SIZE_MASK 0x0001FFFFL
++//GDS_VMID4_BASE
++#define GDS_VMID4_BASE__BASE__SHIFT 0x0
++#define GDS_VMID4_BASE__BASE_MASK 0x0000FFFFL
++//GDS_VMID4_SIZE
++#define GDS_VMID4_SIZE__SIZE__SHIFT 0x0
++#define GDS_VMID4_SIZE__SIZE_MASK 0x0001FFFFL
++//GDS_VMID5_BASE
++#define GDS_VMID5_BASE__BASE__SHIFT 0x0
++#define GDS_VMID5_BASE__BASE_MASK 0x0000FFFFL
++//GDS_VMID5_SIZE
++#define GDS_VMID5_SIZE__SIZE__SHIFT 0x0
++#define GDS_VMID5_SIZE__SIZE_MASK 0x0001FFFFL
++//GDS_VMID6_BASE
++#define GDS_VMID6_BASE__BASE__SHIFT 0x0
++#define GDS_VMID6_BASE__BASE_MASK 0x0000FFFFL
++//GDS_VMID6_SIZE
++#define GDS_VMID6_SIZE__SIZE__SHIFT 0x0
++#define GDS_VMID6_SIZE__SIZE_MASK 0x0001FFFFL
++//GDS_VMID7_BASE
++#define GDS_VMID7_BASE__BASE__SHIFT 0x0
++#define GDS_VMID7_BASE__BASE_MASK 0x0000FFFFL
++//GDS_VMID7_SIZE
++#define GDS_VMID7_SIZE__SIZE__SHIFT 0x0
++#define GDS_VMID7_SIZE__SIZE_MASK 0x0001FFFFL
++//GDS_VMID8_BASE
++#define GDS_VMID8_BASE__BASE__SHIFT 0x0
++#define GDS_VMID8_BASE__BASE_MASK 0x0000FFFFL
++//GDS_VMID8_SIZE
++#define GDS_VMID8_SIZE__SIZE__SHIFT 0x0
++#define GDS_VMID8_SIZE__SIZE_MASK 0x0001FFFFL
++//GDS_VMID9_BASE
++#define GDS_VMID9_BASE__BASE__SHIFT 0x0
++#define GDS_VMID9_BASE__BASE_MASK 0x0000FFFFL
++//GDS_VMID9_SIZE
++#define GDS_VMID9_SIZE__SIZE__SHIFT 0x0
++#define GDS_VMID9_SIZE__SIZE_MASK 0x0001FFFFL
++//GDS_VMID10_BASE
++#define GDS_VMID10_BASE__BASE__SHIFT 0x0
++#define GDS_VMID10_BASE__BASE_MASK 0x0000FFFFL
++//GDS_VMID10_SIZE
++#define GDS_VMID10_SIZE__SIZE__SHIFT 0x0
++#define GDS_VMID10_SIZE__SIZE_MASK 0x0001FFFFL
++//GDS_VMID11_BASE
++#define GDS_VMID11_BASE__BASE__SHIFT 0x0
++#define GDS_VMID11_BASE__BASE_MASK 0x0000FFFFL
++//GDS_VMID11_SIZE
++#define GDS_VMID11_SIZE__SIZE__SHIFT 0x0
++#define GDS_VMID11_SIZE__SIZE_MASK 0x0001FFFFL
++//GDS_VMID12_BASE
++#define GDS_VMID12_BASE__BASE__SHIFT 0x0
++#define GDS_VMID12_BASE__BASE_MASK 0x0000FFFFL
++//GDS_VMID12_SIZE
++#define GDS_VMID12_SIZE__SIZE__SHIFT 0x0
++#define GDS_VMID12_SIZE__SIZE_MASK 0x0001FFFFL
++//GDS_VMID13_BASE
++#define GDS_VMID13_BASE__BASE__SHIFT 0x0
++#define GDS_VMID13_BASE__BASE_MASK 0x0000FFFFL
++//GDS_VMID13_SIZE
++#define GDS_VMID13_SIZE__SIZE__SHIFT 0x0
++#define GDS_VMID13_SIZE__SIZE_MASK 0x0001FFFFL
++//GDS_VMID14_BASE
++#define GDS_VMID14_BASE__BASE__SHIFT 0x0
++#define GDS_VMID14_BASE__BASE_MASK 0x0000FFFFL
++//GDS_VMID14_SIZE
++#define GDS_VMID14_SIZE__SIZE__SHIFT 0x0
++#define GDS_VMID14_SIZE__SIZE_MASK 0x0001FFFFL
++//GDS_VMID15_BASE
++#define GDS_VMID15_BASE__BASE__SHIFT 0x0
++#define GDS_VMID15_BASE__BASE_MASK 0x0000FFFFL
++//GDS_VMID15_SIZE
++#define GDS_VMID15_SIZE__SIZE__SHIFT 0x0
++#define GDS_VMID15_SIZE__SIZE_MASK 0x0001FFFFL
++//GDS_GWS_VMID0
++#define GDS_GWS_VMID0__BASE__SHIFT 0x0
++#define GDS_GWS_VMID0__SIZE__SHIFT 0x10
++#define GDS_GWS_VMID0__BASE_MASK 0x0000003FL
++#define GDS_GWS_VMID0__SIZE_MASK 0x007F0000L
++//GDS_GWS_VMID1
++#define GDS_GWS_VMID1__BASE__SHIFT 0x0
++#define GDS_GWS_VMID1__SIZE__SHIFT 0x10
++#define GDS_GWS_VMID1__BASE_MASK 0x0000003FL
++#define GDS_GWS_VMID1__SIZE_MASK 0x007F0000L
++//GDS_GWS_VMID2
++#define GDS_GWS_VMID2__BASE__SHIFT 0x0
++#define GDS_GWS_VMID2__SIZE__SHIFT 0x10
++#define GDS_GWS_VMID2__BASE_MASK 0x0000003FL
++#define GDS_GWS_VMID2__SIZE_MASK 0x007F0000L
++//GDS_GWS_VMID3
++#define GDS_GWS_VMID3__BASE__SHIFT 0x0
++#define GDS_GWS_VMID3__SIZE__SHIFT 0x10
++#define GDS_GWS_VMID3__BASE_MASK 0x0000003FL
++#define GDS_GWS_VMID3__SIZE_MASK 0x007F0000L
++//GDS_GWS_VMID4
++#define GDS_GWS_VMID4__BASE__SHIFT 0x0
++#define GDS_GWS_VMID4__SIZE__SHIFT 0x10
++#define GDS_GWS_VMID4__BASE_MASK 0x0000003FL
++#define GDS_GWS_VMID4__SIZE_MASK 0x007F0000L
++//GDS_GWS_VMID5
++#define GDS_GWS_VMID5__BASE__SHIFT 0x0
++#define GDS_GWS_VMID5__SIZE__SHIFT 0x10
++#define GDS_GWS_VMID5__BASE_MASK 0x0000003FL
++#define GDS_GWS_VMID5__SIZE_MASK 0x007F0000L
++//GDS_GWS_VMID6
++#define GDS_GWS_VMID6__BASE__SHIFT 0x0
++#define GDS_GWS_VMID6__SIZE__SHIFT 0x10
++#define GDS_GWS_VMID6__BASE_MASK 0x0000003FL
++#define GDS_GWS_VMID6__SIZE_MASK 0x007F0000L
++//GDS_GWS_VMID7
++#define GDS_GWS_VMID7__BASE__SHIFT 0x0
++#define GDS_GWS_VMID7__SIZE__SHIFT 0x10
++#define GDS_GWS_VMID7__BASE_MASK 0x0000003FL
++#define GDS_GWS_VMID7__SIZE_MASK 0x007F0000L
++//GDS_GWS_VMID8
++#define GDS_GWS_VMID8__BASE__SHIFT 0x0
++#define GDS_GWS_VMID8__SIZE__SHIFT 0x10
++#define GDS_GWS_VMID8__BASE_MASK 0x0000003FL
++#define GDS_GWS_VMID8__SIZE_MASK 0x007F0000L
++//GDS_GWS_VMID9
++#define GDS_GWS_VMID9__BASE__SHIFT 0x0
++#define GDS_GWS_VMID9__SIZE__SHIFT 0x10
++#define GDS_GWS_VMID9__BASE_MASK 0x0000003FL
++#define GDS_GWS_VMID9__SIZE_MASK 0x007F0000L
++//GDS_GWS_VMID10
++#define GDS_GWS_VMID10__BASE__SHIFT 0x0
++#define GDS_GWS_VMID10__SIZE__SHIFT 0x10
++#define GDS_GWS_VMID10__BASE_MASK 0x0000003FL
++#define GDS_GWS_VMID10__SIZE_MASK 0x007F0000L
++//GDS_GWS_VMID11
++#define GDS_GWS_VMID11__BASE__SHIFT 0x0
++#define GDS_GWS_VMID11__SIZE__SHIFT 0x10
++#define GDS_GWS_VMID11__BASE_MASK 0x0000003FL
++#define GDS_GWS_VMID11__SIZE_MASK 0x007F0000L
++//GDS_GWS_VMID12
++#define GDS_GWS_VMID12__BASE__SHIFT 0x0
++#define GDS_GWS_VMID12__SIZE__SHIFT 0x10
++#define GDS_GWS_VMID12__BASE_MASK 0x0000003FL
++#define GDS_GWS_VMID12__SIZE_MASK 0x007F0000L
++//GDS_GWS_VMID13
++#define GDS_GWS_VMID13__BASE__SHIFT 0x0
++#define GDS_GWS_VMID13__SIZE__SHIFT 0x10
++#define GDS_GWS_VMID13__BASE_MASK 0x0000003FL
++#define GDS_GWS_VMID13__SIZE_MASK 0x007F0000L
++//GDS_GWS_VMID14
++#define GDS_GWS_VMID14__BASE__SHIFT 0x0
++#define GDS_GWS_VMID14__SIZE__SHIFT 0x10
++#define GDS_GWS_VMID14__BASE_MASK 0x0000003FL
++#define GDS_GWS_VMID14__SIZE_MASK 0x007F0000L
++//GDS_GWS_VMID15
++#define GDS_GWS_VMID15__BASE__SHIFT 0x0
++#define GDS_GWS_VMID15__SIZE__SHIFT 0x10
++#define GDS_GWS_VMID15__BASE_MASK 0x0000003FL
++#define GDS_GWS_VMID15__SIZE_MASK 0x007F0000L
++//GDS_OA_VMID0
++#define GDS_OA_VMID0__MASK__SHIFT 0x0
++#define GDS_OA_VMID0__UNUSED__SHIFT 0x10
++#define GDS_OA_VMID0__MASK_MASK 0x0000FFFFL
++#define GDS_OA_VMID0__UNUSED_MASK 0xFFFF0000L
++//GDS_OA_VMID1
++#define GDS_OA_VMID1__MASK__SHIFT 0x0
++#define GDS_OA_VMID1__UNUSED__SHIFT 0x10
++#define GDS_OA_VMID1__MASK_MASK 0x0000FFFFL
++#define GDS_OA_VMID1__UNUSED_MASK 0xFFFF0000L
++//GDS_OA_VMID2
++#define GDS_OA_VMID2__MASK__SHIFT 0x0
++#define GDS_OA_VMID2__UNUSED__SHIFT 0x10
++#define GDS_OA_VMID2__MASK_MASK 0x0000FFFFL
++#define GDS_OA_VMID2__UNUSED_MASK 0xFFFF0000L
++//GDS_OA_VMID3
++#define GDS_OA_VMID3__MASK__SHIFT 0x0
++#define GDS_OA_VMID3__UNUSED__SHIFT 0x10
++#define GDS_OA_VMID3__MASK_MASK 0x0000FFFFL
++#define GDS_OA_VMID3__UNUSED_MASK 0xFFFF0000L
++//GDS_OA_VMID4
++#define GDS_OA_VMID4__MASK__SHIFT 0x0
++#define GDS_OA_VMID4__UNUSED__SHIFT 0x10
++#define GDS_OA_VMID4__MASK_MASK 0x0000FFFFL
++#define GDS_OA_VMID4__UNUSED_MASK 0xFFFF0000L
++//GDS_OA_VMID5
++#define GDS_OA_VMID5__MASK__SHIFT 0x0
++#define GDS_OA_VMID5__UNUSED__SHIFT 0x10
++#define GDS_OA_VMID5__MASK_MASK 0x0000FFFFL
++#define GDS_OA_VMID5__UNUSED_MASK 0xFFFF0000L
++//GDS_OA_VMID6
++#define GDS_OA_VMID6__MASK__SHIFT 0x0
++#define GDS_OA_VMID6__UNUSED__SHIFT 0x10
++#define GDS_OA_VMID6__MASK_MASK 0x0000FFFFL
++#define GDS_OA_VMID6__UNUSED_MASK 0xFFFF0000L
++//GDS_OA_VMID7
++#define GDS_OA_VMID7__MASK__SHIFT 0x0
++#define GDS_OA_VMID7__UNUSED__SHIFT 0x10
++#define GDS_OA_VMID7__MASK_MASK 0x0000FFFFL
++#define GDS_OA_VMID7__UNUSED_MASK 0xFFFF0000L
++//GDS_OA_VMID8
++#define GDS_OA_VMID8__MASK__SHIFT 0x0
++#define GDS_OA_VMID8__UNUSED__SHIFT 0x10
++#define GDS_OA_VMID8__MASK_MASK 0x0000FFFFL
++#define GDS_OA_VMID8__UNUSED_MASK 0xFFFF0000L
++//GDS_OA_VMID9
++#define GDS_OA_VMID9__MASK__SHIFT 0x0
++#define GDS_OA_VMID9__UNUSED__SHIFT 0x10
++#define GDS_OA_VMID9__MASK_MASK 0x0000FFFFL
++#define GDS_OA_VMID9__UNUSED_MASK 0xFFFF0000L
++//GDS_OA_VMID10
++#define GDS_OA_VMID10__MASK__SHIFT 0x0
++#define GDS_OA_VMID10__UNUSED__SHIFT 0x10
++#define GDS_OA_VMID10__MASK_MASK 0x0000FFFFL
++#define GDS_OA_VMID10__UNUSED_MASK 0xFFFF0000L
++//GDS_OA_VMID11
++#define GDS_OA_VMID11__MASK__SHIFT 0x0
++#define GDS_OA_VMID11__UNUSED__SHIFT 0x10
++#define GDS_OA_VMID11__MASK_MASK 0x0000FFFFL
++#define GDS_OA_VMID11__UNUSED_MASK 0xFFFF0000L
++//GDS_OA_VMID12
++#define GDS_OA_VMID12__MASK__SHIFT 0x0
++#define GDS_OA_VMID12__UNUSED__SHIFT 0x10
++#define GDS_OA_VMID12__MASK_MASK 0x0000FFFFL
++#define GDS_OA_VMID12__UNUSED_MASK 0xFFFF0000L
++//GDS_OA_VMID13
++#define GDS_OA_VMID13__MASK__SHIFT 0x0
++#define GDS_OA_VMID13__UNUSED__SHIFT 0x10
++#define GDS_OA_VMID13__MASK_MASK 0x0000FFFFL
++#define GDS_OA_VMID13__UNUSED_MASK 0xFFFF0000L
++//GDS_OA_VMID14
++#define GDS_OA_VMID14__MASK__SHIFT 0x0
++#define GDS_OA_VMID14__UNUSED__SHIFT 0x10
++#define GDS_OA_VMID14__MASK_MASK 0x0000FFFFL
++#define GDS_OA_VMID14__UNUSED_MASK 0xFFFF0000L
++//GDS_OA_VMID15
++#define GDS_OA_VMID15__MASK__SHIFT 0x0
++#define GDS_OA_VMID15__UNUSED__SHIFT 0x10
++#define GDS_OA_VMID15__MASK_MASK 0x0000FFFFL
++#define GDS_OA_VMID15__UNUSED_MASK 0xFFFF0000L
++//GDS_GWS_RESET0
++#define GDS_GWS_RESET0__RESOURCE0_RESET__SHIFT 0x0
++#define GDS_GWS_RESET0__RESOURCE1_RESET__SHIFT 0x1
++#define GDS_GWS_RESET0__RESOURCE2_RESET__SHIFT 0x2
++#define GDS_GWS_RESET0__RESOURCE3_RESET__SHIFT 0x3
++#define GDS_GWS_RESET0__RESOURCE4_RESET__SHIFT 0x4
++#define GDS_GWS_RESET0__RESOURCE5_RESET__SHIFT 0x5
++#define GDS_GWS_RESET0__RESOURCE6_RESET__SHIFT 0x6
++#define GDS_GWS_RESET0__RESOURCE7_RESET__SHIFT 0x7
++#define GDS_GWS_RESET0__RESOURCE8_RESET__SHIFT 0x8
++#define GDS_GWS_RESET0__RESOURCE9_RESET__SHIFT 0x9
++#define GDS_GWS_RESET0__RESOURCE10_RESET__SHIFT 0xa
++#define GDS_GWS_RESET0__RESOURCE11_RESET__SHIFT 0xb
++#define GDS_GWS_RESET0__RESOURCE12_RESET__SHIFT 0xc
++#define GDS_GWS_RESET0__RESOURCE13_RESET__SHIFT 0xd
++#define GDS_GWS_RESET0__RESOURCE14_RESET__SHIFT 0xe
++#define GDS_GWS_RESET0__RESOURCE15_RESET__SHIFT 0xf
++#define GDS_GWS_RESET0__RESOURCE16_RESET__SHIFT 0x10
++#define GDS_GWS_RESET0__RESOURCE17_RESET__SHIFT 0x11
++#define GDS_GWS_RESET0__RESOURCE18_RESET__SHIFT 0x12
++#define GDS_GWS_RESET0__RESOURCE19_RESET__SHIFT 0x13
++#define GDS_GWS_RESET0__RESOURCE20_RESET__SHIFT 0x14
++#define GDS_GWS_RESET0__RESOURCE21_RESET__SHIFT 0x15
++#define GDS_GWS_RESET0__RESOURCE22_RESET__SHIFT 0x16
++#define GDS_GWS_RESET0__RESOURCE23_RESET__SHIFT 0x17
++#define GDS_GWS_RESET0__RESOURCE24_RESET__SHIFT 0x18
++#define GDS_GWS_RESET0__RESOURCE25_RESET__SHIFT 0x19
++#define GDS_GWS_RESET0__RESOURCE26_RESET__SHIFT 0x1a
++#define GDS_GWS_RESET0__RESOURCE27_RESET__SHIFT 0x1b
++#define GDS_GWS_RESET0__RESOURCE28_RESET__SHIFT 0x1c
++#define GDS_GWS_RESET0__RESOURCE29_RESET__SHIFT 0x1d
++#define GDS_GWS_RESET0__RESOURCE30_RESET__SHIFT 0x1e
++#define GDS_GWS_RESET0__RESOURCE31_RESET__SHIFT 0x1f
++#define GDS_GWS_RESET0__RESOURCE0_RESET_MASK 0x00000001L
++#define GDS_GWS_RESET0__RESOURCE1_RESET_MASK 0x00000002L
++#define GDS_GWS_RESET0__RESOURCE2_RESET_MASK 0x00000004L
++#define GDS_GWS_RESET0__RESOURCE3_RESET_MASK 0x00000008L
++#define GDS_GWS_RESET0__RESOURCE4_RESET_MASK 0x00000010L
++#define GDS_GWS_RESET0__RESOURCE5_RESET_MASK 0x00000020L
++#define GDS_GWS_RESET0__RESOURCE6_RESET_MASK 0x00000040L
++#define GDS_GWS_RESET0__RESOURCE7_RESET_MASK 0x00000080L
++#define GDS_GWS_RESET0__RESOURCE8_RESET_MASK 0x00000100L
++#define GDS_GWS_RESET0__RESOURCE9_RESET_MASK 0x00000200L
++#define GDS_GWS_RESET0__RESOURCE10_RESET_MASK 0x00000400L
++#define GDS_GWS_RESET0__RESOURCE11_RESET_MASK 0x00000800L
++#define GDS_GWS_RESET0__RESOURCE12_RESET_MASK 0x00001000L
++#define GDS_GWS_RESET0__RESOURCE13_RESET_MASK 0x00002000L
++#define GDS_GWS_RESET0__RESOURCE14_RESET_MASK 0x00004000L
++#define GDS_GWS_RESET0__RESOURCE15_RESET_MASK 0x00008000L
++#define GDS_GWS_RESET0__RESOURCE16_RESET_MASK 0x00010000L
++#define GDS_GWS_RESET0__RESOURCE17_RESET_MASK 0x00020000L
++#define GDS_GWS_RESET0__RESOURCE18_RESET_MASK 0x00040000L
++#define GDS_GWS_RESET0__RESOURCE19_RESET_MASK 0x00080000L
++#define GDS_GWS_RESET0__RESOURCE20_RESET_MASK 0x00100000L
++#define GDS_GWS_RESET0__RESOURCE21_RESET_MASK 0x00200000L
++#define GDS_GWS_RESET0__RESOURCE22_RESET_MASK 0x00400000L
++#define GDS_GWS_RESET0__RESOURCE23_RESET_MASK 0x00800000L
++#define GDS_GWS_RESET0__RESOURCE24_RESET_MASK 0x01000000L
++#define GDS_GWS_RESET0__RESOURCE25_RESET_MASK 0x02000000L
++#define GDS_GWS_RESET0__RESOURCE26_RESET_MASK 0x04000000L
++#define GDS_GWS_RESET0__RESOURCE27_RESET_MASK 0x08000000L
++#define GDS_GWS_RESET0__RESOURCE28_RESET_MASK 0x10000000L
++#define GDS_GWS_RESET0__RESOURCE29_RESET_MASK 0x20000000L
++#define GDS_GWS_RESET0__RESOURCE30_RESET_MASK 0x40000000L
++#define GDS_GWS_RESET0__RESOURCE31_RESET_MASK 0x80000000L
++//GDS_GWS_RESET1
++#define GDS_GWS_RESET1__RESOURCE32_RESET__SHIFT 0x0
++#define GDS_GWS_RESET1__RESOURCE33_RESET__SHIFT 0x1
++#define GDS_GWS_RESET1__RESOURCE34_RESET__SHIFT 0x2
++#define GDS_GWS_RESET1__RESOURCE35_RESET__SHIFT 0x3
++#define GDS_GWS_RESET1__RESOURCE36_RESET__SHIFT 0x4
++#define GDS_GWS_RESET1__RESOURCE37_RESET__SHIFT 0x5
++#define GDS_GWS_RESET1__RESOURCE38_RESET__SHIFT 0x6
++#define GDS_GWS_RESET1__RESOURCE39_RESET__SHIFT 0x7
++#define GDS_GWS_RESET1__RESOURCE40_RESET__SHIFT 0x8
++#define GDS_GWS_RESET1__RESOURCE41_RESET__SHIFT 0x9
++#define GDS_GWS_RESET1__RESOURCE42_RESET__SHIFT 0xa
++#define GDS_GWS_RESET1__RESOURCE43_RESET__SHIFT 0xb
++#define GDS_GWS_RESET1__RESOURCE44_RESET__SHIFT 0xc
++#define GDS_GWS_RESET1__RESOURCE45_RESET__SHIFT 0xd
++#define GDS_GWS_RESET1__RESOURCE46_RESET__SHIFT 0xe
++#define GDS_GWS_RESET1__RESOURCE47_RESET__SHIFT 0xf
++#define GDS_GWS_RESET1__RESOURCE48_RESET__SHIFT 0x10
++#define GDS_GWS_RESET1__RESOURCE49_RESET__SHIFT 0x11
++#define GDS_GWS_RESET1__RESOURCE50_RESET__SHIFT 0x12
++#define GDS_GWS_RESET1__RESOURCE51_RESET__SHIFT 0x13
++#define GDS_GWS_RESET1__RESOURCE52_RESET__SHIFT 0x14
++#define GDS_GWS_RESET1__RESOURCE53_RESET__SHIFT 0x15
++#define GDS_GWS_RESET1__RESOURCE54_RESET__SHIFT 0x16
++#define GDS_GWS_RESET1__RESOURCE55_RESET__SHIFT 0x17
++#define GDS_GWS_RESET1__RESOURCE56_RESET__SHIFT 0x18
++#define GDS_GWS_RESET1__RESOURCE57_RESET__SHIFT 0x19
++#define GDS_GWS_RESET1__RESOURCE58_RESET__SHIFT 0x1a
++#define GDS_GWS_RESET1__RESOURCE59_RESET__SHIFT 0x1b
++#define GDS_GWS_RESET1__RESOURCE60_RESET__SHIFT 0x1c
++#define GDS_GWS_RESET1__RESOURCE61_RESET__SHIFT 0x1d
++#define GDS_GWS_RESET1__RESOURCE62_RESET__SHIFT 0x1e
++#define GDS_GWS_RESET1__RESOURCE63_RESET__SHIFT 0x1f
++#define GDS_GWS_RESET1__RESOURCE32_RESET_MASK 0x00000001L
++#define GDS_GWS_RESET1__RESOURCE33_RESET_MASK 0x00000002L
++#define GDS_GWS_RESET1__RESOURCE34_RESET_MASK 0x00000004L
++#define GDS_GWS_RESET1__RESOURCE35_RESET_MASK 0x00000008L
++#define GDS_GWS_RESET1__RESOURCE36_RESET_MASK 0x00000010L
++#define GDS_GWS_RESET1__RESOURCE37_RESET_MASK 0x00000020L
++#define GDS_GWS_RESET1__RESOURCE38_RESET_MASK 0x00000040L
++#define GDS_GWS_RESET1__RESOURCE39_RESET_MASK 0x00000080L
++#define GDS_GWS_RESET1__RESOURCE40_RESET_MASK 0x00000100L
++#define GDS_GWS_RESET1__RESOURCE41_RESET_MASK 0x00000200L
++#define GDS_GWS_RESET1__RESOURCE42_RESET_MASK 0x00000400L
++#define GDS_GWS_RESET1__RESOURCE43_RESET_MASK 0x00000800L
++#define GDS_GWS_RESET1__RESOURCE44_RESET_MASK 0x00001000L
++#define GDS_GWS_RESET1__RESOURCE45_RESET_MASK 0x00002000L
++#define GDS_GWS_RESET1__RESOURCE46_RESET_MASK 0x00004000L
++#define GDS_GWS_RESET1__RESOURCE47_RESET_MASK 0x00008000L
++#define GDS_GWS_RESET1__RESOURCE48_RESET_MASK 0x00010000L
++#define GDS_GWS_RESET1__RESOURCE49_RESET_MASK 0x00020000L
++#define GDS_GWS_RESET1__RESOURCE50_RESET_MASK 0x00040000L
++#define GDS_GWS_RESET1__RESOURCE51_RESET_MASK 0x00080000L
++#define GDS_GWS_RESET1__RESOURCE52_RESET_MASK 0x00100000L
++#define GDS_GWS_RESET1__RESOURCE53_RESET_MASK 0x00200000L
++#define GDS_GWS_RESET1__RESOURCE54_RESET_MASK 0x00400000L
++#define GDS_GWS_RESET1__RESOURCE55_RESET_MASK 0x00800000L
++#define GDS_GWS_RESET1__RESOURCE56_RESET_MASK 0x01000000L
++#define GDS_GWS_RESET1__RESOURCE57_RESET_MASK 0x02000000L
++#define GDS_GWS_RESET1__RESOURCE58_RESET_MASK 0x04000000L
++#define GDS_GWS_RESET1__RESOURCE59_RESET_MASK 0x08000000L
++#define GDS_GWS_RESET1__RESOURCE60_RESET_MASK 0x10000000L
++#define GDS_GWS_RESET1__RESOURCE61_RESET_MASK 0x20000000L
++#define GDS_GWS_RESET1__RESOURCE62_RESET_MASK 0x40000000L
++#define GDS_GWS_RESET1__RESOURCE63_RESET_MASK 0x80000000L
++//GDS_GWS_RESOURCE_RESET
++#define GDS_GWS_RESOURCE_RESET__RESET__SHIFT 0x0
++#define GDS_GWS_RESOURCE_RESET__RESOURCE_ID__SHIFT 0x8
++#define GDS_GWS_RESOURCE_RESET__RESET_MASK 0x00000001L
++#define GDS_GWS_RESOURCE_RESET__RESOURCE_ID_MASK 0x0000FF00L
++//GDS_COMPUTE_MAX_WAVE_ID
++#define GDS_COMPUTE_MAX_WAVE_ID__MAX_WAVE_ID__SHIFT 0x0
++#define GDS_COMPUTE_MAX_WAVE_ID__MAX_WAVE_ID_MASK 0x00000FFFL
++//GDS_OA_RESET_MASK
++#define GDS_OA_RESET_MASK__ME0_GFXHP3D_PIX_RESET__SHIFT 0x0
++#define GDS_OA_RESET_MASK__ME0_GFXHP3D_VTX_RESET__SHIFT 0x1
++#define GDS_OA_RESET_MASK__ME0_CS_RESET__SHIFT 0x2
++#define GDS_OA_RESET_MASK__ME0_GFXHP3D_GS_RESET__SHIFT 0x3
++#define GDS_OA_RESET_MASK__ME1_PIPE0_RESET__SHIFT 0x4
++#define GDS_OA_RESET_MASK__ME1_PIPE1_RESET__SHIFT 0x5
++#define GDS_OA_RESET_MASK__ME1_PIPE2_RESET__SHIFT 0x6
++#define GDS_OA_RESET_MASK__ME1_PIPE3_RESET__SHIFT 0x7
++#define GDS_OA_RESET_MASK__ME2_PIPE0_RESET__SHIFT 0x8
++#define GDS_OA_RESET_MASK__ME2_PIPE1_RESET__SHIFT 0x9
++#define GDS_OA_RESET_MASK__ME2_PIPE2_RESET__SHIFT 0xa
++#define GDS_OA_RESET_MASK__ME2_PIPE3_RESET__SHIFT 0xb
++#define GDS_OA_RESET_MASK__UNUSED1__SHIFT 0xc
++#define GDS_OA_RESET_MASK__ME0_GFXHP3D_PIX_RESET_MASK 0x00000001L
++#define GDS_OA_RESET_MASK__ME0_GFXHP3D_VTX_RESET_MASK 0x00000002L
++#define GDS_OA_RESET_MASK__ME0_CS_RESET_MASK 0x00000004L
++#define GDS_OA_RESET_MASK__ME0_GFXHP3D_GS_RESET_MASK 0x00000008L
++#define GDS_OA_RESET_MASK__ME1_PIPE0_RESET_MASK 0x00000010L
++#define GDS_OA_RESET_MASK__ME1_PIPE1_RESET_MASK 0x00000020L
++#define GDS_OA_RESET_MASK__ME1_PIPE2_RESET_MASK 0x00000040L
++#define GDS_OA_RESET_MASK__ME1_PIPE3_RESET_MASK 0x00000080L
++#define GDS_OA_RESET_MASK__ME2_PIPE0_RESET_MASK 0x00000100L
++#define GDS_OA_RESET_MASK__ME2_PIPE1_RESET_MASK 0x00000200L
++#define GDS_OA_RESET_MASK__ME2_PIPE2_RESET_MASK 0x00000400L
++#define GDS_OA_RESET_MASK__ME2_PIPE3_RESET_MASK 0x00000800L
++#define GDS_OA_RESET_MASK__UNUSED1_MASK 0xFFFFF000L
++//GDS_OA_RESET
++#define GDS_OA_RESET__RESET__SHIFT 0x0
++#define GDS_OA_RESET__PIPE_ID__SHIFT 0x8
++#define GDS_OA_RESET__RESET_MASK 0x00000001L
++#define GDS_OA_RESET__PIPE_ID_MASK 0x0000FF00L
++//GDS_ENHANCE
++#define GDS_ENHANCE__MISC__SHIFT 0x0
++#define GDS_ENHANCE__AUTO_INC_INDEX__SHIFT 0x10
++#define GDS_ENHANCE__CGPG_RESTORE__SHIFT 0x11
++#define GDS_ENHANCE__RD_BUF_TAG_MISS__SHIFT 0x12
++#define GDS_ENHANCE__GDSA_PC_CGTS_DIS__SHIFT 0x13
++#define GDS_ENHANCE__GDSO_PC_CGTS_DIS__SHIFT 0x14
++#define GDS_ENHANCE__WD_GDS_CSB_OVERRIDE__SHIFT 0x15
++#define GDS_ENHANCE__UNUSED__SHIFT 0x16
++#define GDS_ENHANCE__MISC_MASK 0x0000FFFFL
++#define GDS_ENHANCE__AUTO_INC_INDEX_MASK 0x00010000L
++#define GDS_ENHANCE__CGPG_RESTORE_MASK 0x00020000L
++#define GDS_ENHANCE__RD_BUF_TAG_MISS_MASK 0x00040000L
++#define GDS_ENHANCE__GDSA_PC_CGTS_DIS_MASK 0x00080000L
++#define GDS_ENHANCE__GDSO_PC_CGTS_DIS_MASK 0x00100000L
++#define GDS_ENHANCE__WD_GDS_CSB_OVERRIDE_MASK 0x00200000L
++#define GDS_ENHANCE__UNUSED_MASK 0xFFC00000L
++//GDS_OA_CGPG_RESTORE
++#define GDS_OA_CGPG_RESTORE__VMID__SHIFT 0x0
++#define GDS_OA_CGPG_RESTORE__MEID__SHIFT 0x8
++#define GDS_OA_CGPG_RESTORE__PIPEID__SHIFT 0xc
++#define GDS_OA_CGPG_RESTORE__QUEUEID__SHIFT 0x10
++#define GDS_OA_CGPG_RESTORE__UNUSED__SHIFT 0x14
++#define GDS_OA_CGPG_RESTORE__VMID_MASK 0x000000FFL
++#define GDS_OA_CGPG_RESTORE__MEID_MASK 0x00000F00L
++#define GDS_OA_CGPG_RESTORE__PIPEID_MASK 0x0000F000L
++#define GDS_OA_CGPG_RESTORE__QUEUEID_MASK 0x000F0000L
++#define GDS_OA_CGPG_RESTORE__UNUSED_MASK 0xFFF00000L
++//GDS_CS_CTXSW_STATUS
++#define GDS_CS_CTXSW_STATUS__R__SHIFT 0x0
++#define GDS_CS_CTXSW_STATUS__W__SHIFT 0x1
++#define GDS_CS_CTXSW_STATUS__UNUSED__SHIFT 0x2
++#define GDS_CS_CTXSW_STATUS__R_MASK 0x00000001L
++#define GDS_CS_CTXSW_STATUS__W_MASK 0x00000002L
++#define GDS_CS_CTXSW_STATUS__UNUSED_MASK 0xFFFFFFFCL
++//GDS_CS_CTXSW_CNT0
++#define GDS_CS_CTXSW_CNT0__UPDN__SHIFT 0x0
++#define GDS_CS_CTXSW_CNT0__PTR__SHIFT 0x10
++#define GDS_CS_CTXSW_CNT0__UPDN_MASK 0x0000FFFFL
++#define GDS_CS_CTXSW_CNT0__PTR_MASK 0xFFFF0000L
++//GDS_CS_CTXSW_CNT1
++#define GDS_CS_CTXSW_CNT1__UPDN__SHIFT 0x0
++#define GDS_CS_CTXSW_CNT1__PTR__SHIFT 0x10
++#define GDS_CS_CTXSW_CNT1__UPDN_MASK 0x0000FFFFL
++#define GDS_CS_CTXSW_CNT1__PTR_MASK 0xFFFF0000L
++//GDS_CS_CTXSW_CNT2
++#define GDS_CS_CTXSW_CNT2__UPDN__SHIFT 0x0
++#define GDS_CS_CTXSW_CNT2__PTR__SHIFT 0x10
++#define GDS_CS_CTXSW_CNT2__UPDN_MASK 0x0000FFFFL
++#define GDS_CS_CTXSW_CNT2__PTR_MASK 0xFFFF0000L
++//GDS_CS_CTXSW_CNT3
++#define GDS_CS_CTXSW_CNT3__UPDN__SHIFT 0x0
++#define GDS_CS_CTXSW_CNT3__PTR__SHIFT 0x10
++#define GDS_CS_CTXSW_CNT3__UPDN_MASK 0x0000FFFFL
++#define GDS_CS_CTXSW_CNT3__PTR_MASK 0xFFFF0000L
++//GDS_GFX_CTXSW_STATUS
++#define GDS_GFX_CTXSW_STATUS__R__SHIFT 0x0
++#define GDS_GFX_CTXSW_STATUS__W__SHIFT 0x1
++#define GDS_GFX_CTXSW_STATUS__UNUSED__SHIFT 0x2
++#define GDS_GFX_CTXSW_STATUS__R_MASK 0x00000001L
++#define GDS_GFX_CTXSW_STATUS__W_MASK 0x00000002L
++#define GDS_GFX_CTXSW_STATUS__UNUSED_MASK 0xFFFFFFFCL
++//GDS_VS_CTXSW_CNT0
++#define GDS_VS_CTXSW_CNT0__UPDN__SHIFT 0x0
++#define GDS_VS_CTXSW_CNT0__PTR__SHIFT 0x10
++#define GDS_VS_CTXSW_CNT0__UPDN_MASK 0x0000FFFFL
++#define GDS_VS_CTXSW_CNT0__PTR_MASK 0xFFFF0000L
++//GDS_VS_CTXSW_CNT1
++#define GDS_VS_CTXSW_CNT1__UPDN__SHIFT 0x0
++#define GDS_VS_CTXSW_CNT1__PTR__SHIFT 0x10
++#define GDS_VS_CTXSW_CNT1__UPDN_MASK 0x0000FFFFL
++#define GDS_VS_CTXSW_CNT1__PTR_MASK 0xFFFF0000L
++//GDS_VS_CTXSW_CNT2
++#define GDS_VS_CTXSW_CNT2__UPDN__SHIFT 0x0
++#define GDS_VS_CTXSW_CNT2__PTR__SHIFT 0x10
++#define GDS_VS_CTXSW_CNT2__UPDN_MASK 0x0000FFFFL
++#define GDS_VS_CTXSW_CNT2__PTR_MASK 0xFFFF0000L
++//GDS_VS_CTXSW_CNT3
++#define GDS_VS_CTXSW_CNT3__UPDN__SHIFT 0x0
++#define GDS_VS_CTXSW_CNT3__PTR__SHIFT 0x10
++#define GDS_VS_CTXSW_CNT3__UPDN_MASK 0x0000FFFFL
++#define GDS_VS_CTXSW_CNT3__PTR_MASK 0xFFFF0000L
++//GDS_PS0_CTXSW_CNT0
++#define GDS_PS0_CTXSW_CNT0__UPDN__SHIFT 0x0
++#define GDS_PS0_CTXSW_CNT0__PTR__SHIFT 0x10
++#define GDS_PS0_CTXSW_CNT0__UPDN_MASK 0x0000FFFFL
++#define GDS_PS0_CTXSW_CNT0__PTR_MASK 0xFFFF0000L
++//GDS_PS0_CTXSW_CNT1
++#define GDS_PS0_CTXSW_CNT1__UPDN__SHIFT 0x0
++#define GDS_PS0_CTXSW_CNT1__PTR__SHIFT 0x10
++#define GDS_PS0_CTXSW_CNT1__UPDN_MASK 0x0000FFFFL
++#define GDS_PS0_CTXSW_CNT1__PTR_MASK 0xFFFF0000L
++//GDS_PS0_CTXSW_CNT2
++#define GDS_PS0_CTXSW_CNT2__UPDN__SHIFT 0x0
++#define GDS_PS0_CTXSW_CNT2__PTR__SHIFT 0x10
++#define GDS_PS0_CTXSW_CNT2__UPDN_MASK 0x0000FFFFL
++#define GDS_PS0_CTXSW_CNT2__PTR_MASK 0xFFFF0000L
++//GDS_PS0_CTXSW_CNT3
++#define GDS_PS0_CTXSW_CNT3__UPDN__SHIFT 0x0
++#define GDS_PS0_CTXSW_CNT3__PTR__SHIFT 0x10
++#define GDS_PS0_CTXSW_CNT3__UPDN_MASK 0x0000FFFFL
++#define GDS_PS0_CTXSW_CNT3__PTR_MASK 0xFFFF0000L
++//GDS_PS1_CTXSW_CNT0
++#define GDS_PS1_CTXSW_CNT0__UPDN__SHIFT 0x0
++#define GDS_PS1_CTXSW_CNT0__PTR__SHIFT 0x10
++#define GDS_PS1_CTXSW_CNT0__UPDN_MASK 0x0000FFFFL
++#define GDS_PS1_CTXSW_CNT0__PTR_MASK 0xFFFF0000L
++//GDS_PS1_CTXSW_CNT1
++#define GDS_PS1_CTXSW_CNT1__UPDN__SHIFT 0x0
++#define GDS_PS1_CTXSW_CNT1__PTR__SHIFT 0x10
++#define GDS_PS1_CTXSW_CNT1__UPDN_MASK 0x0000FFFFL
++#define GDS_PS1_CTXSW_CNT1__PTR_MASK 0xFFFF0000L
++//GDS_PS1_CTXSW_CNT2
++#define GDS_PS1_CTXSW_CNT2__UPDN__SHIFT 0x0
++#define GDS_PS1_CTXSW_CNT2__PTR__SHIFT 0x10
++#define GDS_PS1_CTXSW_CNT2__UPDN_MASK 0x0000FFFFL
++#define GDS_PS1_CTXSW_CNT2__PTR_MASK 0xFFFF0000L
++//GDS_PS1_CTXSW_CNT3
++#define GDS_PS1_CTXSW_CNT3__UPDN__SHIFT 0x0
++#define GDS_PS1_CTXSW_CNT3__PTR__SHIFT 0x10
++#define GDS_PS1_CTXSW_CNT3__UPDN_MASK 0x0000FFFFL
++#define GDS_PS1_CTXSW_CNT3__PTR_MASK 0xFFFF0000L
++//GDS_PS2_CTXSW_CNT0
++#define GDS_PS2_CTXSW_CNT0__UPDN__SHIFT 0x0
++#define GDS_PS2_CTXSW_CNT0__PTR__SHIFT 0x10
++#define GDS_PS2_CTXSW_CNT0__UPDN_MASK 0x0000FFFFL
++#define GDS_PS2_CTXSW_CNT0__PTR_MASK 0xFFFF0000L
++//GDS_PS2_CTXSW_CNT1
++#define GDS_PS2_CTXSW_CNT1__UPDN__SHIFT 0x0
++#define GDS_PS2_CTXSW_CNT1__PTR__SHIFT 0x10
++#define GDS_PS2_CTXSW_CNT1__UPDN_MASK 0x0000FFFFL
++#define GDS_PS2_CTXSW_CNT1__PTR_MASK 0xFFFF0000L
++//GDS_PS2_CTXSW_CNT2
++#define GDS_PS2_CTXSW_CNT2__UPDN__SHIFT 0x0
++#define GDS_PS2_CTXSW_CNT2__PTR__SHIFT 0x10
++#define GDS_PS2_CTXSW_CNT2__UPDN_MASK 0x0000FFFFL
++#define GDS_PS2_CTXSW_CNT2__PTR_MASK 0xFFFF0000L
++//GDS_PS2_CTXSW_CNT3
++#define GDS_PS2_CTXSW_CNT3__UPDN__SHIFT 0x0
++#define GDS_PS2_CTXSW_CNT3__PTR__SHIFT 0x10
++#define GDS_PS2_CTXSW_CNT3__UPDN_MASK 0x0000FFFFL
++#define GDS_PS2_CTXSW_CNT3__PTR_MASK 0xFFFF0000L
++//GDS_PS3_CTXSW_CNT0
++#define GDS_PS3_CTXSW_CNT0__UPDN__SHIFT 0x0
++#define GDS_PS3_CTXSW_CNT0__PTR__SHIFT 0x10
++#define GDS_PS3_CTXSW_CNT0__UPDN_MASK 0x0000FFFFL
++#define GDS_PS3_CTXSW_CNT0__PTR_MASK 0xFFFF0000L
++//GDS_PS3_CTXSW_CNT1
++#define GDS_PS3_CTXSW_CNT1__UPDN__SHIFT 0x0
++#define GDS_PS3_CTXSW_CNT1__PTR__SHIFT 0x10
++#define GDS_PS3_CTXSW_CNT1__UPDN_MASK 0x0000FFFFL
++#define GDS_PS3_CTXSW_CNT1__PTR_MASK 0xFFFF0000L
++//GDS_PS3_CTXSW_CNT2
++#define GDS_PS3_CTXSW_CNT2__UPDN__SHIFT 0x0
++#define GDS_PS3_CTXSW_CNT2__PTR__SHIFT 0x10
++#define GDS_PS3_CTXSW_CNT2__UPDN_MASK 0x0000FFFFL
++#define GDS_PS3_CTXSW_CNT2__PTR_MASK 0xFFFF0000L
++//GDS_PS3_CTXSW_CNT3
++#define GDS_PS3_CTXSW_CNT3__UPDN__SHIFT 0x0
++#define GDS_PS3_CTXSW_CNT3__PTR__SHIFT 0x10
++#define GDS_PS3_CTXSW_CNT3__UPDN_MASK 0x0000FFFFL
++#define GDS_PS3_CTXSW_CNT3__PTR_MASK 0xFFFF0000L
++//GDS_PS4_CTXSW_CNT0
++#define GDS_PS4_CTXSW_CNT0__UPDN__SHIFT 0x0
++#define GDS_PS4_CTXSW_CNT0__PTR__SHIFT 0x10
++#define GDS_PS4_CTXSW_CNT0__UPDN_MASK 0x0000FFFFL
++#define GDS_PS4_CTXSW_CNT0__PTR_MASK 0xFFFF0000L
++//GDS_PS4_CTXSW_CNT1
++#define GDS_PS4_CTXSW_CNT1__UPDN__SHIFT 0x0
++#define GDS_PS4_CTXSW_CNT1__PTR__SHIFT 0x10
++#define GDS_PS4_CTXSW_CNT1__UPDN_MASK 0x0000FFFFL
++#define GDS_PS4_CTXSW_CNT1__PTR_MASK 0xFFFF0000L
++//GDS_PS4_CTXSW_CNT2
++#define GDS_PS4_CTXSW_CNT2__UPDN__SHIFT 0x0
++#define GDS_PS4_CTXSW_CNT2__PTR__SHIFT 0x10
++#define GDS_PS4_CTXSW_CNT2__UPDN_MASK 0x0000FFFFL
++#define GDS_PS4_CTXSW_CNT2__PTR_MASK 0xFFFF0000L
++//GDS_PS4_CTXSW_CNT3
++#define GDS_PS4_CTXSW_CNT3__UPDN__SHIFT 0x0
++#define GDS_PS4_CTXSW_CNT3__PTR__SHIFT 0x10
++#define GDS_PS4_CTXSW_CNT3__UPDN_MASK 0x0000FFFFL
++#define GDS_PS4_CTXSW_CNT3__PTR_MASK 0xFFFF0000L
++//GDS_PS5_CTXSW_CNT0
++#define GDS_PS5_CTXSW_CNT0__UPDN__SHIFT 0x0
++#define GDS_PS5_CTXSW_CNT0__PTR__SHIFT 0x10
++#define GDS_PS5_CTXSW_CNT0__UPDN_MASK 0x0000FFFFL
++#define GDS_PS5_CTXSW_CNT0__PTR_MASK 0xFFFF0000L
++//GDS_PS5_CTXSW_CNT1
++#define GDS_PS5_CTXSW_CNT1__UPDN__SHIFT 0x0
++#define GDS_PS5_CTXSW_CNT1__PTR__SHIFT 0x10
++#define GDS_PS5_CTXSW_CNT1__UPDN_MASK 0x0000FFFFL
++#define GDS_PS5_CTXSW_CNT1__PTR_MASK 0xFFFF0000L
++//GDS_PS5_CTXSW_CNT2
++#define GDS_PS5_CTXSW_CNT2__UPDN__SHIFT 0x0
++#define GDS_PS5_CTXSW_CNT2__PTR__SHIFT 0x10
++#define GDS_PS5_CTXSW_CNT2__UPDN_MASK 0x0000FFFFL
++#define GDS_PS5_CTXSW_CNT2__PTR_MASK 0xFFFF0000L
++//GDS_PS5_CTXSW_CNT3
++#define GDS_PS5_CTXSW_CNT3__UPDN__SHIFT 0x0
++#define GDS_PS5_CTXSW_CNT3__PTR__SHIFT 0x10
++#define GDS_PS5_CTXSW_CNT3__UPDN_MASK 0x0000FFFFL
++#define GDS_PS5_CTXSW_CNT3__PTR_MASK 0xFFFF0000L
++//GDS_PS6_CTXSW_CNT0
++#define GDS_PS6_CTXSW_CNT0__UPDN__SHIFT 0x0
++#define GDS_PS6_CTXSW_CNT0__PTR__SHIFT 0x10
++#define GDS_PS6_CTXSW_CNT0__UPDN_MASK 0x0000FFFFL
++#define GDS_PS6_CTXSW_CNT0__PTR_MASK 0xFFFF0000L
++//GDS_PS6_CTXSW_CNT1
++#define GDS_PS6_CTXSW_CNT1__UPDN__SHIFT 0x0
++#define GDS_PS6_CTXSW_CNT1__PTR__SHIFT 0x10
++#define GDS_PS6_CTXSW_CNT1__UPDN_MASK 0x0000FFFFL
++#define GDS_PS6_CTXSW_CNT1__PTR_MASK 0xFFFF0000L
++//GDS_PS6_CTXSW_CNT2
++#define GDS_PS6_CTXSW_CNT2__UPDN__SHIFT 0x0
++#define GDS_PS6_CTXSW_CNT2__PTR__SHIFT 0x10
++#define GDS_PS6_CTXSW_CNT2__UPDN_MASK 0x0000FFFFL
++#define GDS_PS6_CTXSW_CNT2__PTR_MASK 0xFFFF0000L
++//GDS_PS6_CTXSW_CNT3
++#define GDS_PS6_CTXSW_CNT3__UPDN__SHIFT 0x0
++#define GDS_PS6_CTXSW_CNT3__PTR__SHIFT 0x10
++#define GDS_PS6_CTXSW_CNT3__UPDN_MASK 0x0000FFFFL
++#define GDS_PS6_CTXSW_CNT3__PTR_MASK 0xFFFF0000L
++//GDS_PS7_CTXSW_CNT0
++#define GDS_PS7_CTXSW_CNT0__UPDN__SHIFT 0x0
++#define GDS_PS7_CTXSW_CNT0__PTR__SHIFT 0x10
++#define GDS_PS7_CTXSW_CNT0__UPDN_MASK 0x0000FFFFL
++#define GDS_PS7_CTXSW_CNT0__PTR_MASK 0xFFFF0000L
++//GDS_PS7_CTXSW_CNT1
++#define GDS_PS7_CTXSW_CNT1__UPDN__SHIFT 0x0
++#define GDS_PS7_CTXSW_CNT1__PTR__SHIFT 0x10
++#define GDS_PS7_CTXSW_CNT1__UPDN_MASK 0x0000FFFFL
++#define GDS_PS7_CTXSW_CNT1__PTR_MASK 0xFFFF0000L
++//GDS_PS7_CTXSW_CNT2
++#define GDS_PS7_CTXSW_CNT2__UPDN__SHIFT 0x0
++#define GDS_PS7_CTXSW_CNT2__PTR__SHIFT 0x10
++#define GDS_PS7_CTXSW_CNT2__UPDN_MASK 0x0000FFFFL
++#define GDS_PS7_CTXSW_CNT2__PTR_MASK 0xFFFF0000L
++//GDS_PS7_CTXSW_CNT3
++#define GDS_PS7_CTXSW_CNT3__UPDN__SHIFT 0x0
++#define GDS_PS7_CTXSW_CNT3__PTR__SHIFT 0x10
++#define GDS_PS7_CTXSW_CNT3__UPDN_MASK 0x0000FFFFL
++#define GDS_PS7_CTXSW_CNT3__PTR_MASK 0xFFFF0000L
++//GDS_GS_CTXSW_CNT0
++#define GDS_GS_CTXSW_CNT0__UPDN__SHIFT 0x0
++#define GDS_GS_CTXSW_CNT0__PTR__SHIFT 0x10
++#define GDS_GS_CTXSW_CNT0__UPDN_MASK 0x0000FFFFL
++#define GDS_GS_CTXSW_CNT0__PTR_MASK 0xFFFF0000L
++//GDS_GS_CTXSW_CNT1
++#define GDS_GS_CTXSW_CNT1__UPDN__SHIFT 0x0
++#define GDS_GS_CTXSW_CNT1__PTR__SHIFT 0x10
++#define GDS_GS_CTXSW_CNT1__UPDN_MASK 0x0000FFFFL
++#define GDS_GS_CTXSW_CNT1__PTR_MASK 0xFFFF0000L
++//GDS_GS_CTXSW_CNT2
++#define GDS_GS_CTXSW_CNT2__UPDN__SHIFT 0x0
++#define GDS_GS_CTXSW_CNT2__PTR__SHIFT 0x10
++#define GDS_GS_CTXSW_CNT2__UPDN_MASK 0x0000FFFFL
++#define GDS_GS_CTXSW_CNT2__PTR_MASK 0xFFFF0000L
++//GDS_GS_CTXSW_CNT3
++#define GDS_GS_CTXSW_CNT3__UPDN__SHIFT 0x0
++#define GDS_GS_CTXSW_CNT3__PTR__SHIFT 0x10
++#define GDS_GS_CTXSW_CNT3__UPDN_MASK 0x0000FFFFL
++#define GDS_GS_CTXSW_CNT3__PTR_MASK 0xFFFF0000L
++
++
++// addressBlock: gc_rasdec
++//RAS_SIGNATURE_CONTROL
++#define RAS_SIGNATURE_CONTROL__ENABLE__SHIFT 0x0
++#define RAS_SIGNATURE_CONTROL__ENABLE_MASK 0x00000001L
++//RAS_SIGNATURE_MASK
++#define RAS_SIGNATURE_MASK__INPUT_BUS_MASK__SHIFT 0x0
++#define RAS_SIGNATURE_MASK__INPUT_BUS_MASK_MASK 0xFFFFFFFFL
++//RAS_SX_SIGNATURE0
++#define RAS_SX_SIGNATURE0__SIGNATURE__SHIFT 0x0
++#define RAS_SX_SIGNATURE0__SIGNATURE_MASK 0xFFFFFFFFL
++//RAS_SX_SIGNATURE1
++#define RAS_SX_SIGNATURE1__SIGNATURE__SHIFT 0x0
++#define RAS_SX_SIGNATURE1__SIGNATURE_MASK 0xFFFFFFFFL
++//RAS_SX_SIGNATURE2
++#define RAS_SX_SIGNATURE2__SIGNATURE__SHIFT 0x0
++#define RAS_SX_SIGNATURE2__SIGNATURE_MASK 0xFFFFFFFFL
++//RAS_SX_SIGNATURE3
++#define RAS_SX_SIGNATURE3__SIGNATURE__SHIFT 0x0
++#define RAS_SX_SIGNATURE3__SIGNATURE_MASK 0xFFFFFFFFL
++//RAS_DB_SIGNATURE0
++#define RAS_DB_SIGNATURE0__SIGNATURE__SHIFT 0x0
++#define RAS_DB_SIGNATURE0__SIGNATURE_MASK 0xFFFFFFFFL
++//RAS_PA_SIGNATURE0
++#define RAS_PA_SIGNATURE0__SIGNATURE__SHIFT 0x0
++#define RAS_PA_SIGNATURE0__SIGNATURE_MASK 0xFFFFFFFFL
++//RAS_VGT_SIGNATURE0
++#define RAS_VGT_SIGNATURE0__SIGNATURE__SHIFT 0x0
++#define RAS_VGT_SIGNATURE0__SIGNATURE_MASK 0xFFFFFFFFL
++//RAS_SQ_SIGNATURE0
++#define RAS_SQ_SIGNATURE0__SIGNATURE__SHIFT 0x0
++#define RAS_SQ_SIGNATURE0__SIGNATURE_MASK 0xFFFFFFFFL
++//RAS_SC_SIGNATURE0
++#define RAS_SC_SIGNATURE0__SIGNATURE__SHIFT 0x0
++#define RAS_SC_SIGNATURE0__SIGNATURE_MASK 0xFFFFFFFFL
++//RAS_SC_SIGNATURE1
++#define RAS_SC_SIGNATURE1__SIGNATURE__SHIFT 0x0
++#define RAS_SC_SIGNATURE1__SIGNATURE_MASK 0xFFFFFFFFL
++//RAS_SC_SIGNATURE2
++#define RAS_SC_SIGNATURE2__SIGNATURE__SHIFT 0x0
++#define RAS_SC_SIGNATURE2__SIGNATURE_MASK 0xFFFFFFFFL
++//RAS_SC_SIGNATURE3
++#define RAS_SC_SIGNATURE3__SIGNATURE__SHIFT 0x0
++#define RAS_SC_SIGNATURE3__SIGNATURE_MASK 0xFFFFFFFFL
++//RAS_SC_SIGNATURE4
++#define RAS_SC_SIGNATURE4__SIGNATURE__SHIFT 0x0
++#define RAS_SC_SIGNATURE4__SIGNATURE_MASK 0xFFFFFFFFL
++//RAS_SC_SIGNATURE5
++#define RAS_SC_SIGNATURE5__SIGNATURE__SHIFT 0x0
++#define RAS_SC_SIGNATURE5__SIGNATURE_MASK 0xFFFFFFFFL
++//RAS_SC_SIGNATURE6
++#define RAS_SC_SIGNATURE6__SIGNATURE__SHIFT 0x0
++#define RAS_SC_SIGNATURE6__SIGNATURE_MASK 0xFFFFFFFFL
++//RAS_SC_SIGNATURE7
++#define RAS_SC_SIGNATURE7__SIGNATURE__SHIFT 0x0
++#define RAS_SC_SIGNATURE7__SIGNATURE_MASK 0xFFFFFFFFL
++//RAS_IA_SIGNATURE0
++#define RAS_IA_SIGNATURE0__SIGNATURE__SHIFT 0x0
++#define RAS_IA_SIGNATURE0__SIGNATURE_MASK 0xFFFFFFFFL
++//RAS_IA_SIGNATURE1
++#define RAS_IA_SIGNATURE1__SIGNATURE__SHIFT 0x0
++#define RAS_IA_SIGNATURE1__SIGNATURE_MASK 0xFFFFFFFFL
++//RAS_SPI_SIGNATURE0
++#define RAS_SPI_SIGNATURE0__SIGNATURE__SHIFT 0x0
++#define RAS_SPI_SIGNATURE0__SIGNATURE_MASK 0xFFFFFFFFL
++//RAS_SPI_SIGNATURE1
++#define RAS_SPI_SIGNATURE1__SIGNATURE__SHIFT 0x0
++#define RAS_SPI_SIGNATURE1__SIGNATURE_MASK 0xFFFFFFFFL
++//RAS_TA_SIGNATURE0
++#define RAS_TA_SIGNATURE0__SIGNATURE__SHIFT 0x0
++#define RAS_TA_SIGNATURE0__SIGNATURE_MASK 0xFFFFFFFFL
++//RAS_TD_SIGNATURE0
++#define RAS_TD_SIGNATURE0__SIGNATURE__SHIFT 0x0
++#define RAS_TD_SIGNATURE0__SIGNATURE_MASK 0xFFFFFFFFL
++//RAS_CB_SIGNATURE0
++#define RAS_CB_SIGNATURE0__SIGNATURE__SHIFT 0x0
++#define RAS_CB_SIGNATURE0__SIGNATURE_MASK 0xFFFFFFFFL
++//RAS_BCI_SIGNATURE0
++#define RAS_BCI_SIGNATURE0__SIGNATURE__SHIFT 0x0
++#define RAS_BCI_SIGNATURE0__SIGNATURE_MASK 0xFFFFFFFFL
++//RAS_BCI_SIGNATURE1
++#define RAS_BCI_SIGNATURE1__SIGNATURE__SHIFT 0x0
++#define RAS_BCI_SIGNATURE1__SIGNATURE_MASK 0xFFFFFFFFL
++//RAS_TA_SIGNATURE1
++#define RAS_TA_SIGNATURE1__SIGNATURE__SHIFT 0x0
++#define RAS_TA_SIGNATURE1__SIGNATURE_MASK 0xFFFFFFFFL
++
++
++// addressBlock: gc_gfxdec0
++//DB_RENDER_CONTROL
++#define DB_RENDER_CONTROL__DEPTH_CLEAR_ENABLE__SHIFT 0x0
++#define DB_RENDER_CONTROL__STENCIL_CLEAR_ENABLE__SHIFT 0x1
++#define DB_RENDER_CONTROL__DEPTH_COPY__SHIFT 0x2
++#define DB_RENDER_CONTROL__STENCIL_COPY__SHIFT 0x3
++#define DB_RENDER_CONTROL__RESUMMARIZE_ENABLE__SHIFT 0x4
++#define DB_RENDER_CONTROL__STENCIL_COMPRESS_DISABLE__SHIFT 0x5
++#define DB_RENDER_CONTROL__DEPTH_COMPRESS_DISABLE__SHIFT 0x6
++#define DB_RENDER_CONTROL__COPY_CENTROID__SHIFT 0x7
++#define DB_RENDER_CONTROL__COPY_SAMPLE__SHIFT 0x8
++#define DB_RENDER_CONTROL__DECOMPRESS_ENABLE__SHIFT 0xc
++#define DB_RENDER_CONTROL__DEPTH_CLEAR_ENABLE_MASK 0x00000001L
++#define DB_RENDER_CONTROL__STENCIL_CLEAR_ENABLE_MASK 0x00000002L
++#define DB_RENDER_CONTROL__DEPTH_COPY_MASK 0x00000004L
++#define DB_RENDER_CONTROL__STENCIL_COPY_MASK 0x00000008L
++#define DB_RENDER_CONTROL__RESUMMARIZE_ENABLE_MASK 0x00000010L
++#define DB_RENDER_CONTROL__STENCIL_COMPRESS_DISABLE_MASK 0x00000020L
++#define DB_RENDER_CONTROL__DEPTH_COMPRESS_DISABLE_MASK 0x00000040L
++#define DB_RENDER_CONTROL__COPY_CENTROID_MASK 0x00000080L
++#define DB_RENDER_CONTROL__COPY_SAMPLE_MASK 0x00000F00L
++#define DB_RENDER_CONTROL__DECOMPRESS_ENABLE_MASK 0x00001000L
++//DB_COUNT_CONTROL
++#define DB_COUNT_CONTROL__ZPASS_INCREMENT_DISABLE__SHIFT 0x0
++#define DB_COUNT_CONTROL__PERFECT_ZPASS_COUNTS__SHIFT 0x1
++#define DB_COUNT_CONTROL__SAMPLE_RATE__SHIFT 0x4
++#define DB_COUNT_CONTROL__ZPASS_ENABLE__SHIFT 0x8
++#define DB_COUNT_CONTROL__ZFAIL_ENABLE__SHIFT 0xc
++#define DB_COUNT_CONTROL__SFAIL_ENABLE__SHIFT 0x10
++#define DB_COUNT_CONTROL__DBFAIL_ENABLE__SHIFT 0x14
++#define DB_COUNT_CONTROL__SLICE_EVEN_ENABLE__SHIFT 0x18
++#define DB_COUNT_CONTROL__SLICE_ODD_ENABLE__SHIFT 0x1c
++#define DB_COUNT_CONTROL__ZPASS_INCREMENT_DISABLE_MASK 0x00000001L
++#define DB_COUNT_CONTROL__PERFECT_ZPASS_COUNTS_MASK 0x00000002L
++#define DB_COUNT_CONTROL__SAMPLE_RATE_MASK 0x00000070L
++#define DB_COUNT_CONTROL__ZPASS_ENABLE_MASK 0x00000F00L
++#define DB_COUNT_CONTROL__ZFAIL_ENABLE_MASK 0x0000F000L
++#define DB_COUNT_CONTROL__SFAIL_ENABLE_MASK 0x000F0000L
++#define DB_COUNT_CONTROL__DBFAIL_ENABLE_MASK 0x00F00000L
++#define DB_COUNT_CONTROL__SLICE_EVEN_ENABLE_MASK 0x0F000000L
++#define DB_COUNT_CONTROL__SLICE_ODD_ENABLE_MASK 0xF0000000L
++//DB_DEPTH_VIEW
++#define DB_DEPTH_VIEW__SLICE_START__SHIFT 0x0
++#define DB_DEPTH_VIEW__SLICE_MAX__SHIFT 0xd
++#define DB_DEPTH_VIEW__Z_READ_ONLY__SHIFT 0x18
++#define DB_DEPTH_VIEW__STENCIL_READ_ONLY__SHIFT 0x19
++#define DB_DEPTH_VIEW__MIPID__SHIFT 0x1a
++#define DB_DEPTH_VIEW__SLICE_START_MASK 0x000007FFL
++#define DB_DEPTH_VIEW__SLICE_MAX_MASK 0x00FFE000L
++#define DB_DEPTH_VIEW__Z_READ_ONLY_MASK 0x01000000L
++#define DB_DEPTH_VIEW__STENCIL_READ_ONLY_MASK 0x02000000L
++#define DB_DEPTH_VIEW__MIPID_MASK 0x3C000000L
++//DB_RENDER_OVERRIDE
++#define DB_RENDER_OVERRIDE__FORCE_HIZ_ENABLE__SHIFT 0x0
++#define DB_RENDER_OVERRIDE__FORCE_HIS_ENABLE0__SHIFT 0x2
++#define DB_RENDER_OVERRIDE__FORCE_HIS_ENABLE1__SHIFT 0x4
++#define DB_RENDER_OVERRIDE__FORCE_SHADER_Z_ORDER__SHIFT 0x6
++#define DB_RENDER_OVERRIDE__FAST_Z_DISABLE__SHIFT 0x7
++#define DB_RENDER_OVERRIDE__FAST_STENCIL_DISABLE__SHIFT 0x8
++#define DB_RENDER_OVERRIDE__NOOP_CULL_DISABLE__SHIFT 0x9
++#define DB_RENDER_OVERRIDE__FORCE_COLOR_KILL__SHIFT 0xa
++#define DB_RENDER_OVERRIDE__FORCE_Z_READ__SHIFT 0xb
++#define DB_RENDER_OVERRIDE__FORCE_STENCIL_READ__SHIFT 0xc
++#define DB_RENDER_OVERRIDE__FORCE_FULL_Z_RANGE__SHIFT 0xd
++#define DB_RENDER_OVERRIDE__FORCE_QC_SMASK_CONFLICT__SHIFT 0xf
++#define DB_RENDER_OVERRIDE__DISABLE_VIEWPORT_CLAMP__SHIFT 0x10
++#define DB_RENDER_OVERRIDE__IGNORE_SC_ZRANGE__SHIFT 0x11
++#define DB_RENDER_OVERRIDE__DISABLE_FULLY_COVERED__SHIFT 0x12
++#define DB_RENDER_OVERRIDE__FORCE_Z_LIMIT_SUMM__SHIFT 0x13
++#define DB_RENDER_OVERRIDE__MAX_TILES_IN_DTT__SHIFT 0x15
++#define DB_RENDER_OVERRIDE__DISABLE_TILE_RATE_TILES__SHIFT 0x1a
++#define DB_RENDER_OVERRIDE__FORCE_Z_DIRTY__SHIFT 0x1b
++#define DB_RENDER_OVERRIDE__FORCE_STENCIL_DIRTY__SHIFT 0x1c
++#define DB_RENDER_OVERRIDE__FORCE_Z_VALID__SHIFT 0x1d
++#define DB_RENDER_OVERRIDE__FORCE_STENCIL_VALID__SHIFT 0x1e
++#define DB_RENDER_OVERRIDE__PRESERVE_COMPRESSION__SHIFT 0x1f
++#define DB_RENDER_OVERRIDE__FORCE_HIZ_ENABLE_MASK 0x00000003L
++#define DB_RENDER_OVERRIDE__FORCE_HIS_ENABLE0_MASK 0x0000000CL
++#define DB_RENDER_OVERRIDE__FORCE_HIS_ENABLE1_MASK 0x00000030L
++#define DB_RENDER_OVERRIDE__FORCE_SHADER_Z_ORDER_MASK 0x00000040L
++#define DB_RENDER_OVERRIDE__FAST_Z_DISABLE_MASK 0x00000080L
++#define DB_RENDER_OVERRIDE__FAST_STENCIL_DISABLE_MASK 0x00000100L
++#define DB_RENDER_OVERRIDE__NOOP_CULL_DISABLE_MASK 0x00000200L
++#define DB_RENDER_OVERRIDE__FORCE_COLOR_KILL_MASK 0x00000400L
++#define DB_RENDER_OVERRIDE__FORCE_Z_READ_MASK 0x00000800L
++#define DB_RENDER_OVERRIDE__FORCE_STENCIL_READ_MASK 0x00001000L
++#define DB_RENDER_OVERRIDE__FORCE_FULL_Z_RANGE_MASK 0x00006000L
++#define DB_RENDER_OVERRIDE__FORCE_QC_SMASK_CONFLICT_MASK 0x00008000L
++#define DB_RENDER_OVERRIDE__DISABLE_VIEWPORT_CLAMP_MASK 0x00010000L
++#define DB_RENDER_OVERRIDE__IGNORE_SC_ZRANGE_MASK 0x00020000L
++#define DB_RENDER_OVERRIDE__DISABLE_FULLY_COVERED_MASK 0x00040000L
++#define DB_RENDER_OVERRIDE__FORCE_Z_LIMIT_SUMM_MASK 0x00180000L
++#define DB_RENDER_OVERRIDE__MAX_TILES_IN_DTT_MASK 0x03E00000L
++#define DB_RENDER_OVERRIDE__DISABLE_TILE_RATE_TILES_MASK 0x04000000L
++#define DB_RENDER_OVERRIDE__FORCE_Z_DIRTY_MASK 0x08000000L
++#define DB_RENDER_OVERRIDE__FORCE_STENCIL_DIRTY_MASK 0x10000000L
++#define DB_RENDER_OVERRIDE__FORCE_Z_VALID_MASK 0x20000000L
++#define DB_RENDER_OVERRIDE__FORCE_STENCIL_VALID_MASK 0x40000000L
++#define DB_RENDER_OVERRIDE__PRESERVE_COMPRESSION_MASK 0x80000000L
++//DB_RENDER_OVERRIDE2
++#define DB_RENDER_OVERRIDE2__PARTIAL_SQUAD_LAUNCH_CONTROL__SHIFT 0x0
++#define DB_RENDER_OVERRIDE2__PARTIAL_SQUAD_LAUNCH_COUNTDOWN__SHIFT 0x2
++#define DB_RENDER_OVERRIDE2__DISABLE_ZMASK_EXPCLEAR_OPTIMIZATION__SHIFT 0x5
++#define DB_RENDER_OVERRIDE2__DISABLE_SMEM_EXPCLEAR_OPTIMIZATION__SHIFT 0x6
++#define DB_RENDER_OVERRIDE2__DISABLE_COLOR_ON_VALIDATION__SHIFT 0x7
++#define DB_RENDER_OVERRIDE2__DECOMPRESS_Z_ON_FLUSH__SHIFT 0x8
++#define DB_RENDER_OVERRIDE2__DISABLE_REG_SNOOP__SHIFT 0x9
++#define DB_RENDER_OVERRIDE2__DEPTH_BOUNDS_HIER_DEPTH_DISABLE__SHIFT 0xa
++#define DB_RENDER_OVERRIDE2__SEPARATE_HIZS_FUNC_ENABLE__SHIFT 0xb
++#define DB_RENDER_OVERRIDE2__HIZ_ZFUNC__SHIFT 0xc
++#define DB_RENDER_OVERRIDE2__HIS_SFUNC_FF__SHIFT 0xf
++#define DB_RENDER_OVERRIDE2__HIS_SFUNC_BF__SHIFT 0x12
++#define DB_RENDER_OVERRIDE2__PRESERVE_ZRANGE__SHIFT 0x15
++#define DB_RENDER_OVERRIDE2__PRESERVE_SRESULTS__SHIFT 0x16
++#define DB_RENDER_OVERRIDE2__DISABLE_FAST_PASS__SHIFT 0x17
++#define DB_RENDER_OVERRIDE2__ALLOW_PARTIAL_RES_HIER_KILL__SHIFT 0x19
++#define DB_RENDER_OVERRIDE2__PARTIAL_SQUAD_LAUNCH_CONTROL_MASK 0x00000003L
++#define DB_RENDER_OVERRIDE2__PARTIAL_SQUAD_LAUNCH_COUNTDOWN_MASK 0x0000001CL
++#define DB_RENDER_OVERRIDE2__DISABLE_ZMASK_EXPCLEAR_OPTIMIZATION_MASK 0x00000020L
++#define DB_RENDER_OVERRIDE2__DISABLE_SMEM_EXPCLEAR_OPTIMIZATION_MASK 0x00000040L
++#define DB_RENDER_OVERRIDE2__DISABLE_COLOR_ON_VALIDATION_MASK 0x00000080L
++#define DB_RENDER_OVERRIDE2__DECOMPRESS_Z_ON_FLUSH_MASK 0x00000100L
++#define DB_RENDER_OVERRIDE2__DISABLE_REG_SNOOP_MASK 0x00000200L
++#define DB_RENDER_OVERRIDE2__DEPTH_BOUNDS_HIER_DEPTH_DISABLE_MASK 0x00000400L
++#define DB_RENDER_OVERRIDE2__SEPARATE_HIZS_FUNC_ENABLE_MASK 0x00000800L
++#define DB_RENDER_OVERRIDE2__HIZ_ZFUNC_MASK 0x00007000L
++#define DB_RENDER_OVERRIDE2__HIS_SFUNC_FF_MASK 0x00038000L
++#define DB_RENDER_OVERRIDE2__HIS_SFUNC_BF_MASK 0x001C0000L
++#define DB_RENDER_OVERRIDE2__PRESERVE_ZRANGE_MASK 0x00200000L
++#define DB_RENDER_OVERRIDE2__PRESERVE_SRESULTS_MASK 0x00400000L
++#define DB_RENDER_OVERRIDE2__DISABLE_FAST_PASS_MASK 0x00800000L
++#define DB_RENDER_OVERRIDE2__ALLOW_PARTIAL_RES_HIER_KILL_MASK 0x02000000L
++//DB_HTILE_DATA_BASE
++#define DB_HTILE_DATA_BASE__BASE_256B__SHIFT 0x0
++#define DB_HTILE_DATA_BASE__BASE_256B_MASK 0xFFFFFFFFL
++//DB_HTILE_DATA_BASE_HI
++#define DB_HTILE_DATA_BASE_HI__BASE_HI__SHIFT 0x0
++#define DB_HTILE_DATA_BASE_HI__BASE_HI_MASK 0x000000FFL
++//DB_DEPTH_SIZE
++#define DB_DEPTH_SIZE__X_MAX__SHIFT 0x0
++#define DB_DEPTH_SIZE__Y_MAX__SHIFT 0x10
++#define DB_DEPTH_SIZE__X_MAX_MASK 0x00003FFFL
++#define DB_DEPTH_SIZE__Y_MAX_MASK 0x3FFF0000L
++//DB_DEPTH_BOUNDS_MIN
++#define DB_DEPTH_BOUNDS_MIN__MIN__SHIFT 0x0
++#define DB_DEPTH_BOUNDS_MIN__MIN_MASK 0xFFFFFFFFL
++//DB_DEPTH_BOUNDS_MAX
++#define DB_DEPTH_BOUNDS_MAX__MAX__SHIFT 0x0
++#define DB_DEPTH_BOUNDS_MAX__MAX_MASK 0xFFFFFFFFL
++//DB_STENCIL_CLEAR
++#define DB_STENCIL_CLEAR__CLEAR__SHIFT 0x0
++#define DB_STENCIL_CLEAR__CLEAR_MASK 0x000000FFL
++//DB_DEPTH_CLEAR
++#define DB_DEPTH_CLEAR__DEPTH_CLEAR__SHIFT 0x0
++#define DB_DEPTH_CLEAR__DEPTH_CLEAR_MASK 0xFFFFFFFFL
++//PA_SC_SCREEN_SCISSOR_TL
++#define PA_SC_SCREEN_SCISSOR_TL__TL_X__SHIFT 0x0
++#define PA_SC_SCREEN_SCISSOR_TL__TL_Y__SHIFT 0x10
++#define PA_SC_SCREEN_SCISSOR_TL__TL_X_MASK 0x0000FFFFL
++#define PA_SC_SCREEN_SCISSOR_TL__TL_Y_MASK 0xFFFF0000L
++//PA_SC_SCREEN_SCISSOR_BR
++#define PA_SC_SCREEN_SCISSOR_BR__BR_X__SHIFT 0x0
++#define PA_SC_SCREEN_SCISSOR_BR__BR_Y__SHIFT 0x10
++#define PA_SC_SCREEN_SCISSOR_BR__BR_X_MASK 0x0000FFFFL
++#define PA_SC_SCREEN_SCISSOR_BR__BR_Y_MASK 0xFFFF0000L
++//DB_Z_INFO
++#define DB_Z_INFO__FORMAT__SHIFT 0x0
++#define DB_Z_INFO__NUM_SAMPLES__SHIFT 0x2
++#define DB_Z_INFO__SW_MODE__SHIFT 0x4
++#define DB_Z_INFO__PARTIALLY_RESIDENT__SHIFT 0xc
++#define DB_Z_INFO__FAULT_BEHAVIOR__SHIFT 0xd
++#define DB_Z_INFO__ITERATE_FLUSH__SHIFT 0xf
++#define DB_Z_INFO__MAXMIP__SHIFT 0x10
++#define DB_Z_INFO__DECOMPRESS_ON_N_ZPLANES__SHIFT 0x17
++#define DB_Z_INFO__ALLOW_EXPCLEAR__SHIFT 0x1b
++#define DB_Z_INFO__READ_SIZE__SHIFT 0x1c
++#define DB_Z_INFO__TILE_SURFACE_ENABLE__SHIFT 0x1d
++#define DB_Z_INFO__CLEAR_DISALLOWED__SHIFT 0x1e
++#define DB_Z_INFO__ZRANGE_PRECISION__SHIFT 0x1f
++#define DB_Z_INFO__FORMAT_MASK 0x00000003L
++#define DB_Z_INFO__NUM_SAMPLES_MASK 0x0000000CL
++#define DB_Z_INFO__SW_MODE_MASK 0x000001F0L
++#define DB_Z_INFO__PARTIALLY_RESIDENT_MASK 0x00001000L
++#define DB_Z_INFO__FAULT_BEHAVIOR_MASK 0x00006000L
++#define DB_Z_INFO__ITERATE_FLUSH_MASK 0x00008000L
++#define DB_Z_INFO__MAXMIP_MASK 0x000F0000L
++#define DB_Z_INFO__DECOMPRESS_ON_N_ZPLANES_MASK 0x07800000L
++#define DB_Z_INFO__ALLOW_EXPCLEAR_MASK 0x08000000L
++#define DB_Z_INFO__READ_SIZE_MASK 0x10000000L
++#define DB_Z_INFO__TILE_SURFACE_ENABLE_MASK 0x20000000L
++#define DB_Z_INFO__CLEAR_DISALLOWED_MASK 0x40000000L
++#define DB_Z_INFO__ZRANGE_PRECISION_MASK 0x80000000L
++//DB_STENCIL_INFO
++#define DB_STENCIL_INFO__FORMAT__SHIFT 0x0
++#define DB_STENCIL_INFO__SW_MODE__SHIFT 0x4
++#define DB_STENCIL_INFO__PARTIALLY_RESIDENT__SHIFT 0xc
++#define DB_STENCIL_INFO__FAULT_BEHAVIOR__SHIFT 0xd
++#define DB_STENCIL_INFO__ITERATE_FLUSH__SHIFT 0xf
++#define DB_STENCIL_INFO__ALLOW_EXPCLEAR__SHIFT 0x1b
++#define DB_STENCIL_INFO__TILE_STENCIL_DISABLE__SHIFT 0x1d
++#define DB_STENCIL_INFO__CLEAR_DISALLOWED__SHIFT 0x1e
++#define DB_STENCIL_INFO__FORMAT_MASK 0x00000001L
++#define DB_STENCIL_INFO__SW_MODE_MASK 0x000001F0L
++#define DB_STENCIL_INFO__PARTIALLY_RESIDENT_MASK 0x00001000L
++#define DB_STENCIL_INFO__FAULT_BEHAVIOR_MASK 0x00006000L
++#define DB_STENCIL_INFO__ITERATE_FLUSH_MASK 0x00008000L
++#define DB_STENCIL_INFO__ALLOW_EXPCLEAR_MASK 0x08000000L
++#define DB_STENCIL_INFO__TILE_STENCIL_DISABLE_MASK 0x20000000L
++#define DB_STENCIL_INFO__CLEAR_DISALLOWED_MASK 0x40000000L
++//DB_Z_READ_BASE
++#define DB_Z_READ_BASE__BASE_256B__SHIFT 0x0
++#define DB_Z_READ_BASE__BASE_256B_MASK 0xFFFFFFFFL
++//DB_Z_READ_BASE_HI
++#define DB_Z_READ_BASE_HI__BASE_HI__SHIFT 0x0
++#define DB_Z_READ_BASE_HI__BASE_HI_MASK 0x000000FFL
++//DB_STENCIL_READ_BASE
++#define DB_STENCIL_READ_BASE__BASE_256B__SHIFT 0x0
++#define DB_STENCIL_READ_BASE__BASE_256B_MASK 0xFFFFFFFFL
++//DB_STENCIL_READ_BASE_HI
++#define DB_STENCIL_READ_BASE_HI__BASE_HI__SHIFT 0x0
++#define DB_STENCIL_READ_BASE_HI__BASE_HI_MASK 0x000000FFL
++//DB_Z_WRITE_BASE
++#define DB_Z_WRITE_BASE__BASE_256B__SHIFT 0x0
++#define DB_Z_WRITE_BASE__BASE_256B_MASK 0xFFFFFFFFL
++//DB_Z_WRITE_BASE_HI
++#define DB_Z_WRITE_BASE_HI__BASE_HI__SHIFT 0x0
++#define DB_Z_WRITE_BASE_HI__BASE_HI_MASK 0x000000FFL
++//DB_STENCIL_WRITE_BASE
++#define DB_STENCIL_WRITE_BASE__BASE_256B__SHIFT 0x0
++#define DB_STENCIL_WRITE_BASE__BASE_256B_MASK 0xFFFFFFFFL
++//DB_STENCIL_WRITE_BASE_HI
++#define DB_STENCIL_WRITE_BASE_HI__BASE_HI__SHIFT 0x0
++#define DB_STENCIL_WRITE_BASE_HI__BASE_HI_MASK 0x000000FFL
++//DB_DFSM_CONTROL
++#define DB_DFSM_CONTROL__PUNCHOUT_MODE__SHIFT 0x0
++#define DB_DFSM_CONTROL__POPS_DRAIN_PS_ON_OVERLAP__SHIFT 0x2
++#define DB_DFSM_CONTROL__DISALLOW_OVERFLOW__SHIFT 0x3
++#define DB_DFSM_CONTROL__PUNCHOUT_MODE_MASK 0x00000003L
++#define DB_DFSM_CONTROL__POPS_DRAIN_PS_ON_OVERLAP_MASK 0x00000004L
++#define DB_DFSM_CONTROL__DISALLOW_OVERFLOW_MASK 0x00000008L
++//DB_Z_INFO2
++#define DB_Z_INFO2__EPITCH__SHIFT 0x0
++#define DB_Z_INFO2__EPITCH_MASK 0x0000FFFFL
++//DB_STENCIL_INFO2
++#define DB_STENCIL_INFO2__EPITCH__SHIFT 0x0
++#define DB_STENCIL_INFO2__EPITCH_MASK 0x0000FFFFL
++//TA_BC_BASE_ADDR
++#define TA_BC_BASE_ADDR__ADDRESS__SHIFT 0x0
++#define TA_BC_BASE_ADDR__ADDRESS_MASK 0xFFFFFFFFL
++//TA_BC_BASE_ADDR_HI
++#define TA_BC_BASE_ADDR_HI__ADDRESS__SHIFT 0x0
++#define TA_BC_BASE_ADDR_HI__ADDRESS_MASK 0x000000FFL
++//COHER_DEST_BASE_HI_0
++#define COHER_DEST_BASE_HI_0__DEST_BASE_HI_256B__SHIFT 0x0
++#define COHER_DEST_BASE_HI_0__DEST_BASE_HI_256B_MASK 0x000000FFL
++//COHER_DEST_BASE_HI_1
++#define COHER_DEST_BASE_HI_1__DEST_BASE_HI_256B__SHIFT 0x0
++#define COHER_DEST_BASE_HI_1__DEST_BASE_HI_256B_MASK 0x000000FFL
++//COHER_DEST_BASE_HI_2
++#define COHER_DEST_BASE_HI_2__DEST_BASE_HI_256B__SHIFT 0x0
++#define COHER_DEST_BASE_HI_2__DEST_BASE_HI_256B_MASK 0x000000FFL
++//COHER_DEST_BASE_HI_3
++#define COHER_DEST_BASE_HI_3__DEST_BASE_HI_256B__SHIFT 0x0
++#define COHER_DEST_BASE_HI_3__DEST_BASE_HI_256B_MASK 0x000000FFL
++//COHER_DEST_BASE_2
++#define COHER_DEST_BASE_2__DEST_BASE_256B__SHIFT 0x0
++#define COHER_DEST_BASE_2__DEST_BASE_256B_MASK 0xFFFFFFFFL
++//COHER_DEST_BASE_3
++#define COHER_DEST_BASE_3__DEST_BASE_256B__SHIFT 0x0
++#define COHER_DEST_BASE_3__DEST_BASE_256B_MASK 0xFFFFFFFFL
++//PA_SC_WINDOW_OFFSET
++#define PA_SC_WINDOW_OFFSET__WINDOW_X_OFFSET__SHIFT 0x0
++#define PA_SC_WINDOW_OFFSET__WINDOW_Y_OFFSET__SHIFT 0x10
++#define PA_SC_WINDOW_OFFSET__WINDOW_X_OFFSET_MASK 0x0000FFFFL
++#define PA_SC_WINDOW_OFFSET__WINDOW_Y_OFFSET_MASK 0xFFFF0000L
++//PA_SC_WINDOW_SCISSOR_TL
++#define PA_SC_WINDOW_SCISSOR_TL__TL_X__SHIFT 0x0
++#define PA_SC_WINDOW_SCISSOR_TL__TL_Y__SHIFT 0x10
++#define PA_SC_WINDOW_SCISSOR_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
++#define PA_SC_WINDOW_SCISSOR_TL__TL_X_MASK 0x00007FFFL
++#define PA_SC_WINDOW_SCISSOR_TL__TL_Y_MASK 0x7FFF0000L
++#define PA_SC_WINDOW_SCISSOR_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000L
++//PA_SC_WINDOW_SCISSOR_BR
++#define PA_SC_WINDOW_SCISSOR_BR__BR_X__SHIFT 0x0
++#define PA_SC_WINDOW_SCISSOR_BR__BR_Y__SHIFT 0x10
++#define PA_SC_WINDOW_SCISSOR_BR__BR_X_MASK 0x00007FFFL
++#define PA_SC_WINDOW_SCISSOR_BR__BR_Y_MASK 0x7FFF0000L
++//PA_SC_CLIPRECT_RULE
++#define PA_SC_CLIPRECT_RULE__CLIP_RULE__SHIFT 0x0
++#define PA_SC_CLIPRECT_RULE__CLIP_RULE_MASK 0x0000FFFFL
++//PA_SC_CLIPRECT_0_TL
++#define PA_SC_CLIPRECT_0_TL__TL_X__SHIFT 0x0
++#define PA_SC_CLIPRECT_0_TL__TL_Y__SHIFT 0x10
++#define PA_SC_CLIPRECT_0_TL__TL_X_MASK 0x00007FFFL
++#define PA_SC_CLIPRECT_0_TL__TL_Y_MASK 0x7FFF0000L
++//PA_SC_CLIPRECT_0_BR
++#define PA_SC_CLIPRECT_0_BR__BR_X__SHIFT 0x0
++#define PA_SC_CLIPRECT_0_BR__BR_Y__SHIFT 0x10
++#define PA_SC_CLIPRECT_0_BR__BR_X_MASK 0x00007FFFL
++#define PA_SC_CLIPRECT_0_BR__BR_Y_MASK 0x7FFF0000L
++//PA_SC_CLIPRECT_1_TL
++#define PA_SC_CLIPRECT_1_TL__TL_X__SHIFT 0x0
++#define PA_SC_CLIPRECT_1_TL__TL_Y__SHIFT 0x10
++#define PA_SC_CLIPRECT_1_TL__TL_X_MASK 0x00007FFFL
++#define PA_SC_CLIPRECT_1_TL__TL_Y_MASK 0x7FFF0000L
++//PA_SC_CLIPRECT_1_BR
++#define PA_SC_CLIPRECT_1_BR__BR_X__SHIFT 0x0
++#define PA_SC_CLIPRECT_1_BR__BR_Y__SHIFT 0x10
++#define PA_SC_CLIPRECT_1_BR__BR_X_MASK 0x00007FFFL
++#define PA_SC_CLIPRECT_1_BR__BR_Y_MASK 0x7FFF0000L
++//PA_SC_CLIPRECT_2_TL
++#define PA_SC_CLIPRECT_2_TL__TL_X__SHIFT 0x0
++#define PA_SC_CLIPRECT_2_TL__TL_Y__SHIFT 0x10
++#define PA_SC_CLIPRECT_2_TL__TL_X_MASK 0x00007FFFL
++#define PA_SC_CLIPRECT_2_TL__TL_Y_MASK 0x7FFF0000L
++//PA_SC_CLIPRECT_2_BR
++#define PA_SC_CLIPRECT_2_BR__BR_X__SHIFT 0x0
++#define PA_SC_CLIPRECT_2_BR__BR_Y__SHIFT 0x10
++#define PA_SC_CLIPRECT_2_BR__BR_X_MASK 0x00007FFFL
++#define PA_SC_CLIPRECT_2_BR__BR_Y_MASK 0x7FFF0000L
++//PA_SC_CLIPRECT_3_TL
++#define PA_SC_CLIPRECT_3_TL__TL_X__SHIFT 0x0
++#define PA_SC_CLIPRECT_3_TL__TL_Y__SHIFT 0x10
++#define PA_SC_CLIPRECT_3_TL__TL_X_MASK 0x00007FFFL
++#define PA_SC_CLIPRECT_3_TL__TL_Y_MASK 0x7FFF0000L
++//PA_SC_CLIPRECT_3_BR
++#define PA_SC_CLIPRECT_3_BR__BR_X__SHIFT 0x0
++#define PA_SC_CLIPRECT_3_BR__BR_Y__SHIFT 0x10
++#define PA_SC_CLIPRECT_3_BR__BR_X_MASK 0x00007FFFL
++#define PA_SC_CLIPRECT_3_BR__BR_Y_MASK 0x7FFF0000L
++//PA_SC_EDGERULE
++#define PA_SC_EDGERULE__ER_TRI__SHIFT 0x0
++#define PA_SC_EDGERULE__ER_POINT__SHIFT 0x4
++#define PA_SC_EDGERULE__ER_RECT__SHIFT 0x8
++#define PA_SC_EDGERULE__ER_LINE_LR__SHIFT 0xc
++#define PA_SC_EDGERULE__ER_LINE_RL__SHIFT 0x12
++#define PA_SC_EDGERULE__ER_LINE_TB__SHIFT 0x18
++#define PA_SC_EDGERULE__ER_LINE_BT__SHIFT 0x1c
++#define PA_SC_EDGERULE__ER_TRI_MASK 0x0000000FL
++#define PA_SC_EDGERULE__ER_POINT_MASK 0x000000F0L
++#define PA_SC_EDGERULE__ER_RECT_MASK 0x00000F00L
++#define PA_SC_EDGERULE__ER_LINE_LR_MASK 0x0003F000L
++#define PA_SC_EDGERULE__ER_LINE_RL_MASK 0x00FC0000L
++#define PA_SC_EDGERULE__ER_LINE_TB_MASK 0x0F000000L
++#define PA_SC_EDGERULE__ER_LINE_BT_MASK 0xF0000000L
++//PA_SU_HARDWARE_SCREEN_OFFSET
++#define PA_SU_HARDWARE_SCREEN_OFFSET__HW_SCREEN_OFFSET_X__SHIFT 0x0
++#define PA_SU_HARDWARE_SCREEN_OFFSET__HW_SCREEN_OFFSET_Y__SHIFT 0x10
++#define PA_SU_HARDWARE_SCREEN_OFFSET__HW_SCREEN_OFFSET_X_MASK 0x000001FFL
++#define PA_SU_HARDWARE_SCREEN_OFFSET__HW_SCREEN_OFFSET_Y_MASK 0x01FF0000L
++//CB_TARGET_MASK
++#define CB_TARGET_MASK__TARGET0_ENABLE__SHIFT 0x0
++#define CB_TARGET_MASK__TARGET1_ENABLE__SHIFT 0x4
++#define CB_TARGET_MASK__TARGET2_ENABLE__SHIFT 0x8
++#define CB_TARGET_MASK__TARGET3_ENABLE__SHIFT 0xc
++#define CB_TARGET_MASK__TARGET4_ENABLE__SHIFT 0x10
++#define CB_TARGET_MASK__TARGET5_ENABLE__SHIFT 0x14
++#define CB_TARGET_MASK__TARGET6_ENABLE__SHIFT 0x18
++#define CB_TARGET_MASK__TARGET7_ENABLE__SHIFT 0x1c
++#define CB_TARGET_MASK__TARGET0_ENABLE_MASK 0x0000000FL
++#define CB_TARGET_MASK__TARGET1_ENABLE_MASK 0x000000F0L
++#define CB_TARGET_MASK__TARGET2_ENABLE_MASK 0x00000F00L
++#define CB_TARGET_MASK__TARGET3_ENABLE_MASK 0x0000F000L
++#define CB_TARGET_MASK__TARGET4_ENABLE_MASK 0x000F0000L
++#define CB_TARGET_MASK__TARGET5_ENABLE_MASK 0x00F00000L
++#define CB_TARGET_MASK__TARGET6_ENABLE_MASK 0x0F000000L
++#define CB_TARGET_MASK__TARGET7_ENABLE_MASK 0xF0000000L
++//CB_SHADER_MASK
++#define CB_SHADER_MASK__OUTPUT0_ENABLE__SHIFT 0x0
++#define CB_SHADER_MASK__OUTPUT1_ENABLE__SHIFT 0x4
++#define CB_SHADER_MASK__OUTPUT2_ENABLE__SHIFT 0x8
++#define CB_SHADER_MASK__OUTPUT3_ENABLE__SHIFT 0xc
++#define CB_SHADER_MASK__OUTPUT4_ENABLE__SHIFT 0x10
++#define CB_SHADER_MASK__OUTPUT5_ENABLE__SHIFT 0x14
++#define CB_SHADER_MASK__OUTPUT6_ENABLE__SHIFT 0x18
++#define CB_SHADER_MASK__OUTPUT7_ENABLE__SHIFT 0x1c
++#define CB_SHADER_MASK__OUTPUT0_ENABLE_MASK 0x0000000FL
++#define CB_SHADER_MASK__OUTPUT1_ENABLE_MASK 0x000000F0L
++#define CB_SHADER_MASK__OUTPUT2_ENABLE_MASK 0x00000F00L
++#define CB_SHADER_MASK__OUTPUT3_ENABLE_MASK 0x0000F000L
++#define CB_SHADER_MASK__OUTPUT4_ENABLE_MASK 0x000F0000L
++#define CB_SHADER_MASK__OUTPUT5_ENABLE_MASK 0x00F00000L
++#define CB_SHADER_MASK__OUTPUT6_ENABLE_MASK 0x0F000000L
++#define CB_SHADER_MASK__OUTPUT7_ENABLE_MASK 0xF0000000L
++//PA_SC_GENERIC_SCISSOR_TL
++#define PA_SC_GENERIC_SCISSOR_TL__TL_X__SHIFT 0x0
++#define PA_SC_GENERIC_SCISSOR_TL__TL_Y__SHIFT 0x10
++#define PA_SC_GENERIC_SCISSOR_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
++#define PA_SC_GENERIC_SCISSOR_TL__TL_X_MASK 0x00007FFFL
++#define PA_SC_GENERIC_SCISSOR_TL__TL_Y_MASK 0x7FFF0000L
++#define PA_SC_GENERIC_SCISSOR_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000L
++//PA_SC_GENERIC_SCISSOR_BR
++#define PA_SC_GENERIC_SCISSOR_BR__BR_X__SHIFT 0x0
++#define PA_SC_GENERIC_SCISSOR_BR__BR_Y__SHIFT 0x10
++#define PA_SC_GENERIC_SCISSOR_BR__BR_X_MASK 0x00007FFFL
++#define PA_SC_GENERIC_SCISSOR_BR__BR_Y_MASK 0x7FFF0000L
++//COHER_DEST_BASE_0
++#define COHER_DEST_BASE_0__DEST_BASE_256B__SHIFT 0x0
++#define COHER_DEST_BASE_0__DEST_BASE_256B_MASK 0xFFFFFFFFL
++//COHER_DEST_BASE_1
++#define COHER_DEST_BASE_1__DEST_BASE_256B__SHIFT 0x0
++#define COHER_DEST_BASE_1__DEST_BASE_256B_MASK 0xFFFFFFFFL
++//PA_SC_VPORT_SCISSOR_0_TL
++#define PA_SC_VPORT_SCISSOR_0_TL__TL_X__SHIFT 0x0
++#define PA_SC_VPORT_SCISSOR_0_TL__TL_Y__SHIFT 0x10
++#define PA_SC_VPORT_SCISSOR_0_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
++#define PA_SC_VPORT_SCISSOR_0_TL__TL_X_MASK 0x00007FFFL
++#define PA_SC_VPORT_SCISSOR_0_TL__TL_Y_MASK 0x7FFF0000L
++#define PA_SC_VPORT_SCISSOR_0_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000L
++//PA_SC_VPORT_SCISSOR_0_BR
++#define PA_SC_VPORT_SCISSOR_0_BR__BR_X__SHIFT 0x0
++#define PA_SC_VPORT_SCISSOR_0_BR__BR_Y__SHIFT 0x10
++#define PA_SC_VPORT_SCISSOR_0_BR__BR_X_MASK 0x00007FFFL
++#define PA_SC_VPORT_SCISSOR_0_BR__BR_Y_MASK 0x7FFF0000L
++//PA_SC_VPORT_SCISSOR_1_TL
++#define PA_SC_VPORT_SCISSOR_1_TL__TL_X__SHIFT 0x0
++#define PA_SC_VPORT_SCISSOR_1_TL__TL_Y__SHIFT 0x10
++#define PA_SC_VPORT_SCISSOR_1_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
++#define PA_SC_VPORT_SCISSOR_1_TL__TL_X_MASK 0x00007FFFL
++#define PA_SC_VPORT_SCISSOR_1_TL__TL_Y_MASK 0x7FFF0000L
++#define PA_SC_VPORT_SCISSOR_1_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000L
++//PA_SC_VPORT_SCISSOR_1_BR
++#define PA_SC_VPORT_SCISSOR_1_BR__BR_X__SHIFT 0x0
++#define PA_SC_VPORT_SCISSOR_1_BR__BR_Y__SHIFT 0x10
++#define PA_SC_VPORT_SCISSOR_1_BR__BR_X_MASK 0x00007FFFL
++#define PA_SC_VPORT_SCISSOR_1_BR__BR_Y_MASK 0x7FFF0000L
++//PA_SC_VPORT_SCISSOR_2_TL
++#define PA_SC_VPORT_SCISSOR_2_TL__TL_X__SHIFT 0x0
++#define PA_SC_VPORT_SCISSOR_2_TL__TL_Y__SHIFT 0x10
++#define PA_SC_VPORT_SCISSOR_2_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
++#define PA_SC_VPORT_SCISSOR_2_TL__TL_X_MASK 0x00007FFFL
++#define PA_SC_VPORT_SCISSOR_2_TL__TL_Y_MASK 0x7FFF0000L
++#define PA_SC_VPORT_SCISSOR_2_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000L
++//PA_SC_VPORT_SCISSOR_2_BR
++#define PA_SC_VPORT_SCISSOR_2_BR__BR_X__SHIFT 0x0
++#define PA_SC_VPORT_SCISSOR_2_BR__BR_Y__SHIFT 0x10
++#define PA_SC_VPORT_SCISSOR_2_BR__BR_X_MASK 0x00007FFFL
++#define PA_SC_VPORT_SCISSOR_2_BR__BR_Y_MASK 0x7FFF0000L
++//PA_SC_VPORT_SCISSOR_3_TL
++#define PA_SC_VPORT_SCISSOR_3_TL__TL_X__SHIFT 0x0
++#define PA_SC_VPORT_SCISSOR_3_TL__TL_Y__SHIFT 0x10
++#define PA_SC_VPORT_SCISSOR_3_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
++#define PA_SC_VPORT_SCISSOR_3_TL__TL_X_MASK 0x00007FFFL
++#define PA_SC_VPORT_SCISSOR_3_TL__TL_Y_MASK 0x7FFF0000L
++#define PA_SC_VPORT_SCISSOR_3_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000L
++//PA_SC_VPORT_SCISSOR_3_BR
++#define PA_SC_VPORT_SCISSOR_3_BR__BR_X__SHIFT 0x0
++#define PA_SC_VPORT_SCISSOR_3_BR__BR_Y__SHIFT 0x10
++#define PA_SC_VPORT_SCISSOR_3_BR__BR_X_MASK 0x00007FFFL
++#define PA_SC_VPORT_SCISSOR_3_BR__BR_Y_MASK 0x7FFF0000L
++//PA_SC_VPORT_SCISSOR_4_TL
++#define PA_SC_VPORT_SCISSOR_4_TL__TL_X__SHIFT 0x0
++#define PA_SC_VPORT_SCISSOR_4_TL__TL_Y__SHIFT 0x10
++#define PA_SC_VPORT_SCISSOR_4_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
++#define PA_SC_VPORT_SCISSOR_4_TL__TL_X_MASK 0x00007FFFL
++#define PA_SC_VPORT_SCISSOR_4_TL__TL_Y_MASK 0x7FFF0000L
++#define PA_SC_VPORT_SCISSOR_4_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000L
++//PA_SC_VPORT_SCISSOR_4_BR
++#define PA_SC_VPORT_SCISSOR_4_BR__BR_X__SHIFT 0x0
++#define PA_SC_VPORT_SCISSOR_4_BR__BR_Y__SHIFT 0x10
++#define PA_SC_VPORT_SCISSOR_4_BR__BR_X_MASK 0x00007FFFL
++#define PA_SC_VPORT_SCISSOR_4_BR__BR_Y_MASK 0x7FFF0000L
++//PA_SC_VPORT_SCISSOR_5_TL
++#define PA_SC_VPORT_SCISSOR_5_TL__TL_X__SHIFT 0x0
++#define PA_SC_VPORT_SCISSOR_5_TL__TL_Y__SHIFT 0x10
++#define PA_SC_VPORT_SCISSOR_5_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
++#define PA_SC_VPORT_SCISSOR_5_TL__TL_X_MASK 0x00007FFFL
++#define PA_SC_VPORT_SCISSOR_5_TL__TL_Y_MASK 0x7FFF0000L
++#define PA_SC_VPORT_SCISSOR_5_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000L
++//PA_SC_VPORT_SCISSOR_5_BR
++#define PA_SC_VPORT_SCISSOR_5_BR__BR_X__SHIFT 0x0
++#define PA_SC_VPORT_SCISSOR_5_BR__BR_Y__SHIFT 0x10
++#define PA_SC_VPORT_SCISSOR_5_BR__BR_X_MASK 0x00007FFFL
++#define PA_SC_VPORT_SCISSOR_5_BR__BR_Y_MASK 0x7FFF0000L
++//PA_SC_VPORT_SCISSOR_6_TL
++#define PA_SC_VPORT_SCISSOR_6_TL__TL_X__SHIFT 0x0
++#define PA_SC_VPORT_SCISSOR_6_TL__TL_Y__SHIFT 0x10
++#define PA_SC_VPORT_SCISSOR_6_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
++#define PA_SC_VPORT_SCISSOR_6_TL__TL_X_MASK 0x00007FFFL
++#define PA_SC_VPORT_SCISSOR_6_TL__TL_Y_MASK 0x7FFF0000L
++#define PA_SC_VPORT_SCISSOR_6_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000L
++//PA_SC_VPORT_SCISSOR_6_BR
++#define PA_SC_VPORT_SCISSOR_6_BR__BR_X__SHIFT 0x0
++#define PA_SC_VPORT_SCISSOR_6_BR__BR_Y__SHIFT 0x10
++#define PA_SC_VPORT_SCISSOR_6_BR__BR_X_MASK 0x00007FFFL
++#define PA_SC_VPORT_SCISSOR_6_BR__BR_Y_MASK 0x7FFF0000L
++//PA_SC_VPORT_SCISSOR_7_TL
++#define PA_SC_VPORT_SCISSOR_7_TL__TL_X__SHIFT 0x0
++#define PA_SC_VPORT_SCISSOR_7_TL__TL_Y__SHIFT 0x10
++#define PA_SC_VPORT_SCISSOR_7_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
++#define PA_SC_VPORT_SCISSOR_7_TL__TL_X_MASK 0x00007FFFL
++#define PA_SC_VPORT_SCISSOR_7_TL__TL_Y_MASK 0x7FFF0000L
++#define PA_SC_VPORT_SCISSOR_7_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000L
++//PA_SC_VPORT_SCISSOR_7_BR
++#define PA_SC_VPORT_SCISSOR_7_BR__BR_X__SHIFT 0x0
++#define PA_SC_VPORT_SCISSOR_7_BR__BR_Y__SHIFT 0x10
++#define PA_SC_VPORT_SCISSOR_7_BR__BR_X_MASK 0x00007FFFL
++#define PA_SC_VPORT_SCISSOR_7_BR__BR_Y_MASK 0x7FFF0000L
++//PA_SC_VPORT_SCISSOR_8_TL
++#define PA_SC_VPORT_SCISSOR_8_TL__TL_X__SHIFT 0x0
++#define PA_SC_VPORT_SCISSOR_8_TL__TL_Y__SHIFT 0x10
++#define PA_SC_VPORT_SCISSOR_8_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
++#define PA_SC_VPORT_SCISSOR_8_TL__TL_X_MASK 0x00007FFFL
++#define PA_SC_VPORT_SCISSOR_8_TL__TL_Y_MASK 0x7FFF0000L
++#define PA_SC_VPORT_SCISSOR_8_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000L
++//PA_SC_VPORT_SCISSOR_8_BR
++#define PA_SC_VPORT_SCISSOR_8_BR__BR_X__SHIFT 0x0
++#define PA_SC_VPORT_SCISSOR_8_BR__BR_Y__SHIFT 0x10
++#define PA_SC_VPORT_SCISSOR_8_BR__BR_X_MASK 0x00007FFFL
++#define PA_SC_VPORT_SCISSOR_8_BR__BR_Y_MASK 0x7FFF0000L
++//PA_SC_VPORT_SCISSOR_9_TL
++#define PA_SC_VPORT_SCISSOR_9_TL__TL_X__SHIFT 0x0
++#define PA_SC_VPORT_SCISSOR_9_TL__TL_Y__SHIFT 0x10
++#define PA_SC_VPORT_SCISSOR_9_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
++#define PA_SC_VPORT_SCISSOR_9_TL__TL_X_MASK 0x00007FFFL
++#define PA_SC_VPORT_SCISSOR_9_TL__TL_Y_MASK 0x7FFF0000L
++#define PA_SC_VPORT_SCISSOR_9_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000L
++//PA_SC_VPORT_SCISSOR_9_BR
++#define PA_SC_VPORT_SCISSOR_9_BR__BR_X__SHIFT 0x0
++#define PA_SC_VPORT_SCISSOR_9_BR__BR_Y__SHIFT 0x10
++#define PA_SC_VPORT_SCISSOR_9_BR__BR_X_MASK 0x00007FFFL
++#define PA_SC_VPORT_SCISSOR_9_BR__BR_Y_MASK 0x7FFF0000L
++//PA_SC_VPORT_SCISSOR_10_TL
++#define PA_SC_VPORT_SCISSOR_10_TL__TL_X__SHIFT 0x0
++#define PA_SC_VPORT_SCISSOR_10_TL__TL_Y__SHIFT 0x10
++#define PA_SC_VPORT_SCISSOR_10_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
++#define PA_SC_VPORT_SCISSOR_10_TL__TL_X_MASK 0x00007FFFL
++#define PA_SC_VPORT_SCISSOR_10_TL__TL_Y_MASK 0x7FFF0000L
++#define PA_SC_VPORT_SCISSOR_10_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000L
++//PA_SC_VPORT_SCISSOR_10_BR
++#define PA_SC_VPORT_SCISSOR_10_BR__BR_X__SHIFT 0x0
++#define PA_SC_VPORT_SCISSOR_10_BR__BR_Y__SHIFT 0x10
++#define PA_SC_VPORT_SCISSOR_10_BR__BR_X_MASK 0x00007FFFL
++#define PA_SC_VPORT_SCISSOR_10_BR__BR_Y_MASK 0x7FFF0000L
++//PA_SC_VPORT_SCISSOR_11_TL
++#define PA_SC_VPORT_SCISSOR_11_TL__TL_X__SHIFT 0x0
++#define PA_SC_VPORT_SCISSOR_11_TL__TL_Y__SHIFT 0x10
++#define PA_SC_VPORT_SCISSOR_11_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
++#define PA_SC_VPORT_SCISSOR_11_TL__TL_X_MASK 0x00007FFFL
++#define PA_SC_VPORT_SCISSOR_11_TL__TL_Y_MASK 0x7FFF0000L
++#define PA_SC_VPORT_SCISSOR_11_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000L
++//PA_SC_VPORT_SCISSOR_11_BR
++#define PA_SC_VPORT_SCISSOR_11_BR__BR_X__SHIFT 0x0
++#define PA_SC_VPORT_SCISSOR_11_BR__BR_Y__SHIFT 0x10
++#define PA_SC_VPORT_SCISSOR_11_BR__BR_X_MASK 0x00007FFFL
++#define PA_SC_VPORT_SCISSOR_11_BR__BR_Y_MASK 0x7FFF0000L
++//PA_SC_VPORT_SCISSOR_12_TL
++#define PA_SC_VPORT_SCISSOR_12_TL__TL_X__SHIFT 0x0
++#define PA_SC_VPORT_SCISSOR_12_TL__TL_Y__SHIFT 0x10
++#define PA_SC_VPORT_SCISSOR_12_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
++#define PA_SC_VPORT_SCISSOR_12_TL__TL_X_MASK 0x00007FFFL
++#define PA_SC_VPORT_SCISSOR_12_TL__TL_Y_MASK 0x7FFF0000L
++#define PA_SC_VPORT_SCISSOR_12_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000L
++//PA_SC_VPORT_SCISSOR_12_BR
++#define PA_SC_VPORT_SCISSOR_12_BR__BR_X__SHIFT 0x0
++#define PA_SC_VPORT_SCISSOR_12_BR__BR_Y__SHIFT 0x10
++#define PA_SC_VPORT_SCISSOR_12_BR__BR_X_MASK 0x00007FFFL
++#define PA_SC_VPORT_SCISSOR_12_BR__BR_Y_MASK 0x7FFF0000L
++//PA_SC_VPORT_SCISSOR_13_TL
++#define PA_SC_VPORT_SCISSOR_13_TL__TL_X__SHIFT 0x0
++#define PA_SC_VPORT_SCISSOR_13_TL__TL_Y__SHIFT 0x10
++#define PA_SC_VPORT_SCISSOR_13_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
++#define PA_SC_VPORT_SCISSOR_13_TL__TL_X_MASK 0x00007FFFL
++#define PA_SC_VPORT_SCISSOR_13_TL__TL_Y_MASK 0x7FFF0000L
++#define PA_SC_VPORT_SCISSOR_13_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000L
++//PA_SC_VPORT_SCISSOR_13_BR
++#define PA_SC_VPORT_SCISSOR_13_BR__BR_X__SHIFT 0x0
++#define PA_SC_VPORT_SCISSOR_13_BR__BR_Y__SHIFT 0x10
++#define PA_SC_VPORT_SCISSOR_13_BR__BR_X_MASK 0x00007FFFL
++#define PA_SC_VPORT_SCISSOR_13_BR__BR_Y_MASK 0x7FFF0000L
++//PA_SC_VPORT_SCISSOR_14_TL
++#define PA_SC_VPORT_SCISSOR_14_TL__TL_X__SHIFT 0x0
++#define PA_SC_VPORT_SCISSOR_14_TL__TL_Y__SHIFT 0x10
++#define PA_SC_VPORT_SCISSOR_14_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
++#define PA_SC_VPORT_SCISSOR_14_TL__TL_X_MASK 0x00007FFFL
++#define PA_SC_VPORT_SCISSOR_14_TL__TL_Y_MASK 0x7FFF0000L
++#define PA_SC_VPORT_SCISSOR_14_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000L
++//PA_SC_VPORT_SCISSOR_14_BR
++#define PA_SC_VPORT_SCISSOR_14_BR__BR_X__SHIFT 0x0
++#define PA_SC_VPORT_SCISSOR_14_BR__BR_Y__SHIFT 0x10
++#define PA_SC_VPORT_SCISSOR_14_BR__BR_X_MASK 0x00007FFFL
++#define PA_SC_VPORT_SCISSOR_14_BR__BR_Y_MASK 0x7FFF0000L
++//PA_SC_VPORT_SCISSOR_15_TL
++#define PA_SC_VPORT_SCISSOR_15_TL__TL_X__SHIFT 0x0
++#define PA_SC_VPORT_SCISSOR_15_TL__TL_Y__SHIFT 0x10
++#define PA_SC_VPORT_SCISSOR_15_TL__WINDOW_OFFSET_DISABLE__SHIFT 0x1f
++#define PA_SC_VPORT_SCISSOR_15_TL__TL_X_MASK 0x00007FFFL
++#define PA_SC_VPORT_SCISSOR_15_TL__TL_Y_MASK 0x7FFF0000L
++#define PA_SC_VPORT_SCISSOR_15_TL__WINDOW_OFFSET_DISABLE_MASK 0x80000000L
++//PA_SC_VPORT_SCISSOR_15_BR
++#define PA_SC_VPORT_SCISSOR_15_BR__BR_X__SHIFT 0x0
++#define PA_SC_VPORT_SCISSOR_15_BR__BR_Y__SHIFT 0x10
++#define PA_SC_VPORT_SCISSOR_15_BR__BR_X_MASK 0x00007FFFL
++#define PA_SC_VPORT_SCISSOR_15_BR__BR_Y_MASK 0x7FFF0000L
++//PA_SC_VPORT_ZMIN_0
++#define PA_SC_VPORT_ZMIN_0__VPORT_ZMIN__SHIFT 0x0
++#define PA_SC_VPORT_ZMIN_0__VPORT_ZMIN_MASK 0xFFFFFFFFL
++//PA_SC_VPORT_ZMAX_0
++#define PA_SC_VPORT_ZMAX_0__VPORT_ZMAX__SHIFT 0x0
++#define PA_SC_VPORT_ZMAX_0__VPORT_ZMAX_MASK 0xFFFFFFFFL
++//PA_SC_VPORT_ZMIN_1
++#define PA_SC_VPORT_ZMIN_1__VPORT_ZMIN__SHIFT 0x0
++#define PA_SC_VPORT_ZMIN_1__VPORT_ZMIN_MASK 0xFFFFFFFFL
++//PA_SC_VPORT_ZMAX_1
++#define PA_SC_VPORT_ZMAX_1__VPORT_ZMAX__SHIFT 0x0
++#define PA_SC_VPORT_ZMAX_1__VPORT_ZMAX_MASK 0xFFFFFFFFL
++//PA_SC_VPORT_ZMIN_2
++#define PA_SC_VPORT_ZMIN_2__VPORT_ZMIN__SHIFT 0x0
++#define PA_SC_VPORT_ZMIN_2__VPORT_ZMIN_MASK 0xFFFFFFFFL
++//PA_SC_VPORT_ZMAX_2
++#define PA_SC_VPORT_ZMAX_2__VPORT_ZMAX__SHIFT 0x0
++#define PA_SC_VPORT_ZMAX_2__VPORT_ZMAX_MASK 0xFFFFFFFFL
++//PA_SC_VPORT_ZMIN_3
++#define PA_SC_VPORT_ZMIN_3__VPORT_ZMIN__SHIFT 0x0
++#define PA_SC_VPORT_ZMIN_3__VPORT_ZMIN_MASK 0xFFFFFFFFL
++//PA_SC_VPORT_ZMAX_3
++#define PA_SC_VPORT_ZMAX_3__VPORT_ZMAX__SHIFT 0x0
++#define PA_SC_VPORT_ZMAX_3__VPORT_ZMAX_MASK 0xFFFFFFFFL
++//PA_SC_VPORT_ZMIN_4
++#define PA_SC_VPORT_ZMIN_4__VPORT_ZMIN__SHIFT 0x0
++#define PA_SC_VPORT_ZMIN_4__VPORT_ZMIN_MASK 0xFFFFFFFFL
++//PA_SC_VPORT_ZMAX_4
++#define PA_SC_VPORT_ZMAX_4__VPORT_ZMAX__SHIFT 0x0
++#define PA_SC_VPORT_ZMAX_4__VPORT_ZMAX_MASK 0xFFFFFFFFL
++//PA_SC_VPORT_ZMIN_5
++#define PA_SC_VPORT_ZMIN_5__VPORT_ZMIN__SHIFT 0x0
++#define PA_SC_VPORT_ZMIN_5__VPORT_ZMIN_MASK 0xFFFFFFFFL
++//PA_SC_VPORT_ZMAX_5
++#define PA_SC_VPORT_ZMAX_5__VPORT_ZMAX__SHIFT 0x0
++#define PA_SC_VPORT_ZMAX_5__VPORT_ZMAX_MASK 0xFFFFFFFFL
++//PA_SC_VPORT_ZMIN_6
++#define PA_SC_VPORT_ZMIN_6__VPORT_ZMIN__SHIFT 0x0
++#define PA_SC_VPORT_ZMIN_6__VPORT_ZMIN_MASK 0xFFFFFFFFL
++//PA_SC_VPORT_ZMAX_6
++#define PA_SC_VPORT_ZMAX_6__VPORT_ZMAX__SHIFT 0x0
++#define PA_SC_VPORT_ZMAX_6__VPORT_ZMAX_MASK 0xFFFFFFFFL
++//PA_SC_VPORT_ZMIN_7
++#define PA_SC_VPORT_ZMIN_7__VPORT_ZMIN__SHIFT 0x0
++#define PA_SC_VPORT_ZMIN_7__VPORT_ZMIN_MASK 0xFFFFFFFFL
++//PA_SC_VPORT_ZMAX_7
++#define PA_SC_VPORT_ZMAX_7__VPORT_ZMAX__SHIFT 0x0
++#define PA_SC_VPORT_ZMAX_7__VPORT_ZMAX_MASK 0xFFFFFFFFL
++//PA_SC_VPORT_ZMIN_8
++#define PA_SC_VPORT_ZMIN_8__VPORT_ZMIN__SHIFT 0x0
++#define PA_SC_VPORT_ZMIN_8__VPORT_ZMIN_MASK 0xFFFFFFFFL
++//PA_SC_VPORT_ZMAX_8
++#define PA_SC_VPORT_ZMAX_8__VPORT_ZMAX__SHIFT 0x0
++#define PA_SC_VPORT_ZMAX_8__VPORT_ZMAX_MASK 0xFFFFFFFFL
++//PA_SC_VPORT_ZMIN_9
++#define PA_SC_VPORT_ZMIN_9__VPORT_ZMIN__SHIFT 0x0
++#define PA_SC_VPORT_ZMIN_9__VPORT_ZMIN_MASK 0xFFFFFFFFL
++//PA_SC_VPORT_ZMAX_9
++#define PA_SC_VPORT_ZMAX_9__VPORT_ZMAX__SHIFT 0x0
++#define PA_SC_VPORT_ZMAX_9__VPORT_ZMAX_MASK 0xFFFFFFFFL
++//PA_SC_VPORT_ZMIN_10
++#define PA_SC_VPORT_ZMIN_10__VPORT_ZMIN__SHIFT 0x0
++#define PA_SC_VPORT_ZMIN_10__VPORT_ZMIN_MASK 0xFFFFFFFFL
++//PA_SC_VPORT_ZMAX_10
++#define PA_SC_VPORT_ZMAX_10__VPORT_ZMAX__SHIFT 0x0
++#define PA_SC_VPORT_ZMAX_10__VPORT_ZMAX_MASK 0xFFFFFFFFL
++//PA_SC_VPORT_ZMIN_11
++#define PA_SC_VPORT_ZMIN_11__VPORT_ZMIN__SHIFT 0x0
++#define PA_SC_VPORT_ZMIN_11__VPORT_ZMIN_MASK 0xFFFFFFFFL
++//PA_SC_VPORT_ZMAX_11
++#define PA_SC_VPORT_ZMAX_11__VPORT_ZMAX__SHIFT 0x0
++#define PA_SC_VPORT_ZMAX_11__VPORT_ZMAX_MASK 0xFFFFFFFFL
++//PA_SC_VPORT_ZMIN_12
++#define PA_SC_VPORT_ZMIN_12__VPORT_ZMIN__SHIFT 0x0
++#define PA_SC_VPORT_ZMIN_12__VPORT_ZMIN_MASK 0xFFFFFFFFL
++//PA_SC_VPORT_ZMAX_12
++#define PA_SC_VPORT_ZMAX_12__VPORT_ZMAX__SHIFT 0x0
++#define PA_SC_VPORT_ZMAX_12__VPORT_ZMAX_MASK 0xFFFFFFFFL
++//PA_SC_VPORT_ZMIN_13
++#define PA_SC_VPORT_ZMIN_13__VPORT_ZMIN__SHIFT 0x0
++#define PA_SC_VPORT_ZMIN_13__VPORT_ZMIN_MASK 0xFFFFFFFFL
++//PA_SC_VPORT_ZMAX_13
++#define PA_SC_VPORT_ZMAX_13__VPORT_ZMAX__SHIFT 0x0
++#define PA_SC_VPORT_ZMAX_13__VPORT_ZMAX_MASK 0xFFFFFFFFL
++//PA_SC_VPORT_ZMIN_14
++#define PA_SC_VPORT_ZMIN_14__VPORT_ZMIN__SHIFT 0x0
++#define PA_SC_VPORT_ZMIN_14__VPORT_ZMIN_MASK 0xFFFFFFFFL
++//PA_SC_VPORT_ZMAX_14
++#define PA_SC_VPORT_ZMAX_14__VPORT_ZMAX__SHIFT 0x0
++#define PA_SC_VPORT_ZMAX_14__VPORT_ZMAX_MASK 0xFFFFFFFFL
++//PA_SC_VPORT_ZMIN_15
++#define PA_SC_VPORT_ZMIN_15__VPORT_ZMIN__SHIFT 0x0
++#define PA_SC_VPORT_ZMIN_15__VPORT_ZMIN_MASK 0xFFFFFFFFL
++//PA_SC_VPORT_ZMAX_15
++#define PA_SC_VPORT_ZMAX_15__VPORT_ZMAX__SHIFT 0x0
++#define PA_SC_VPORT_ZMAX_15__VPORT_ZMAX_MASK 0xFFFFFFFFL
++//PA_SC_RASTER_CONFIG
++#define PA_SC_RASTER_CONFIG__RB_MAP_PKR0__SHIFT 0x0
++#define PA_SC_RASTER_CONFIG__RB_MAP_PKR1__SHIFT 0x2
++#define PA_SC_RASTER_CONFIG__RB_XSEL2__SHIFT 0x4
++#define PA_SC_RASTER_CONFIG__RB_XSEL__SHIFT 0x6
++#define PA_SC_RASTER_CONFIG__RB_YSEL__SHIFT 0x7
++#define PA_SC_RASTER_CONFIG__PKR_MAP__SHIFT 0x8
++#define PA_SC_RASTER_CONFIG__PKR_XSEL__SHIFT 0xa
++#define PA_SC_RASTER_CONFIG__PKR_YSEL__SHIFT 0xc
++#define PA_SC_RASTER_CONFIG__PKR_XSEL2__SHIFT 0xe
++#define PA_SC_RASTER_CONFIG__SC_MAP__SHIFT 0x10
++#define PA_SC_RASTER_CONFIG__SC_XSEL__SHIFT 0x12
++#define PA_SC_RASTER_CONFIG__SC_YSEL__SHIFT 0x14
++#define PA_SC_RASTER_CONFIG__SE_MAP__SHIFT 0x18
++#define PA_SC_RASTER_CONFIG__SE_XSEL__SHIFT 0x1a
++#define PA_SC_RASTER_CONFIG__SE_YSEL__SHIFT 0x1d
++#define PA_SC_RASTER_CONFIG__RB_MAP_PKR0_MASK 0x00000003L
++#define PA_SC_RASTER_CONFIG__RB_MAP_PKR1_MASK 0x0000000CL
++#define PA_SC_RASTER_CONFIG__RB_XSEL2_MASK 0x00000030L
++#define PA_SC_RASTER_CONFIG__RB_XSEL_MASK 0x00000040L
++#define PA_SC_RASTER_CONFIG__RB_YSEL_MASK 0x00000080L
++#define PA_SC_RASTER_CONFIG__PKR_MAP_MASK 0x00000300L
++#define PA_SC_RASTER_CONFIG__PKR_XSEL_MASK 0x00000C00L
++#define PA_SC_RASTER_CONFIG__PKR_YSEL_MASK 0x00003000L
++#define PA_SC_RASTER_CONFIG__PKR_XSEL2_MASK 0x0000C000L
++#define PA_SC_RASTER_CONFIG__SC_MAP_MASK 0x00030000L
++#define PA_SC_RASTER_CONFIG__SC_XSEL_MASK 0x000C0000L
++#define PA_SC_RASTER_CONFIG__SC_YSEL_MASK 0x00300000L
++#define PA_SC_RASTER_CONFIG__SE_MAP_MASK 0x03000000L
++#define PA_SC_RASTER_CONFIG__SE_XSEL_MASK 0x1C000000L
++#define PA_SC_RASTER_CONFIG__SE_YSEL_MASK 0xE0000000L
++//PA_SC_RASTER_CONFIG_1
++#define PA_SC_RASTER_CONFIG_1__SE_PAIR_MAP__SHIFT 0x0
++#define PA_SC_RASTER_CONFIG_1__SE_PAIR_XSEL__SHIFT 0x2
++#define PA_SC_RASTER_CONFIG_1__SE_PAIR_YSEL__SHIFT 0x5
++#define PA_SC_RASTER_CONFIG_1__SE_PAIR_MAP_MASK 0x00000003L
++#define PA_SC_RASTER_CONFIG_1__SE_PAIR_XSEL_MASK 0x0000001CL
++#define PA_SC_RASTER_CONFIG_1__SE_PAIR_YSEL_MASK 0x000000E0L
++//PA_SC_SCREEN_EXTENT_CONTROL
++#define PA_SC_SCREEN_EXTENT_CONTROL__SLICE_EVEN_ENABLE__SHIFT 0x0
++#define PA_SC_SCREEN_EXTENT_CONTROL__SLICE_ODD_ENABLE__SHIFT 0x2
++#define PA_SC_SCREEN_EXTENT_CONTROL__SLICE_EVEN_ENABLE_MASK 0x00000003L
++#define PA_SC_SCREEN_EXTENT_CONTROL__SLICE_ODD_ENABLE_MASK 0x0000000CL
++//PA_SC_TILE_STEERING_OVERRIDE
++#define PA_SC_TILE_STEERING_OVERRIDE__ENABLE__SHIFT 0x0
++#define PA_SC_TILE_STEERING_OVERRIDE__NUM_SE__SHIFT 0x1
++#define PA_SC_TILE_STEERING_OVERRIDE__NUM_RB_PER_SE__SHIFT 0x5
++#define PA_SC_TILE_STEERING_OVERRIDE__DISABLE_SRBSL_DB_OPTIMIZED_PACKING__SHIFT 0x8
++#define PA_SC_TILE_STEERING_OVERRIDE__ENABLE_MASK 0x00000001L
++#define PA_SC_TILE_STEERING_OVERRIDE__NUM_SE_MASK 0x00000006L
++#define PA_SC_TILE_STEERING_OVERRIDE__NUM_RB_PER_SE_MASK 0x00000060L
++#define PA_SC_TILE_STEERING_OVERRIDE__DISABLE_SRBSL_DB_OPTIMIZED_PACKING_MASK 0x00000100L
++//CP_PERFMON_CNTX_CNTL
++#define CP_PERFMON_CNTX_CNTL__PERFMON_ENABLE__SHIFT 0x1f
++#define CP_PERFMON_CNTX_CNTL__PERFMON_ENABLE_MASK 0x80000000L
++//CP_PIPEID
++#define CP_PIPEID__PIPE_ID__SHIFT 0x0
++#define CP_PIPEID__PIPE_ID_MASK 0x00000003L
++//CP_RINGID
++#define CP_RINGID__RINGID__SHIFT 0x0
++#define CP_RINGID__RINGID_MASK 0x00000003L
++//CP_VMID
++#define CP_VMID__VMID__SHIFT 0x0
++#define CP_VMID__VMID_MASK 0x0000000FL
++//PA_SC_RIGHT_VERT_GRID
++#define PA_SC_RIGHT_VERT_GRID__LEFT_QTR__SHIFT 0x0
++#define PA_SC_RIGHT_VERT_GRID__LEFT_HALF__SHIFT 0x8
++#define PA_SC_RIGHT_VERT_GRID__RIGHT_HALF__SHIFT 0x10
++#define PA_SC_RIGHT_VERT_GRID__RIGHT_QTR__SHIFT 0x18
++#define PA_SC_RIGHT_VERT_GRID__LEFT_QTR_MASK 0x000000FFL
++#define PA_SC_RIGHT_VERT_GRID__LEFT_HALF_MASK 0x0000FF00L
++#define PA_SC_RIGHT_VERT_GRID__RIGHT_HALF_MASK 0x00FF0000L
++#define PA_SC_RIGHT_VERT_GRID__RIGHT_QTR_MASK 0xFF000000L
++//PA_SC_LEFT_VERT_GRID
++#define PA_SC_LEFT_VERT_GRID__LEFT_QTR__SHIFT 0x0
++#define PA_SC_LEFT_VERT_GRID__LEFT_HALF__SHIFT 0x8
++#define PA_SC_LEFT_VERT_GRID__RIGHT_HALF__SHIFT 0x10
++#define PA_SC_LEFT_VERT_GRID__RIGHT_QTR__SHIFT 0x18
++#define PA_SC_LEFT_VERT_GRID__LEFT_QTR_MASK 0x000000FFL
++#define PA_SC_LEFT_VERT_GRID__LEFT_HALF_MASK 0x0000FF00L
++#define PA_SC_LEFT_VERT_GRID__RIGHT_HALF_MASK 0x00FF0000L
++#define PA_SC_LEFT_VERT_GRID__RIGHT_QTR_MASK 0xFF000000L
++//PA_SC_HORIZ_GRID
++#define PA_SC_HORIZ_GRID__TOP_QTR__SHIFT 0x0
++#define PA_SC_HORIZ_GRID__TOP_HALF__SHIFT 0x8
++#define PA_SC_HORIZ_GRID__BOT_HALF__SHIFT 0x10
++#define PA_SC_HORIZ_GRID__BOT_QTR__SHIFT 0x18
++#define PA_SC_HORIZ_GRID__TOP_QTR_MASK 0x000000FFL
++#define PA_SC_HORIZ_GRID__TOP_HALF_MASK 0x0000FF00L
++#define PA_SC_HORIZ_GRID__BOT_HALF_MASK 0x00FF0000L
++#define PA_SC_HORIZ_GRID__BOT_QTR_MASK 0xFF000000L
++//VGT_MULTI_PRIM_IB_RESET_INDX
++#define VGT_MULTI_PRIM_IB_RESET_INDX__RESET_INDX__SHIFT 0x0
++#define VGT_MULTI_PRIM_IB_RESET_INDX__RESET_INDX_MASK 0xFFFFFFFFL
++//CB_BLEND_RED
++#define CB_BLEND_RED__BLEND_RED__SHIFT 0x0
++#define CB_BLEND_RED__BLEND_RED_MASK 0xFFFFFFFFL
++//CB_BLEND_GREEN
++#define CB_BLEND_GREEN__BLEND_GREEN__SHIFT 0x0
++#define CB_BLEND_GREEN__BLEND_GREEN_MASK 0xFFFFFFFFL
++//CB_BLEND_BLUE
++#define CB_BLEND_BLUE__BLEND_BLUE__SHIFT 0x0
++#define CB_BLEND_BLUE__BLEND_BLUE_MASK 0xFFFFFFFFL
++//CB_BLEND_ALPHA
++#define CB_BLEND_ALPHA__BLEND_ALPHA__SHIFT 0x0
++#define CB_BLEND_ALPHA__BLEND_ALPHA_MASK 0xFFFFFFFFL
++//CB_DCC_CONTROL
++#define CB_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE__SHIFT 0x0
++#define CB_DCC_CONTROL__OVERWRITE_COMBINER_MRT_SHARING_DISABLE__SHIFT 0x1
++#define CB_DCC_CONTROL__OVERWRITE_COMBINER_WATERMARK__SHIFT 0x2
++#define CB_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE_MASK 0x00000001L
++#define CB_DCC_CONTROL__OVERWRITE_COMBINER_MRT_SHARING_DISABLE_MASK 0x00000002L
++#define CB_DCC_CONTROL__OVERWRITE_COMBINER_WATERMARK_MASK 0x0000007CL
++//DB_STENCIL_CONTROL
++#define DB_STENCIL_CONTROL__STENCILFAIL__SHIFT 0x0
++#define DB_STENCIL_CONTROL__STENCILZPASS__SHIFT 0x4
++#define DB_STENCIL_CONTROL__STENCILZFAIL__SHIFT 0x8
++#define DB_STENCIL_CONTROL__STENCILFAIL_BF__SHIFT 0xc
++#define DB_STENCIL_CONTROL__STENCILZPASS_BF__SHIFT 0x10
++#define DB_STENCIL_CONTROL__STENCILZFAIL_BF__SHIFT 0x14
++#define DB_STENCIL_CONTROL__STENCILFAIL_MASK 0x0000000FL
++#define DB_STENCIL_CONTROL__STENCILZPASS_MASK 0x000000F0L
++#define DB_STENCIL_CONTROL__STENCILZFAIL_MASK 0x00000F00L
++#define DB_STENCIL_CONTROL__STENCILFAIL_BF_MASK 0x0000F000L
++#define DB_STENCIL_CONTROL__STENCILZPASS_BF_MASK 0x000F0000L
++#define DB_STENCIL_CONTROL__STENCILZFAIL_BF_MASK 0x00F00000L
++//DB_STENCILREFMASK
++#define DB_STENCILREFMASK__STENCILTESTVAL__SHIFT 0x0
++#define DB_STENCILREFMASK__STENCILMASK__SHIFT 0x8
++#define DB_STENCILREFMASK__STENCILWRITEMASK__SHIFT 0x10
++#define DB_STENCILREFMASK__STENCILOPVAL__SHIFT 0x18
++#define DB_STENCILREFMASK__STENCILTESTVAL_MASK 0x000000FFL
++#define DB_STENCILREFMASK__STENCILMASK_MASK 0x0000FF00L
++#define DB_STENCILREFMASK__STENCILWRITEMASK_MASK 0x00FF0000L
++#define DB_STENCILREFMASK__STENCILOPVAL_MASK 0xFF000000L
++//DB_STENCILREFMASK_BF
++#define DB_STENCILREFMASK_BF__STENCILTESTVAL_BF__SHIFT 0x0
++#define DB_STENCILREFMASK_BF__STENCILMASK_BF__SHIFT 0x8
++#define DB_STENCILREFMASK_BF__STENCILWRITEMASK_BF__SHIFT 0x10
++#define DB_STENCILREFMASK_BF__STENCILOPVAL_BF__SHIFT 0x18
++#define DB_STENCILREFMASK_BF__STENCILTESTVAL_BF_MASK 0x000000FFL
++#define DB_STENCILREFMASK_BF__STENCILMASK_BF_MASK 0x0000FF00L
++#define DB_STENCILREFMASK_BF__STENCILWRITEMASK_BF_MASK 0x00FF0000L
++#define DB_STENCILREFMASK_BF__STENCILOPVAL_BF_MASK 0xFF000000L
++//PA_CL_VPORT_XSCALE
++#define PA_CL_VPORT_XSCALE__VPORT_XSCALE__SHIFT 0x0
++#define PA_CL_VPORT_XSCALE__VPORT_XSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_XOFFSET
++#define PA_CL_VPORT_XOFFSET__VPORT_XOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_XOFFSET__VPORT_XOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_YSCALE
++#define PA_CL_VPORT_YSCALE__VPORT_YSCALE__SHIFT 0x0
++#define PA_CL_VPORT_YSCALE__VPORT_YSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_YOFFSET
++#define PA_CL_VPORT_YOFFSET__VPORT_YOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_YOFFSET__VPORT_YOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_ZSCALE
++#define PA_CL_VPORT_ZSCALE__VPORT_ZSCALE__SHIFT 0x0
++#define PA_CL_VPORT_ZSCALE__VPORT_ZSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_ZOFFSET
++#define PA_CL_VPORT_ZOFFSET__VPORT_ZOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_ZOFFSET__VPORT_ZOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_XSCALE_1
++#define PA_CL_VPORT_XSCALE_1__VPORT_XSCALE__SHIFT 0x0
++#define PA_CL_VPORT_XSCALE_1__VPORT_XSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_XOFFSET_1
++#define PA_CL_VPORT_XOFFSET_1__VPORT_XOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_XOFFSET_1__VPORT_XOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_YSCALE_1
++#define PA_CL_VPORT_YSCALE_1__VPORT_YSCALE__SHIFT 0x0
++#define PA_CL_VPORT_YSCALE_1__VPORT_YSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_YOFFSET_1
++#define PA_CL_VPORT_YOFFSET_1__VPORT_YOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_YOFFSET_1__VPORT_YOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_ZSCALE_1
++#define PA_CL_VPORT_ZSCALE_1__VPORT_ZSCALE__SHIFT 0x0
++#define PA_CL_VPORT_ZSCALE_1__VPORT_ZSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_ZOFFSET_1
++#define PA_CL_VPORT_ZOFFSET_1__VPORT_ZOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_ZOFFSET_1__VPORT_ZOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_XSCALE_2
++#define PA_CL_VPORT_XSCALE_2__VPORT_XSCALE__SHIFT 0x0
++#define PA_CL_VPORT_XSCALE_2__VPORT_XSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_XOFFSET_2
++#define PA_CL_VPORT_XOFFSET_2__VPORT_XOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_XOFFSET_2__VPORT_XOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_YSCALE_2
++#define PA_CL_VPORT_YSCALE_2__VPORT_YSCALE__SHIFT 0x0
++#define PA_CL_VPORT_YSCALE_2__VPORT_YSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_YOFFSET_2
++#define PA_CL_VPORT_YOFFSET_2__VPORT_YOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_YOFFSET_2__VPORT_YOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_ZSCALE_2
++#define PA_CL_VPORT_ZSCALE_2__VPORT_ZSCALE__SHIFT 0x0
++#define PA_CL_VPORT_ZSCALE_2__VPORT_ZSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_ZOFFSET_2
++#define PA_CL_VPORT_ZOFFSET_2__VPORT_ZOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_ZOFFSET_2__VPORT_ZOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_XSCALE_3
++#define PA_CL_VPORT_XSCALE_3__VPORT_XSCALE__SHIFT 0x0
++#define PA_CL_VPORT_XSCALE_3__VPORT_XSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_XOFFSET_3
++#define PA_CL_VPORT_XOFFSET_3__VPORT_XOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_XOFFSET_3__VPORT_XOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_YSCALE_3
++#define PA_CL_VPORT_YSCALE_3__VPORT_YSCALE__SHIFT 0x0
++#define PA_CL_VPORT_YSCALE_3__VPORT_YSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_YOFFSET_3
++#define PA_CL_VPORT_YOFFSET_3__VPORT_YOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_YOFFSET_3__VPORT_YOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_ZSCALE_3
++#define PA_CL_VPORT_ZSCALE_3__VPORT_ZSCALE__SHIFT 0x0
++#define PA_CL_VPORT_ZSCALE_3__VPORT_ZSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_ZOFFSET_3
++#define PA_CL_VPORT_ZOFFSET_3__VPORT_ZOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_ZOFFSET_3__VPORT_ZOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_XSCALE_4
++#define PA_CL_VPORT_XSCALE_4__VPORT_XSCALE__SHIFT 0x0
++#define PA_CL_VPORT_XSCALE_4__VPORT_XSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_XOFFSET_4
++#define PA_CL_VPORT_XOFFSET_4__VPORT_XOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_XOFFSET_4__VPORT_XOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_YSCALE_4
++#define PA_CL_VPORT_YSCALE_4__VPORT_YSCALE__SHIFT 0x0
++#define PA_CL_VPORT_YSCALE_4__VPORT_YSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_YOFFSET_4
++#define PA_CL_VPORT_YOFFSET_4__VPORT_YOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_YOFFSET_4__VPORT_YOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_ZSCALE_4
++#define PA_CL_VPORT_ZSCALE_4__VPORT_ZSCALE__SHIFT 0x0
++#define PA_CL_VPORT_ZSCALE_4__VPORT_ZSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_ZOFFSET_4
++#define PA_CL_VPORT_ZOFFSET_4__VPORT_ZOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_ZOFFSET_4__VPORT_ZOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_XSCALE_5
++#define PA_CL_VPORT_XSCALE_5__VPORT_XSCALE__SHIFT 0x0
++#define PA_CL_VPORT_XSCALE_5__VPORT_XSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_XOFFSET_5
++#define PA_CL_VPORT_XOFFSET_5__VPORT_XOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_XOFFSET_5__VPORT_XOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_YSCALE_5
++#define PA_CL_VPORT_YSCALE_5__VPORT_YSCALE__SHIFT 0x0
++#define PA_CL_VPORT_YSCALE_5__VPORT_YSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_YOFFSET_5
++#define PA_CL_VPORT_YOFFSET_5__VPORT_YOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_YOFFSET_5__VPORT_YOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_ZSCALE_5
++#define PA_CL_VPORT_ZSCALE_5__VPORT_ZSCALE__SHIFT 0x0
++#define PA_CL_VPORT_ZSCALE_5__VPORT_ZSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_ZOFFSET_5
++#define PA_CL_VPORT_ZOFFSET_5__VPORT_ZOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_ZOFFSET_5__VPORT_ZOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_XSCALE_6
++#define PA_CL_VPORT_XSCALE_6__VPORT_XSCALE__SHIFT 0x0
++#define PA_CL_VPORT_XSCALE_6__VPORT_XSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_XOFFSET_6
++#define PA_CL_VPORT_XOFFSET_6__VPORT_XOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_XOFFSET_6__VPORT_XOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_YSCALE_6
++#define PA_CL_VPORT_YSCALE_6__VPORT_YSCALE__SHIFT 0x0
++#define PA_CL_VPORT_YSCALE_6__VPORT_YSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_YOFFSET_6
++#define PA_CL_VPORT_YOFFSET_6__VPORT_YOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_YOFFSET_6__VPORT_YOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_ZSCALE_6
++#define PA_CL_VPORT_ZSCALE_6__VPORT_ZSCALE__SHIFT 0x0
++#define PA_CL_VPORT_ZSCALE_6__VPORT_ZSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_ZOFFSET_6
++#define PA_CL_VPORT_ZOFFSET_6__VPORT_ZOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_ZOFFSET_6__VPORT_ZOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_XSCALE_7
++#define PA_CL_VPORT_XSCALE_7__VPORT_XSCALE__SHIFT 0x0
++#define PA_CL_VPORT_XSCALE_7__VPORT_XSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_XOFFSET_7
++#define PA_CL_VPORT_XOFFSET_7__VPORT_XOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_XOFFSET_7__VPORT_XOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_YSCALE_7
++#define PA_CL_VPORT_YSCALE_7__VPORT_YSCALE__SHIFT 0x0
++#define PA_CL_VPORT_YSCALE_7__VPORT_YSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_YOFFSET_7
++#define PA_CL_VPORT_YOFFSET_7__VPORT_YOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_YOFFSET_7__VPORT_YOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_ZSCALE_7
++#define PA_CL_VPORT_ZSCALE_7__VPORT_ZSCALE__SHIFT 0x0
++#define PA_CL_VPORT_ZSCALE_7__VPORT_ZSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_ZOFFSET_7
++#define PA_CL_VPORT_ZOFFSET_7__VPORT_ZOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_ZOFFSET_7__VPORT_ZOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_XSCALE_8
++#define PA_CL_VPORT_XSCALE_8__VPORT_XSCALE__SHIFT 0x0
++#define PA_CL_VPORT_XSCALE_8__VPORT_XSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_XOFFSET_8
++#define PA_CL_VPORT_XOFFSET_8__VPORT_XOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_XOFFSET_8__VPORT_XOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_YSCALE_8
++#define PA_CL_VPORT_YSCALE_8__VPORT_YSCALE__SHIFT 0x0
++#define PA_CL_VPORT_YSCALE_8__VPORT_YSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_YOFFSET_8
++#define PA_CL_VPORT_YOFFSET_8__VPORT_YOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_YOFFSET_8__VPORT_YOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_ZSCALE_8
++#define PA_CL_VPORT_ZSCALE_8__VPORT_ZSCALE__SHIFT 0x0
++#define PA_CL_VPORT_ZSCALE_8__VPORT_ZSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_ZOFFSET_8
++#define PA_CL_VPORT_ZOFFSET_8__VPORT_ZOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_ZOFFSET_8__VPORT_ZOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_XSCALE_9
++#define PA_CL_VPORT_XSCALE_9__VPORT_XSCALE__SHIFT 0x0
++#define PA_CL_VPORT_XSCALE_9__VPORT_XSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_XOFFSET_9
++#define PA_CL_VPORT_XOFFSET_9__VPORT_XOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_XOFFSET_9__VPORT_XOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_YSCALE_9
++#define PA_CL_VPORT_YSCALE_9__VPORT_YSCALE__SHIFT 0x0
++#define PA_CL_VPORT_YSCALE_9__VPORT_YSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_YOFFSET_9
++#define PA_CL_VPORT_YOFFSET_9__VPORT_YOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_YOFFSET_9__VPORT_YOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_ZSCALE_9
++#define PA_CL_VPORT_ZSCALE_9__VPORT_ZSCALE__SHIFT 0x0
++#define PA_CL_VPORT_ZSCALE_9__VPORT_ZSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_ZOFFSET_9
++#define PA_CL_VPORT_ZOFFSET_9__VPORT_ZOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_ZOFFSET_9__VPORT_ZOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_XSCALE_10
++#define PA_CL_VPORT_XSCALE_10__VPORT_XSCALE__SHIFT 0x0
++#define PA_CL_VPORT_XSCALE_10__VPORT_XSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_XOFFSET_10
++#define PA_CL_VPORT_XOFFSET_10__VPORT_XOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_XOFFSET_10__VPORT_XOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_YSCALE_10
++#define PA_CL_VPORT_YSCALE_10__VPORT_YSCALE__SHIFT 0x0
++#define PA_CL_VPORT_YSCALE_10__VPORT_YSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_YOFFSET_10
++#define PA_CL_VPORT_YOFFSET_10__VPORT_YOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_YOFFSET_10__VPORT_YOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_ZSCALE_10
++#define PA_CL_VPORT_ZSCALE_10__VPORT_ZSCALE__SHIFT 0x0
++#define PA_CL_VPORT_ZSCALE_10__VPORT_ZSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_ZOFFSET_10
++#define PA_CL_VPORT_ZOFFSET_10__VPORT_ZOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_ZOFFSET_10__VPORT_ZOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_XSCALE_11
++#define PA_CL_VPORT_XSCALE_11__VPORT_XSCALE__SHIFT 0x0
++#define PA_CL_VPORT_XSCALE_11__VPORT_XSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_XOFFSET_11
++#define PA_CL_VPORT_XOFFSET_11__VPORT_XOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_XOFFSET_11__VPORT_XOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_YSCALE_11
++#define PA_CL_VPORT_YSCALE_11__VPORT_YSCALE__SHIFT 0x0
++#define PA_CL_VPORT_YSCALE_11__VPORT_YSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_YOFFSET_11
++#define PA_CL_VPORT_YOFFSET_11__VPORT_YOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_YOFFSET_11__VPORT_YOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_ZSCALE_11
++#define PA_CL_VPORT_ZSCALE_11__VPORT_ZSCALE__SHIFT 0x0
++#define PA_CL_VPORT_ZSCALE_11__VPORT_ZSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_ZOFFSET_11
++#define PA_CL_VPORT_ZOFFSET_11__VPORT_ZOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_ZOFFSET_11__VPORT_ZOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_XSCALE_12
++#define PA_CL_VPORT_XSCALE_12__VPORT_XSCALE__SHIFT 0x0
++#define PA_CL_VPORT_XSCALE_12__VPORT_XSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_XOFFSET_12
++#define PA_CL_VPORT_XOFFSET_12__VPORT_XOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_XOFFSET_12__VPORT_XOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_YSCALE_12
++#define PA_CL_VPORT_YSCALE_12__VPORT_YSCALE__SHIFT 0x0
++#define PA_CL_VPORT_YSCALE_12__VPORT_YSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_YOFFSET_12
++#define PA_CL_VPORT_YOFFSET_12__VPORT_YOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_YOFFSET_12__VPORT_YOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_ZSCALE_12
++#define PA_CL_VPORT_ZSCALE_12__VPORT_ZSCALE__SHIFT 0x0
++#define PA_CL_VPORT_ZSCALE_12__VPORT_ZSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_ZOFFSET_12
++#define PA_CL_VPORT_ZOFFSET_12__VPORT_ZOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_ZOFFSET_12__VPORT_ZOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_XSCALE_13
++#define PA_CL_VPORT_XSCALE_13__VPORT_XSCALE__SHIFT 0x0
++#define PA_CL_VPORT_XSCALE_13__VPORT_XSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_XOFFSET_13
++#define PA_CL_VPORT_XOFFSET_13__VPORT_XOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_XOFFSET_13__VPORT_XOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_YSCALE_13
++#define PA_CL_VPORT_YSCALE_13__VPORT_YSCALE__SHIFT 0x0
++#define PA_CL_VPORT_YSCALE_13__VPORT_YSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_YOFFSET_13
++#define PA_CL_VPORT_YOFFSET_13__VPORT_YOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_YOFFSET_13__VPORT_YOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_ZSCALE_13
++#define PA_CL_VPORT_ZSCALE_13__VPORT_ZSCALE__SHIFT 0x0
++#define PA_CL_VPORT_ZSCALE_13__VPORT_ZSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_ZOFFSET_13
++#define PA_CL_VPORT_ZOFFSET_13__VPORT_ZOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_ZOFFSET_13__VPORT_ZOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_XSCALE_14
++#define PA_CL_VPORT_XSCALE_14__VPORT_XSCALE__SHIFT 0x0
++#define PA_CL_VPORT_XSCALE_14__VPORT_XSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_XOFFSET_14
++#define PA_CL_VPORT_XOFFSET_14__VPORT_XOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_XOFFSET_14__VPORT_XOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_YSCALE_14
++#define PA_CL_VPORT_YSCALE_14__VPORT_YSCALE__SHIFT 0x0
++#define PA_CL_VPORT_YSCALE_14__VPORT_YSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_YOFFSET_14
++#define PA_CL_VPORT_YOFFSET_14__VPORT_YOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_YOFFSET_14__VPORT_YOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_ZSCALE_14
++#define PA_CL_VPORT_ZSCALE_14__VPORT_ZSCALE__SHIFT 0x0
++#define PA_CL_VPORT_ZSCALE_14__VPORT_ZSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_ZOFFSET_14
++#define PA_CL_VPORT_ZOFFSET_14__VPORT_ZOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_ZOFFSET_14__VPORT_ZOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_XSCALE_15
++#define PA_CL_VPORT_XSCALE_15__VPORT_XSCALE__SHIFT 0x0
++#define PA_CL_VPORT_XSCALE_15__VPORT_XSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_XOFFSET_15
++#define PA_CL_VPORT_XOFFSET_15__VPORT_XOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_XOFFSET_15__VPORT_XOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_YSCALE_15
++#define PA_CL_VPORT_YSCALE_15__VPORT_YSCALE__SHIFT 0x0
++#define PA_CL_VPORT_YSCALE_15__VPORT_YSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_YOFFSET_15
++#define PA_CL_VPORT_YOFFSET_15__VPORT_YOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_YOFFSET_15__VPORT_YOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_ZSCALE_15
++#define PA_CL_VPORT_ZSCALE_15__VPORT_ZSCALE__SHIFT 0x0
++#define PA_CL_VPORT_ZSCALE_15__VPORT_ZSCALE_MASK 0xFFFFFFFFL
++//PA_CL_VPORT_ZOFFSET_15
++#define PA_CL_VPORT_ZOFFSET_15__VPORT_ZOFFSET__SHIFT 0x0
++#define PA_CL_VPORT_ZOFFSET_15__VPORT_ZOFFSET_MASK 0xFFFFFFFFL
++//PA_CL_UCP_0_X
++#define PA_CL_UCP_0_X__DATA_REGISTER__SHIFT 0x0
++#define PA_CL_UCP_0_X__DATA_REGISTER_MASK 0xFFFFFFFFL
++//PA_CL_UCP_0_Y
++#define PA_CL_UCP_0_Y__DATA_REGISTER__SHIFT 0x0
++#define PA_CL_UCP_0_Y__DATA_REGISTER_MASK 0xFFFFFFFFL
++//PA_CL_UCP_0_Z
++#define PA_CL_UCP_0_Z__DATA_REGISTER__SHIFT 0x0
++#define PA_CL_UCP_0_Z__DATA_REGISTER_MASK 0xFFFFFFFFL
++//PA_CL_UCP_0_W
++#define PA_CL_UCP_0_W__DATA_REGISTER__SHIFT 0x0
++#define PA_CL_UCP_0_W__DATA_REGISTER_MASK 0xFFFFFFFFL
++//PA_CL_UCP_1_X
++#define PA_CL_UCP_1_X__DATA_REGISTER__SHIFT 0x0
++#define PA_CL_UCP_1_X__DATA_REGISTER_MASK 0xFFFFFFFFL
++//PA_CL_UCP_1_Y
++#define PA_CL_UCP_1_Y__DATA_REGISTER__SHIFT 0x0
++#define PA_CL_UCP_1_Y__DATA_REGISTER_MASK 0xFFFFFFFFL
++//PA_CL_UCP_1_Z
++#define PA_CL_UCP_1_Z__DATA_REGISTER__SHIFT 0x0
++#define PA_CL_UCP_1_Z__DATA_REGISTER_MASK 0xFFFFFFFFL
++//PA_CL_UCP_1_W
++#define PA_CL_UCP_1_W__DATA_REGISTER__SHIFT 0x0
++#define PA_CL_UCP_1_W__DATA_REGISTER_MASK 0xFFFFFFFFL
++//PA_CL_UCP_2_X
++#define PA_CL_UCP_2_X__DATA_REGISTER__SHIFT 0x0
++#define PA_CL_UCP_2_X__DATA_REGISTER_MASK 0xFFFFFFFFL
++//PA_CL_UCP_2_Y
++#define PA_CL_UCP_2_Y__DATA_REGISTER__SHIFT 0x0
++#define PA_CL_UCP_2_Y__DATA_REGISTER_MASK 0xFFFFFFFFL
++//PA_CL_UCP_2_Z
++#define PA_CL_UCP_2_Z__DATA_REGISTER__SHIFT 0x0
++#define PA_CL_UCP_2_Z__DATA_REGISTER_MASK 0xFFFFFFFFL
++//PA_CL_UCP_2_W
++#define PA_CL_UCP_2_W__DATA_REGISTER__SHIFT 0x0
++#define PA_CL_UCP_2_W__DATA_REGISTER_MASK 0xFFFFFFFFL
++//PA_CL_UCP_3_X
++#define PA_CL_UCP_3_X__DATA_REGISTER__SHIFT 0x0
++#define PA_CL_UCP_3_X__DATA_REGISTER_MASK 0xFFFFFFFFL
++//PA_CL_UCP_3_Y
++#define PA_CL_UCP_3_Y__DATA_REGISTER__SHIFT 0x0
++#define PA_CL_UCP_3_Y__DATA_REGISTER_MASK 0xFFFFFFFFL
++//PA_CL_UCP_3_Z
++#define PA_CL_UCP_3_Z__DATA_REGISTER__SHIFT 0x0
++#define PA_CL_UCP_3_Z__DATA_REGISTER_MASK 0xFFFFFFFFL
++//PA_CL_UCP_3_W
++#define PA_CL_UCP_3_W__DATA_REGISTER__SHIFT 0x0
++#define PA_CL_UCP_3_W__DATA_REGISTER_MASK 0xFFFFFFFFL
++//PA_CL_UCP_4_X
++#define PA_CL_UCP_4_X__DATA_REGISTER__SHIFT 0x0
++#define PA_CL_UCP_4_X__DATA_REGISTER_MASK 0xFFFFFFFFL
++//PA_CL_UCP_4_Y
++#define PA_CL_UCP_4_Y__DATA_REGISTER__SHIFT 0x0
++#define PA_CL_UCP_4_Y__DATA_REGISTER_MASK 0xFFFFFFFFL
++//PA_CL_UCP_4_Z
++#define PA_CL_UCP_4_Z__DATA_REGISTER__SHIFT 0x0
++#define PA_CL_UCP_4_Z__DATA_REGISTER_MASK 0xFFFFFFFFL
++//PA_CL_UCP_4_W
++#define PA_CL_UCP_4_W__DATA_REGISTER__SHIFT 0x0
++#define PA_CL_UCP_4_W__DATA_REGISTER_MASK 0xFFFFFFFFL
++//PA_CL_UCP_5_X
++#define PA_CL_UCP_5_X__DATA_REGISTER__SHIFT 0x0
++#define PA_CL_UCP_5_X__DATA_REGISTER_MASK 0xFFFFFFFFL
++//PA_CL_UCP_5_Y
++#define PA_CL_UCP_5_Y__DATA_REGISTER__SHIFT 0x0
++#define PA_CL_UCP_5_Y__DATA_REGISTER_MASK 0xFFFFFFFFL
++//PA_CL_UCP_5_Z
++#define PA_CL_UCP_5_Z__DATA_REGISTER__SHIFT 0x0
++#define PA_CL_UCP_5_Z__DATA_REGISTER_MASK 0xFFFFFFFFL
++//PA_CL_UCP_5_W
++#define PA_CL_UCP_5_W__DATA_REGISTER__SHIFT 0x0
++#define PA_CL_UCP_5_W__DATA_REGISTER_MASK 0xFFFFFFFFL
++//SPI_PS_INPUT_CNTL_0
++#define SPI_PS_INPUT_CNTL_0__OFFSET__SHIFT 0x0
++#define SPI_PS_INPUT_CNTL_0__DEFAULT_VAL__SHIFT 0x8
++#define SPI_PS_INPUT_CNTL_0__FLAT_SHADE__SHIFT 0xa
++#define SPI_PS_INPUT_CNTL_0__CYL_WRAP__SHIFT 0xd
++#define SPI_PS_INPUT_CNTL_0__PT_SPRITE_TEX__SHIFT 0x11
++#define SPI_PS_INPUT_CNTL_0__DUP__SHIFT 0x12
++#define SPI_PS_INPUT_CNTL_0__FP16_INTERP_MODE__SHIFT 0x13
++#define SPI_PS_INPUT_CNTL_0__USE_DEFAULT_ATTR1__SHIFT 0x14
++#define SPI_PS_INPUT_CNTL_0__DEFAULT_VAL_ATTR1__SHIFT 0x15
++#define SPI_PS_INPUT_CNTL_0__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
++#define SPI_PS_INPUT_CNTL_0__ATTR0_VALID__SHIFT 0x18
++#define SPI_PS_INPUT_CNTL_0__ATTR1_VALID__SHIFT 0x19
++#define SPI_PS_INPUT_CNTL_0__OFFSET_MASK 0x0000003FL
++#define SPI_PS_INPUT_CNTL_0__DEFAULT_VAL_MASK 0x00000300L
++#define SPI_PS_INPUT_CNTL_0__FLAT_SHADE_MASK 0x00000400L
++#define SPI_PS_INPUT_CNTL_0__CYL_WRAP_MASK 0x0001E000L
++#define SPI_PS_INPUT_CNTL_0__PT_SPRITE_TEX_MASK 0x00020000L
++#define SPI_PS_INPUT_CNTL_0__DUP_MASK 0x00040000L
++#define SPI_PS_INPUT_CNTL_0__FP16_INTERP_MODE_MASK 0x00080000L
++#define SPI_PS_INPUT_CNTL_0__USE_DEFAULT_ATTR1_MASK 0x00100000L
++#define SPI_PS_INPUT_CNTL_0__DEFAULT_VAL_ATTR1_MASK 0x00600000L
++#define SPI_PS_INPUT_CNTL_0__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
++#define SPI_PS_INPUT_CNTL_0__ATTR0_VALID_MASK 0x01000000L
++#define SPI_PS_INPUT_CNTL_0__ATTR1_VALID_MASK 0x02000000L
++//SPI_PS_INPUT_CNTL_1
++#define SPI_PS_INPUT_CNTL_1__OFFSET__SHIFT 0x0
++#define SPI_PS_INPUT_CNTL_1__DEFAULT_VAL__SHIFT 0x8
++#define SPI_PS_INPUT_CNTL_1__FLAT_SHADE__SHIFT 0xa
++#define SPI_PS_INPUT_CNTL_1__CYL_WRAP__SHIFT 0xd
++#define SPI_PS_INPUT_CNTL_1__PT_SPRITE_TEX__SHIFT 0x11
++#define SPI_PS_INPUT_CNTL_1__DUP__SHIFT 0x12
++#define SPI_PS_INPUT_CNTL_1__FP16_INTERP_MODE__SHIFT 0x13
++#define SPI_PS_INPUT_CNTL_1__USE_DEFAULT_ATTR1__SHIFT 0x14
++#define SPI_PS_INPUT_CNTL_1__DEFAULT_VAL_ATTR1__SHIFT 0x15
++#define SPI_PS_INPUT_CNTL_1__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
++#define SPI_PS_INPUT_CNTL_1__ATTR0_VALID__SHIFT 0x18
++#define SPI_PS_INPUT_CNTL_1__ATTR1_VALID__SHIFT 0x19
++#define SPI_PS_INPUT_CNTL_1__OFFSET_MASK 0x0000003FL
++#define SPI_PS_INPUT_CNTL_1__DEFAULT_VAL_MASK 0x00000300L
++#define SPI_PS_INPUT_CNTL_1__FLAT_SHADE_MASK 0x00000400L
++#define SPI_PS_INPUT_CNTL_1__CYL_WRAP_MASK 0x0001E000L
++#define SPI_PS_INPUT_CNTL_1__PT_SPRITE_TEX_MASK 0x00020000L
++#define SPI_PS_INPUT_CNTL_1__DUP_MASK 0x00040000L
++#define SPI_PS_INPUT_CNTL_1__FP16_INTERP_MODE_MASK 0x00080000L
++#define SPI_PS_INPUT_CNTL_1__USE_DEFAULT_ATTR1_MASK 0x00100000L
++#define SPI_PS_INPUT_CNTL_1__DEFAULT_VAL_ATTR1_MASK 0x00600000L
++#define SPI_PS_INPUT_CNTL_1__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
++#define SPI_PS_INPUT_CNTL_1__ATTR0_VALID_MASK 0x01000000L
++#define SPI_PS_INPUT_CNTL_1__ATTR1_VALID_MASK 0x02000000L
++//SPI_PS_INPUT_CNTL_2
++#define SPI_PS_INPUT_CNTL_2__OFFSET__SHIFT 0x0
++#define SPI_PS_INPUT_CNTL_2__DEFAULT_VAL__SHIFT 0x8
++#define SPI_PS_INPUT_CNTL_2__FLAT_SHADE__SHIFT 0xa
++#define SPI_PS_INPUT_CNTL_2__CYL_WRAP__SHIFT 0xd
++#define SPI_PS_INPUT_CNTL_2__PT_SPRITE_TEX__SHIFT 0x11
++#define SPI_PS_INPUT_CNTL_2__DUP__SHIFT 0x12
++#define SPI_PS_INPUT_CNTL_2__FP16_INTERP_MODE__SHIFT 0x13
++#define SPI_PS_INPUT_CNTL_2__USE_DEFAULT_ATTR1__SHIFT 0x14
++#define SPI_PS_INPUT_CNTL_2__DEFAULT_VAL_ATTR1__SHIFT 0x15
++#define SPI_PS_INPUT_CNTL_2__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
++#define SPI_PS_INPUT_CNTL_2__ATTR0_VALID__SHIFT 0x18
++#define SPI_PS_INPUT_CNTL_2__ATTR1_VALID__SHIFT 0x19
++#define SPI_PS_INPUT_CNTL_2__OFFSET_MASK 0x0000003FL
++#define SPI_PS_INPUT_CNTL_2__DEFAULT_VAL_MASK 0x00000300L
++#define SPI_PS_INPUT_CNTL_2__FLAT_SHADE_MASK 0x00000400L
++#define SPI_PS_INPUT_CNTL_2__CYL_WRAP_MASK 0x0001E000L
++#define SPI_PS_INPUT_CNTL_2__PT_SPRITE_TEX_MASK 0x00020000L
++#define SPI_PS_INPUT_CNTL_2__DUP_MASK 0x00040000L
++#define SPI_PS_INPUT_CNTL_2__FP16_INTERP_MODE_MASK 0x00080000L
++#define SPI_PS_INPUT_CNTL_2__USE_DEFAULT_ATTR1_MASK 0x00100000L
++#define SPI_PS_INPUT_CNTL_2__DEFAULT_VAL_ATTR1_MASK 0x00600000L
++#define SPI_PS_INPUT_CNTL_2__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
++#define SPI_PS_INPUT_CNTL_2__ATTR0_VALID_MASK 0x01000000L
++#define SPI_PS_INPUT_CNTL_2__ATTR1_VALID_MASK 0x02000000L
++//SPI_PS_INPUT_CNTL_3
++#define SPI_PS_INPUT_CNTL_3__OFFSET__SHIFT 0x0
++#define SPI_PS_INPUT_CNTL_3__DEFAULT_VAL__SHIFT 0x8
++#define SPI_PS_INPUT_CNTL_3__FLAT_SHADE__SHIFT 0xa
++#define SPI_PS_INPUT_CNTL_3__CYL_WRAP__SHIFT 0xd
++#define SPI_PS_INPUT_CNTL_3__PT_SPRITE_TEX__SHIFT 0x11
++#define SPI_PS_INPUT_CNTL_3__DUP__SHIFT 0x12
++#define SPI_PS_INPUT_CNTL_3__FP16_INTERP_MODE__SHIFT 0x13
++#define SPI_PS_INPUT_CNTL_3__USE_DEFAULT_ATTR1__SHIFT 0x14
++#define SPI_PS_INPUT_CNTL_3__DEFAULT_VAL_ATTR1__SHIFT 0x15
++#define SPI_PS_INPUT_CNTL_3__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
++#define SPI_PS_INPUT_CNTL_3__ATTR0_VALID__SHIFT 0x18
++#define SPI_PS_INPUT_CNTL_3__ATTR1_VALID__SHIFT 0x19
++#define SPI_PS_INPUT_CNTL_3__OFFSET_MASK 0x0000003FL
++#define SPI_PS_INPUT_CNTL_3__DEFAULT_VAL_MASK 0x00000300L
++#define SPI_PS_INPUT_CNTL_3__FLAT_SHADE_MASK 0x00000400L
++#define SPI_PS_INPUT_CNTL_3__CYL_WRAP_MASK 0x0001E000L
++#define SPI_PS_INPUT_CNTL_3__PT_SPRITE_TEX_MASK 0x00020000L
++#define SPI_PS_INPUT_CNTL_3__DUP_MASK 0x00040000L
++#define SPI_PS_INPUT_CNTL_3__FP16_INTERP_MODE_MASK 0x00080000L
++#define SPI_PS_INPUT_CNTL_3__USE_DEFAULT_ATTR1_MASK 0x00100000L
++#define SPI_PS_INPUT_CNTL_3__DEFAULT_VAL_ATTR1_MASK 0x00600000L
++#define SPI_PS_INPUT_CNTL_3__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
++#define SPI_PS_INPUT_CNTL_3__ATTR0_VALID_MASK 0x01000000L
++#define SPI_PS_INPUT_CNTL_3__ATTR1_VALID_MASK 0x02000000L
++//SPI_PS_INPUT_CNTL_4
++#define SPI_PS_INPUT_CNTL_4__OFFSET__SHIFT 0x0
++#define SPI_PS_INPUT_CNTL_4__DEFAULT_VAL__SHIFT 0x8
++#define SPI_PS_INPUT_CNTL_4__FLAT_SHADE__SHIFT 0xa
++#define SPI_PS_INPUT_CNTL_4__CYL_WRAP__SHIFT 0xd
++#define SPI_PS_INPUT_CNTL_4__PT_SPRITE_TEX__SHIFT 0x11
++#define SPI_PS_INPUT_CNTL_4__DUP__SHIFT 0x12
++#define SPI_PS_INPUT_CNTL_4__FP16_INTERP_MODE__SHIFT 0x13
++#define SPI_PS_INPUT_CNTL_4__USE_DEFAULT_ATTR1__SHIFT 0x14
++#define SPI_PS_INPUT_CNTL_4__DEFAULT_VAL_ATTR1__SHIFT 0x15
++#define SPI_PS_INPUT_CNTL_4__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
++#define SPI_PS_INPUT_CNTL_4__ATTR0_VALID__SHIFT 0x18
++#define SPI_PS_INPUT_CNTL_4__ATTR1_VALID__SHIFT 0x19
++#define SPI_PS_INPUT_CNTL_4__OFFSET_MASK 0x0000003FL
++#define SPI_PS_INPUT_CNTL_4__DEFAULT_VAL_MASK 0x00000300L
++#define SPI_PS_INPUT_CNTL_4__FLAT_SHADE_MASK 0x00000400L
++#define SPI_PS_INPUT_CNTL_4__CYL_WRAP_MASK 0x0001E000L
++#define SPI_PS_INPUT_CNTL_4__PT_SPRITE_TEX_MASK 0x00020000L
++#define SPI_PS_INPUT_CNTL_4__DUP_MASK 0x00040000L
++#define SPI_PS_INPUT_CNTL_4__FP16_INTERP_MODE_MASK 0x00080000L
++#define SPI_PS_INPUT_CNTL_4__USE_DEFAULT_ATTR1_MASK 0x00100000L
++#define SPI_PS_INPUT_CNTL_4__DEFAULT_VAL_ATTR1_MASK 0x00600000L
++#define SPI_PS_INPUT_CNTL_4__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
++#define SPI_PS_INPUT_CNTL_4__ATTR0_VALID_MASK 0x01000000L
++#define SPI_PS_INPUT_CNTL_4__ATTR1_VALID_MASK 0x02000000L
++//SPI_PS_INPUT_CNTL_5
++#define SPI_PS_INPUT_CNTL_5__OFFSET__SHIFT 0x0
++#define SPI_PS_INPUT_CNTL_5__DEFAULT_VAL__SHIFT 0x8
++#define SPI_PS_INPUT_CNTL_5__FLAT_SHADE__SHIFT 0xa
++#define SPI_PS_INPUT_CNTL_5__CYL_WRAP__SHIFT 0xd
++#define SPI_PS_INPUT_CNTL_5__PT_SPRITE_TEX__SHIFT 0x11
++#define SPI_PS_INPUT_CNTL_5__DUP__SHIFT 0x12
++#define SPI_PS_INPUT_CNTL_5__FP16_INTERP_MODE__SHIFT 0x13
++#define SPI_PS_INPUT_CNTL_5__USE_DEFAULT_ATTR1__SHIFT 0x14
++#define SPI_PS_INPUT_CNTL_5__DEFAULT_VAL_ATTR1__SHIFT 0x15
++#define SPI_PS_INPUT_CNTL_5__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
++#define SPI_PS_INPUT_CNTL_5__ATTR0_VALID__SHIFT 0x18
++#define SPI_PS_INPUT_CNTL_5__ATTR1_VALID__SHIFT 0x19
++#define SPI_PS_INPUT_CNTL_5__OFFSET_MASK 0x0000003FL
++#define SPI_PS_INPUT_CNTL_5__DEFAULT_VAL_MASK 0x00000300L
++#define SPI_PS_INPUT_CNTL_5__FLAT_SHADE_MASK 0x00000400L
++#define SPI_PS_INPUT_CNTL_5__CYL_WRAP_MASK 0x0001E000L
++#define SPI_PS_INPUT_CNTL_5__PT_SPRITE_TEX_MASK 0x00020000L
++#define SPI_PS_INPUT_CNTL_5__DUP_MASK 0x00040000L
++#define SPI_PS_INPUT_CNTL_5__FP16_INTERP_MODE_MASK 0x00080000L
++#define SPI_PS_INPUT_CNTL_5__USE_DEFAULT_ATTR1_MASK 0x00100000L
++#define SPI_PS_INPUT_CNTL_5__DEFAULT_VAL_ATTR1_MASK 0x00600000L
++#define SPI_PS_INPUT_CNTL_5__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
++#define SPI_PS_INPUT_CNTL_5__ATTR0_VALID_MASK 0x01000000L
++#define SPI_PS_INPUT_CNTL_5__ATTR1_VALID_MASK 0x02000000L
++//SPI_PS_INPUT_CNTL_6
++#define SPI_PS_INPUT_CNTL_6__OFFSET__SHIFT 0x0
++#define SPI_PS_INPUT_CNTL_6__DEFAULT_VAL__SHIFT 0x8
++#define SPI_PS_INPUT_CNTL_6__FLAT_SHADE__SHIFT 0xa
++#define SPI_PS_INPUT_CNTL_6__CYL_WRAP__SHIFT 0xd
++#define SPI_PS_INPUT_CNTL_6__PT_SPRITE_TEX__SHIFT 0x11
++#define SPI_PS_INPUT_CNTL_6__DUP__SHIFT 0x12
++#define SPI_PS_INPUT_CNTL_6__FP16_INTERP_MODE__SHIFT 0x13
++#define SPI_PS_INPUT_CNTL_6__USE_DEFAULT_ATTR1__SHIFT 0x14
++#define SPI_PS_INPUT_CNTL_6__DEFAULT_VAL_ATTR1__SHIFT 0x15
++#define SPI_PS_INPUT_CNTL_6__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
++#define SPI_PS_INPUT_CNTL_6__ATTR0_VALID__SHIFT 0x18
++#define SPI_PS_INPUT_CNTL_6__ATTR1_VALID__SHIFT 0x19
++#define SPI_PS_INPUT_CNTL_6__OFFSET_MASK 0x0000003FL
++#define SPI_PS_INPUT_CNTL_6__DEFAULT_VAL_MASK 0x00000300L
++#define SPI_PS_INPUT_CNTL_6__FLAT_SHADE_MASK 0x00000400L
++#define SPI_PS_INPUT_CNTL_6__CYL_WRAP_MASK 0x0001E000L
++#define SPI_PS_INPUT_CNTL_6__PT_SPRITE_TEX_MASK 0x00020000L
++#define SPI_PS_INPUT_CNTL_6__DUP_MASK 0x00040000L
++#define SPI_PS_INPUT_CNTL_6__FP16_INTERP_MODE_MASK 0x00080000L
++#define SPI_PS_INPUT_CNTL_6__USE_DEFAULT_ATTR1_MASK 0x00100000L
++#define SPI_PS_INPUT_CNTL_6__DEFAULT_VAL_ATTR1_MASK 0x00600000L
++#define SPI_PS_INPUT_CNTL_6__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
++#define SPI_PS_INPUT_CNTL_6__ATTR0_VALID_MASK 0x01000000L
++#define SPI_PS_INPUT_CNTL_6__ATTR1_VALID_MASK 0x02000000L
++//SPI_PS_INPUT_CNTL_7
++#define SPI_PS_INPUT_CNTL_7__OFFSET__SHIFT 0x0
++#define SPI_PS_INPUT_CNTL_7__DEFAULT_VAL__SHIFT 0x8
++#define SPI_PS_INPUT_CNTL_7__FLAT_SHADE__SHIFT 0xa
++#define SPI_PS_INPUT_CNTL_7__CYL_WRAP__SHIFT 0xd
++#define SPI_PS_INPUT_CNTL_7__PT_SPRITE_TEX__SHIFT 0x11
++#define SPI_PS_INPUT_CNTL_7__DUP__SHIFT 0x12
++#define SPI_PS_INPUT_CNTL_7__FP16_INTERP_MODE__SHIFT 0x13
++#define SPI_PS_INPUT_CNTL_7__USE_DEFAULT_ATTR1__SHIFT 0x14
++#define SPI_PS_INPUT_CNTL_7__DEFAULT_VAL_ATTR1__SHIFT 0x15
++#define SPI_PS_INPUT_CNTL_7__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
++#define SPI_PS_INPUT_CNTL_7__ATTR0_VALID__SHIFT 0x18
++#define SPI_PS_INPUT_CNTL_7__ATTR1_VALID__SHIFT 0x19
++#define SPI_PS_INPUT_CNTL_7__OFFSET_MASK 0x0000003FL
++#define SPI_PS_INPUT_CNTL_7__DEFAULT_VAL_MASK 0x00000300L
++#define SPI_PS_INPUT_CNTL_7__FLAT_SHADE_MASK 0x00000400L
++#define SPI_PS_INPUT_CNTL_7__CYL_WRAP_MASK 0x0001E000L
++#define SPI_PS_INPUT_CNTL_7__PT_SPRITE_TEX_MASK 0x00020000L
++#define SPI_PS_INPUT_CNTL_7__DUP_MASK 0x00040000L
++#define SPI_PS_INPUT_CNTL_7__FP16_INTERP_MODE_MASK 0x00080000L
++#define SPI_PS_INPUT_CNTL_7__USE_DEFAULT_ATTR1_MASK 0x00100000L
++#define SPI_PS_INPUT_CNTL_7__DEFAULT_VAL_ATTR1_MASK 0x00600000L
++#define SPI_PS_INPUT_CNTL_7__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
++#define SPI_PS_INPUT_CNTL_7__ATTR0_VALID_MASK 0x01000000L
++#define SPI_PS_INPUT_CNTL_7__ATTR1_VALID_MASK 0x02000000L
++//SPI_PS_INPUT_CNTL_8
++#define SPI_PS_INPUT_CNTL_8__OFFSET__SHIFT 0x0
++#define SPI_PS_INPUT_CNTL_8__DEFAULT_VAL__SHIFT 0x8
++#define SPI_PS_INPUT_CNTL_8__FLAT_SHADE__SHIFT 0xa
++#define SPI_PS_INPUT_CNTL_8__CYL_WRAP__SHIFT 0xd
++#define SPI_PS_INPUT_CNTL_8__PT_SPRITE_TEX__SHIFT 0x11
++#define SPI_PS_INPUT_CNTL_8__DUP__SHIFT 0x12
++#define SPI_PS_INPUT_CNTL_8__FP16_INTERP_MODE__SHIFT 0x13
++#define SPI_PS_INPUT_CNTL_8__USE_DEFAULT_ATTR1__SHIFT 0x14
++#define SPI_PS_INPUT_CNTL_8__DEFAULT_VAL_ATTR1__SHIFT 0x15
++#define SPI_PS_INPUT_CNTL_8__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
++#define SPI_PS_INPUT_CNTL_8__ATTR0_VALID__SHIFT 0x18
++#define SPI_PS_INPUT_CNTL_8__ATTR1_VALID__SHIFT 0x19
++#define SPI_PS_INPUT_CNTL_8__OFFSET_MASK 0x0000003FL
++#define SPI_PS_INPUT_CNTL_8__DEFAULT_VAL_MASK 0x00000300L
++#define SPI_PS_INPUT_CNTL_8__FLAT_SHADE_MASK 0x00000400L
++#define SPI_PS_INPUT_CNTL_8__CYL_WRAP_MASK 0x0001E000L
++#define SPI_PS_INPUT_CNTL_8__PT_SPRITE_TEX_MASK 0x00020000L
++#define SPI_PS_INPUT_CNTL_8__DUP_MASK 0x00040000L
++#define SPI_PS_INPUT_CNTL_8__FP16_INTERP_MODE_MASK 0x00080000L
++#define SPI_PS_INPUT_CNTL_8__USE_DEFAULT_ATTR1_MASK 0x00100000L
++#define SPI_PS_INPUT_CNTL_8__DEFAULT_VAL_ATTR1_MASK 0x00600000L
++#define SPI_PS_INPUT_CNTL_8__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
++#define SPI_PS_INPUT_CNTL_8__ATTR0_VALID_MASK 0x01000000L
++#define SPI_PS_INPUT_CNTL_8__ATTR1_VALID_MASK 0x02000000L
++//SPI_PS_INPUT_CNTL_9
++#define SPI_PS_INPUT_CNTL_9__OFFSET__SHIFT 0x0
++#define SPI_PS_INPUT_CNTL_9__DEFAULT_VAL__SHIFT 0x8
++#define SPI_PS_INPUT_CNTL_9__FLAT_SHADE__SHIFT 0xa
++#define SPI_PS_INPUT_CNTL_9__CYL_WRAP__SHIFT 0xd
++#define SPI_PS_INPUT_CNTL_9__PT_SPRITE_TEX__SHIFT 0x11
++#define SPI_PS_INPUT_CNTL_9__DUP__SHIFT 0x12
++#define SPI_PS_INPUT_CNTL_9__FP16_INTERP_MODE__SHIFT 0x13
++#define SPI_PS_INPUT_CNTL_9__USE_DEFAULT_ATTR1__SHIFT 0x14
++#define SPI_PS_INPUT_CNTL_9__DEFAULT_VAL_ATTR1__SHIFT 0x15
++#define SPI_PS_INPUT_CNTL_9__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
++#define SPI_PS_INPUT_CNTL_9__ATTR0_VALID__SHIFT 0x18
++#define SPI_PS_INPUT_CNTL_9__ATTR1_VALID__SHIFT 0x19
++#define SPI_PS_INPUT_CNTL_9__OFFSET_MASK 0x0000003FL
++#define SPI_PS_INPUT_CNTL_9__DEFAULT_VAL_MASK 0x00000300L
++#define SPI_PS_INPUT_CNTL_9__FLAT_SHADE_MASK 0x00000400L
++#define SPI_PS_INPUT_CNTL_9__CYL_WRAP_MASK 0x0001E000L
++#define SPI_PS_INPUT_CNTL_9__PT_SPRITE_TEX_MASK 0x00020000L
++#define SPI_PS_INPUT_CNTL_9__DUP_MASK 0x00040000L
++#define SPI_PS_INPUT_CNTL_9__FP16_INTERP_MODE_MASK 0x00080000L
++#define SPI_PS_INPUT_CNTL_9__USE_DEFAULT_ATTR1_MASK 0x00100000L
++#define SPI_PS_INPUT_CNTL_9__DEFAULT_VAL_ATTR1_MASK 0x00600000L
++#define SPI_PS_INPUT_CNTL_9__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
++#define SPI_PS_INPUT_CNTL_9__ATTR0_VALID_MASK 0x01000000L
++#define SPI_PS_INPUT_CNTL_9__ATTR1_VALID_MASK 0x02000000L
++//SPI_PS_INPUT_CNTL_10
++#define SPI_PS_INPUT_CNTL_10__OFFSET__SHIFT 0x0
++#define SPI_PS_INPUT_CNTL_10__DEFAULT_VAL__SHIFT 0x8
++#define SPI_PS_INPUT_CNTL_10__FLAT_SHADE__SHIFT 0xa
++#define SPI_PS_INPUT_CNTL_10__CYL_WRAP__SHIFT 0xd
++#define SPI_PS_INPUT_CNTL_10__PT_SPRITE_TEX__SHIFT 0x11
++#define SPI_PS_INPUT_CNTL_10__DUP__SHIFT 0x12
++#define SPI_PS_INPUT_CNTL_10__FP16_INTERP_MODE__SHIFT 0x13
++#define SPI_PS_INPUT_CNTL_10__USE_DEFAULT_ATTR1__SHIFT 0x14
++#define SPI_PS_INPUT_CNTL_10__DEFAULT_VAL_ATTR1__SHIFT 0x15
++#define SPI_PS_INPUT_CNTL_10__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
++#define SPI_PS_INPUT_CNTL_10__ATTR0_VALID__SHIFT 0x18
++#define SPI_PS_INPUT_CNTL_10__ATTR1_VALID__SHIFT 0x19
++#define SPI_PS_INPUT_CNTL_10__OFFSET_MASK 0x0000003FL
++#define SPI_PS_INPUT_CNTL_10__DEFAULT_VAL_MASK 0x00000300L
++#define SPI_PS_INPUT_CNTL_10__FLAT_SHADE_MASK 0x00000400L
++#define SPI_PS_INPUT_CNTL_10__CYL_WRAP_MASK 0x0001E000L
++#define SPI_PS_INPUT_CNTL_10__PT_SPRITE_TEX_MASK 0x00020000L
++#define SPI_PS_INPUT_CNTL_10__DUP_MASK 0x00040000L
++#define SPI_PS_INPUT_CNTL_10__FP16_INTERP_MODE_MASK 0x00080000L
++#define SPI_PS_INPUT_CNTL_10__USE_DEFAULT_ATTR1_MASK 0x00100000L
++#define SPI_PS_INPUT_CNTL_10__DEFAULT_VAL_ATTR1_MASK 0x00600000L
++#define SPI_PS_INPUT_CNTL_10__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
++#define SPI_PS_INPUT_CNTL_10__ATTR0_VALID_MASK 0x01000000L
++#define SPI_PS_INPUT_CNTL_10__ATTR1_VALID_MASK 0x02000000L
++//SPI_PS_INPUT_CNTL_11
++#define SPI_PS_INPUT_CNTL_11__OFFSET__SHIFT 0x0
++#define SPI_PS_INPUT_CNTL_11__DEFAULT_VAL__SHIFT 0x8
++#define SPI_PS_INPUT_CNTL_11__FLAT_SHADE__SHIFT 0xa
++#define SPI_PS_INPUT_CNTL_11__CYL_WRAP__SHIFT 0xd
++#define SPI_PS_INPUT_CNTL_11__PT_SPRITE_TEX__SHIFT 0x11
++#define SPI_PS_INPUT_CNTL_11__DUP__SHIFT 0x12
++#define SPI_PS_INPUT_CNTL_11__FP16_INTERP_MODE__SHIFT 0x13
++#define SPI_PS_INPUT_CNTL_11__USE_DEFAULT_ATTR1__SHIFT 0x14
++#define SPI_PS_INPUT_CNTL_11__DEFAULT_VAL_ATTR1__SHIFT 0x15
++#define SPI_PS_INPUT_CNTL_11__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
++#define SPI_PS_INPUT_CNTL_11__ATTR0_VALID__SHIFT 0x18
++#define SPI_PS_INPUT_CNTL_11__ATTR1_VALID__SHIFT 0x19
++#define SPI_PS_INPUT_CNTL_11__OFFSET_MASK 0x0000003FL
++#define SPI_PS_INPUT_CNTL_11__DEFAULT_VAL_MASK 0x00000300L
++#define SPI_PS_INPUT_CNTL_11__FLAT_SHADE_MASK 0x00000400L
++#define SPI_PS_INPUT_CNTL_11__CYL_WRAP_MASK 0x0001E000L
++#define SPI_PS_INPUT_CNTL_11__PT_SPRITE_TEX_MASK 0x00020000L
++#define SPI_PS_INPUT_CNTL_11__DUP_MASK 0x00040000L
++#define SPI_PS_INPUT_CNTL_11__FP16_INTERP_MODE_MASK 0x00080000L
++#define SPI_PS_INPUT_CNTL_11__USE_DEFAULT_ATTR1_MASK 0x00100000L
++#define SPI_PS_INPUT_CNTL_11__DEFAULT_VAL_ATTR1_MASK 0x00600000L
++#define SPI_PS_INPUT_CNTL_11__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
++#define SPI_PS_INPUT_CNTL_11__ATTR0_VALID_MASK 0x01000000L
++#define SPI_PS_INPUT_CNTL_11__ATTR1_VALID_MASK 0x02000000L
++//SPI_PS_INPUT_CNTL_12
++#define SPI_PS_INPUT_CNTL_12__OFFSET__SHIFT 0x0
++#define SPI_PS_INPUT_CNTL_12__DEFAULT_VAL__SHIFT 0x8
++#define SPI_PS_INPUT_CNTL_12__FLAT_SHADE__SHIFT 0xa
++#define SPI_PS_INPUT_CNTL_12__CYL_WRAP__SHIFT 0xd
++#define SPI_PS_INPUT_CNTL_12__PT_SPRITE_TEX__SHIFT 0x11
++#define SPI_PS_INPUT_CNTL_12__DUP__SHIFT 0x12
++#define SPI_PS_INPUT_CNTL_12__FP16_INTERP_MODE__SHIFT 0x13
++#define SPI_PS_INPUT_CNTL_12__USE_DEFAULT_ATTR1__SHIFT 0x14
++#define SPI_PS_INPUT_CNTL_12__DEFAULT_VAL_ATTR1__SHIFT 0x15
++#define SPI_PS_INPUT_CNTL_12__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
++#define SPI_PS_INPUT_CNTL_12__ATTR0_VALID__SHIFT 0x18
++#define SPI_PS_INPUT_CNTL_12__ATTR1_VALID__SHIFT 0x19
++#define SPI_PS_INPUT_CNTL_12__OFFSET_MASK 0x0000003FL
++#define SPI_PS_INPUT_CNTL_12__DEFAULT_VAL_MASK 0x00000300L
++#define SPI_PS_INPUT_CNTL_12__FLAT_SHADE_MASK 0x00000400L
++#define SPI_PS_INPUT_CNTL_12__CYL_WRAP_MASK 0x0001E000L
++#define SPI_PS_INPUT_CNTL_12__PT_SPRITE_TEX_MASK 0x00020000L
++#define SPI_PS_INPUT_CNTL_12__DUP_MASK 0x00040000L
++#define SPI_PS_INPUT_CNTL_12__FP16_INTERP_MODE_MASK 0x00080000L
++#define SPI_PS_INPUT_CNTL_12__USE_DEFAULT_ATTR1_MASK 0x00100000L
++#define SPI_PS_INPUT_CNTL_12__DEFAULT_VAL_ATTR1_MASK 0x00600000L
++#define SPI_PS_INPUT_CNTL_12__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
++#define SPI_PS_INPUT_CNTL_12__ATTR0_VALID_MASK 0x01000000L
++#define SPI_PS_INPUT_CNTL_12__ATTR1_VALID_MASK 0x02000000L
++//SPI_PS_INPUT_CNTL_13
++#define SPI_PS_INPUT_CNTL_13__OFFSET__SHIFT 0x0
++#define SPI_PS_INPUT_CNTL_13__DEFAULT_VAL__SHIFT 0x8
++#define SPI_PS_INPUT_CNTL_13__FLAT_SHADE__SHIFT 0xa
++#define SPI_PS_INPUT_CNTL_13__CYL_WRAP__SHIFT 0xd
++#define SPI_PS_INPUT_CNTL_13__PT_SPRITE_TEX__SHIFT 0x11
++#define SPI_PS_INPUT_CNTL_13__DUP__SHIFT 0x12
++#define SPI_PS_INPUT_CNTL_13__FP16_INTERP_MODE__SHIFT 0x13
++#define SPI_PS_INPUT_CNTL_13__USE_DEFAULT_ATTR1__SHIFT 0x14
++#define SPI_PS_INPUT_CNTL_13__DEFAULT_VAL_ATTR1__SHIFT 0x15
++#define SPI_PS_INPUT_CNTL_13__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
++#define SPI_PS_INPUT_CNTL_13__ATTR0_VALID__SHIFT 0x18
++#define SPI_PS_INPUT_CNTL_13__ATTR1_VALID__SHIFT 0x19
++#define SPI_PS_INPUT_CNTL_13__OFFSET_MASK 0x0000003FL
++#define SPI_PS_INPUT_CNTL_13__DEFAULT_VAL_MASK 0x00000300L
++#define SPI_PS_INPUT_CNTL_13__FLAT_SHADE_MASK 0x00000400L
++#define SPI_PS_INPUT_CNTL_13__CYL_WRAP_MASK 0x0001E000L
++#define SPI_PS_INPUT_CNTL_13__PT_SPRITE_TEX_MASK 0x00020000L
++#define SPI_PS_INPUT_CNTL_13__DUP_MASK 0x00040000L
++#define SPI_PS_INPUT_CNTL_13__FP16_INTERP_MODE_MASK 0x00080000L
++#define SPI_PS_INPUT_CNTL_13__USE_DEFAULT_ATTR1_MASK 0x00100000L
++#define SPI_PS_INPUT_CNTL_13__DEFAULT_VAL_ATTR1_MASK 0x00600000L
++#define SPI_PS_INPUT_CNTL_13__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
++#define SPI_PS_INPUT_CNTL_13__ATTR0_VALID_MASK 0x01000000L
++#define SPI_PS_INPUT_CNTL_13__ATTR1_VALID_MASK 0x02000000L
++//SPI_PS_INPUT_CNTL_14
++#define SPI_PS_INPUT_CNTL_14__OFFSET__SHIFT 0x0
++#define SPI_PS_INPUT_CNTL_14__DEFAULT_VAL__SHIFT 0x8
++#define SPI_PS_INPUT_CNTL_14__FLAT_SHADE__SHIFT 0xa
++#define SPI_PS_INPUT_CNTL_14__CYL_WRAP__SHIFT 0xd
++#define SPI_PS_INPUT_CNTL_14__PT_SPRITE_TEX__SHIFT 0x11
++#define SPI_PS_INPUT_CNTL_14__DUP__SHIFT 0x12
++#define SPI_PS_INPUT_CNTL_14__FP16_INTERP_MODE__SHIFT 0x13
++#define SPI_PS_INPUT_CNTL_14__USE_DEFAULT_ATTR1__SHIFT 0x14
++#define SPI_PS_INPUT_CNTL_14__DEFAULT_VAL_ATTR1__SHIFT 0x15
++#define SPI_PS_INPUT_CNTL_14__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
++#define SPI_PS_INPUT_CNTL_14__ATTR0_VALID__SHIFT 0x18
++#define SPI_PS_INPUT_CNTL_14__ATTR1_VALID__SHIFT 0x19
++#define SPI_PS_INPUT_CNTL_14__OFFSET_MASK 0x0000003FL
++#define SPI_PS_INPUT_CNTL_14__DEFAULT_VAL_MASK 0x00000300L
++#define SPI_PS_INPUT_CNTL_14__FLAT_SHADE_MASK 0x00000400L
++#define SPI_PS_INPUT_CNTL_14__CYL_WRAP_MASK 0x0001E000L
++#define SPI_PS_INPUT_CNTL_14__PT_SPRITE_TEX_MASK 0x00020000L
++#define SPI_PS_INPUT_CNTL_14__DUP_MASK 0x00040000L
++#define SPI_PS_INPUT_CNTL_14__FP16_INTERP_MODE_MASK 0x00080000L
++#define SPI_PS_INPUT_CNTL_14__USE_DEFAULT_ATTR1_MASK 0x00100000L
++#define SPI_PS_INPUT_CNTL_14__DEFAULT_VAL_ATTR1_MASK 0x00600000L
++#define SPI_PS_INPUT_CNTL_14__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
++#define SPI_PS_INPUT_CNTL_14__ATTR0_VALID_MASK 0x01000000L
++#define SPI_PS_INPUT_CNTL_14__ATTR1_VALID_MASK 0x02000000L
++//SPI_PS_INPUT_CNTL_15
++#define SPI_PS_INPUT_CNTL_15__OFFSET__SHIFT 0x0
++#define SPI_PS_INPUT_CNTL_15__DEFAULT_VAL__SHIFT 0x8
++#define SPI_PS_INPUT_CNTL_15__FLAT_SHADE__SHIFT 0xa
++#define SPI_PS_INPUT_CNTL_15__CYL_WRAP__SHIFT 0xd
++#define SPI_PS_INPUT_CNTL_15__PT_SPRITE_TEX__SHIFT 0x11
++#define SPI_PS_INPUT_CNTL_15__DUP__SHIFT 0x12
++#define SPI_PS_INPUT_CNTL_15__FP16_INTERP_MODE__SHIFT 0x13
++#define SPI_PS_INPUT_CNTL_15__USE_DEFAULT_ATTR1__SHIFT 0x14
++#define SPI_PS_INPUT_CNTL_15__DEFAULT_VAL_ATTR1__SHIFT 0x15
++#define SPI_PS_INPUT_CNTL_15__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
++#define SPI_PS_INPUT_CNTL_15__ATTR0_VALID__SHIFT 0x18
++#define SPI_PS_INPUT_CNTL_15__ATTR1_VALID__SHIFT 0x19
++#define SPI_PS_INPUT_CNTL_15__OFFSET_MASK 0x0000003FL
++#define SPI_PS_INPUT_CNTL_15__DEFAULT_VAL_MASK 0x00000300L
++#define SPI_PS_INPUT_CNTL_15__FLAT_SHADE_MASK 0x00000400L
++#define SPI_PS_INPUT_CNTL_15__CYL_WRAP_MASK 0x0001E000L
++#define SPI_PS_INPUT_CNTL_15__PT_SPRITE_TEX_MASK 0x00020000L
++#define SPI_PS_INPUT_CNTL_15__DUP_MASK 0x00040000L
++#define SPI_PS_INPUT_CNTL_15__FP16_INTERP_MODE_MASK 0x00080000L
++#define SPI_PS_INPUT_CNTL_15__USE_DEFAULT_ATTR1_MASK 0x00100000L
++#define SPI_PS_INPUT_CNTL_15__DEFAULT_VAL_ATTR1_MASK 0x00600000L
++#define SPI_PS_INPUT_CNTL_15__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
++#define SPI_PS_INPUT_CNTL_15__ATTR0_VALID_MASK 0x01000000L
++#define SPI_PS_INPUT_CNTL_15__ATTR1_VALID_MASK 0x02000000L
++//SPI_PS_INPUT_CNTL_16
++#define SPI_PS_INPUT_CNTL_16__OFFSET__SHIFT 0x0
++#define SPI_PS_INPUT_CNTL_16__DEFAULT_VAL__SHIFT 0x8
++#define SPI_PS_INPUT_CNTL_16__FLAT_SHADE__SHIFT 0xa
++#define SPI_PS_INPUT_CNTL_16__CYL_WRAP__SHIFT 0xd
++#define SPI_PS_INPUT_CNTL_16__PT_SPRITE_TEX__SHIFT 0x11
++#define SPI_PS_INPUT_CNTL_16__DUP__SHIFT 0x12
++#define SPI_PS_INPUT_CNTL_16__FP16_INTERP_MODE__SHIFT 0x13
++#define SPI_PS_INPUT_CNTL_16__USE_DEFAULT_ATTR1__SHIFT 0x14
++#define SPI_PS_INPUT_CNTL_16__DEFAULT_VAL_ATTR1__SHIFT 0x15
++#define SPI_PS_INPUT_CNTL_16__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
++#define SPI_PS_INPUT_CNTL_16__ATTR0_VALID__SHIFT 0x18
++#define SPI_PS_INPUT_CNTL_16__ATTR1_VALID__SHIFT 0x19
++#define SPI_PS_INPUT_CNTL_16__OFFSET_MASK 0x0000003FL
++#define SPI_PS_INPUT_CNTL_16__DEFAULT_VAL_MASK 0x00000300L
++#define SPI_PS_INPUT_CNTL_16__FLAT_SHADE_MASK 0x00000400L
++#define SPI_PS_INPUT_CNTL_16__CYL_WRAP_MASK 0x0001E000L
++#define SPI_PS_INPUT_CNTL_16__PT_SPRITE_TEX_MASK 0x00020000L
++#define SPI_PS_INPUT_CNTL_16__DUP_MASK 0x00040000L
++#define SPI_PS_INPUT_CNTL_16__FP16_INTERP_MODE_MASK 0x00080000L
++#define SPI_PS_INPUT_CNTL_16__USE_DEFAULT_ATTR1_MASK 0x00100000L
++#define SPI_PS_INPUT_CNTL_16__DEFAULT_VAL_ATTR1_MASK 0x00600000L
++#define SPI_PS_INPUT_CNTL_16__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
++#define SPI_PS_INPUT_CNTL_16__ATTR0_VALID_MASK 0x01000000L
++#define SPI_PS_INPUT_CNTL_16__ATTR1_VALID_MASK 0x02000000L
++//SPI_PS_INPUT_CNTL_17
++#define SPI_PS_INPUT_CNTL_17__OFFSET__SHIFT 0x0
++#define SPI_PS_INPUT_CNTL_17__DEFAULT_VAL__SHIFT 0x8
++#define SPI_PS_INPUT_CNTL_17__FLAT_SHADE__SHIFT 0xa
++#define SPI_PS_INPUT_CNTL_17__CYL_WRAP__SHIFT 0xd
++#define SPI_PS_INPUT_CNTL_17__PT_SPRITE_TEX__SHIFT 0x11
++#define SPI_PS_INPUT_CNTL_17__DUP__SHIFT 0x12
++#define SPI_PS_INPUT_CNTL_17__FP16_INTERP_MODE__SHIFT 0x13
++#define SPI_PS_INPUT_CNTL_17__USE_DEFAULT_ATTR1__SHIFT 0x14
++#define SPI_PS_INPUT_CNTL_17__DEFAULT_VAL_ATTR1__SHIFT 0x15
++#define SPI_PS_INPUT_CNTL_17__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
++#define SPI_PS_INPUT_CNTL_17__ATTR0_VALID__SHIFT 0x18
++#define SPI_PS_INPUT_CNTL_17__ATTR1_VALID__SHIFT 0x19
++#define SPI_PS_INPUT_CNTL_17__OFFSET_MASK 0x0000003FL
++#define SPI_PS_INPUT_CNTL_17__DEFAULT_VAL_MASK 0x00000300L
++#define SPI_PS_INPUT_CNTL_17__FLAT_SHADE_MASK 0x00000400L
++#define SPI_PS_INPUT_CNTL_17__CYL_WRAP_MASK 0x0001E000L
++#define SPI_PS_INPUT_CNTL_17__PT_SPRITE_TEX_MASK 0x00020000L
++#define SPI_PS_INPUT_CNTL_17__DUP_MASK 0x00040000L
++#define SPI_PS_INPUT_CNTL_17__FP16_INTERP_MODE_MASK 0x00080000L
++#define SPI_PS_INPUT_CNTL_17__USE_DEFAULT_ATTR1_MASK 0x00100000L
++#define SPI_PS_INPUT_CNTL_17__DEFAULT_VAL_ATTR1_MASK 0x00600000L
++#define SPI_PS_INPUT_CNTL_17__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
++#define SPI_PS_INPUT_CNTL_17__ATTR0_VALID_MASK 0x01000000L
++#define SPI_PS_INPUT_CNTL_17__ATTR1_VALID_MASK 0x02000000L
++//SPI_PS_INPUT_CNTL_18
++#define SPI_PS_INPUT_CNTL_18__OFFSET__SHIFT 0x0
++#define SPI_PS_INPUT_CNTL_18__DEFAULT_VAL__SHIFT 0x8
++#define SPI_PS_INPUT_CNTL_18__FLAT_SHADE__SHIFT 0xa
++#define SPI_PS_INPUT_CNTL_18__CYL_WRAP__SHIFT 0xd
++#define SPI_PS_INPUT_CNTL_18__PT_SPRITE_TEX__SHIFT 0x11
++#define SPI_PS_INPUT_CNTL_18__DUP__SHIFT 0x12
++#define SPI_PS_INPUT_CNTL_18__FP16_INTERP_MODE__SHIFT 0x13
++#define SPI_PS_INPUT_CNTL_18__USE_DEFAULT_ATTR1__SHIFT 0x14
++#define SPI_PS_INPUT_CNTL_18__DEFAULT_VAL_ATTR1__SHIFT 0x15
++#define SPI_PS_INPUT_CNTL_18__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
++#define SPI_PS_INPUT_CNTL_18__ATTR0_VALID__SHIFT 0x18
++#define SPI_PS_INPUT_CNTL_18__ATTR1_VALID__SHIFT 0x19
++#define SPI_PS_INPUT_CNTL_18__OFFSET_MASK 0x0000003FL
++#define SPI_PS_INPUT_CNTL_18__DEFAULT_VAL_MASK 0x00000300L
++#define SPI_PS_INPUT_CNTL_18__FLAT_SHADE_MASK 0x00000400L
++#define SPI_PS_INPUT_CNTL_18__CYL_WRAP_MASK 0x0001E000L
++#define SPI_PS_INPUT_CNTL_18__PT_SPRITE_TEX_MASK 0x00020000L
++#define SPI_PS_INPUT_CNTL_18__DUP_MASK 0x00040000L
++#define SPI_PS_INPUT_CNTL_18__FP16_INTERP_MODE_MASK 0x00080000L
++#define SPI_PS_INPUT_CNTL_18__USE_DEFAULT_ATTR1_MASK 0x00100000L
++#define SPI_PS_INPUT_CNTL_18__DEFAULT_VAL_ATTR1_MASK 0x00600000L
++#define SPI_PS_INPUT_CNTL_18__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
++#define SPI_PS_INPUT_CNTL_18__ATTR0_VALID_MASK 0x01000000L
++#define SPI_PS_INPUT_CNTL_18__ATTR1_VALID_MASK 0x02000000L
++//SPI_PS_INPUT_CNTL_19
++#define SPI_PS_INPUT_CNTL_19__OFFSET__SHIFT 0x0
++#define SPI_PS_INPUT_CNTL_19__DEFAULT_VAL__SHIFT 0x8
++#define SPI_PS_INPUT_CNTL_19__FLAT_SHADE__SHIFT 0xa
++#define SPI_PS_INPUT_CNTL_19__CYL_WRAP__SHIFT 0xd
++#define SPI_PS_INPUT_CNTL_19__PT_SPRITE_TEX__SHIFT 0x11
++#define SPI_PS_INPUT_CNTL_19__DUP__SHIFT 0x12
++#define SPI_PS_INPUT_CNTL_19__FP16_INTERP_MODE__SHIFT 0x13
++#define SPI_PS_INPUT_CNTL_19__USE_DEFAULT_ATTR1__SHIFT 0x14
++#define SPI_PS_INPUT_CNTL_19__DEFAULT_VAL_ATTR1__SHIFT 0x15
++#define SPI_PS_INPUT_CNTL_19__PT_SPRITE_TEX_ATTR1__SHIFT 0x17
++#define SPI_PS_INPUT_CNTL_19__ATTR0_VALID__SHIFT 0x18
++#define SPI_PS_INPUT_CNTL_19__ATTR1_VALID__SHIFT 0x19
++#define SPI_PS_INPUT_CNTL_19__OFFSET_MASK 0x0000003FL
++#define SPI_PS_INPUT_CNTL_19__DEFAULT_VAL_MASK 0x00000300L
++#define SPI_PS_INPUT_CNTL_19__FLAT_SHADE_MASK 0x00000400L
++#define SPI_PS_INPUT_CNTL_19__CYL_WRAP_MASK 0x0001E000L
++#define SPI_PS_INPUT_CNTL_19__PT_SPRITE_TEX_MASK 0x00020000L
++#define SPI_PS_INPUT_CNTL_19__DUP_MASK 0x00040000L
++#define SPI_PS_INPUT_CNTL_19__FP16_INTERP_MODE_MASK 0x00080000L
++#define SPI_PS_INPUT_CNTL_19__USE_DEFAULT_ATTR1_MASK 0x00100000L
++#define SPI_PS_INPUT_CNTL_19__DEFAULT_VAL_ATTR1_MASK 0x00600000L
++#define SPI_PS_INPUT_CNTL_19__PT_SPRITE_TEX_ATTR1_MASK 0x00800000L
++#define SPI_PS_INPUT_CNTL_19__ATTR0_VALID_MASK 0x01000000L
++#define SPI_PS_INPUT_CNTL_19__ATTR1_VALID_MASK 0x02000000L
++//SPI_PS_INPUT_CNTL_20
++#define SPI_PS_INPUT_CNTL_20__OFFSET__SHIFT 0x0
++#define SPI_PS_INPUT_CNTL_20__DEFAULT_VAL__SHIFT 0x8
++#define SPI_PS_INPUT_CNTL_20__FLAT_SHADE__SHIFT 0xa
++#define SPI_PS_INPUT_CNTL_20__DUP__SHIFT 0x12
++#define SPI_PS_INPUT_CNTL_20__FP16_INTERP_MODE__SHIFT 0x13
++#define SPI_PS_INPUT_CNTL_20__USE_DEFAULT_ATTR1__SHIFT 0x14
++#define SPI_PS_INPUT_CNTL_20__DEFAULT_VAL_ATTR1__SHIFT 0x15
++#define SPI_PS_INPUT_CNTL_20__ATTR0_VALID__SHIFT 0x18
++#define SPI_PS_INPUT_CNTL_20__ATTR1_VALID__SHIFT 0x19
++#define SPI_PS_INPUT_CNTL_20__OFFSET_MASK 0x0000003FL
++#define SPI_PS_INPUT_CNTL_20__DEFAULT_VAL_MASK 0x00000300L
++#define SPI_PS_INPUT_CNTL_20__FLAT_SHADE_MASK 0x00000400L
++#define SPI_PS_INPUT_CNTL_20__DUP_MASK 0x00040000L
++#define SPI_PS_INPUT_CNTL_20__FP16_INTERP_MODE_MASK 0x00080000L
++#define SPI_PS_INPUT_CNTL_20__USE_DEFAULT_ATTR1_MASK 0x00100000L
++#define SPI_PS_INPUT_CNTL_20__DEFAULT_VAL_ATTR1_MASK 0x00600000L
++#define SPI_PS_INPUT_CNTL_20__ATTR0_VALID_MASK 0x01000000L
++#define SPI_PS_INPUT_CNTL_20__ATTR1_VALID_MASK 0x02000000L
++//SPI_PS_INPUT_CNTL_21
++#define SPI_PS_INPUT_CNTL_21__OFFSET__SHIFT 0x0
++#define SPI_PS_INPUT_CNTL_21__DEFAULT_VAL__SHIFT 0x8
++#define SPI_PS_INPUT_CNTL_21__FLAT_SHADE__SHIFT 0xa
++#define SPI_PS_INPUT_CNTL_21__DUP__SHIFT 0x12
++#define SPI_PS_INPUT_CNTL_21__FP16_INTERP_MODE__SHIFT 0x13
++#define SPI_PS_INPUT_CNTL_21__USE_DEFAULT_ATTR1__SHIFT 0x14
++#define SPI_PS_INPUT_CNTL_21__DEFAULT_VAL_ATTR1__SHIFT 0x15
++#define SPI_PS_INPUT_CNTL_21__ATTR0_VALID__SHIFT 0x18
++#define SPI_PS_INPUT_CNTL_21__ATTR1_VALID__SHIFT 0x19
++#define SPI_PS_INPUT_CNTL_21__OFFSET_MASK 0x0000003FL
++#define SPI_PS_INPUT_CNTL_21__DEFAULT_VAL_MASK 0x00000300L
++#define SPI_PS_INPUT_CNTL_21__FLAT_SHADE_MASK 0x00000400L
++#define SPI_PS_INPUT_CNTL_21__DUP_MASK 0x00040000L
++#define SPI_PS_INPUT_CNTL_21__FP16_INTERP_MODE_MASK 0x00080000L
++#define SPI_PS_INPUT_CNTL_21__USE_DEFAULT_ATTR1_MASK 0x00100000L
++#define SPI_PS_INPUT_CNTL_21__DEFAULT_VAL_ATTR1_MASK 0x00600000L
++#define SPI_PS_INPUT_CNTL_21__ATTR0_VALID_MASK 0x01000000L
++#define SPI_PS_INPUT_CNTL_21__ATTR1_VALID_MASK 0x02000000L
++//SPI_PS_INPUT_CNTL_22
++#define SPI_PS_INPUT_CNTL_22__OFFSET__SHIFT 0x0
++#define SPI_PS_INPUT_CNTL_22__DEFAULT_VAL__SHIFT 0x8
++#define SPI_PS_INPUT_CNTL_22__FLAT_SHADE__SHIFT 0xa
++#define SPI_PS_INPUT_CNTL_22__DUP__SHIFT 0x12
++#define SPI_PS_INPUT_CNTL_22__FP16_INTERP_MODE__SHIFT 0x13
++#define SPI_PS_INPUT_CNTL_22__USE_DEFAULT_ATTR1__SHIFT 0x14
++#define SPI_PS_INPUT_CNTL_22__DEFAULT_VAL_ATTR1__SHIFT 0x15
++#define SPI_PS_INPUT_CNTL_22__ATTR0_VALID__SHIFT 0x18
++#define SPI_PS_INPUT_CNTL_22__ATTR1_VALID__SHIFT 0x19
++#define SPI_PS_INPUT_CNTL_22__OFFSET_MASK 0x0000003FL
++#define SPI_PS_INPUT_CNTL_22__DEFAULT_VAL_MASK 0x00000300L
++#define SPI_PS_INPUT_CNTL_22__FLAT_SHADE_MASK 0x00000400L
++#define SPI_PS_INPUT_CNTL_22__DUP_MASK 0x00040000L
++#define SPI_PS_INPUT_CNTL_22__FP16_INTERP_MODE_MASK 0x00080000L
++#define SPI_PS_INPUT_CNTL_22__USE_DEFAULT_ATTR1_MASK 0x00100000L
++#define SPI_PS_INPUT_CNTL_22__DEFAULT_VAL_ATTR1_MASK 0x00600000L
++#define SPI_PS_INPUT_CNTL_22__ATTR0_VALID_MASK 0x01000000L
++#define SPI_PS_INPUT_CNTL_22__ATTR1_VALID_MASK 0x02000000L
++//SPI_PS_INPUT_CNTL_23
++#define SPI_PS_INPUT_CNTL_23__OFFSET__SHIFT 0x0
++#define SPI_PS_INPUT_CNTL_23__DEFAULT_VAL__SHIFT 0x8
++#define SPI_PS_INPUT_CNTL_23__FLAT_SHADE__SHIFT 0xa
++#define SPI_PS_INPUT_CNTL_23__DUP__SHIFT 0x12
++#define SPI_PS_INPUT_CNTL_23__FP16_INTERP_MODE__SHIFT 0x13
++#define SPI_PS_INPUT_CNTL_23__USE_DEFAULT_ATTR1__SHIFT 0x14
++#define SPI_PS_INPUT_CNTL_23__DEFAULT_VAL_ATTR1__SHIFT 0x15
++#define SPI_PS_INPUT_CNTL_23__ATTR0_VALID__SHIFT 0x18
++#define SPI_PS_INPUT_CNTL_23__ATTR1_VALID__SHIFT 0x19
++#define SPI_PS_INPUT_CNTL_23__OFFSET_MASK 0x0000003FL
++#define SPI_PS_INPUT_CNTL_23__DEFAULT_VAL_MASK 0x00000300L
++#define SPI_PS_INPUT_CNTL_23__FLAT_SHADE_MASK 0x00000400L
++#define SPI_PS_INPUT_CNTL_23__DUP_MASK 0x00040000L
++#define SPI_PS_INPUT_CNTL_23__FP16_INTERP_MODE_MASK 0x00080000L
++#define SPI_PS_INPUT_CNTL_23__USE_DEFAULT_ATTR1_MASK 0x00100000L
++#define SPI_PS_INPUT_CNTL_23__DEFAULT_VAL_ATTR1_MASK 0x00600000L
++#define SPI_PS_INPUT_CNTL_23__ATTR0_VALID_MASK 0x01000000L
++#define SPI_PS_INPUT_CNTL_23__ATTR1_VALID_MASK 0x02000000L
++//SPI_PS_INPUT_CNTL_24
++#define SPI_PS_INPUT_CNTL_24__OFFSET__SHIFT 0x0
++#define SPI_PS_INPUT_CNTL_24__DEFAULT_VAL__SHIFT 0x8
++#define SPI_PS_INPUT_CNTL_24__FLAT_SHADE__SHIFT 0xa
++#define SPI_PS_INPUT_CNTL_24__DUP__SHIFT 0x12
++#define SPI_PS_INPUT_CNTL_24__FP16_INTERP_MODE__SHIFT 0x13
++#define SPI_PS_INPUT_CNTL_24__USE_DEFAULT_ATTR1__SHIFT 0x14
++#define SPI_PS_INPUT_CNTL_24__DEFAULT_VAL_ATTR1__SHIFT 0x15
++#define SPI_PS_INPUT_CNTL_24__ATTR0_VALID__SHIFT 0x18
++#define SPI_PS_INPUT_CNTL_24__ATTR1_VALID__SHIFT 0x19
++#define SPI_PS_INPUT_CNTL_24__OFFSET_MASK 0x0000003FL
++#define SPI_PS_INPUT_CNTL_24__DEFAULT_VAL_MASK 0x00000300L
++#define SPI_PS_INPUT_CNTL_24__FLAT_SHADE_MASK 0x00000400L
++#define SPI_PS_INPUT_CNTL_24__DUP_MASK 0x00040000L
++#define SPI_PS_INPUT_CNTL_24__FP16_INTERP_MODE_MASK 0x00080000L
++#define SPI_PS_INPUT_CNTL_24__USE_DEFAULT_ATTR1_MASK 0x00100000L
++#define SPI_PS_INPUT_CNTL_24__DEFAULT_VAL_ATTR1_MASK 0x00600000L
++#define SPI_PS_INPUT_CNTL_24__ATTR0_VALID_MASK 0x01000000L
++#define SPI_PS_INPUT_CNTL_24__ATTR1_VALID_MASK 0x02000000L
++//SPI_PS_INPUT_CNTL_25
++#define SPI_PS_INPUT_CNTL_25__OFFSET__SHIFT 0x0
++#define SPI_PS_INPUT_CNTL_25__DEFAULT_VAL__SHIFT 0x8
++#define SPI_PS_INPUT_CNTL_25__FLAT_SHADE__SHIFT 0xa
++#define SPI_PS_INPUT_CNTL_25__DUP__SHIFT 0x12
++#define SPI_PS_INPUT_CNTL_25__FP16_INTERP_MODE__SHIFT 0x13
++#define SPI_PS_INPUT_CNTL_25__USE_DEFAULT_ATTR1__SHIFT 0x14
++#define SPI_PS_INPUT_CNTL_25__DEFAULT_VAL_ATTR1__SHIFT 0x15
++#define SPI_PS_INPUT_CNTL_25__ATTR0_VALID__SHIFT 0x18
++#define SPI_PS_INPUT_CNTL_25__ATTR1_VALID__SHIFT 0x19
++#define SPI_PS_INPUT_CNTL_25__OFFSET_MASK 0x0000003FL
++#define SPI_PS_INPUT_CNTL_25__DEFAULT_VAL_MASK 0x00000300L
++#define SPI_PS_INPUT_CNTL_25__FLAT_SHADE_MASK 0x00000400L
++#define SPI_PS_INPUT_CNTL_25__DUP_MASK 0x00040000L
++#define SPI_PS_INPUT_CNTL_25__FP16_INTERP_MODE_MASK 0x00080000L
++#define SPI_PS_INPUT_CNTL_25__USE_DEFAULT_ATTR1_MASK 0x00100000L
++#define SPI_PS_INPUT_CNTL_25__DEFAULT_VAL_ATTR1_MASK 0x00600000L
++#define SPI_PS_INPUT_CNTL_25__ATTR0_VALID_MASK 0x01000000L
++#define SPI_PS_INPUT_CNTL_25__ATTR1_VALID_MASK 0x02000000L
++//SPI_PS_INPUT_CNTL_26
++#define SPI_PS_INPUT_CNTL_26__OFFSET__SHIFT 0x0
++#define SPI_PS_INPUT_CNTL_26__DEFAULT_VAL__SHIFT 0x8
++#define SPI_PS_INPUT_CNTL_26__FLAT_SHADE__SHIFT 0xa
++#define SPI_PS_INPUT_CNTL_26__DUP__SHIFT 0x12
++#define SPI_PS_INPUT_CNTL_26__FP16_INTERP_MODE__SHIFT 0x13
++#define SPI_PS_INPUT_CNTL_26__USE_DEFAULT_ATTR1__SHIFT 0x14
++#define SPI_PS_INPUT_CNTL_26__DEFAULT_VAL_ATTR1__SHIFT 0x15
++#define SPI_PS_INPUT_CNTL_26__ATTR0_VALID__SHIFT 0x18
++#define SPI_PS_INPUT_CNTL_26__ATTR1_VALID__SHIFT 0x19
++#define SPI_PS_INPUT_CNTL_26__OFFSET_MASK 0x0000003FL
++#define SPI_PS_INPUT_CNTL_26__DEFAULT_VAL_MASK 0x00000300L
++#define SPI_PS_INPUT_CNTL_26__FLAT_SHADE_MASK 0x00000400L
++#define SPI_PS_INPUT_CNTL_26__DUP_MASK 0x00040000L
++#define SPI_PS_INPUT_CNTL_26__FP16_INTERP_MODE_MASK 0x00080000L
++#define SPI_PS_INPUT_CNTL_26__USE_DEFAULT_ATTR1_MASK 0x00100000L
++#define SPI_PS_INPUT_CNTL_26__DEFAULT_VAL_ATTR1_MASK 0x00600000L
++#define SPI_PS_INPUT_CNTL_26__ATTR0_VALID_MASK 0x01000000L
++#define SPI_PS_INPUT_CNTL_26__ATTR1_VALID_MASK 0x02000000L
++//SPI_PS_INPUT_CNTL_27
++#define SPI_PS_INPUT_CNTL_27__OFFSET__SHIFT 0x0
++#define SPI_PS_INPUT_CNTL_27__DEFAULT_VAL__SHIFT 0x8
++#define SPI_PS_INPUT_CNTL_27__FLAT_SHADE__SHIFT 0xa
++#define SPI_PS_INPUT_CNTL_27__DUP__SHIFT 0x12
++#define SPI_PS_INPUT_CNTL_27__FP16_INTERP_MODE__SHIFT 0x13
++#define SPI_PS_INPUT_CNTL_27__USE_DEFAULT_ATTR1__SHIFT 0x14
++#define SPI_PS_INPUT_CNTL_27__DEFAULT_VAL_ATTR1__SHIFT 0x15
++#define SPI_PS_INPUT_CNTL_27__ATTR0_VALID__SHIFT 0x18
++#define SPI_PS_INPUT_CNTL_27__ATTR1_VALID__SHIFT 0x19
++#define SPI_PS_INPUT_CNTL_27__OFFSET_MASK 0x0000003FL
++#define SPI_PS_INPUT_CNTL_27__DEFAULT_VAL_MASK 0x00000300L
++#define SPI_PS_INPUT_CNTL_27__FLAT_SHADE_MASK 0x00000400L
++#define SPI_PS_INPUT_CNTL_27__DUP_MASK 0x00040000L
++#define SPI_PS_INPUT_CNTL_27__FP16_INTERP_MODE_MASK 0x00080000L
++#define SPI_PS_INPUT_CNTL_27__USE_DEFAULT_ATTR1_MASK 0x00100000L
++#define SPI_PS_INPUT_CNTL_27__DEFAULT_VAL_ATTR1_MASK 0x00600000L
++#define SPI_PS_INPUT_CNTL_27__ATTR0_VALID_MASK 0x01000000L
++#define SPI_PS_INPUT_CNTL_27__ATTR1_VALID_MASK 0x02000000L
++//SPI_PS_INPUT_CNTL_28
++#define SPI_PS_INPUT_CNTL_28__OFFSET__SHIFT 0x0
++#define SPI_PS_INPUT_CNTL_28__DEFAULT_VAL__SHIFT 0x8
++#define SPI_PS_INPUT_CNTL_28__FLAT_SHADE__SHIFT 0xa
++#define SPI_PS_INPUT_CNTL_28__DUP__SHIFT 0x12
++#define SPI_PS_INPUT_CNTL_28__FP16_INTERP_MODE__SHIFT 0x13
++#define SPI_PS_INPUT_CNTL_28__USE_DEFAULT_ATTR1__SHIFT 0x14
++#define SPI_PS_INPUT_CNTL_28__DEFAULT_VAL_ATTR1__SHIFT 0x15
++#define SPI_PS_INPUT_CNTL_28__ATTR0_VALID__SHIFT 0x18
++#define SPI_PS_INPUT_CNTL_28__ATTR1_VALID__SHIFT 0x19
++#define SPI_PS_INPUT_CNTL_28__OFFSET_MASK 0x0000003FL
++#define SPI_PS_INPUT_CNTL_28__DEFAULT_VAL_MASK 0x00000300L
++#define SPI_PS_INPUT_CNTL_28__FLAT_SHADE_MASK 0x00000400L
++#define SPI_PS_INPUT_CNTL_28__DUP_MASK 0x00040000L
++#define SPI_PS_INPUT_CNTL_28__FP16_INTERP_MODE_MASK 0x00080000L
++#define SPI_PS_INPUT_CNTL_28__USE_DEFAULT_ATTR1_MASK 0x00100000L
++#define SPI_PS_INPUT_CNTL_28__DEFAULT_VAL_ATTR1_MASK 0x00600000L
++#define SPI_PS_INPUT_CNTL_28__ATTR0_VALID_MASK 0x01000000L
++#define SPI_PS_INPUT_CNTL_28__ATTR1_VALID_MASK 0x02000000L
++//SPI_PS_INPUT_CNTL_29
++#define SPI_PS_INPUT_CNTL_29__OFFSET__SHIFT 0x0
++#define SPI_PS_INPUT_CNTL_29__DEFAULT_VAL__SHIFT 0x8
++#define SPI_PS_INPUT_CNTL_29__FLAT_SHADE__SHIFT 0xa
++#define SPI_PS_INPUT_CNTL_29__DUP__SHIFT 0x12
++#define SPI_PS_INPUT_CNTL_29__FP16_INTERP_MODE__SHIFT 0x13
++#define SPI_PS_INPUT_CNTL_29__USE_DEFAULT_ATTR1__SHIFT 0x14
++#define SPI_PS_INPUT_CNTL_29__DEFAULT_VAL_ATTR1__SHIFT 0x15
++#define SPI_PS_INPUT_CNTL_29__ATTR0_VALID__SHIFT 0x18
++#define SPI_PS_INPUT_CNTL_29__ATTR1_VALID__SHIFT 0x19
++#define SPI_PS_INPUT_CNTL_29__OFFSET_MASK 0x0000003FL
++#define SPI_PS_INPUT_CNTL_29__DEFAULT_VAL_MASK 0x00000300L
++#define SPI_PS_INPUT_CNTL_29__FLAT_SHADE_MASK 0x00000400L
++#define SPI_PS_INPUT_CNTL_29__DUP_MASK 0x00040000L
++#define SPI_PS_INPUT_CNTL_29__FP16_INTERP_MODE_MASK 0x00080000L
++#define SPI_PS_INPUT_CNTL_29__USE_DEFAULT_ATTR1_MASK 0x00100000L
++#define SPI_PS_INPUT_CNTL_29__DEFAULT_VAL_ATTR1_MASK 0x00600000L
++#define SPI_PS_INPUT_CNTL_29__ATTR0_VALID_MASK 0x01000000L
++#define SPI_PS_INPUT_CNTL_29__ATTR1_VALID_MASK 0x02000000L
++//SPI_PS_INPUT_CNTL_30
++#define SPI_PS_INPUT_CNTL_30__OFFSET__SHIFT 0x0
++#define SPI_PS_INPUT_CNTL_30__DEFAULT_VAL__SHIFT 0x8
++#define SPI_PS_INPUT_CNTL_30__FLAT_SHADE__SHIFT 0xa
++#define SPI_PS_INPUT_CNTL_30__DUP__SHIFT 0x12
++#define SPI_PS_INPUT_CNTL_30__FP16_INTERP_MODE__SHIFT 0x13
++#define SPI_PS_INPUT_CNTL_30__USE_DEFAULT_ATTR1__SHIFT 0x14
++#define SPI_PS_INPUT_CNTL_30__DEFAULT_VAL_ATTR1__SHIFT 0x15
++#define SPI_PS_INPUT_CNTL_30__ATTR0_VALID__SHIFT 0x18
++#define SPI_PS_INPUT_CNTL_30__ATTR1_VALID__SHIFT 0x19
++#define SPI_PS_INPUT_CNTL_30__OFFSET_MASK 0x0000003FL
++#define SPI_PS_INPUT_CNTL_30__DEFAULT_VAL_MASK 0x00000300L
++#define SPI_PS_INPUT_CNTL_30__FLAT_SHADE_MASK 0x00000400L
++#define SPI_PS_INPUT_CNTL_30__DUP_MASK 0x00040000L
++#define SPI_PS_INPUT_CNTL_30__FP16_INTERP_MODE_MASK 0x00080000L
++#define SPI_PS_INPUT_CNTL_30__USE_DEFAULT_ATTR1_MASK 0x00100000L
++#define SPI_PS_INPUT_CNTL_30__DEFAULT_VAL_ATTR1_MASK 0x00600000L
++#define SPI_PS_INPUT_CNTL_30__ATTR0_VALID_MASK 0x01000000L
++#define SPI_PS_INPUT_CNTL_30__ATTR1_VALID_MASK 0x02000000L
++//SPI_PS_INPUT_CNTL_31
++#define SPI_PS_INPUT_CNTL_31__OFFSET__SHIFT 0x0
++#define SPI_PS_INPUT_CNTL_31__DEFAULT_VAL__SHIFT 0x8
++#define SPI_PS_INPUT_CNTL_31__FLAT_SHADE__SHIFT 0xa
++#define SPI_PS_INPUT_CNTL_31__DUP__SHIFT 0x12
++#define SPI_PS_INPUT_CNTL_31__FP16_INTERP_MODE__SHIFT 0x13
++#define SPI_PS_INPUT_CNTL_31__USE_DEFAULT_ATTR1__SHIFT 0x14
++#define SPI_PS_INPUT_CNTL_31__DEFAULT_VAL_ATTR1__SHIFT 0x15
++#define SPI_PS_INPUT_CNTL_31__ATTR0_VALID__SHIFT 0x18
++#define SPI_PS_INPUT_CNTL_31__ATTR1_VALID__SHIFT 0x19
++#define SPI_PS_INPUT_CNTL_31__OFFSET_MASK 0x0000003FL
++#define SPI_PS_INPUT_CNTL_31__DEFAULT_VAL_MASK 0x00000300L
++#define SPI_PS_INPUT_CNTL_31__FLAT_SHADE_MASK 0x00000400L
++#define SPI_PS_INPUT_CNTL_31__DUP_MASK 0x00040000L
++#define SPI_PS_INPUT_CNTL_31__FP16_INTERP_MODE_MASK 0x00080000L
++#define SPI_PS_INPUT_CNTL_31__USE_DEFAULT_ATTR1_MASK 0x00100000L
++#define SPI_PS_INPUT_CNTL_31__DEFAULT_VAL_ATTR1_MASK 0x00600000L
++#define SPI_PS_INPUT_CNTL_31__ATTR0_VALID_MASK 0x01000000L
++#define SPI_PS_INPUT_CNTL_31__ATTR1_VALID_MASK 0x02000000L
++//SPI_VS_OUT_CONFIG
++#define SPI_VS_OUT_CONFIG__VS_EXPORT_COUNT__SHIFT 0x1
++#define SPI_VS_OUT_CONFIG__VS_HALF_PACK__SHIFT 0x6
++#define SPI_VS_OUT_CONFIG__VS_EXPORT_COUNT_MASK 0x0000003EL
++#define SPI_VS_OUT_CONFIG__VS_HALF_PACK_MASK 0x00000040L
++//SPI_PS_INPUT_ENA
++#define SPI_PS_INPUT_ENA__PERSP_SAMPLE_ENA__SHIFT 0x0
++#define SPI_PS_INPUT_ENA__PERSP_CENTER_ENA__SHIFT 0x1
++#define SPI_PS_INPUT_ENA__PERSP_CENTROID_ENA__SHIFT 0x2
++#define SPI_PS_INPUT_ENA__PERSP_PULL_MODEL_ENA__SHIFT 0x3
++#define SPI_PS_INPUT_ENA__LINEAR_SAMPLE_ENA__SHIFT 0x4
++#define SPI_PS_INPUT_ENA__LINEAR_CENTER_ENA__SHIFT 0x5
++#define SPI_PS_INPUT_ENA__LINEAR_CENTROID_ENA__SHIFT 0x6
++#define SPI_PS_INPUT_ENA__LINE_STIPPLE_TEX_ENA__SHIFT 0x7
++#define SPI_PS_INPUT_ENA__POS_X_FLOAT_ENA__SHIFT 0x8
++#define SPI_PS_INPUT_ENA__POS_Y_FLOAT_ENA__SHIFT 0x9
++#define SPI_PS_INPUT_ENA__POS_Z_FLOAT_ENA__SHIFT 0xa
++#define SPI_PS_INPUT_ENA__POS_W_FLOAT_ENA__SHIFT 0xb
++#define SPI_PS_INPUT_ENA__FRONT_FACE_ENA__SHIFT 0xc
++#define SPI_PS_INPUT_ENA__ANCILLARY_ENA__SHIFT 0xd
++#define SPI_PS_INPUT_ENA__SAMPLE_COVERAGE_ENA__SHIFT 0xe
++#define SPI_PS_INPUT_ENA__POS_FIXED_PT_ENA__SHIFT 0xf
++#define SPI_PS_INPUT_ENA__PERSP_SAMPLE_ENA_MASK 0x00000001L
++#define SPI_PS_INPUT_ENA__PERSP_CENTER_ENA_MASK 0x00000002L
++#define SPI_PS_INPUT_ENA__PERSP_CENTROID_ENA_MASK 0x00000004L
++#define SPI_PS_INPUT_ENA__PERSP_PULL_MODEL_ENA_MASK 0x00000008L
++#define SPI_PS_INPUT_ENA__LINEAR_SAMPLE_ENA_MASK 0x00000010L
++#define SPI_PS_INPUT_ENA__LINEAR_CENTER_ENA_MASK 0x00000020L
++#define SPI_PS_INPUT_ENA__LINEAR_CENTROID_ENA_MASK 0x00000040L
++#define SPI_PS_INPUT_ENA__LINE_STIPPLE_TEX_ENA_MASK 0x00000080L
++#define SPI_PS_INPUT_ENA__POS_X_FLOAT_ENA_MASK 0x00000100L
++#define SPI_PS_INPUT_ENA__POS_Y_FLOAT_ENA_MASK 0x00000200L
++#define SPI_PS_INPUT_ENA__POS_Z_FLOAT_ENA_MASK 0x00000400L
++#define SPI_PS_INPUT_ENA__POS_W_FLOAT_ENA_MASK 0x00000800L
++#define SPI_PS_INPUT_ENA__FRONT_FACE_ENA_MASK 0x00001000L
++#define SPI_PS_INPUT_ENA__ANCILLARY_ENA_MASK 0x00002000L
++#define SPI_PS_INPUT_ENA__SAMPLE_COVERAGE_ENA_MASK 0x00004000L
++#define SPI_PS_INPUT_ENA__POS_FIXED_PT_ENA_MASK 0x00008000L
++//SPI_PS_INPUT_ADDR
++#define SPI_PS_INPUT_ADDR__PERSP_SAMPLE_ENA__SHIFT 0x0
++#define SPI_PS_INPUT_ADDR__PERSP_CENTER_ENA__SHIFT 0x1
++#define SPI_PS_INPUT_ADDR__PERSP_CENTROID_ENA__SHIFT 0x2
++#define SPI_PS_INPUT_ADDR__PERSP_PULL_MODEL_ENA__SHIFT 0x3
++#define SPI_PS_INPUT_ADDR__LINEAR_SAMPLE_ENA__SHIFT 0x4
++#define SPI_PS_INPUT_ADDR__LINEAR_CENTER_ENA__SHIFT 0x5
++#define SPI_PS_INPUT_ADDR__LINEAR_CENTROID_ENA__SHIFT 0x6
++#define SPI_PS_INPUT_ADDR__LINE_STIPPLE_TEX_ENA__SHIFT 0x7
++#define SPI_PS_INPUT_ADDR__POS_X_FLOAT_ENA__SHIFT 0x8
++#define SPI_PS_INPUT_ADDR__POS_Y_FLOAT_ENA__SHIFT 0x9
++#define SPI_PS_INPUT_ADDR__POS_Z_FLOAT_ENA__SHIFT 0xa
++#define SPI_PS_INPUT_ADDR__POS_W_FLOAT_ENA__SHIFT 0xb
++#define SPI_PS_INPUT_ADDR__FRONT_FACE_ENA__SHIFT 0xc
++#define SPI_PS_INPUT_ADDR__ANCILLARY_ENA__SHIFT 0xd
++#define SPI_PS_INPUT_ADDR__SAMPLE_COVERAGE_ENA__SHIFT 0xe
++#define SPI_PS_INPUT_ADDR__POS_FIXED_PT_ENA__SHIFT 0xf
++#define SPI_PS_INPUT_ADDR__PERSP_SAMPLE_ENA_MASK 0x00000001L
++#define SPI_PS_INPUT_ADDR__PERSP_CENTER_ENA_MASK 0x00000002L
++#define SPI_PS_INPUT_ADDR__PERSP_CENTROID_ENA_MASK 0x00000004L
++#define SPI_PS_INPUT_ADDR__PERSP_PULL_MODEL_ENA_MASK 0x00000008L
++#define SPI_PS_INPUT_ADDR__LINEAR_SAMPLE_ENA_MASK 0x00000010L
++#define SPI_PS_INPUT_ADDR__LINEAR_CENTER_ENA_MASK 0x00000020L
++#define SPI_PS_INPUT_ADDR__LINEAR_CENTROID_ENA_MASK 0x00000040L
++#define SPI_PS_INPUT_ADDR__LINE_STIPPLE_TEX_ENA_MASK 0x00000080L
++#define SPI_PS_INPUT_ADDR__POS_X_FLOAT_ENA_MASK 0x00000100L
++#define SPI_PS_INPUT_ADDR__POS_Y_FLOAT_ENA_MASK 0x00000200L
++#define SPI_PS_INPUT_ADDR__POS_Z_FLOAT_ENA_MASK 0x00000400L
++#define SPI_PS_INPUT_ADDR__POS_W_FLOAT_ENA_MASK 0x00000800L
++#define SPI_PS_INPUT_ADDR__FRONT_FACE_ENA_MASK 0x00001000L
++#define SPI_PS_INPUT_ADDR__ANCILLARY_ENA_MASK 0x00002000L
++#define SPI_PS_INPUT_ADDR__SAMPLE_COVERAGE_ENA_MASK 0x00004000L
++#define SPI_PS_INPUT_ADDR__POS_FIXED_PT_ENA_MASK 0x00008000L
++//SPI_INTERP_CONTROL_0
++#define SPI_INTERP_CONTROL_0__FLAT_SHADE_ENA__SHIFT 0x0
++#define SPI_INTERP_CONTROL_0__PNT_SPRITE_ENA__SHIFT 0x1
++#define SPI_INTERP_CONTROL_0__PNT_SPRITE_OVRD_X__SHIFT 0x2
++#define SPI_INTERP_CONTROL_0__PNT_SPRITE_OVRD_Y__SHIFT 0x5
++#define SPI_INTERP_CONTROL_0__PNT_SPRITE_OVRD_Z__SHIFT 0x8
++#define SPI_INTERP_CONTROL_0__PNT_SPRITE_OVRD_W__SHIFT 0xb
++#define SPI_INTERP_CONTROL_0__PNT_SPRITE_TOP_1__SHIFT 0xe
++#define SPI_INTERP_CONTROL_0__FLAT_SHADE_ENA_MASK 0x00000001L
++#define SPI_INTERP_CONTROL_0__PNT_SPRITE_ENA_MASK 0x00000002L
++#define SPI_INTERP_CONTROL_0__PNT_SPRITE_OVRD_X_MASK 0x0000001CL
++#define SPI_INTERP_CONTROL_0__PNT_SPRITE_OVRD_Y_MASK 0x000000E0L
++#define SPI_INTERP_CONTROL_0__PNT_SPRITE_OVRD_Z_MASK 0x00000700L
++#define SPI_INTERP_CONTROL_0__PNT_SPRITE_OVRD_W_MASK 0x00003800L
++#define SPI_INTERP_CONTROL_0__PNT_SPRITE_TOP_1_MASK 0x00004000L
++//SPI_PS_IN_CONTROL
++#define SPI_PS_IN_CONTROL__NUM_INTERP__SHIFT 0x0
++#define SPI_PS_IN_CONTROL__PARAM_GEN__SHIFT 0x6
++#define SPI_PS_IN_CONTROL__OFFCHIP_PARAM_EN__SHIFT 0x7
++#define SPI_PS_IN_CONTROL__LATE_PC_DEALLOC__SHIFT 0x8
++#define SPI_PS_IN_CONTROL__BC_OPTIMIZE_DISABLE__SHIFT 0xe
++#define SPI_PS_IN_CONTROL__NUM_INTERP_MASK 0x0000003FL
++#define SPI_PS_IN_CONTROL__PARAM_GEN_MASK 0x00000040L
++#define SPI_PS_IN_CONTROL__OFFCHIP_PARAM_EN_MASK 0x00000080L
++#define SPI_PS_IN_CONTROL__LATE_PC_DEALLOC_MASK 0x00000100L
++#define SPI_PS_IN_CONTROL__BC_OPTIMIZE_DISABLE_MASK 0x00004000L
++//SPI_BARYC_CNTL
++#define SPI_BARYC_CNTL__PERSP_CENTER_CNTL__SHIFT 0x0
++#define SPI_BARYC_CNTL__PERSP_CENTROID_CNTL__SHIFT 0x4
++#define SPI_BARYC_CNTL__LINEAR_CENTER_CNTL__SHIFT 0x8
++#define SPI_BARYC_CNTL__LINEAR_CENTROID_CNTL__SHIFT 0xc
++#define SPI_BARYC_CNTL__POS_FLOAT_LOCATION__SHIFT 0x10
++#define SPI_BARYC_CNTL__POS_FLOAT_ULC__SHIFT 0x14
++#define SPI_BARYC_CNTL__FRONT_FACE_ALL_BITS__SHIFT 0x18
++#define SPI_BARYC_CNTL__PERSP_CENTER_CNTL_MASK 0x00000001L
++#define SPI_BARYC_CNTL__PERSP_CENTROID_CNTL_MASK 0x00000010L
++#define SPI_BARYC_CNTL__LINEAR_CENTER_CNTL_MASK 0x00000100L
++#define SPI_BARYC_CNTL__LINEAR_CENTROID_CNTL_MASK 0x00001000L
++#define SPI_BARYC_CNTL__POS_FLOAT_LOCATION_MASK 0x00030000L
++#define SPI_BARYC_CNTL__POS_FLOAT_ULC_MASK 0x00100000L
++#define SPI_BARYC_CNTL__FRONT_FACE_ALL_BITS_MASK 0x01000000L
++//SPI_TMPRING_SIZE
++#define SPI_TMPRING_SIZE__WAVES__SHIFT 0x0
++#define SPI_TMPRING_SIZE__WAVESIZE__SHIFT 0xc
++#define SPI_TMPRING_SIZE__WAVES_MASK 0x00000FFFL
++#define SPI_TMPRING_SIZE__WAVESIZE_MASK 0x01FFF000L
++//SPI_SHADER_POS_FORMAT
++#define SPI_SHADER_POS_FORMAT__POS0_EXPORT_FORMAT__SHIFT 0x0
++#define SPI_SHADER_POS_FORMAT__POS1_EXPORT_FORMAT__SHIFT 0x4
++#define SPI_SHADER_POS_FORMAT__POS2_EXPORT_FORMAT__SHIFT 0x8
++#define SPI_SHADER_POS_FORMAT__POS3_EXPORT_FORMAT__SHIFT 0xc
++#define SPI_SHADER_POS_FORMAT__POS0_EXPORT_FORMAT_MASK 0x0000000FL
++#define SPI_SHADER_POS_FORMAT__POS1_EXPORT_FORMAT_MASK 0x000000F0L
++#define SPI_SHADER_POS_FORMAT__POS2_EXPORT_FORMAT_MASK 0x00000F00L
++#define SPI_SHADER_POS_FORMAT__POS3_EXPORT_FORMAT_MASK 0x0000F000L
++//SPI_SHADER_Z_FORMAT
++#define SPI_SHADER_Z_FORMAT__Z_EXPORT_FORMAT__SHIFT 0x0
++#define SPI_SHADER_Z_FORMAT__Z_EXPORT_FORMAT_MASK 0x0000000FL
++//SPI_SHADER_COL_FORMAT
++#define SPI_SHADER_COL_FORMAT__COL0_EXPORT_FORMAT__SHIFT 0x0
++#define SPI_SHADER_COL_FORMAT__COL1_EXPORT_FORMAT__SHIFT 0x4
++#define SPI_SHADER_COL_FORMAT__COL2_EXPORT_FORMAT__SHIFT 0x8
++#define SPI_SHADER_COL_FORMAT__COL3_EXPORT_FORMAT__SHIFT 0xc
++#define SPI_SHADER_COL_FORMAT__COL4_EXPORT_FORMAT__SHIFT 0x10
++#define SPI_SHADER_COL_FORMAT__COL5_EXPORT_FORMAT__SHIFT 0x14
++#define SPI_SHADER_COL_FORMAT__COL6_EXPORT_FORMAT__SHIFT 0x18
++#define SPI_SHADER_COL_FORMAT__COL7_EXPORT_FORMAT__SHIFT 0x1c
++#define SPI_SHADER_COL_FORMAT__COL0_EXPORT_FORMAT_MASK 0x0000000FL
++#define SPI_SHADER_COL_FORMAT__COL1_EXPORT_FORMAT_MASK 0x000000F0L
++#define SPI_SHADER_COL_FORMAT__COL2_EXPORT_FORMAT_MASK 0x00000F00L
++#define SPI_SHADER_COL_FORMAT__COL3_EXPORT_FORMAT_MASK 0x0000F000L
++#define SPI_SHADER_COL_FORMAT__COL4_EXPORT_FORMAT_MASK 0x000F0000L
++#define SPI_SHADER_COL_FORMAT__COL5_EXPORT_FORMAT_MASK 0x00F00000L
++#define SPI_SHADER_COL_FORMAT__COL6_EXPORT_FORMAT_MASK 0x0F000000L
++#define SPI_SHADER_COL_FORMAT__COL7_EXPORT_FORMAT_MASK 0xF0000000L
++//SX_PS_DOWNCONVERT
++#define SX_PS_DOWNCONVERT__MRT0__SHIFT 0x0
++#define SX_PS_DOWNCONVERT__MRT1__SHIFT 0x4
++#define SX_PS_DOWNCONVERT__MRT2__SHIFT 0x8
++#define SX_PS_DOWNCONVERT__MRT3__SHIFT 0xc
++#define SX_PS_DOWNCONVERT__MRT4__SHIFT 0x10
++#define SX_PS_DOWNCONVERT__MRT5__SHIFT 0x14
++#define SX_PS_DOWNCONVERT__MRT6__SHIFT 0x18
++#define SX_PS_DOWNCONVERT__MRT7__SHIFT 0x1c
++#define SX_PS_DOWNCONVERT__MRT0_MASK 0x0000000FL
++#define SX_PS_DOWNCONVERT__MRT1_MASK 0x000000F0L
++#define SX_PS_DOWNCONVERT__MRT2_MASK 0x00000F00L
++#define SX_PS_DOWNCONVERT__MRT3_MASK 0x0000F000L
++#define SX_PS_DOWNCONVERT__MRT4_MASK 0x000F0000L
++#define SX_PS_DOWNCONVERT__MRT5_MASK 0x00F00000L
++#define SX_PS_DOWNCONVERT__MRT6_MASK 0x0F000000L
++#define SX_PS_DOWNCONVERT__MRT7_MASK 0xF0000000L
++//SX_BLEND_OPT_EPSILON
++#define SX_BLEND_OPT_EPSILON__MRT0_EPSILON__SHIFT 0x0
++#define SX_BLEND_OPT_EPSILON__MRT1_EPSILON__SHIFT 0x4
++#define SX_BLEND_OPT_EPSILON__MRT2_EPSILON__SHIFT 0x8
++#define SX_BLEND_OPT_EPSILON__MRT3_EPSILON__SHIFT 0xc
++#define SX_BLEND_OPT_EPSILON__MRT4_EPSILON__SHIFT 0x10
++#define SX_BLEND_OPT_EPSILON__MRT5_EPSILON__SHIFT 0x14
++#define SX_BLEND_OPT_EPSILON__MRT6_EPSILON__SHIFT 0x18
++#define SX_BLEND_OPT_EPSILON__MRT7_EPSILON__SHIFT 0x1c
++#define SX_BLEND_OPT_EPSILON__MRT0_EPSILON_MASK 0x0000000FL
++#define SX_BLEND_OPT_EPSILON__MRT1_EPSILON_MASK 0x000000F0L
++#define SX_BLEND_OPT_EPSILON__MRT2_EPSILON_MASK 0x00000F00L
++#define SX_BLEND_OPT_EPSILON__MRT3_EPSILON_MASK 0x0000F000L
++#define SX_BLEND_OPT_EPSILON__MRT4_EPSILON_MASK 0x000F0000L
++#define SX_BLEND_OPT_EPSILON__MRT5_EPSILON_MASK 0x00F00000L
++#define SX_BLEND_OPT_EPSILON__MRT6_EPSILON_MASK 0x0F000000L
++#define SX_BLEND_OPT_EPSILON__MRT7_EPSILON_MASK 0xF0000000L
++//SX_BLEND_OPT_CONTROL
++#define SX_BLEND_OPT_CONTROL__MRT0_COLOR_OPT_DISABLE__SHIFT 0x0
++#define SX_BLEND_OPT_CONTROL__MRT0_ALPHA_OPT_DISABLE__SHIFT 0x1
++#define SX_BLEND_OPT_CONTROL__MRT1_COLOR_OPT_DISABLE__SHIFT 0x4
++#define SX_BLEND_OPT_CONTROL__MRT1_ALPHA_OPT_DISABLE__SHIFT 0x5
++#define SX_BLEND_OPT_CONTROL__MRT2_COLOR_OPT_DISABLE__SHIFT 0x8
++#define SX_BLEND_OPT_CONTROL__MRT2_ALPHA_OPT_DISABLE__SHIFT 0x9
++#define SX_BLEND_OPT_CONTROL__MRT3_COLOR_OPT_DISABLE__SHIFT 0xc
++#define SX_BLEND_OPT_CONTROL__MRT3_ALPHA_OPT_DISABLE__SHIFT 0xd
++#define SX_BLEND_OPT_CONTROL__MRT4_COLOR_OPT_DISABLE__SHIFT 0x10
++#define SX_BLEND_OPT_CONTROL__MRT4_ALPHA_OPT_DISABLE__SHIFT 0x11
++#define SX_BLEND_OPT_CONTROL__MRT5_COLOR_OPT_DISABLE__SHIFT 0x14
++#define SX_BLEND_OPT_CONTROL__MRT5_ALPHA_OPT_DISABLE__SHIFT 0x15
++#define SX_BLEND_OPT_CONTROL__MRT6_COLOR_OPT_DISABLE__SHIFT 0x18
++#define SX_BLEND_OPT_CONTROL__MRT6_ALPHA_OPT_DISABLE__SHIFT 0x19
++#define SX_BLEND_OPT_CONTROL__MRT7_COLOR_OPT_DISABLE__SHIFT 0x1c
++#define SX_BLEND_OPT_CONTROL__MRT7_ALPHA_OPT_DISABLE__SHIFT 0x1d
++#define SX_BLEND_OPT_CONTROL__PIXEN_ZERO_OPT_DISABLE__SHIFT 0x1f
++#define SX_BLEND_OPT_CONTROL__MRT0_COLOR_OPT_DISABLE_MASK 0x00000001L
++#define SX_BLEND_OPT_CONTROL__MRT0_ALPHA_OPT_DISABLE_MASK 0x00000002L
++#define SX_BLEND_OPT_CONTROL__MRT1_COLOR_OPT_DISABLE_MASK 0x00000010L
++#define SX_BLEND_OPT_CONTROL__MRT1_ALPHA_OPT_DISABLE_MASK 0x00000020L
++#define SX_BLEND_OPT_CONTROL__MRT2_COLOR_OPT_DISABLE_MASK 0x00000100L
++#define SX_BLEND_OPT_CONTROL__MRT2_ALPHA_OPT_DISABLE_MASK 0x00000200L
++#define SX_BLEND_OPT_CONTROL__MRT3_COLOR_OPT_DISABLE_MASK 0x00001000L
++#define SX_BLEND_OPT_CONTROL__MRT3_ALPHA_OPT_DISABLE_MASK 0x00002000L
++#define SX_BLEND_OPT_CONTROL__MRT4_COLOR_OPT_DISABLE_MASK 0x00010000L
++#define SX_BLEND_OPT_CONTROL__MRT4_ALPHA_OPT_DISABLE_MASK 0x00020000L
++#define SX_BLEND_OPT_CONTROL__MRT5_COLOR_OPT_DISABLE_MASK 0x00100000L
++#define SX_BLEND_OPT_CONTROL__MRT5_ALPHA_OPT_DISABLE_MASK 0x00200000L
++#define SX_BLEND_OPT_CONTROL__MRT6_COLOR_OPT_DISABLE_MASK 0x01000000L
++#define SX_BLEND_OPT_CONTROL__MRT6_ALPHA_OPT_DISABLE_MASK 0x02000000L
++#define SX_BLEND_OPT_CONTROL__MRT7_COLOR_OPT_DISABLE_MASK 0x10000000L
++#define SX_BLEND_OPT_CONTROL__MRT7_ALPHA_OPT_DISABLE_MASK 0x20000000L
++#define SX_BLEND_OPT_CONTROL__PIXEN_ZERO_OPT_DISABLE_MASK 0x80000000L
++//SX_MRT0_BLEND_OPT
++#define SX_MRT0_BLEND_OPT__COLOR_SRC_OPT__SHIFT 0x0
++#define SX_MRT0_BLEND_OPT__COLOR_DST_OPT__SHIFT 0x4
++#define SX_MRT0_BLEND_OPT__COLOR_COMB_FCN__SHIFT 0x8
++#define SX_MRT0_BLEND_OPT__ALPHA_SRC_OPT__SHIFT 0x10
++#define SX_MRT0_BLEND_OPT__ALPHA_DST_OPT__SHIFT 0x14
++#define SX_MRT0_BLEND_OPT__ALPHA_COMB_FCN__SHIFT 0x18
++#define SX_MRT0_BLEND_OPT__COLOR_SRC_OPT_MASK 0x00000007L
++#define SX_MRT0_BLEND_OPT__COLOR_DST_OPT_MASK 0x00000070L
++#define SX_MRT0_BLEND_OPT__COLOR_COMB_FCN_MASK 0x00000700L
++#define SX_MRT0_BLEND_OPT__ALPHA_SRC_OPT_MASK 0x00070000L
++#define SX_MRT0_BLEND_OPT__ALPHA_DST_OPT_MASK 0x00700000L
++#define SX_MRT0_BLEND_OPT__ALPHA_COMB_FCN_MASK 0x07000000L
++//SX_MRT1_BLEND_OPT
++#define SX_MRT1_BLEND_OPT__COLOR_SRC_OPT__SHIFT 0x0
++#define SX_MRT1_BLEND_OPT__COLOR_DST_OPT__SHIFT 0x4
++#define SX_MRT1_BLEND_OPT__COLOR_COMB_FCN__SHIFT 0x8
++#define SX_MRT1_BLEND_OPT__ALPHA_SRC_OPT__SHIFT 0x10
++#define SX_MRT1_BLEND_OPT__ALPHA_DST_OPT__SHIFT 0x14
++#define SX_MRT1_BLEND_OPT__ALPHA_COMB_FCN__SHIFT 0x18
++#define SX_MRT1_BLEND_OPT__COLOR_SRC_OPT_MASK 0x00000007L
++#define SX_MRT1_BLEND_OPT__COLOR_DST_OPT_MASK 0x00000070L
++#define SX_MRT1_BLEND_OPT__COLOR_COMB_FCN_MASK 0x00000700L
++#define SX_MRT1_BLEND_OPT__ALPHA_SRC_OPT_MASK 0x00070000L
++#define SX_MRT1_BLEND_OPT__ALPHA_DST_OPT_MASK 0x00700000L
++#define SX_MRT1_BLEND_OPT__ALPHA_COMB_FCN_MASK 0x07000000L
++//SX_MRT2_BLEND_OPT
++#define SX_MRT2_BLEND_OPT__COLOR_SRC_OPT__SHIFT 0x0
++#define SX_MRT2_BLEND_OPT__COLOR_DST_OPT__SHIFT 0x4
++#define SX_MRT2_BLEND_OPT__COLOR_COMB_FCN__SHIFT 0x8
++#define SX_MRT2_BLEND_OPT__ALPHA_SRC_OPT__SHIFT 0x10
++#define SX_MRT2_BLEND_OPT__ALPHA_DST_OPT__SHIFT 0x14
++#define SX_MRT2_BLEND_OPT__ALPHA_COMB_FCN__SHIFT 0x18
++#define SX_MRT2_BLEND_OPT__COLOR_SRC_OPT_MASK 0x00000007L
++#define SX_MRT2_BLEND_OPT__COLOR_DST_OPT_MASK 0x00000070L
++#define SX_MRT2_BLEND_OPT__COLOR_COMB_FCN_MASK 0x00000700L
++#define SX_MRT2_BLEND_OPT__ALPHA_SRC_OPT_MASK 0x00070000L
++#define SX_MRT2_BLEND_OPT__ALPHA_DST_OPT_MASK 0x00700000L
++#define SX_MRT2_BLEND_OPT__ALPHA_COMB_FCN_MASK 0x07000000L
++//SX_MRT3_BLEND_OPT
++#define SX_MRT3_BLEND_OPT__COLOR_SRC_OPT__SHIFT 0x0
++#define SX_MRT3_BLEND_OPT__COLOR_DST_OPT__SHIFT 0x4
++#define SX_MRT3_BLEND_OPT__COLOR_COMB_FCN__SHIFT 0x8
++#define SX_MRT3_BLEND_OPT__ALPHA_SRC_OPT__SHIFT 0x10
++#define SX_MRT3_BLEND_OPT__ALPHA_DST_OPT__SHIFT 0x14
++#define SX_MRT3_BLEND_OPT__ALPHA_COMB_FCN__SHIFT 0x18
++#define SX_MRT3_BLEND_OPT__COLOR_SRC_OPT_MASK 0x00000007L
++#define SX_MRT3_BLEND_OPT__COLOR_DST_OPT_MASK 0x00000070L
++#define SX_MRT3_BLEND_OPT__COLOR_COMB_FCN_MASK 0x00000700L
++#define SX_MRT3_BLEND_OPT__ALPHA_SRC_OPT_MASK 0x00070000L
++#define SX_MRT3_BLEND_OPT__ALPHA_DST_OPT_MASK 0x00700000L
++#define SX_MRT3_BLEND_OPT__ALPHA_COMB_FCN_MASK 0x07000000L
++//SX_MRT4_BLEND_OPT
++#define SX_MRT4_BLEND_OPT__COLOR_SRC_OPT__SHIFT 0x0
++#define SX_MRT4_BLEND_OPT__COLOR_DST_OPT__SHIFT 0x4
++#define SX_MRT4_BLEND_OPT__COLOR_COMB_FCN__SHIFT 0x8
++#define SX_MRT4_BLEND_OPT__ALPHA_SRC_OPT__SHIFT 0x10
++#define SX_MRT4_BLEND_OPT__ALPHA_DST_OPT__SHIFT 0x14
++#define SX_MRT4_BLEND_OPT__ALPHA_COMB_FCN__SHIFT 0x18
++#define SX_MRT4_BLEND_OPT__COLOR_SRC_OPT_MASK 0x00000007L
++#define SX_MRT4_BLEND_OPT__COLOR_DST_OPT_MASK 0x00000070L
++#define SX_MRT4_BLEND_OPT__COLOR_COMB_FCN_MASK 0x00000700L
++#define SX_MRT4_BLEND_OPT__ALPHA_SRC_OPT_MASK 0x00070000L
++#define SX_MRT4_BLEND_OPT__ALPHA_DST_OPT_MASK 0x00700000L
++#define SX_MRT4_BLEND_OPT__ALPHA_COMB_FCN_MASK 0x07000000L
++//SX_MRT5_BLEND_OPT
++#define SX_MRT5_BLEND_OPT__COLOR_SRC_OPT__SHIFT 0x0
++#define SX_MRT5_BLEND_OPT__COLOR_DST_OPT__SHIFT 0x4
++#define SX_MRT5_BLEND_OPT__COLOR_COMB_FCN__SHIFT 0x8
++#define SX_MRT5_BLEND_OPT__ALPHA_SRC_OPT__SHIFT 0x10
++#define SX_MRT5_BLEND_OPT__ALPHA_DST_OPT__SHIFT 0x14
++#define SX_MRT5_BLEND_OPT__ALPHA_COMB_FCN__SHIFT 0x18
++#define SX_MRT5_BLEND_OPT__COLOR_SRC_OPT_MASK 0x00000007L
++#define SX_MRT5_BLEND_OPT__COLOR_DST_OPT_MASK 0x00000070L
++#define SX_MRT5_BLEND_OPT__COLOR_COMB_FCN_MASK 0x00000700L
++#define SX_MRT5_BLEND_OPT__ALPHA_SRC_OPT_MASK 0x00070000L
++#define SX_MRT5_BLEND_OPT__ALPHA_DST_OPT_MASK 0x00700000L
++#define SX_MRT5_BLEND_OPT__ALPHA_COMB_FCN_MASK 0x07000000L
++//SX_MRT6_BLEND_OPT
++#define SX_MRT6_BLEND_OPT__COLOR_SRC_OPT__SHIFT 0x0
++#define SX_MRT6_BLEND_OPT__COLOR_DST_OPT__SHIFT 0x4
++#define SX_MRT6_BLEND_OPT__COLOR_COMB_FCN__SHIFT 0x8
++#define SX_MRT6_BLEND_OPT__ALPHA_SRC_OPT__SHIFT 0x10
++#define SX_MRT6_BLEND_OPT__ALPHA_DST_OPT__SHIFT 0x14
++#define SX_MRT6_BLEND_OPT__ALPHA_COMB_FCN__SHIFT 0x18
++#define SX_MRT6_BLEND_OPT__COLOR_SRC_OPT_MASK 0x00000007L
++#define SX_MRT6_BLEND_OPT__COLOR_DST_OPT_MASK 0x00000070L
++#define SX_MRT6_BLEND_OPT__COLOR_COMB_FCN_MASK 0x00000700L
++#define SX_MRT6_BLEND_OPT__ALPHA_SRC_OPT_MASK 0x00070000L
++#define SX_MRT6_BLEND_OPT__ALPHA_DST_OPT_MASK 0x00700000L
++#define SX_MRT6_BLEND_OPT__ALPHA_COMB_FCN_MASK 0x07000000L
++//SX_MRT7_BLEND_OPT
++#define SX_MRT7_BLEND_OPT__COLOR_SRC_OPT__SHIFT 0x0
++#define SX_MRT7_BLEND_OPT__COLOR_DST_OPT__SHIFT 0x4
++#define SX_MRT7_BLEND_OPT__COLOR_COMB_FCN__SHIFT 0x8
++#define SX_MRT7_BLEND_OPT__ALPHA_SRC_OPT__SHIFT 0x10
++#define SX_MRT7_BLEND_OPT__ALPHA_DST_OPT__SHIFT 0x14
++#define SX_MRT7_BLEND_OPT__ALPHA_COMB_FCN__SHIFT 0x18
++#define SX_MRT7_BLEND_OPT__COLOR_SRC_OPT_MASK 0x00000007L
++#define SX_MRT7_BLEND_OPT__COLOR_DST_OPT_MASK 0x00000070L
++#define SX_MRT7_BLEND_OPT__COLOR_COMB_FCN_MASK 0x00000700L
++#define SX_MRT7_BLEND_OPT__ALPHA_SRC_OPT_MASK 0x00070000L
++#define SX_MRT7_BLEND_OPT__ALPHA_DST_OPT_MASK 0x00700000L
++#define SX_MRT7_BLEND_OPT__ALPHA_COMB_FCN_MASK 0x07000000L
++//CB_BLEND0_CONTROL
++#define CB_BLEND0_CONTROL__COLOR_SRCBLEND__SHIFT 0x0
++#define CB_BLEND0_CONTROL__COLOR_COMB_FCN__SHIFT 0x5
++#define CB_BLEND0_CONTROL__COLOR_DESTBLEND__SHIFT 0x8
++#define CB_BLEND0_CONTROL__ALPHA_SRCBLEND__SHIFT 0x10
++#define CB_BLEND0_CONTROL__ALPHA_COMB_FCN__SHIFT 0x15
++#define CB_BLEND0_CONTROL__ALPHA_DESTBLEND__SHIFT 0x18
++#define CB_BLEND0_CONTROL__SEPARATE_ALPHA_BLEND__SHIFT 0x1d
++#define CB_BLEND0_CONTROL__ENABLE__SHIFT 0x1e
++#define CB_BLEND0_CONTROL__DISABLE_ROP3__SHIFT 0x1f
++#define CB_BLEND0_CONTROL__COLOR_SRCBLEND_MASK 0x0000001FL
++#define CB_BLEND0_CONTROL__COLOR_COMB_FCN_MASK 0x000000E0L
++#define CB_BLEND0_CONTROL__COLOR_DESTBLEND_MASK 0x00001F00L
++#define CB_BLEND0_CONTROL__ALPHA_SRCBLEND_MASK 0x001F0000L
++#define CB_BLEND0_CONTROL__ALPHA_COMB_FCN_MASK 0x00E00000L
++#define CB_BLEND0_CONTROL__ALPHA_DESTBLEND_MASK 0x1F000000L
++#define CB_BLEND0_CONTROL__SEPARATE_ALPHA_BLEND_MASK 0x20000000L
++#define CB_BLEND0_CONTROL__ENABLE_MASK 0x40000000L
++#define CB_BLEND0_CONTROL__DISABLE_ROP3_MASK 0x80000000L
++//CB_BLEND1_CONTROL
++#define CB_BLEND1_CONTROL__COLOR_SRCBLEND__SHIFT 0x0
++#define CB_BLEND1_CONTROL__COLOR_COMB_FCN__SHIFT 0x5
++#define CB_BLEND1_CONTROL__COLOR_DESTBLEND__SHIFT 0x8
++#define CB_BLEND1_CONTROL__ALPHA_SRCBLEND__SHIFT 0x10
++#define CB_BLEND1_CONTROL__ALPHA_COMB_FCN__SHIFT 0x15
++#define CB_BLEND1_CONTROL__ALPHA_DESTBLEND__SHIFT 0x18
++#define CB_BLEND1_CONTROL__SEPARATE_ALPHA_BLEND__SHIFT 0x1d
++#define CB_BLEND1_CONTROL__ENABLE__SHIFT 0x1e
++#define CB_BLEND1_CONTROL__DISABLE_ROP3__SHIFT 0x1f
++#define CB_BLEND1_CONTROL__COLOR_SRCBLEND_MASK 0x0000001FL
++#define CB_BLEND1_CONTROL__COLOR_COMB_FCN_MASK 0x000000E0L
++#define CB_BLEND1_CONTROL__COLOR_DESTBLEND_MASK 0x00001F00L
++#define CB_BLEND1_CONTROL__ALPHA_SRCBLEND_MASK 0x001F0000L
++#define CB_BLEND1_CONTROL__ALPHA_COMB_FCN_MASK 0x00E00000L
++#define CB_BLEND1_CONTROL__ALPHA_DESTBLEND_MASK 0x1F000000L
++#define CB_BLEND1_CONTROL__SEPARATE_ALPHA_BLEND_MASK 0x20000000L
++#define CB_BLEND1_CONTROL__ENABLE_MASK 0x40000000L
++#define CB_BLEND1_CONTROL__DISABLE_ROP3_MASK 0x80000000L
++//CB_BLEND2_CONTROL
++#define CB_BLEND2_CONTROL__COLOR_SRCBLEND__SHIFT 0x0
++#define CB_BLEND2_CONTROL__COLOR_COMB_FCN__SHIFT 0x5
++#define CB_BLEND2_CONTROL__COLOR_DESTBLEND__SHIFT 0x8
++#define CB_BLEND2_CONTROL__ALPHA_SRCBLEND__SHIFT 0x10
++#define CB_BLEND2_CONTROL__ALPHA_COMB_FCN__SHIFT 0x15
++#define CB_BLEND2_CONTROL__ALPHA_DESTBLEND__SHIFT 0x18
++#define CB_BLEND2_CONTROL__SEPARATE_ALPHA_BLEND__SHIFT 0x1d
++#define CB_BLEND2_CONTROL__ENABLE__SHIFT 0x1e
++#define CB_BLEND2_CONTROL__DISABLE_ROP3__SHIFT 0x1f
++#define CB_BLEND2_CONTROL__COLOR_SRCBLEND_MASK 0x0000001FL
++#define CB_BLEND2_CONTROL__COLOR_COMB_FCN_MASK 0x000000E0L
++#define CB_BLEND2_CONTROL__COLOR_DESTBLEND_MASK 0x00001F00L
++#define CB_BLEND2_CONTROL__ALPHA_SRCBLEND_MASK 0x001F0000L
++#define CB_BLEND2_CONTROL__ALPHA_COMB_FCN_MASK 0x00E00000L
++#define CB_BLEND2_CONTROL__ALPHA_DESTBLEND_MASK 0x1F000000L
++#define CB_BLEND2_CONTROL__SEPARATE_ALPHA_BLEND_MASK 0x20000000L
++#define CB_BLEND2_CONTROL__ENABLE_MASK 0x40000000L
++#define CB_BLEND2_CONTROL__DISABLE_ROP3_MASK 0x80000000L
++//CB_BLEND3_CONTROL
++#define CB_BLEND3_CONTROL__COLOR_SRCBLEND__SHIFT 0x0
++#define CB_BLEND3_CONTROL__COLOR_COMB_FCN__SHIFT 0x5
++#define CB_BLEND3_CONTROL__COLOR_DESTBLEND__SHIFT 0x8
++#define CB_BLEND3_CONTROL__ALPHA_SRCBLEND__SHIFT 0x10
++#define CB_BLEND3_CONTROL__ALPHA_COMB_FCN__SHIFT 0x15
++#define CB_BLEND3_CONTROL__ALPHA_DESTBLEND__SHIFT 0x18
++#define CB_BLEND3_CONTROL__SEPARATE_ALPHA_BLEND__SHIFT 0x1d
++#define CB_BLEND3_CONTROL__ENABLE__SHIFT 0x1e
++#define CB_BLEND3_CONTROL__DISABLE_ROP3__SHIFT 0x1f
++#define CB_BLEND3_CONTROL__COLOR_SRCBLEND_MASK 0x0000001FL
++#define CB_BLEND3_CONTROL__COLOR_COMB_FCN_MASK 0x000000E0L
++#define CB_BLEND3_CONTROL__COLOR_DESTBLEND_MASK 0x00001F00L
++#define CB_BLEND3_CONTROL__ALPHA_SRCBLEND_MASK 0x001F0000L
++#define CB_BLEND3_CONTROL__ALPHA_COMB_FCN_MASK 0x00E00000L
++#define CB_BLEND3_CONTROL__ALPHA_DESTBLEND_MASK 0x1F000000L
++#define CB_BLEND3_CONTROL__SEPARATE_ALPHA_BLEND_MASK 0x20000000L
++#define CB_BLEND3_CONTROL__ENABLE_MASK 0x40000000L
++#define CB_BLEND3_CONTROL__DISABLE_ROP3_MASK 0x80000000L
++//CB_BLEND4_CONTROL
++#define CB_BLEND4_CONTROL__COLOR_SRCBLEND__SHIFT 0x0
++#define CB_BLEND4_CONTROL__COLOR_COMB_FCN__SHIFT 0x5
++#define CB_BLEND4_CONTROL__COLOR_DESTBLEND__SHIFT 0x8
++#define CB_BLEND4_CONTROL__ALPHA_SRCBLEND__SHIFT 0x10
++#define CB_BLEND4_CONTROL__ALPHA_COMB_FCN__SHIFT 0x15
++#define CB_BLEND4_CONTROL__ALPHA_DESTBLEND__SHIFT 0x18
++#define CB_BLEND4_CONTROL__SEPARATE_ALPHA_BLEND__SHIFT 0x1d
++#define CB_BLEND4_CONTROL__ENABLE__SHIFT 0x1e
++#define CB_BLEND4_CONTROL__DISABLE_ROP3__SHIFT 0x1f
++#define CB_BLEND4_CONTROL__COLOR_SRCBLEND_MASK 0x0000001FL
++#define CB_BLEND4_CONTROL__COLOR_COMB_FCN_MASK 0x000000E0L
++#define CB_BLEND4_CONTROL__COLOR_DESTBLEND_MASK 0x00001F00L
++#define CB_BLEND4_CONTROL__ALPHA_SRCBLEND_MASK 0x001F0000L
++#define CB_BLEND4_CONTROL__ALPHA_COMB_FCN_MASK 0x00E00000L
++#define CB_BLEND4_CONTROL__ALPHA_DESTBLEND_MASK 0x1F000000L
++#define CB_BLEND4_CONTROL__SEPARATE_ALPHA_BLEND_MASK 0x20000000L
++#define CB_BLEND4_CONTROL__ENABLE_MASK 0x40000000L
++#define CB_BLEND4_CONTROL__DISABLE_ROP3_MASK 0x80000000L
++//CB_BLEND5_CONTROL
++#define CB_BLEND5_CONTROL__COLOR_SRCBLEND__SHIFT 0x0
++#define CB_BLEND5_CONTROL__COLOR_COMB_FCN__SHIFT 0x5
++#define CB_BLEND5_CONTROL__COLOR_DESTBLEND__SHIFT 0x8
++#define CB_BLEND5_CONTROL__ALPHA_SRCBLEND__SHIFT 0x10
++#define CB_BLEND5_CONTROL__ALPHA_COMB_FCN__SHIFT 0x15
++#define CB_BLEND5_CONTROL__ALPHA_DESTBLEND__SHIFT 0x18
++#define CB_BLEND5_CONTROL__SEPARATE_ALPHA_BLEND__SHIFT 0x1d
++#define CB_BLEND5_CONTROL__ENABLE__SHIFT 0x1e
++#define CB_BLEND5_CONTROL__DISABLE_ROP3__SHIFT 0x1f
++#define CB_BLEND5_CONTROL__COLOR_SRCBLEND_MASK 0x0000001FL
++#define CB_BLEND5_CONTROL__COLOR_COMB_FCN_MASK 0x000000E0L
++#define CB_BLEND5_CONTROL__COLOR_DESTBLEND_MASK 0x00001F00L
++#define CB_BLEND5_CONTROL__ALPHA_SRCBLEND_MASK 0x001F0000L
++#define CB_BLEND5_CONTROL__ALPHA_COMB_FCN_MASK 0x00E00000L
++#define CB_BLEND5_CONTROL__ALPHA_DESTBLEND_MASK 0x1F000000L
++#define CB_BLEND5_CONTROL__SEPARATE_ALPHA_BLEND_MASK 0x20000000L
++#define CB_BLEND5_CONTROL__ENABLE_MASK 0x40000000L
++#define CB_BLEND5_CONTROL__DISABLE_ROP3_MASK 0x80000000L
++//CB_BLEND6_CONTROL
++#define CB_BLEND6_CONTROL__COLOR_SRCBLEND__SHIFT 0x0
++#define CB_BLEND6_CONTROL__COLOR_COMB_FCN__SHIFT 0x5
++#define CB_BLEND6_CONTROL__COLOR_DESTBLEND__SHIFT 0x8
++#define CB_BLEND6_CONTROL__ALPHA_SRCBLEND__SHIFT 0x10
++#define CB_BLEND6_CONTROL__ALPHA_COMB_FCN__SHIFT 0x15
++#define CB_BLEND6_CONTROL__ALPHA_DESTBLEND__SHIFT 0x18
++#define CB_BLEND6_CONTROL__SEPARATE_ALPHA_BLEND__SHIFT 0x1d
++#define CB_BLEND6_CONTROL__ENABLE__SHIFT 0x1e
++#define CB_BLEND6_CONTROL__DISABLE_ROP3__SHIFT 0x1f
++#define CB_BLEND6_CONTROL__COLOR_SRCBLEND_MASK 0x0000001FL
++#define CB_BLEND6_CONTROL__COLOR_COMB_FCN_MASK 0x000000E0L
++#define CB_BLEND6_CONTROL__COLOR_DESTBLEND_MASK 0x00001F00L
++#define CB_BLEND6_CONTROL__ALPHA_SRCBLEND_MASK 0x001F0000L
++#define CB_BLEND6_CONTROL__ALPHA_COMB_FCN_MASK 0x00E00000L
++#define CB_BLEND6_CONTROL__ALPHA_DESTBLEND_MASK 0x1F000000L
++#define CB_BLEND6_CONTROL__SEPARATE_ALPHA_BLEND_MASK 0x20000000L
++#define CB_BLEND6_CONTROL__ENABLE_MASK 0x40000000L
++#define CB_BLEND6_CONTROL__DISABLE_ROP3_MASK 0x80000000L
++//CB_BLEND7_CONTROL
++#define CB_BLEND7_CONTROL__COLOR_SRCBLEND__SHIFT 0x0
++#define CB_BLEND7_CONTROL__COLOR_COMB_FCN__SHIFT 0x5
++#define CB_BLEND7_CONTROL__COLOR_DESTBLEND__SHIFT 0x8
++#define CB_BLEND7_CONTROL__ALPHA_SRCBLEND__SHIFT 0x10
++#define CB_BLEND7_CONTROL__ALPHA_COMB_FCN__SHIFT 0x15
++#define CB_BLEND7_CONTROL__ALPHA_DESTBLEND__SHIFT 0x18
++#define CB_BLEND7_CONTROL__SEPARATE_ALPHA_BLEND__SHIFT 0x1d
++#define CB_BLEND7_CONTROL__ENABLE__SHIFT 0x1e
++#define CB_BLEND7_CONTROL__DISABLE_ROP3__SHIFT 0x1f
++#define CB_BLEND7_CONTROL__COLOR_SRCBLEND_MASK 0x0000001FL
++#define CB_BLEND7_CONTROL__COLOR_COMB_FCN_MASK 0x000000E0L
++#define CB_BLEND7_CONTROL__COLOR_DESTBLEND_MASK 0x00001F00L
++#define CB_BLEND7_CONTROL__ALPHA_SRCBLEND_MASK 0x001F0000L
++#define CB_BLEND7_CONTROL__ALPHA_COMB_FCN_MASK 0x00E00000L
++#define CB_BLEND7_CONTROL__ALPHA_DESTBLEND_MASK 0x1F000000L
++#define CB_BLEND7_CONTROL__SEPARATE_ALPHA_BLEND_MASK 0x20000000L
++#define CB_BLEND7_CONTROL__ENABLE_MASK 0x40000000L
++#define CB_BLEND7_CONTROL__DISABLE_ROP3_MASK 0x80000000L
++//CB_MRT0_EPITCH
++#define CB_MRT0_EPITCH__EPITCH__SHIFT 0x0
++#define CB_MRT0_EPITCH__EPITCH_MASK 0x0000FFFFL
++//CB_MRT1_EPITCH
++#define CB_MRT1_EPITCH__EPITCH__SHIFT 0x0
++#define CB_MRT1_EPITCH__EPITCH_MASK 0x0000FFFFL
++//CB_MRT2_EPITCH
++#define CB_MRT2_EPITCH__EPITCH__SHIFT 0x0
++#define CB_MRT2_EPITCH__EPITCH_MASK 0x0000FFFFL
++//CB_MRT3_EPITCH
++#define CB_MRT3_EPITCH__EPITCH__SHIFT 0x0
++#define CB_MRT3_EPITCH__EPITCH_MASK 0x0000FFFFL
++//CB_MRT4_EPITCH
++#define CB_MRT4_EPITCH__EPITCH__SHIFT 0x0
++#define CB_MRT4_EPITCH__EPITCH_MASK 0x0000FFFFL
++//CB_MRT5_EPITCH
++#define CB_MRT5_EPITCH__EPITCH__SHIFT 0x0
++#define CB_MRT5_EPITCH__EPITCH_MASK 0x0000FFFFL
++//CB_MRT6_EPITCH
++#define CB_MRT6_EPITCH__EPITCH__SHIFT 0x0
++#define CB_MRT6_EPITCH__EPITCH_MASK 0x0000FFFFL
++//CB_MRT7_EPITCH
++#define CB_MRT7_EPITCH__EPITCH__SHIFT 0x0
++#define CB_MRT7_EPITCH__EPITCH_MASK 0x0000FFFFL
++//CS_COPY_STATE
++#define CS_COPY_STATE__SRC_STATE_ID__SHIFT 0x0
++#define CS_COPY_STATE__SRC_STATE_ID_MASK 0x00000007L
++//GFX_COPY_STATE
++#define GFX_COPY_STATE__SRC_STATE_ID__SHIFT 0x0
++#define GFX_COPY_STATE__SRC_STATE_ID_MASK 0x00000007L
++//PA_CL_POINT_X_RAD
++#define PA_CL_POINT_X_RAD__DATA_REGISTER__SHIFT 0x0
++#define PA_CL_POINT_X_RAD__DATA_REGISTER_MASK 0xFFFFFFFFL
++//PA_CL_POINT_Y_RAD
++#define PA_CL_POINT_Y_RAD__DATA_REGISTER__SHIFT 0x0
++#define PA_CL_POINT_Y_RAD__DATA_REGISTER_MASK 0xFFFFFFFFL
++//PA_CL_POINT_SIZE
++#define PA_CL_POINT_SIZE__DATA_REGISTER__SHIFT 0x0
++#define PA_CL_POINT_SIZE__DATA_REGISTER_MASK 0xFFFFFFFFL
++//PA_CL_POINT_CULL_RAD
++#define PA_CL_POINT_CULL_RAD__DATA_REGISTER__SHIFT 0x0
++#define PA_CL_POINT_CULL_RAD__DATA_REGISTER_MASK 0xFFFFFFFFL
++//VGT_DMA_BASE_HI
++#define VGT_DMA_BASE_HI__BASE_ADDR__SHIFT 0x0
++#define VGT_DMA_BASE_HI__BASE_ADDR_MASK 0x0000FFFFL
++//VGT_DMA_BASE
++#define VGT_DMA_BASE__BASE_ADDR__SHIFT 0x0
++#define VGT_DMA_BASE__BASE_ADDR_MASK 0xFFFFFFFFL
++//VGT_DRAW_INITIATOR
++#define VGT_DRAW_INITIATOR__SOURCE_SELECT__SHIFT 0x0
++#define VGT_DRAW_INITIATOR__MAJOR_MODE__SHIFT 0x2
++#define VGT_DRAW_INITIATOR__SPRITE_EN_R6XX__SHIFT 0x4
++#define VGT_DRAW_INITIATOR__NOT_EOP__SHIFT 0x5
++#define VGT_DRAW_INITIATOR__USE_OPAQUE__SHIFT 0x6
++#define VGT_DRAW_INITIATOR__UNROLLED_INST__SHIFT 0x7
++#define VGT_DRAW_INITIATOR__GRBM_SKEW_NO_DEC__SHIFT 0x8
++#define VGT_DRAW_INITIATOR__REG_RT_INDEX__SHIFT 0x1d
++#define VGT_DRAW_INITIATOR__SOURCE_SELECT_MASK 0x00000003L
++#define VGT_DRAW_INITIATOR__MAJOR_MODE_MASK 0x0000000CL
++#define VGT_DRAW_INITIATOR__SPRITE_EN_R6XX_MASK 0x00000010L
++#define VGT_DRAW_INITIATOR__NOT_EOP_MASK 0x00000020L
++#define VGT_DRAW_INITIATOR__USE_OPAQUE_MASK 0x00000040L
++#define VGT_DRAW_INITIATOR__UNROLLED_INST_MASK 0x00000080L
++#define VGT_DRAW_INITIATOR__GRBM_SKEW_NO_DEC_MASK 0x00000100L
++#define VGT_DRAW_INITIATOR__REG_RT_INDEX_MASK 0xE0000000L
++//VGT_IMMED_DATA
++#define VGT_IMMED_DATA__DATA__SHIFT 0x0
++#define VGT_IMMED_DATA__DATA_MASK 0xFFFFFFFFL
++//VGT_EVENT_ADDRESS_REG
++#define VGT_EVENT_ADDRESS_REG__ADDRESS_LOW__SHIFT 0x0
++#define VGT_EVENT_ADDRESS_REG__ADDRESS_LOW_MASK 0x0FFFFFFFL
++//DB_DEPTH_CONTROL
++#define DB_DEPTH_CONTROL__STENCIL_ENABLE__SHIFT 0x0
++#define DB_DEPTH_CONTROL__Z_ENABLE__SHIFT 0x1
++#define DB_DEPTH_CONTROL__Z_WRITE_ENABLE__SHIFT 0x2
++#define DB_DEPTH_CONTROL__DEPTH_BOUNDS_ENABLE__SHIFT 0x3
++#define DB_DEPTH_CONTROL__ZFUNC__SHIFT 0x4
++#define DB_DEPTH_CONTROL__BACKFACE_ENABLE__SHIFT 0x7
++#define DB_DEPTH_CONTROL__STENCILFUNC__SHIFT 0x8
++#define DB_DEPTH_CONTROL__STENCILFUNC_BF__SHIFT 0x14
++#define DB_DEPTH_CONTROL__ENABLE_COLOR_WRITES_ON_DEPTH_FAIL__SHIFT 0x1e
++#define DB_DEPTH_CONTROL__DISABLE_COLOR_WRITES_ON_DEPTH_PASS__SHIFT 0x1f
++#define DB_DEPTH_CONTROL__STENCIL_ENABLE_MASK 0x00000001L
++#define DB_DEPTH_CONTROL__Z_ENABLE_MASK 0x00000002L
++#define DB_DEPTH_CONTROL__Z_WRITE_ENABLE_MASK 0x00000004L
++#define DB_DEPTH_CONTROL__DEPTH_BOUNDS_ENABLE_MASK 0x00000008L
++#define DB_DEPTH_CONTROL__ZFUNC_MASK 0x00000070L
++#define DB_DEPTH_CONTROL__BACKFACE_ENABLE_MASK 0x00000080L
++#define DB_DEPTH_CONTROL__STENCILFUNC_MASK 0x00000700L
++#define DB_DEPTH_CONTROL__STENCILFUNC_BF_MASK 0x00700000L
++#define DB_DEPTH_CONTROL__ENABLE_COLOR_WRITES_ON_DEPTH_FAIL_MASK 0x40000000L
++#define DB_DEPTH_CONTROL__DISABLE_COLOR_WRITES_ON_DEPTH_PASS_MASK 0x80000000L
++//DB_EQAA
++#define DB_EQAA__MAX_ANCHOR_SAMPLES__SHIFT 0x0
++#define DB_EQAA__PS_ITER_SAMPLES__SHIFT 0x4
++#define DB_EQAA__MASK_EXPORT_NUM_SAMPLES__SHIFT 0x8
++#define DB_EQAA__ALPHA_TO_MASK_NUM_SAMPLES__SHIFT 0xc
++#define DB_EQAA__HIGH_QUALITY_INTERSECTIONS__SHIFT 0x10
++#define DB_EQAA__INCOHERENT_EQAA_READS__SHIFT 0x11
++#define DB_EQAA__INTERPOLATE_COMP_Z__SHIFT 0x12
++#define DB_EQAA__INTERPOLATE_SRC_Z__SHIFT 0x13
++#define DB_EQAA__STATIC_ANCHOR_ASSOCIATIONS__SHIFT 0x14
++#define DB_EQAA__ALPHA_TO_MASK_EQAA_DISABLE__SHIFT 0x15
++#define DB_EQAA__OVERRASTERIZATION_AMOUNT__SHIFT 0x18
++#define DB_EQAA__ENABLE_POSTZ_OVERRASTERIZATION__SHIFT 0x1b
++#define DB_EQAA__MAX_ANCHOR_SAMPLES_MASK 0x00000007L
++#define DB_EQAA__PS_ITER_SAMPLES_MASK 0x00000070L
++#define DB_EQAA__MASK_EXPORT_NUM_SAMPLES_MASK 0x00000700L
++#define DB_EQAA__ALPHA_TO_MASK_NUM_SAMPLES_MASK 0x00007000L
++#define DB_EQAA__HIGH_QUALITY_INTERSECTIONS_MASK 0x00010000L
++#define DB_EQAA__INCOHERENT_EQAA_READS_MASK 0x00020000L
++#define DB_EQAA__INTERPOLATE_COMP_Z_MASK 0x00040000L
++#define DB_EQAA__INTERPOLATE_SRC_Z_MASK 0x00080000L
++#define DB_EQAA__STATIC_ANCHOR_ASSOCIATIONS_MASK 0x00100000L
++#define DB_EQAA__ALPHA_TO_MASK_EQAA_DISABLE_MASK 0x00200000L
++#define DB_EQAA__OVERRASTERIZATION_AMOUNT_MASK 0x07000000L
++#define DB_EQAA__ENABLE_POSTZ_OVERRASTERIZATION_MASK 0x08000000L
++//CB_COLOR_CONTROL
++#define CB_COLOR_CONTROL__DISABLE_DUAL_QUAD__SHIFT 0x0
++#define CB_COLOR_CONTROL__DEGAMMA_ENABLE__SHIFT 0x3
++#define CB_COLOR_CONTROL__MODE__SHIFT 0x4
++#define CB_COLOR_CONTROL__ROP3__SHIFT 0x10
++#define CB_COLOR_CONTROL__DISABLE_DUAL_QUAD_MASK 0x00000001L
++#define CB_COLOR_CONTROL__DEGAMMA_ENABLE_MASK 0x00000008L
++#define CB_COLOR_CONTROL__MODE_MASK 0x00000070L
++#define CB_COLOR_CONTROL__ROP3_MASK 0x00FF0000L
++//DB_SHADER_CONTROL
++#define DB_SHADER_CONTROL__Z_EXPORT_ENABLE__SHIFT 0x0
++#define DB_SHADER_CONTROL__STENCIL_TEST_VAL_EXPORT_ENABLE__SHIFT 0x1
++#define DB_SHADER_CONTROL__STENCIL_OP_VAL_EXPORT_ENABLE__SHIFT 0x2
++#define DB_SHADER_CONTROL__Z_ORDER__SHIFT 0x4
++#define DB_SHADER_CONTROL__KILL_ENABLE__SHIFT 0x6
++#define DB_SHADER_CONTROL__COVERAGE_TO_MASK_ENABLE__SHIFT 0x7
++#define DB_SHADER_CONTROL__MASK_EXPORT_ENABLE__SHIFT 0x8
++#define DB_SHADER_CONTROL__EXEC_ON_HIER_FAIL__SHIFT 0x9
++#define DB_SHADER_CONTROL__EXEC_ON_NOOP__SHIFT 0xa
++#define DB_SHADER_CONTROL__ALPHA_TO_MASK_DISABLE__SHIFT 0xb
++#define DB_SHADER_CONTROL__DEPTH_BEFORE_SHADER__SHIFT 0xc
++#define DB_SHADER_CONTROL__CONSERVATIVE_Z_EXPORT__SHIFT 0xd
++#define DB_SHADER_CONTROL__DUAL_QUAD_DISABLE__SHIFT 0xf
++#define DB_SHADER_CONTROL__PRIMITIVE_ORDERED_PIXEL_SHADER__SHIFT 0x10
++#define DB_SHADER_CONTROL__EXEC_IF_OVERLAPPED__SHIFT 0x11
++#define DB_SHADER_CONTROL__POPS_OVERLAP_NUM_SAMPLES__SHIFT 0x14
++#define DB_SHADER_CONTROL__Z_EXPORT_ENABLE_MASK 0x00000001L
++#define DB_SHADER_CONTROL__STENCIL_TEST_VAL_EXPORT_ENABLE_MASK 0x00000002L
++#define DB_SHADER_CONTROL__STENCIL_OP_VAL_EXPORT_ENABLE_MASK 0x00000004L
++#define DB_SHADER_CONTROL__Z_ORDER_MASK 0x00000030L
++#define DB_SHADER_CONTROL__KILL_ENABLE_MASK 0x00000040L
++#define DB_SHADER_CONTROL__COVERAGE_TO_MASK_ENABLE_MASK 0x00000080L
++#define DB_SHADER_CONTROL__MASK_EXPORT_ENABLE_MASK 0x00000100L
++#define DB_SHADER_CONTROL__EXEC_ON_HIER_FAIL_MASK 0x00000200L
++#define DB_SHADER_CONTROL__EXEC_ON_NOOP_MASK 0x00000400L
++#define DB_SHADER_CONTROL__ALPHA_TO_MASK_DISABLE_MASK 0x00000800L
++#define DB_SHADER_CONTROL__DEPTH_BEFORE_SHADER_MASK 0x00001000L
++#define DB_SHADER_CONTROL__CONSERVATIVE_Z_EXPORT_MASK 0x00006000L
++#define DB_SHADER_CONTROL__DUAL_QUAD_DISABLE_MASK 0x00008000L
++#define DB_SHADER_CONTROL__PRIMITIVE_ORDERED_PIXEL_SHADER_MASK 0x00010000L
++#define DB_SHADER_CONTROL__EXEC_IF_OVERLAPPED_MASK 0x00020000L
++#define DB_SHADER_CONTROL__POPS_OVERLAP_NUM_SAMPLES_MASK 0x00700000L
++//PA_CL_CLIP_CNTL
++#define PA_CL_CLIP_CNTL__UCP_ENA_0__SHIFT 0x0
++#define PA_CL_CLIP_CNTL__UCP_ENA_1__SHIFT 0x1
++#define PA_CL_CLIP_CNTL__UCP_ENA_2__SHIFT 0x2
++#define PA_CL_CLIP_CNTL__UCP_ENA_3__SHIFT 0x3
++#define PA_CL_CLIP_CNTL__UCP_ENA_4__SHIFT 0x4
++#define PA_CL_CLIP_CNTL__UCP_ENA_5__SHIFT 0x5
++#define PA_CL_CLIP_CNTL__PS_UCP_Y_SCALE_NEG__SHIFT 0xd
++#define PA_CL_CLIP_CNTL__PS_UCP_MODE__SHIFT 0xe
++#define PA_CL_CLIP_CNTL__CLIP_DISABLE__SHIFT 0x10
++#define PA_CL_CLIP_CNTL__UCP_CULL_ONLY_ENA__SHIFT 0x11
++#define PA_CL_CLIP_CNTL__BOUNDARY_EDGE_FLAG_ENA__SHIFT 0x12
++#define PA_CL_CLIP_CNTL__DX_CLIP_SPACE_DEF__SHIFT 0x13
++#define PA_CL_CLIP_CNTL__DIS_CLIP_ERR_DETECT__SHIFT 0x14
++#define PA_CL_CLIP_CNTL__VTX_KILL_OR__SHIFT 0x15
++#define PA_CL_CLIP_CNTL__DX_RASTERIZATION_KILL__SHIFT 0x16
++#define PA_CL_CLIP_CNTL__DX_LINEAR_ATTR_CLIP_ENA__SHIFT 0x18
++#define PA_CL_CLIP_CNTL__VTE_VPORT_PROVOKE_DISABLE__SHIFT 0x19
++#define PA_CL_CLIP_CNTL__ZCLIP_NEAR_DISABLE__SHIFT 0x1a
++#define PA_CL_CLIP_CNTL__ZCLIP_FAR_DISABLE__SHIFT 0x1b
++#define PA_CL_CLIP_CNTL__UCP_ENA_0_MASK 0x00000001L
++#define PA_CL_CLIP_CNTL__UCP_ENA_1_MASK 0x00000002L
++#define PA_CL_CLIP_CNTL__UCP_ENA_2_MASK 0x00000004L
++#define PA_CL_CLIP_CNTL__UCP_ENA_3_MASK 0x00000008L
++#define PA_CL_CLIP_CNTL__UCP_ENA_4_MASK 0x00000010L
++#define PA_CL_CLIP_CNTL__UCP_ENA_5_MASK 0x00000020L
++#define PA_CL_CLIP_CNTL__PS_UCP_Y_SCALE_NEG_MASK 0x00002000L
++#define PA_CL_CLIP_CNTL__PS_UCP_MODE_MASK 0x0000C000L
++#define PA_CL_CLIP_CNTL__CLIP_DISABLE_MASK 0x00010000L
++#define PA_CL_CLIP_CNTL__UCP_CULL_ONLY_ENA_MASK 0x00020000L
++#define PA_CL_CLIP_CNTL__BOUNDARY_EDGE_FLAG_ENA_MASK 0x00040000L
++#define PA_CL_CLIP_CNTL__DX_CLIP_SPACE_DEF_MASK 0x00080000L
++#define PA_CL_CLIP_CNTL__DIS_CLIP_ERR_DETECT_MASK 0x00100000L
++#define PA_CL_CLIP_CNTL__VTX_KILL_OR_MASK 0x00200000L
++#define PA_CL_CLIP_CNTL__DX_RASTERIZATION_KILL_MASK 0x00400000L
++#define PA_CL_CLIP_CNTL__DX_LINEAR_ATTR_CLIP_ENA_MASK 0x01000000L
++#define PA_CL_CLIP_CNTL__VTE_VPORT_PROVOKE_DISABLE_MASK 0x02000000L
++#define PA_CL_CLIP_CNTL__ZCLIP_NEAR_DISABLE_MASK 0x04000000L
++#define PA_CL_CLIP_CNTL__ZCLIP_FAR_DISABLE_MASK 0x08000000L
++//PA_SU_SC_MODE_CNTL
++#define PA_SU_SC_MODE_CNTL__CULL_FRONT__SHIFT 0x0
++#define PA_SU_SC_MODE_CNTL__CULL_BACK__SHIFT 0x1
++#define PA_SU_SC_MODE_CNTL__FACE__SHIFT 0x2
++#define PA_SU_SC_MODE_CNTL__POLY_MODE__SHIFT 0x3
++#define PA_SU_SC_MODE_CNTL__POLYMODE_FRONT_PTYPE__SHIFT 0x5
++#define PA_SU_SC_MODE_CNTL__POLYMODE_BACK_PTYPE__SHIFT 0x8
++#define PA_SU_SC_MODE_CNTL__POLY_OFFSET_FRONT_ENABLE__SHIFT 0xb
++#define PA_SU_SC_MODE_CNTL__POLY_OFFSET_BACK_ENABLE__SHIFT 0xc
++#define PA_SU_SC_MODE_CNTL__POLY_OFFSET_PARA_ENABLE__SHIFT 0xd
++#define PA_SU_SC_MODE_CNTL__VTX_WINDOW_OFFSET_ENABLE__SHIFT 0x10
++#define PA_SU_SC_MODE_CNTL__PROVOKING_VTX_LAST__SHIFT 0x13
++#define PA_SU_SC_MODE_CNTL__PERSP_CORR_DIS__SHIFT 0x14
++#define PA_SU_SC_MODE_CNTL__MULTI_PRIM_IB_ENA__SHIFT 0x15
++#define PA_SU_SC_MODE_CNTL__RIGHT_TRIANGLE_ALTERNATE_GRADIENT_REF__SHIFT 0x16
++#define PA_SU_SC_MODE_CNTL__NEW_QUAD_DECOMPOSITION__SHIFT 0x17
++#define PA_SU_SC_MODE_CNTL__CULL_FRONT_MASK 0x00000001L
++#define PA_SU_SC_MODE_CNTL__CULL_BACK_MASK 0x00000002L
++#define PA_SU_SC_MODE_CNTL__FACE_MASK 0x00000004L
++#define PA_SU_SC_MODE_CNTL__POLY_MODE_MASK 0x00000018L
++#define PA_SU_SC_MODE_CNTL__POLYMODE_FRONT_PTYPE_MASK 0x000000E0L
++#define PA_SU_SC_MODE_CNTL__POLYMODE_BACK_PTYPE_MASK 0x00000700L
++#define PA_SU_SC_MODE_CNTL__POLY_OFFSET_FRONT_ENABLE_MASK 0x00000800L
++#define PA_SU_SC_MODE_CNTL__POLY_OFFSET_BACK_ENABLE_MASK 0x00001000L
++#define PA_SU_SC_MODE_CNTL__POLY_OFFSET_PARA_ENABLE_MASK 0x00002000L
++#define PA_SU_SC_MODE_CNTL__VTX_WINDOW_OFFSET_ENABLE_MASK 0x00010000L
++#define PA_SU_SC_MODE_CNTL__PROVOKING_VTX_LAST_MASK 0x00080000L
++#define PA_SU_SC_MODE_CNTL__PERSP_CORR_DIS_MASK 0x00100000L
++#define PA_SU_SC_MODE_CNTL__MULTI_PRIM_IB_ENA_MASK 0x00200000L
++#define PA_SU_SC_MODE_CNTL__RIGHT_TRIANGLE_ALTERNATE_GRADIENT_REF_MASK 0x00400000L
++#define PA_SU_SC_MODE_CNTL__NEW_QUAD_DECOMPOSITION_MASK 0x00800000L
++//PA_CL_VTE_CNTL
++#define PA_CL_VTE_CNTL__VPORT_X_SCALE_ENA__SHIFT 0x0
++#define PA_CL_VTE_CNTL__VPORT_X_OFFSET_ENA__SHIFT 0x1
++#define PA_CL_VTE_CNTL__VPORT_Y_SCALE_ENA__SHIFT 0x2
++#define PA_CL_VTE_CNTL__VPORT_Y_OFFSET_ENA__SHIFT 0x3
++#define PA_CL_VTE_CNTL__VPORT_Z_SCALE_ENA__SHIFT 0x4
++#define PA_CL_VTE_CNTL__VPORT_Z_OFFSET_ENA__SHIFT 0x5
++#define PA_CL_VTE_CNTL__VTX_XY_FMT__SHIFT 0x8
++#define PA_CL_VTE_CNTL__VTX_Z_FMT__SHIFT 0x9
++#define PA_CL_VTE_CNTL__VTX_W0_FMT__SHIFT 0xa
++#define PA_CL_VTE_CNTL__PERFCOUNTER_REF__SHIFT 0xb
++#define PA_CL_VTE_CNTL__VPORT_X_SCALE_ENA_MASK 0x00000001L
++#define PA_CL_VTE_CNTL__VPORT_X_OFFSET_ENA_MASK 0x00000002L
++#define PA_CL_VTE_CNTL__VPORT_Y_SCALE_ENA_MASK 0x00000004L
++#define PA_CL_VTE_CNTL__VPORT_Y_OFFSET_ENA_MASK 0x00000008L
++#define PA_CL_VTE_CNTL__VPORT_Z_SCALE_ENA_MASK 0x00000010L
++#define PA_CL_VTE_CNTL__VPORT_Z_OFFSET_ENA_MASK 0x00000020L
++#define PA_CL_VTE_CNTL__VTX_XY_FMT_MASK 0x00000100L
++#define PA_CL_VTE_CNTL__VTX_Z_FMT_MASK 0x00000200L
++#define PA_CL_VTE_CNTL__VTX_W0_FMT_MASK 0x00000400L
++#define PA_CL_VTE_CNTL__PERFCOUNTER_REF_MASK 0x00000800L
++//PA_CL_VS_OUT_CNTL
++#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_0__SHIFT 0x0
++#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_1__SHIFT 0x1
++#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_2__SHIFT 0x2
++#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_3__SHIFT 0x3
++#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_4__SHIFT 0x4
++#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_5__SHIFT 0x5
++#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_6__SHIFT 0x6
++#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_7__SHIFT 0x7
++#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_0__SHIFT 0x8
++#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_1__SHIFT 0x9
++#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_2__SHIFT 0xa
++#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_3__SHIFT 0xb
++#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_4__SHIFT 0xc
++#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_5__SHIFT 0xd
++#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_6__SHIFT 0xe
++#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_7__SHIFT 0xf
++#define PA_CL_VS_OUT_CNTL__USE_VTX_POINT_SIZE__SHIFT 0x10
++#define PA_CL_VS_OUT_CNTL__USE_VTX_EDGE_FLAG__SHIFT 0x11
++#define PA_CL_VS_OUT_CNTL__USE_VTX_RENDER_TARGET_INDX__SHIFT 0x12
++#define PA_CL_VS_OUT_CNTL__USE_VTX_VIEWPORT_INDX__SHIFT 0x13
++#define PA_CL_VS_OUT_CNTL__USE_VTX_KILL_FLAG__SHIFT 0x14
++#define PA_CL_VS_OUT_CNTL__VS_OUT_MISC_VEC_ENA__SHIFT 0x15
++#define PA_CL_VS_OUT_CNTL__VS_OUT_CCDIST0_VEC_ENA__SHIFT 0x16
++#define PA_CL_VS_OUT_CNTL__VS_OUT_CCDIST1_VEC_ENA__SHIFT 0x17
++#define PA_CL_VS_OUT_CNTL__VS_OUT_MISC_SIDE_BUS_ENA__SHIFT 0x18
++#define PA_CL_VS_OUT_CNTL__USE_VTX_GS_CUT_FLAG__SHIFT 0x19
++#define PA_CL_VS_OUT_CNTL__USE_VTX_LINE_WIDTH__SHIFT 0x1a
++#define PA_CL_VS_OUT_CNTL__USE_VTX_SHD_OBJPRIM_ID__SHIFT 0x1b
++#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_0_MASK 0x00000001L
++#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_1_MASK 0x00000002L
++#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_2_MASK 0x00000004L
++#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_3_MASK 0x00000008L
++#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_4_MASK 0x00000010L
++#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_5_MASK 0x00000020L
++#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_6_MASK 0x00000040L
++#define PA_CL_VS_OUT_CNTL__CLIP_DIST_ENA_7_MASK 0x00000080L
++#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_0_MASK 0x00000100L
++#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_1_MASK 0x00000200L
++#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_2_MASK 0x00000400L
++#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_3_MASK 0x00000800L
++#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_4_MASK 0x00001000L
++#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_5_MASK 0x00002000L
++#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_6_MASK 0x00004000L
++#define PA_CL_VS_OUT_CNTL__CULL_DIST_ENA_7_MASK 0x00008000L
++#define PA_CL_VS_OUT_CNTL__USE_VTX_POINT_SIZE_MASK 0x00010000L
++#define PA_CL_VS_OUT_CNTL__USE_VTX_EDGE_FLAG_MASK 0x00020000L
++#define PA_CL_VS_OUT_CNTL__USE_VTX_RENDER_TARGET_INDX_MASK 0x00040000L
++#define PA_CL_VS_OUT_CNTL__USE_VTX_VIEWPORT_INDX_MASK 0x00080000L
++#define PA_CL_VS_OUT_CNTL__USE_VTX_KILL_FLAG_MASK 0x00100000L
++#define PA_CL_VS_OUT_CNTL__VS_OUT_MISC_VEC_ENA_MASK 0x00200000L
++#define PA_CL_VS_OUT_CNTL__VS_OUT_CCDIST0_VEC_ENA_MASK 0x00400000L
++#define PA_CL_VS_OUT_CNTL__VS_OUT_CCDIST1_VEC_ENA_MASK 0x00800000L
++#define PA_CL_VS_OUT_CNTL__VS_OUT_MISC_SIDE_BUS_ENA_MASK 0x01000000L
++#define PA_CL_VS_OUT_CNTL__USE_VTX_GS_CUT_FLAG_MASK 0x02000000L
++#define PA_CL_VS_OUT_CNTL__USE_VTX_LINE_WIDTH_MASK 0x04000000L
++#define PA_CL_VS_OUT_CNTL__USE_VTX_SHD_OBJPRIM_ID_MASK 0x08000000L
++//PA_CL_NANINF_CNTL
++#define PA_CL_NANINF_CNTL__VTE_XY_INF_DISCARD__SHIFT 0x0
++#define PA_CL_NANINF_CNTL__VTE_Z_INF_DISCARD__SHIFT 0x1
++#define PA_CL_NANINF_CNTL__VTE_W_INF_DISCARD__SHIFT 0x2
++#define PA_CL_NANINF_CNTL__VTE_0XNANINF_IS_0__SHIFT 0x3
++#define PA_CL_NANINF_CNTL__VTE_XY_NAN_RETAIN__SHIFT 0x4
++#define PA_CL_NANINF_CNTL__VTE_Z_NAN_RETAIN__SHIFT 0x5
++#define PA_CL_NANINF_CNTL__VTE_W_NAN_RETAIN__SHIFT 0x6
++#define PA_CL_NANINF_CNTL__VTE_W_RECIP_NAN_IS_0__SHIFT 0x7
++#define PA_CL_NANINF_CNTL__VS_XY_NAN_TO_INF__SHIFT 0x8
++#define PA_CL_NANINF_CNTL__VS_XY_INF_RETAIN__SHIFT 0x9
++#define PA_CL_NANINF_CNTL__VS_Z_NAN_TO_INF__SHIFT 0xa
++#define PA_CL_NANINF_CNTL__VS_Z_INF_RETAIN__SHIFT 0xb
++#define PA_CL_NANINF_CNTL__VS_W_NAN_TO_INF__SHIFT 0xc
++#define PA_CL_NANINF_CNTL__VS_W_INF_RETAIN__SHIFT 0xd
++#define PA_CL_NANINF_CNTL__VS_CLIP_DIST_INF_DISCARD__SHIFT 0xe
++#define PA_CL_NANINF_CNTL__VTE_NO_OUTPUT_NEG_0__SHIFT 0x14
++#define PA_CL_NANINF_CNTL__VTE_XY_INF_DISCARD_MASK 0x00000001L
++#define PA_CL_NANINF_CNTL__VTE_Z_INF_DISCARD_MASK 0x00000002L
++#define PA_CL_NANINF_CNTL__VTE_W_INF_DISCARD_MASK 0x00000004L
++#define PA_CL_NANINF_CNTL__VTE_0XNANINF_IS_0_MASK 0x00000008L
++#define PA_CL_NANINF_CNTL__VTE_XY_NAN_RETAIN_MASK 0x00000010L
++#define PA_CL_NANINF_CNTL__VTE_Z_NAN_RETAIN_MASK 0x00000020L
++#define PA_CL_NANINF_CNTL__VTE_W_NAN_RETAIN_MASK 0x00000040L
++#define PA_CL_NANINF_CNTL__VTE_W_RECIP_NAN_IS_0_MASK 0x00000080L
++#define PA_CL_NANINF_CNTL__VS_XY_NAN_TO_INF_MASK 0x00000100L
++#define PA_CL_NANINF_CNTL__VS_XY_INF_RETAIN_MASK 0x00000200L
++#define PA_CL_NANINF_CNTL__VS_Z_NAN_TO_INF_MASK 0x00000400L
++#define PA_CL_NANINF_CNTL__VS_Z_INF_RETAIN_MASK 0x00000800L
++#define PA_CL_NANINF_CNTL__VS_W_NAN_TO_INF_MASK 0x00001000L
++#define PA_CL_NANINF_CNTL__VS_W_INF_RETAIN_MASK 0x00002000L
++#define PA_CL_NANINF_CNTL__VS_CLIP_DIST_INF_DISCARD_MASK 0x00004000L
++#define PA_CL_NANINF_CNTL__VTE_NO_OUTPUT_NEG_0_MASK 0x00100000L
++//PA_SU_LINE_STIPPLE_CNTL
++#define PA_SU_LINE_STIPPLE_CNTL__LINE_STIPPLE_RESET__SHIFT 0x0
++#define PA_SU_LINE_STIPPLE_CNTL__EXPAND_FULL_LENGTH__SHIFT 0x2
++#define PA_SU_LINE_STIPPLE_CNTL__FRACTIONAL_ACCUM__SHIFT 0x3
++#define PA_SU_LINE_STIPPLE_CNTL__DIAMOND_ADJUST__SHIFT 0x4
++#define PA_SU_LINE_STIPPLE_CNTL__LINE_STIPPLE_RESET_MASK 0x00000003L
++#define PA_SU_LINE_STIPPLE_CNTL__EXPAND_FULL_LENGTH_MASK 0x00000004L
++#define PA_SU_LINE_STIPPLE_CNTL__FRACTIONAL_ACCUM_MASK 0x00000008L
++#define PA_SU_LINE_STIPPLE_CNTL__DIAMOND_ADJUST_MASK 0x00000010L
++//PA_SU_LINE_STIPPLE_SCALE
++#define PA_SU_LINE_STIPPLE_SCALE__LINE_STIPPLE_SCALE__SHIFT 0x0
++#define PA_SU_LINE_STIPPLE_SCALE__LINE_STIPPLE_SCALE_MASK 0xFFFFFFFFL
++//PA_SU_PRIM_FILTER_CNTL
++#define PA_SU_PRIM_FILTER_CNTL__TRIANGLE_FILTER_DISABLE__SHIFT 0x0
++#define PA_SU_PRIM_FILTER_CNTL__LINE_FILTER_DISABLE__SHIFT 0x1
++#define PA_SU_PRIM_FILTER_CNTL__POINT_FILTER_DISABLE__SHIFT 0x2
++#define PA_SU_PRIM_FILTER_CNTL__RECTANGLE_FILTER_DISABLE__SHIFT 0x3
++#define PA_SU_PRIM_FILTER_CNTL__TRIANGLE_EXPAND_ENA__SHIFT 0x4
++#define PA_SU_PRIM_FILTER_CNTL__LINE_EXPAND_ENA__SHIFT 0x5
++#define PA_SU_PRIM_FILTER_CNTL__POINT_EXPAND_ENA__SHIFT 0x6
++#define PA_SU_PRIM_FILTER_CNTL__RECTANGLE_EXPAND_ENA__SHIFT 0x7
++#define PA_SU_PRIM_FILTER_CNTL__PRIM_EXPAND_CONSTANT__SHIFT 0x8
++#define PA_SU_PRIM_FILTER_CNTL__XMAX_RIGHT_EXCLUSION__SHIFT 0x1e
++#define PA_SU_PRIM_FILTER_CNTL__YMAX_BOTTOM_EXCLUSION__SHIFT 0x1f
++#define PA_SU_PRIM_FILTER_CNTL__TRIANGLE_FILTER_DISABLE_MASK 0x00000001L
++#define PA_SU_PRIM_FILTER_CNTL__LINE_FILTER_DISABLE_MASK 0x00000002L
++#define PA_SU_PRIM_FILTER_CNTL__POINT_FILTER_DISABLE_MASK 0x00000004L
++#define PA_SU_PRIM_FILTER_CNTL__RECTANGLE_FILTER_DISABLE_MASK 0x00000008L
++#define PA_SU_PRIM_FILTER_CNTL__TRIANGLE_EXPAND_ENA_MASK 0x00000010L
++#define PA_SU_PRIM_FILTER_CNTL__LINE_EXPAND_ENA_MASK 0x00000020L
++#define PA_SU_PRIM_FILTER_CNTL__POINT_EXPAND_ENA_MASK 0x00000040L
++#define PA_SU_PRIM_FILTER_CNTL__RECTANGLE_EXPAND_ENA_MASK 0x00000080L
++#define PA_SU_PRIM_FILTER_CNTL__PRIM_EXPAND_CONSTANT_MASK 0x0000FF00L
++#define PA_SU_PRIM_FILTER_CNTL__XMAX_RIGHT_EXCLUSION_MASK 0x40000000L
++#define PA_SU_PRIM_FILTER_CNTL__YMAX_BOTTOM_EXCLUSION_MASK 0x80000000L
++//PA_SU_SMALL_PRIM_FILTER_CNTL
++#define PA_SU_SMALL_PRIM_FILTER_CNTL__SMALL_PRIM_FILTER_ENABLE__SHIFT 0x0
++#define PA_SU_SMALL_PRIM_FILTER_CNTL__TRIANGLE_FILTER_DISABLE__SHIFT 0x1
++#define PA_SU_SMALL_PRIM_FILTER_CNTL__LINE_FILTER_DISABLE__SHIFT 0x2
++#define PA_SU_SMALL_PRIM_FILTER_CNTL__POINT_FILTER_DISABLE__SHIFT 0x3
++#define PA_SU_SMALL_PRIM_FILTER_CNTL__RECTANGLE_FILTER_DISABLE__SHIFT 0x4
++#define PA_SU_SMALL_PRIM_FILTER_CNTL__SRBSL_ENABLE__SHIFT 0x5
++#define PA_SU_SMALL_PRIM_FILTER_CNTL__SMALL_PRIM_FILTER_ENABLE_MASK 0x00000001L
++#define PA_SU_SMALL_PRIM_FILTER_CNTL__TRIANGLE_FILTER_DISABLE_MASK 0x00000002L
++#define PA_SU_SMALL_PRIM_FILTER_CNTL__LINE_FILTER_DISABLE_MASK 0x00000004L
++#define PA_SU_SMALL_PRIM_FILTER_CNTL__POINT_FILTER_DISABLE_MASK 0x00000008L
++#define PA_SU_SMALL_PRIM_FILTER_CNTL__RECTANGLE_FILTER_DISABLE_MASK 0x00000010L
++#define PA_SU_SMALL_PRIM_FILTER_CNTL__SRBSL_ENABLE_MASK 0x00000020L
++//PA_CL_OBJPRIM_ID_CNTL
++#define PA_CL_OBJPRIM_ID_CNTL__OBJ_ID_SEL__SHIFT 0x0
++#define PA_CL_OBJPRIM_ID_CNTL__ADD_PIPED_PRIM_ID__SHIFT 0x1
++#define PA_CL_OBJPRIM_ID_CNTL__EN_32BIT_OBJPRIMID__SHIFT 0x2
++#define PA_CL_OBJPRIM_ID_CNTL__OBJ_ID_SEL_MASK 0x00000001L
++#define PA_CL_OBJPRIM_ID_CNTL__ADD_PIPED_PRIM_ID_MASK 0x00000002L
++#define PA_CL_OBJPRIM_ID_CNTL__EN_32BIT_OBJPRIMID_MASK 0x00000004L
++//PA_CL_NGG_CNTL
++#define PA_CL_NGG_CNTL__VERTEX_REUSE_OFF__SHIFT 0x0
++#define PA_CL_NGG_CNTL__INDEX_BUF_EDGE_FLAG_ENA__SHIFT 0x1
++#define PA_CL_NGG_CNTL__VERTEX_REUSE_OFF_MASK 0x00000001L
++#define PA_CL_NGG_CNTL__INDEX_BUF_EDGE_FLAG_ENA_MASK 0x00000002L
++//PA_SU_OVER_RASTERIZATION_CNTL
++#define PA_SU_OVER_RASTERIZATION_CNTL__DISCARD_0_AREA_TRIANGLES__SHIFT 0x0
++#define PA_SU_OVER_RASTERIZATION_CNTL__DISCARD_0_AREA_LINES__SHIFT 0x1
++#define PA_SU_OVER_RASTERIZATION_CNTL__DISCARD_0_AREA_POINTS__SHIFT 0x2
++#define PA_SU_OVER_RASTERIZATION_CNTL__DISCARD_0_AREA_RECTANGLES__SHIFT 0x3
++#define PA_SU_OVER_RASTERIZATION_CNTL__USE_PROVOKING_ZW__SHIFT 0x4
++#define PA_SU_OVER_RASTERIZATION_CNTL__DISCARD_0_AREA_TRIANGLES_MASK 0x00000001L
++#define PA_SU_OVER_RASTERIZATION_CNTL__DISCARD_0_AREA_LINES_MASK 0x00000002L
++#define PA_SU_OVER_RASTERIZATION_CNTL__DISCARD_0_AREA_POINTS_MASK 0x00000004L
++#define PA_SU_OVER_RASTERIZATION_CNTL__DISCARD_0_AREA_RECTANGLES_MASK 0x00000008L
++#define PA_SU_OVER_RASTERIZATION_CNTL__USE_PROVOKING_ZW_MASK 0x00000010L
++//PA_SU_POINT_SIZE
++#define PA_SU_POINT_SIZE__HEIGHT__SHIFT 0x0
++#define PA_SU_POINT_SIZE__WIDTH__SHIFT 0x10
++#define PA_SU_POINT_SIZE__HEIGHT_MASK 0x0000FFFFL
++#define PA_SU_POINT_SIZE__WIDTH_MASK 0xFFFF0000L
++//PA_SU_POINT_MINMAX
++#define PA_SU_POINT_MINMAX__MIN_SIZE__SHIFT 0x0
++#define PA_SU_POINT_MINMAX__MAX_SIZE__SHIFT 0x10
++#define PA_SU_POINT_MINMAX__MIN_SIZE_MASK 0x0000FFFFL
++#define PA_SU_POINT_MINMAX__MAX_SIZE_MASK 0xFFFF0000L
++//PA_SU_LINE_CNTL
++#define PA_SU_LINE_CNTL__WIDTH__SHIFT 0x0
++#define PA_SU_LINE_CNTL__WIDTH_MASK 0x0000FFFFL
++//PA_SC_LINE_STIPPLE
++#define PA_SC_LINE_STIPPLE__LINE_PATTERN__SHIFT 0x0
++#define PA_SC_LINE_STIPPLE__REPEAT_COUNT__SHIFT 0x10
++#define PA_SC_LINE_STIPPLE__PATTERN_BIT_ORDER__SHIFT 0x1c
++#define PA_SC_LINE_STIPPLE__AUTO_RESET_CNTL__SHIFT 0x1d
++#define PA_SC_LINE_STIPPLE__LINE_PATTERN_MASK 0x0000FFFFL
++#define PA_SC_LINE_STIPPLE__REPEAT_COUNT_MASK 0x00FF0000L
++#define PA_SC_LINE_STIPPLE__PATTERN_BIT_ORDER_MASK 0x10000000L
++#define PA_SC_LINE_STIPPLE__AUTO_RESET_CNTL_MASK 0x60000000L
++//VGT_OUTPUT_PATH_CNTL
++#define VGT_OUTPUT_PATH_CNTL__PATH_SELECT__SHIFT 0x0
++#define VGT_OUTPUT_PATH_CNTL__PATH_SELECT_MASK 0x00000007L
++//VGT_HOS_CNTL
++#define VGT_HOS_CNTL__TESS_MODE__SHIFT 0x0
++#define VGT_HOS_CNTL__TESS_MODE_MASK 0x00000003L
++//VGT_HOS_MAX_TESS_LEVEL
++#define VGT_HOS_MAX_TESS_LEVEL__MAX_TESS__SHIFT 0x0
++#define VGT_HOS_MAX_TESS_LEVEL__MAX_TESS_MASK 0xFFFFFFFFL
++//VGT_HOS_MIN_TESS_LEVEL
++#define VGT_HOS_MIN_TESS_LEVEL__MIN_TESS__SHIFT 0x0
++#define VGT_HOS_MIN_TESS_LEVEL__MIN_TESS_MASK 0xFFFFFFFFL
++//VGT_HOS_REUSE_DEPTH
++#define VGT_HOS_REUSE_DEPTH__REUSE_DEPTH__SHIFT 0x0
++#define VGT_HOS_REUSE_DEPTH__REUSE_DEPTH_MASK 0x000000FFL
++//VGT_GROUP_PRIM_TYPE
++#define VGT_GROUP_PRIM_TYPE__PRIM_TYPE__SHIFT 0x0
++#define VGT_GROUP_PRIM_TYPE__RETAIN_ORDER__SHIFT 0xe
++#define VGT_GROUP_PRIM_TYPE__RETAIN_QUADS__SHIFT 0xf
++#define VGT_GROUP_PRIM_TYPE__PRIM_ORDER__SHIFT 0x10
++#define VGT_GROUP_PRIM_TYPE__PRIM_TYPE_MASK 0x0000001FL
++#define VGT_GROUP_PRIM_TYPE__RETAIN_ORDER_MASK 0x00004000L
++#define VGT_GROUP_PRIM_TYPE__RETAIN_QUADS_MASK 0x00008000L
++#define VGT_GROUP_PRIM_TYPE__PRIM_ORDER_MASK 0x00070000L
++//VGT_GROUP_FIRST_DECR
++#define VGT_GROUP_FIRST_DECR__FIRST_DECR__SHIFT 0x0
++#define VGT_GROUP_FIRST_DECR__FIRST_DECR_MASK 0x0000000FL
++//VGT_GROUP_DECR
++#define VGT_GROUP_DECR__DECR__SHIFT 0x0
++#define VGT_GROUP_DECR__DECR_MASK 0x0000000FL
++//VGT_GROUP_VECT_0_CNTL
++#define VGT_GROUP_VECT_0_CNTL__COMP_X_EN__SHIFT 0x0
++#define VGT_GROUP_VECT_0_CNTL__COMP_Y_EN__SHIFT 0x1
++#define VGT_GROUP_VECT_0_CNTL__COMP_Z_EN__SHIFT 0x2
++#define VGT_GROUP_VECT_0_CNTL__COMP_W_EN__SHIFT 0x3
++#define VGT_GROUP_VECT_0_CNTL__STRIDE__SHIFT 0x8
++#define VGT_GROUP_VECT_0_CNTL__SHIFT__SHIFT 0x10
++#define VGT_GROUP_VECT_0_CNTL__COMP_X_EN_MASK 0x00000001L
++#define VGT_GROUP_VECT_0_CNTL__COMP_Y_EN_MASK 0x00000002L
++#define VGT_GROUP_VECT_0_CNTL__COMP_Z_EN_MASK 0x00000004L
++#define VGT_GROUP_VECT_0_CNTL__COMP_W_EN_MASK 0x00000008L
++#define VGT_GROUP_VECT_0_CNTL__STRIDE_MASK 0x0000FF00L
++#define VGT_GROUP_VECT_0_CNTL__SHIFT_MASK 0x00FF0000L
++//VGT_GROUP_VECT_1_CNTL
++#define VGT_GROUP_VECT_1_CNTL__COMP_X_EN__SHIFT 0x0
++#define VGT_GROUP_VECT_1_CNTL__COMP_Y_EN__SHIFT 0x1
++#define VGT_GROUP_VECT_1_CNTL__COMP_Z_EN__SHIFT 0x2
++#define VGT_GROUP_VECT_1_CNTL__COMP_W_EN__SHIFT 0x3
++#define VGT_GROUP_VECT_1_CNTL__STRIDE__SHIFT 0x8
++#define VGT_GROUP_VECT_1_CNTL__SHIFT__SHIFT 0x10
++#define VGT_GROUP_VECT_1_CNTL__COMP_X_EN_MASK 0x00000001L
++#define VGT_GROUP_VECT_1_CNTL__COMP_Y_EN_MASK 0x00000002L
++#define VGT_GROUP_VECT_1_CNTL__COMP_Z_EN_MASK 0x00000004L
++#define VGT_GROUP_VECT_1_CNTL__COMP_W_EN_MASK 0x00000008L
++#define VGT_GROUP_VECT_1_CNTL__STRIDE_MASK 0x0000FF00L
++#define VGT_GROUP_VECT_1_CNTL__SHIFT_MASK 0x00FF0000L
++//VGT_GROUP_VECT_0_FMT_CNTL
++#define VGT_GROUP_VECT_0_FMT_CNTL__X_CONV__SHIFT 0x0
++#define VGT_GROUP_VECT_0_FMT_CNTL__X_OFFSET__SHIFT 0x4
++#define VGT_GROUP_VECT_0_FMT_CNTL__Y_CONV__SHIFT 0x8
++#define VGT_GROUP_VECT_0_FMT_CNTL__Y_OFFSET__SHIFT 0xc
++#define VGT_GROUP_VECT_0_FMT_CNTL__Z_CONV__SHIFT 0x10
++#define VGT_GROUP_VECT_0_FMT_CNTL__Z_OFFSET__SHIFT 0x14
++#define VGT_GROUP_VECT_0_FMT_CNTL__W_CONV__SHIFT 0x18
++#define VGT_GROUP_VECT_0_FMT_CNTL__W_OFFSET__SHIFT 0x1c
++#define VGT_GROUP_VECT_0_FMT_CNTL__X_CONV_MASK 0x0000000FL
++#define VGT_GROUP_VECT_0_FMT_CNTL__X_OFFSET_MASK 0x000000F0L
++#define VGT_GROUP_VECT_0_FMT_CNTL__Y_CONV_MASK 0x00000F00L
++#define VGT_GROUP_VECT_0_FMT_CNTL__Y_OFFSET_MASK 0x0000F000L
++#define VGT_GROUP_VECT_0_FMT_CNTL__Z_CONV_MASK 0x000F0000L
++#define VGT_GROUP_VECT_0_FMT_CNTL__Z_OFFSET_MASK 0x00F00000L
++#define VGT_GROUP_VECT_0_FMT_CNTL__W_CONV_MASK 0x0F000000L
++#define VGT_GROUP_VECT_0_FMT_CNTL__W_OFFSET_MASK 0xF0000000L
++//VGT_GROUP_VECT_1_FMT_CNTL
++#define VGT_GROUP_VECT_1_FMT_CNTL__X_CONV__SHIFT 0x0
++#define VGT_GROUP_VECT_1_FMT_CNTL__X_OFFSET__SHIFT 0x4
++#define VGT_GROUP_VECT_1_FMT_CNTL__Y_CONV__SHIFT 0x8
++#define VGT_GROUP_VECT_1_FMT_CNTL__Y_OFFSET__SHIFT 0xc
++#define VGT_GROUP_VECT_1_FMT_CNTL__Z_CONV__SHIFT 0x10
++#define VGT_GROUP_VECT_1_FMT_CNTL__Z_OFFSET__SHIFT 0x14
++#define VGT_GROUP_VECT_1_FMT_CNTL__W_CONV__SHIFT 0x18
++#define VGT_GROUP_VECT_1_FMT_CNTL__W_OFFSET__SHIFT 0x1c
++#define VGT_GROUP_VECT_1_FMT_CNTL__X_CONV_MASK 0x0000000FL
++#define VGT_GROUP_VECT_1_FMT_CNTL__X_OFFSET_MASK 0x000000F0L
++#define VGT_GROUP_VECT_1_FMT_CNTL__Y_CONV_MASK 0x00000F00L
++#define VGT_GROUP_VECT_1_FMT_CNTL__Y_OFFSET_MASK 0x0000F000L
++#define VGT_GROUP_VECT_1_FMT_CNTL__Z_CONV_MASK 0x000F0000L
++#define VGT_GROUP_VECT_1_FMT_CNTL__Z_OFFSET_MASK 0x00F00000L
++#define VGT_GROUP_VECT_1_FMT_CNTL__W_CONV_MASK 0x0F000000L
++#define VGT_GROUP_VECT_1_FMT_CNTL__W_OFFSET_MASK 0xF0000000L
++//VGT_GS_MODE
++#define VGT_GS_MODE__MODE__SHIFT 0x0
++#define VGT_GS_MODE__RESERVED_0__SHIFT 0x3
++#define VGT_GS_MODE__CUT_MODE__SHIFT 0x4
++#define VGT_GS_MODE__RESERVED_1__SHIFT 0x6
++#define VGT_GS_MODE__GS_C_PACK_EN__SHIFT 0xb
++#define VGT_GS_MODE__RESERVED_2__SHIFT 0xc
++#define VGT_GS_MODE__ES_PASSTHRU__SHIFT 0xd
++#define VGT_GS_MODE__RESERVED_3__SHIFT 0xe
++#define VGT_GS_MODE__RESERVED_4__SHIFT 0xf
++#define VGT_GS_MODE__RESERVED_5__SHIFT 0x10
++#define VGT_GS_MODE__PARTIAL_THD_AT_EOI__SHIFT 0x11
++#define VGT_GS_MODE__SUPPRESS_CUTS__SHIFT 0x12
++#define VGT_GS_MODE__ES_WRITE_OPTIMIZE__SHIFT 0x13
++#define VGT_GS_MODE__GS_WRITE_OPTIMIZE__SHIFT 0x14
++#define VGT_GS_MODE__ONCHIP__SHIFT 0x15
++#define VGT_GS_MODE__MODE_MASK 0x00000007L
++#define VGT_GS_MODE__RESERVED_0_MASK 0x00000008L
++#define VGT_GS_MODE__CUT_MODE_MASK 0x00000030L
++#define VGT_GS_MODE__RESERVED_1_MASK 0x000007C0L
++#define VGT_GS_MODE__GS_C_PACK_EN_MASK 0x00000800L
++#define VGT_GS_MODE__RESERVED_2_MASK 0x00001000L
++#define VGT_GS_MODE__ES_PASSTHRU_MASK 0x00002000L
++#define VGT_GS_MODE__RESERVED_3_MASK 0x00004000L
++#define VGT_GS_MODE__RESERVED_4_MASK 0x00008000L
++#define VGT_GS_MODE__RESERVED_5_MASK 0x00010000L
++#define VGT_GS_MODE__PARTIAL_THD_AT_EOI_MASK 0x00020000L
++#define VGT_GS_MODE__SUPPRESS_CUTS_MASK 0x00040000L
++#define VGT_GS_MODE__ES_WRITE_OPTIMIZE_MASK 0x00080000L
++#define VGT_GS_MODE__GS_WRITE_OPTIMIZE_MASK 0x00100000L
++#define VGT_GS_MODE__ONCHIP_MASK 0x00600000L
++//VGT_GS_ONCHIP_CNTL
++#define VGT_GS_ONCHIP_CNTL__ES_VERTS_PER_SUBGRP__SHIFT 0x0
++#define VGT_GS_ONCHIP_CNTL__GS_PRIMS_PER_SUBGRP__SHIFT 0xb
++#define VGT_GS_ONCHIP_CNTL__GS_INST_PRIMS_IN_SUBGRP__SHIFT 0x16
++#define VGT_GS_ONCHIP_CNTL__ES_VERTS_PER_SUBGRP_MASK 0x000007FFL
++#define VGT_GS_ONCHIP_CNTL__GS_PRIMS_PER_SUBGRP_MASK 0x003FF800L
++#define VGT_GS_ONCHIP_CNTL__GS_INST_PRIMS_IN_SUBGRP_MASK 0xFFC00000L
++//PA_SC_MODE_CNTL_0
++#define PA_SC_MODE_CNTL_0__MSAA_ENABLE__SHIFT 0x0
++#define PA_SC_MODE_CNTL_0__VPORT_SCISSOR_ENABLE__SHIFT 0x1
++#define PA_SC_MODE_CNTL_0__LINE_STIPPLE_ENABLE__SHIFT 0x2
++#define PA_SC_MODE_CNTL_0__SEND_UNLIT_STILES_TO_PKR__SHIFT 0x3
++#define PA_SC_MODE_CNTL_0__SCALE_LINE_WIDTH_PAD__SHIFT 0x4
++#define PA_SC_MODE_CNTL_0__ALTERNATE_RBS_PER_TILE__SHIFT 0x5
++#define PA_SC_MODE_CNTL_0__COARSE_TILE_STARTS_ON_EVEN_RB__SHIFT 0x6
++#define PA_SC_MODE_CNTL_0__MSAA_ENABLE_MASK 0x00000001L
++#define PA_SC_MODE_CNTL_0__VPORT_SCISSOR_ENABLE_MASK 0x00000002L
++#define PA_SC_MODE_CNTL_0__LINE_STIPPLE_ENABLE_MASK 0x00000004L
++#define PA_SC_MODE_CNTL_0__SEND_UNLIT_STILES_TO_PKR_MASK 0x00000008L
++#define PA_SC_MODE_CNTL_0__SCALE_LINE_WIDTH_PAD_MASK 0x00000010L
++#define PA_SC_MODE_CNTL_0__ALTERNATE_RBS_PER_TILE_MASK 0x00000020L
++#define PA_SC_MODE_CNTL_0__COARSE_TILE_STARTS_ON_EVEN_RB_MASK 0x00000040L
++//PA_SC_MODE_CNTL_1
++#define PA_SC_MODE_CNTL_1__WALK_SIZE__SHIFT 0x0
++#define PA_SC_MODE_CNTL_1__WALK_ALIGNMENT__SHIFT 0x1
++#define PA_SC_MODE_CNTL_1__WALK_ALIGN8_PRIM_FITS_ST__SHIFT 0x2
++#define PA_SC_MODE_CNTL_1__WALK_FENCE_ENABLE__SHIFT 0x3
++#define PA_SC_MODE_CNTL_1__WALK_FENCE_SIZE__SHIFT 0x4
++#define PA_SC_MODE_CNTL_1__SUPERTILE_WALK_ORDER_ENABLE__SHIFT 0x7
++#define PA_SC_MODE_CNTL_1__TILE_WALK_ORDER_ENABLE__SHIFT 0x8
++#define PA_SC_MODE_CNTL_1__TILE_COVER_DISABLE__SHIFT 0x9
++#define PA_SC_MODE_CNTL_1__TILE_COVER_NO_SCISSOR__SHIFT 0xa
++#define PA_SC_MODE_CNTL_1__ZMM_LINE_EXTENT__SHIFT 0xb
++#define PA_SC_MODE_CNTL_1__ZMM_LINE_OFFSET__SHIFT 0xc
++#define PA_SC_MODE_CNTL_1__ZMM_RECT_EXTENT__SHIFT 0xd
++#define PA_SC_MODE_CNTL_1__KILL_PIX_POST_HI_Z__SHIFT 0xe
++#define PA_SC_MODE_CNTL_1__KILL_PIX_POST_DETAIL_MASK__SHIFT 0xf
++#define PA_SC_MODE_CNTL_1__PS_ITER_SAMPLE__SHIFT 0x10
++#define PA_SC_MODE_CNTL_1__MULTI_SHADER_ENGINE_PRIM_DISCARD_ENABLE__SHIFT 0x11
++#define PA_SC_MODE_CNTL_1__MULTI_GPU_SUPERTILE_ENABLE__SHIFT 0x12
++#define PA_SC_MODE_CNTL_1__GPU_ID_OVERRIDE_ENABLE__SHIFT 0x13
++#define PA_SC_MODE_CNTL_1__GPU_ID_OVERRIDE__SHIFT 0x14
++#define PA_SC_MODE_CNTL_1__MULTI_GPU_PRIM_DISCARD_ENABLE__SHIFT 0x18
++#define PA_SC_MODE_CNTL_1__FORCE_EOV_CNTDWN_ENABLE__SHIFT 0x19
++#define PA_SC_MODE_CNTL_1__FORCE_EOV_REZ_ENABLE__SHIFT 0x1a
++#define PA_SC_MODE_CNTL_1__OUT_OF_ORDER_PRIMITIVE_ENABLE__SHIFT 0x1b
++#define PA_SC_MODE_CNTL_1__OUT_OF_ORDER_WATER_MARK__SHIFT 0x1c
++#define PA_SC_MODE_CNTL_1__WALK_SIZE_MASK 0x00000001L
++#define PA_SC_MODE_CNTL_1__WALK_ALIGNMENT_MASK 0x00000002L
++#define PA_SC_MODE_CNTL_1__WALK_ALIGN8_PRIM_FITS_ST_MASK 0x00000004L
++#define PA_SC_MODE_CNTL_1__WALK_FENCE_ENABLE_MASK 0x00000008L
++#define PA_SC_MODE_CNTL_1__WALK_FENCE_SIZE_MASK 0x00000070L
++#define PA_SC_MODE_CNTL_1__SUPERTILE_WALK_ORDER_ENABLE_MASK 0x00000080L
++#define PA_SC_MODE_CNTL_1__TILE_WALK_ORDER_ENABLE_MASK 0x00000100L
++#define PA_SC_MODE_CNTL_1__TILE_COVER_DISABLE_MASK 0x00000200L
++#define PA_SC_MODE_CNTL_1__TILE_COVER_NO_SCISSOR_MASK 0x00000400L
++#define PA_SC_MODE_CNTL_1__ZMM_LINE_EXTENT_MASK 0x00000800L
++#define PA_SC_MODE_CNTL_1__ZMM_LINE_OFFSET_MASK 0x00001000L
++#define PA_SC_MODE_CNTL_1__ZMM_RECT_EXTENT_MASK 0x00002000L
++#define PA_SC_MODE_CNTL_1__KILL_PIX_POST_HI_Z_MASK 0x00004000L
++#define PA_SC_MODE_CNTL_1__KILL_PIX_POST_DETAIL_MASK_MASK 0x00008000L
++#define PA_SC_MODE_CNTL_1__PS_ITER_SAMPLE_MASK 0x00010000L
++#define PA_SC_MODE_CNTL_1__MULTI_SHADER_ENGINE_PRIM_DISCARD_ENABLE_MASK 0x00020000L
++#define PA_SC_MODE_CNTL_1__MULTI_GPU_SUPERTILE_ENABLE_MASK 0x00040000L
++#define PA_SC_MODE_CNTL_1__GPU_ID_OVERRIDE_ENABLE_MASK 0x00080000L
++#define PA_SC_MODE_CNTL_1__GPU_ID_OVERRIDE_MASK 0x00F00000L
++#define PA_SC_MODE_CNTL_1__MULTI_GPU_PRIM_DISCARD_ENABLE_MASK 0x01000000L
++#define PA_SC_MODE_CNTL_1__FORCE_EOV_CNTDWN_ENABLE_MASK 0x02000000L
++#define PA_SC_MODE_CNTL_1__FORCE_EOV_REZ_ENABLE_MASK 0x04000000L
++#define PA_SC_MODE_CNTL_1__OUT_OF_ORDER_PRIMITIVE_ENABLE_MASK 0x08000000L
++#define PA_SC_MODE_CNTL_1__OUT_OF_ORDER_WATER_MARK_MASK 0x70000000L
++//VGT_ENHANCE
++#define VGT_ENHANCE__MISC__SHIFT 0x0
++#define VGT_ENHANCE__MISC_MASK 0xFFFFFFFFL
++//VGT_GS_PER_ES
++#define VGT_GS_PER_ES__GS_PER_ES__SHIFT 0x0
++#define VGT_GS_PER_ES__GS_PER_ES_MASK 0x000007FFL
++//VGT_ES_PER_GS
++#define VGT_ES_PER_GS__ES_PER_GS__SHIFT 0x0
++#define VGT_ES_PER_GS__ES_PER_GS_MASK 0x000007FFL
++//VGT_GS_PER_VS
++#define VGT_GS_PER_VS__GS_PER_VS__SHIFT 0x0
++#define VGT_GS_PER_VS__GS_PER_VS_MASK 0x0000000FL
++//VGT_GSVS_RING_OFFSET_1
++#define VGT_GSVS_RING_OFFSET_1__OFFSET__SHIFT 0x0
++#define VGT_GSVS_RING_OFFSET_1__OFFSET_MASK 0x00007FFFL
++//VGT_GSVS_RING_OFFSET_2
++#define VGT_GSVS_RING_OFFSET_2__OFFSET__SHIFT 0x0
++#define VGT_GSVS_RING_OFFSET_2__OFFSET_MASK 0x00007FFFL
++//VGT_GSVS_RING_OFFSET_3
++#define VGT_GSVS_RING_OFFSET_3__OFFSET__SHIFT 0x0
++#define VGT_GSVS_RING_OFFSET_3__OFFSET_MASK 0x00007FFFL
++//VGT_GS_OUT_PRIM_TYPE
++#define VGT_GS_OUT_PRIM_TYPE__OUTPRIM_TYPE__SHIFT 0x0
++#define VGT_GS_OUT_PRIM_TYPE__OUTPRIM_TYPE_1__SHIFT 0x8
++#define VGT_GS_OUT_PRIM_TYPE__OUTPRIM_TYPE_2__SHIFT 0x10
++#define VGT_GS_OUT_PRIM_TYPE__OUTPRIM_TYPE_3__SHIFT 0x16
++#define VGT_GS_OUT_PRIM_TYPE__UNIQUE_TYPE_PER_STREAM__SHIFT 0x1f
++#define VGT_GS_OUT_PRIM_TYPE__OUTPRIM_TYPE_MASK 0x0000003FL
++#define VGT_GS_OUT_PRIM_TYPE__OUTPRIM_TYPE_1_MASK 0x00003F00L
++#define VGT_GS_OUT_PRIM_TYPE__OUTPRIM_TYPE_2_MASK 0x003F0000L
++#define VGT_GS_OUT_PRIM_TYPE__OUTPRIM_TYPE_3_MASK 0x0FC00000L
++#define VGT_GS_OUT_PRIM_TYPE__UNIQUE_TYPE_PER_STREAM_MASK 0x80000000L
++//IA_ENHANCE
++#define IA_ENHANCE__MISC__SHIFT 0x0
++#define IA_ENHANCE__MISC_MASK 0xFFFFFFFFL
++//VGT_DMA_SIZE
++#define VGT_DMA_SIZE__NUM_INDICES__SHIFT 0x0
++#define VGT_DMA_SIZE__NUM_INDICES_MASK 0xFFFFFFFFL
++//VGT_DMA_MAX_SIZE
++#define VGT_DMA_MAX_SIZE__MAX_SIZE__SHIFT 0x0
++#define VGT_DMA_MAX_SIZE__MAX_SIZE_MASK 0xFFFFFFFFL
++//VGT_DMA_INDEX_TYPE
++#define VGT_DMA_INDEX_TYPE__INDEX_TYPE__SHIFT 0x0
++#define VGT_DMA_INDEX_TYPE__SWAP_MODE__SHIFT 0x2
++#define VGT_DMA_INDEX_TYPE__BUF_TYPE__SHIFT 0x4
++#define VGT_DMA_INDEX_TYPE__RDREQ_POLICY__SHIFT 0x6
++#define VGT_DMA_INDEX_TYPE__PRIMGEN_EN__SHIFT 0x8
++#define VGT_DMA_INDEX_TYPE__NOT_EOP__SHIFT 0x9
++#define VGT_DMA_INDEX_TYPE__REQ_PATH__SHIFT 0xa
++#define VGT_DMA_INDEX_TYPE__INDEX_TYPE_MASK 0x00000003L
++#define VGT_DMA_INDEX_TYPE__SWAP_MODE_MASK 0x0000000CL
++#define VGT_DMA_INDEX_TYPE__BUF_TYPE_MASK 0x00000030L
++#define VGT_DMA_INDEX_TYPE__RDREQ_POLICY_MASK 0x00000040L
++#define VGT_DMA_INDEX_TYPE__PRIMGEN_EN_MASK 0x00000100L
++#define VGT_DMA_INDEX_TYPE__NOT_EOP_MASK 0x00000200L
++#define VGT_DMA_INDEX_TYPE__REQ_PATH_MASK 0x00000400L
++//WD_ENHANCE
++#define WD_ENHANCE__MISC__SHIFT 0x0
++#define WD_ENHANCE__MISC_MASK 0xFFFFFFFFL
++//VGT_PRIMITIVEID_EN
++#define VGT_PRIMITIVEID_EN__PRIMITIVEID_EN__SHIFT 0x0
++#define VGT_PRIMITIVEID_EN__DISABLE_RESET_ON_EOI__SHIFT 0x1
++#define VGT_PRIMITIVEID_EN__NGG_DISABLE_PROVOK_REUSE__SHIFT 0x2
++#define VGT_PRIMITIVEID_EN__PRIMITIVEID_EN_MASK 0x00000001L
++#define VGT_PRIMITIVEID_EN__DISABLE_RESET_ON_EOI_MASK 0x00000002L
++#define VGT_PRIMITIVEID_EN__NGG_DISABLE_PROVOK_REUSE_MASK 0x00000004L
++//VGT_DMA_NUM_INSTANCES
++#define VGT_DMA_NUM_INSTANCES__NUM_INSTANCES__SHIFT 0x0
++#define VGT_DMA_NUM_INSTANCES__NUM_INSTANCES_MASK 0xFFFFFFFFL
++//VGT_PRIMITIVEID_RESET
++#define VGT_PRIMITIVEID_RESET__VALUE__SHIFT 0x0
++#define VGT_PRIMITIVEID_RESET__VALUE_MASK 0xFFFFFFFFL
++//VGT_EVENT_INITIATOR
++#define VGT_EVENT_INITIATOR__EVENT_TYPE__SHIFT 0x0
++#define VGT_EVENT_INITIATOR__ADDRESS_HI__SHIFT 0xa
++#define VGT_EVENT_INITIATOR__EXTENDED_EVENT__SHIFT 0x1b
++#define VGT_EVENT_INITIATOR__EVENT_TYPE_MASK 0x0000003FL
++#define VGT_EVENT_INITIATOR__ADDRESS_HI_MASK 0x07FFFC00L
++#define VGT_EVENT_INITIATOR__EXTENDED_EVENT_MASK 0x08000000L
++//VGT_GS_MAX_PRIMS_PER_SUBGROUP
++#define VGT_GS_MAX_PRIMS_PER_SUBGROUP__MAX_PRIMS_PER_SUBGROUP__SHIFT 0x0
++#define VGT_GS_MAX_PRIMS_PER_SUBGROUP__MAX_PRIMS_PER_SUBGROUP_MASK 0x0000FFFFL
++//VGT_DRAW_PAYLOAD_CNTL
++#define VGT_DRAW_PAYLOAD_CNTL__OBJPRIM_ID_EN__SHIFT 0x0
++#define VGT_DRAW_PAYLOAD_CNTL__EN_REG_RT_INDEX__SHIFT 0x1
++#define VGT_DRAW_PAYLOAD_CNTL__EN_PIPELINE_PRIMID__SHIFT 0x2
++#define VGT_DRAW_PAYLOAD_CNTL__OBJECT_ID_INST_EN__SHIFT 0x3
++#define VGT_DRAW_PAYLOAD_CNTL__OBJPRIM_ID_EN_MASK 0x00000001L
++#define VGT_DRAW_PAYLOAD_CNTL__EN_REG_RT_INDEX_MASK 0x00000002L
++#define VGT_DRAW_PAYLOAD_CNTL__EN_PIPELINE_PRIMID_MASK 0x00000004L
++#define VGT_DRAW_PAYLOAD_CNTL__OBJECT_ID_INST_EN_MASK 0x00000008L
++//VGT_INSTANCE_STEP_RATE_0
++#define VGT_INSTANCE_STEP_RATE_0__STEP_RATE__SHIFT 0x0
++#define VGT_INSTANCE_STEP_RATE_0__STEP_RATE_MASK 0xFFFFFFFFL
++//VGT_INSTANCE_STEP_RATE_1
++#define VGT_INSTANCE_STEP_RATE_1__STEP_RATE__SHIFT 0x0
++#define VGT_INSTANCE_STEP_RATE_1__STEP_RATE_MASK 0xFFFFFFFFL
++//VGT_ESGS_RING_ITEMSIZE
++#define VGT_ESGS_RING_ITEMSIZE__ITEMSIZE__SHIFT 0x0
++#define VGT_ESGS_RING_ITEMSIZE__ITEMSIZE_MASK 0x00007FFFL
++//VGT_GSVS_RING_ITEMSIZE
++#define VGT_GSVS_RING_ITEMSIZE__ITEMSIZE__SHIFT 0x0
++#define VGT_GSVS_RING_ITEMSIZE__ITEMSIZE_MASK 0x00007FFFL
++//VGT_REUSE_OFF
++#define VGT_REUSE_OFF__REUSE_OFF__SHIFT 0x0
++#define VGT_REUSE_OFF__REUSE_OFF_MASK 0x00000001L
++//VGT_VTX_CNT_EN
++#define VGT_VTX_CNT_EN__VTX_CNT_EN__SHIFT 0x0
++#define VGT_VTX_CNT_EN__VTX_CNT_EN_MASK 0x00000001L
++//DB_HTILE_SURFACE
++#define DB_HTILE_SURFACE__FULL_CACHE__SHIFT 0x1
++#define DB_HTILE_SURFACE__HTILE_USES_PRELOAD_WIN__SHIFT 0x2
++#define DB_HTILE_SURFACE__PRELOAD__SHIFT 0x3
++#define DB_HTILE_SURFACE__PREFETCH_WIDTH__SHIFT 0x4
++#define DB_HTILE_SURFACE__PREFETCH_HEIGHT__SHIFT 0xa
++#define DB_HTILE_SURFACE__DST_OUTSIDE_ZERO_TO_ONE__SHIFT 0x10
++#define DB_HTILE_SURFACE__PIPE_ALIGNED__SHIFT 0x12
++#define DB_HTILE_SURFACE__RB_ALIGNED__SHIFT 0x13
++#define DB_HTILE_SURFACE__FULL_CACHE_MASK 0x00000002L
++#define DB_HTILE_SURFACE__HTILE_USES_PRELOAD_WIN_MASK 0x00000004L
++#define DB_HTILE_SURFACE__PRELOAD_MASK 0x00000008L
++#define DB_HTILE_SURFACE__PREFETCH_WIDTH_MASK 0x000003F0L
++#define DB_HTILE_SURFACE__PREFETCH_HEIGHT_MASK 0x0000FC00L
++#define DB_HTILE_SURFACE__DST_OUTSIDE_ZERO_TO_ONE_MASK 0x00010000L
++#define DB_HTILE_SURFACE__PIPE_ALIGNED_MASK 0x00040000L
++#define DB_HTILE_SURFACE__RB_ALIGNED_MASK 0x00080000L
++//DB_SRESULTS_COMPARE_STATE0
++#define DB_SRESULTS_COMPARE_STATE0__COMPAREFUNC0__SHIFT 0x0
++#define DB_SRESULTS_COMPARE_STATE0__COMPAREVALUE0__SHIFT 0x4
++#define DB_SRESULTS_COMPARE_STATE0__COMPAREMASK0__SHIFT 0xc
++#define DB_SRESULTS_COMPARE_STATE0__ENABLE0__SHIFT 0x18
++#define DB_SRESULTS_COMPARE_STATE0__COMPAREFUNC0_MASK 0x00000007L
++#define DB_SRESULTS_COMPARE_STATE0__COMPAREVALUE0_MASK 0x00000FF0L
++#define DB_SRESULTS_COMPARE_STATE0__COMPAREMASK0_MASK 0x000FF000L
++#define DB_SRESULTS_COMPARE_STATE0__ENABLE0_MASK 0x01000000L
++//DB_SRESULTS_COMPARE_STATE1
++#define DB_SRESULTS_COMPARE_STATE1__COMPAREFUNC1__SHIFT 0x0
++#define DB_SRESULTS_COMPARE_STATE1__COMPAREVALUE1__SHIFT 0x4
++#define DB_SRESULTS_COMPARE_STATE1__COMPAREMASK1__SHIFT 0xc
++#define DB_SRESULTS_COMPARE_STATE1__ENABLE1__SHIFT 0x18
++#define DB_SRESULTS_COMPARE_STATE1__COMPAREFUNC1_MASK 0x00000007L
++#define DB_SRESULTS_COMPARE_STATE1__COMPAREVALUE1_MASK 0x00000FF0L
++#define DB_SRESULTS_COMPARE_STATE1__COMPAREMASK1_MASK 0x000FF000L
++#define DB_SRESULTS_COMPARE_STATE1__ENABLE1_MASK 0x01000000L
++//DB_PRELOAD_CONTROL
++#define DB_PRELOAD_CONTROL__START_X__SHIFT 0x0
++#define DB_PRELOAD_CONTROL__START_Y__SHIFT 0x8
++#define DB_PRELOAD_CONTROL__MAX_X__SHIFT 0x10
++#define DB_PRELOAD_CONTROL__MAX_Y__SHIFT 0x18
++#define DB_PRELOAD_CONTROL__START_X_MASK 0x000000FFL
++#define DB_PRELOAD_CONTROL__START_Y_MASK 0x0000FF00L
++#define DB_PRELOAD_CONTROL__MAX_X_MASK 0x00FF0000L
++#define DB_PRELOAD_CONTROL__MAX_Y_MASK 0xFF000000L
++//VGT_STRMOUT_BUFFER_SIZE_0
++#define VGT_STRMOUT_BUFFER_SIZE_0__SIZE__SHIFT 0x0
++#define VGT_STRMOUT_BUFFER_SIZE_0__SIZE_MASK 0xFFFFFFFFL
++//VGT_STRMOUT_VTX_STRIDE_0
++#define VGT_STRMOUT_VTX_STRIDE_0__STRIDE__SHIFT 0x0
++#define VGT_STRMOUT_VTX_STRIDE_0__STRIDE_MASK 0x000003FFL
++//VGT_STRMOUT_BUFFER_OFFSET_0
++#define VGT_STRMOUT_BUFFER_OFFSET_0__OFFSET__SHIFT 0x0
++#define VGT_STRMOUT_BUFFER_OFFSET_0__OFFSET_MASK 0xFFFFFFFFL
++//VGT_STRMOUT_BUFFER_SIZE_1
++#define VGT_STRMOUT_BUFFER_SIZE_1__SIZE__SHIFT 0x0
++#define VGT_STRMOUT_BUFFER_SIZE_1__SIZE_MASK 0xFFFFFFFFL
++//VGT_STRMOUT_VTX_STRIDE_1
++#define VGT_STRMOUT_VTX_STRIDE_1__STRIDE__SHIFT 0x0
++#define VGT_STRMOUT_VTX_STRIDE_1__STRIDE_MASK 0x000003FFL
++//VGT_STRMOUT_BUFFER_OFFSET_1
++#define VGT_STRMOUT_BUFFER_OFFSET_1__OFFSET__SHIFT 0x0
++#define VGT_STRMOUT_BUFFER_OFFSET_1__OFFSET_MASK 0xFFFFFFFFL
++//VGT_STRMOUT_BUFFER_SIZE_2
++#define VGT_STRMOUT_BUFFER_SIZE_2__SIZE__SHIFT 0x0
++#define VGT_STRMOUT_BUFFER_SIZE_2__SIZE_MASK 0xFFFFFFFFL
++//VGT_STRMOUT_VTX_STRIDE_2
++#define VGT_STRMOUT_VTX_STRIDE_2__STRIDE__SHIFT 0x0
++#define VGT_STRMOUT_VTX_STRIDE_2__STRIDE_MASK 0x000003FFL
++//VGT_STRMOUT_BUFFER_OFFSET_2
++#define VGT_STRMOUT_BUFFER_OFFSET_2__OFFSET__SHIFT 0x0
++#define VGT_STRMOUT_BUFFER_OFFSET_2__OFFSET_MASK 0xFFFFFFFFL
++//VGT_STRMOUT_BUFFER_SIZE_3
++#define VGT_STRMOUT_BUFFER_SIZE_3__SIZE__SHIFT 0x0
++#define VGT_STRMOUT_BUFFER_SIZE_3__SIZE_MASK 0xFFFFFFFFL
++//VGT_STRMOUT_VTX_STRIDE_3
++#define VGT_STRMOUT_VTX_STRIDE_3__STRIDE__SHIFT 0x0
++#define VGT_STRMOUT_VTX_STRIDE_3__STRIDE_MASK 0x000003FFL
++//VGT_STRMOUT_BUFFER_OFFSET_3
++#define VGT_STRMOUT_BUFFER_OFFSET_3__OFFSET__SHIFT 0x0
++#define VGT_STRMOUT_BUFFER_OFFSET_3__OFFSET_MASK 0xFFFFFFFFL
++//VGT_STRMOUT_DRAW_OPAQUE_OFFSET
++#define VGT_STRMOUT_DRAW_OPAQUE_OFFSET__OFFSET__SHIFT 0x0
++#define VGT_STRMOUT_DRAW_OPAQUE_OFFSET__OFFSET_MASK 0xFFFFFFFFL
++//VGT_STRMOUT_DRAW_OPAQUE_BUFFER_FILLED_SIZE
++#define VGT_STRMOUT_DRAW_OPAQUE_BUFFER_FILLED_SIZE__SIZE__SHIFT 0x0
++#define VGT_STRMOUT_DRAW_OPAQUE_BUFFER_FILLED_SIZE__SIZE_MASK 0xFFFFFFFFL
++//VGT_STRMOUT_DRAW_OPAQUE_VERTEX_STRIDE
++#define VGT_STRMOUT_DRAW_OPAQUE_VERTEX_STRIDE__VERTEX_STRIDE__SHIFT 0x0
++#define VGT_STRMOUT_DRAW_OPAQUE_VERTEX_STRIDE__VERTEX_STRIDE_MASK 0x000001FFL
++//VGT_GS_MAX_VERT_OUT
++#define VGT_GS_MAX_VERT_OUT__MAX_VERT_OUT__SHIFT 0x0
++#define VGT_GS_MAX_VERT_OUT__MAX_VERT_OUT_MASK 0x000007FFL
++//VGT_TESS_DISTRIBUTION
++#define VGT_TESS_DISTRIBUTION__ACCUM_ISOLINE__SHIFT 0x0
++#define VGT_TESS_DISTRIBUTION__ACCUM_TRI__SHIFT 0x8
++#define VGT_TESS_DISTRIBUTION__ACCUM_QUAD__SHIFT 0x10
++#define VGT_TESS_DISTRIBUTION__DONUT_SPLIT__SHIFT 0x18
++#define VGT_TESS_DISTRIBUTION__TRAP_SPLIT__SHIFT 0x1d
++#define VGT_TESS_DISTRIBUTION__ACCUM_ISOLINE_MASK 0x000000FFL
++#define VGT_TESS_DISTRIBUTION__ACCUM_TRI_MASK 0x0000FF00L
++#define VGT_TESS_DISTRIBUTION__ACCUM_QUAD_MASK 0x00FF0000L
++#define VGT_TESS_DISTRIBUTION__DONUT_SPLIT_MASK 0x1F000000L
++#define VGT_TESS_DISTRIBUTION__TRAP_SPLIT_MASK 0xE0000000L
++//VGT_SHADER_STAGES_EN
++#define VGT_SHADER_STAGES_EN__LS_EN__SHIFT 0x0
++#define VGT_SHADER_STAGES_EN__HS_EN__SHIFT 0x2
++#define VGT_SHADER_STAGES_EN__ES_EN__SHIFT 0x3
++#define VGT_SHADER_STAGES_EN__GS_EN__SHIFT 0x5
++#define VGT_SHADER_STAGES_EN__VS_EN__SHIFT 0x6
++#define VGT_SHADER_STAGES_EN__DISPATCH_DRAW_EN__SHIFT 0x9
++#define VGT_SHADER_STAGES_EN__DIS_DEALLOC_ACCUM_0__SHIFT 0xa
++#define VGT_SHADER_STAGES_EN__DIS_DEALLOC_ACCUM_1__SHIFT 0xb
++#define VGT_SHADER_STAGES_EN__VS_WAVE_ID_EN__SHIFT 0xc
++#define VGT_SHADER_STAGES_EN__PRIMGEN_EN__SHIFT 0xd
++#define VGT_SHADER_STAGES_EN__ORDERED_ID_MODE__SHIFT 0xe
++#define VGT_SHADER_STAGES_EN__MAX_PRIMGRP_IN_WAVE__SHIFT 0xf
++#define VGT_SHADER_STAGES_EN__GS_FAST_LAUNCH__SHIFT 0x13
++#define VGT_SHADER_STAGES_EN__LS_EN_MASK 0x00000003L
++#define VGT_SHADER_STAGES_EN__HS_EN_MASK 0x00000004L
++#define VGT_SHADER_STAGES_EN__ES_EN_MASK 0x00000018L
++#define VGT_SHADER_STAGES_EN__GS_EN_MASK 0x00000020L
++#define VGT_SHADER_STAGES_EN__VS_EN_MASK 0x000000C0L
++#define VGT_SHADER_STAGES_EN__DISPATCH_DRAW_EN_MASK 0x00000200L
++#define VGT_SHADER_STAGES_EN__DIS_DEALLOC_ACCUM_0_MASK 0x00000400L
++#define VGT_SHADER_STAGES_EN__DIS_DEALLOC_ACCUM_1_MASK 0x00000800L
++#define VGT_SHADER_STAGES_EN__VS_WAVE_ID_EN_MASK 0x00001000L
++#define VGT_SHADER_STAGES_EN__PRIMGEN_EN_MASK 0x00002000L
++#define VGT_SHADER_STAGES_EN__ORDERED_ID_MODE_MASK 0x00004000L
++#define VGT_SHADER_STAGES_EN__MAX_PRIMGRP_IN_WAVE_MASK 0x00078000L
++#define VGT_SHADER_STAGES_EN__GS_FAST_LAUNCH_MASK 0x00080000L
++//VGT_LS_HS_CONFIG
++#define VGT_LS_HS_CONFIG__NUM_PATCHES__SHIFT 0x0
++#define VGT_LS_HS_CONFIG__HS_NUM_INPUT_CP__SHIFT 0x8
++#define VGT_LS_HS_CONFIG__HS_NUM_OUTPUT_CP__SHIFT 0xe
++#define VGT_LS_HS_CONFIG__NUM_PATCHES_MASK 0x000000FFL
++#define VGT_LS_HS_CONFIG__HS_NUM_INPUT_CP_MASK 0x00003F00L
++#define VGT_LS_HS_CONFIG__HS_NUM_OUTPUT_CP_MASK 0x000FC000L
++//VGT_GS_VERT_ITEMSIZE
++#define VGT_GS_VERT_ITEMSIZE__ITEMSIZE__SHIFT 0x0
++#define VGT_GS_VERT_ITEMSIZE__ITEMSIZE_MASK 0x00007FFFL
++//VGT_GS_VERT_ITEMSIZE_1
++#define VGT_GS_VERT_ITEMSIZE_1__ITEMSIZE__SHIFT 0x0
++#define VGT_GS_VERT_ITEMSIZE_1__ITEMSIZE_MASK 0x00007FFFL
++//VGT_GS_VERT_ITEMSIZE_2
++#define VGT_GS_VERT_ITEMSIZE_2__ITEMSIZE__SHIFT 0x0
++#define VGT_GS_VERT_ITEMSIZE_2__ITEMSIZE_MASK 0x00007FFFL
++//VGT_GS_VERT_ITEMSIZE_3
++#define VGT_GS_VERT_ITEMSIZE_3__ITEMSIZE__SHIFT 0x0
++#define VGT_GS_VERT_ITEMSIZE_3__ITEMSIZE_MASK 0x00007FFFL
++//VGT_TF_PARAM
++#define VGT_TF_PARAM__TYPE__SHIFT 0x0
++#define VGT_TF_PARAM__PARTITIONING__SHIFT 0x2
++#define VGT_TF_PARAM__TOPOLOGY__SHIFT 0x5
++#define VGT_TF_PARAM__RESERVED_REDUC_AXIS__SHIFT 0x8
++#define VGT_TF_PARAM__DEPRECATED__SHIFT 0x9
++#define VGT_TF_PARAM__DISABLE_DONUTS__SHIFT 0xe
++#define VGT_TF_PARAM__RDREQ_POLICY__SHIFT 0xf
++#define VGT_TF_PARAM__DISTRIBUTION_MODE__SHIFT 0x11
++#define VGT_TF_PARAM__TYPE_MASK 0x00000003L
++#define VGT_TF_PARAM__PARTITIONING_MASK 0x0000001CL
++#define VGT_TF_PARAM__TOPOLOGY_MASK 0x000000E0L
++#define VGT_TF_PARAM__RESERVED_REDUC_AXIS_MASK 0x00000100L
++#define VGT_TF_PARAM__DEPRECATED_MASK 0x00000200L
++#define VGT_TF_PARAM__DISABLE_DONUTS_MASK 0x00004000L
++#define VGT_TF_PARAM__RDREQ_POLICY_MASK 0x00008000L
++#define VGT_TF_PARAM__DISTRIBUTION_MODE_MASK 0x00060000L
++//DB_ALPHA_TO_MASK
++#define DB_ALPHA_TO_MASK__ALPHA_TO_MASK_ENABLE__SHIFT 0x0
++#define DB_ALPHA_TO_MASK__ALPHA_TO_MASK_OFFSET0__SHIFT 0x8
++#define DB_ALPHA_TO_MASK__ALPHA_TO_MASK_OFFSET1__SHIFT 0xa
++#define DB_ALPHA_TO_MASK__ALPHA_TO_MASK_OFFSET2__SHIFT 0xc
++#define DB_ALPHA_TO_MASK__ALPHA_TO_MASK_OFFSET3__SHIFT 0xe
++#define DB_ALPHA_TO_MASK__OFFSET_ROUND__SHIFT 0x10
++#define DB_ALPHA_TO_MASK__ALPHA_TO_MASK_ENABLE_MASK 0x00000001L
++#define DB_ALPHA_TO_MASK__ALPHA_TO_MASK_OFFSET0_MASK 0x00000300L
++#define DB_ALPHA_TO_MASK__ALPHA_TO_MASK_OFFSET1_MASK 0x00000C00L
++#define DB_ALPHA_TO_MASK__ALPHA_TO_MASK_OFFSET2_MASK 0x00003000L
++#define DB_ALPHA_TO_MASK__ALPHA_TO_MASK_OFFSET3_MASK 0x0000C000L
++#define DB_ALPHA_TO_MASK__OFFSET_ROUND_MASK 0x00010000L
++//VGT_DISPATCH_DRAW_INDEX
++#define VGT_DISPATCH_DRAW_INDEX__MATCH_INDEX__SHIFT 0x0
++#define VGT_DISPATCH_DRAW_INDEX__MATCH_INDEX_MASK 0xFFFFFFFFL
++//PA_SU_POLY_OFFSET_DB_FMT_CNTL
++#define PA_SU_POLY_OFFSET_DB_FMT_CNTL__POLY_OFFSET_NEG_NUM_DB_BITS__SHIFT 0x0
++#define PA_SU_POLY_OFFSET_DB_FMT_CNTL__POLY_OFFSET_DB_IS_FLOAT_FMT__SHIFT 0x8
++#define PA_SU_POLY_OFFSET_DB_FMT_CNTL__POLY_OFFSET_NEG_NUM_DB_BITS_MASK 0x000000FFL
++#define PA_SU_POLY_OFFSET_DB_FMT_CNTL__POLY_OFFSET_DB_IS_FLOAT_FMT_MASK 0x00000100L
++//PA_SU_POLY_OFFSET_CLAMP
++#define PA_SU_POLY_OFFSET_CLAMP__CLAMP__SHIFT 0x0
++#define PA_SU_POLY_OFFSET_CLAMP__CLAMP_MASK 0xFFFFFFFFL
++//PA_SU_POLY_OFFSET_FRONT_SCALE
++#define PA_SU_POLY_OFFSET_FRONT_SCALE__SCALE__SHIFT 0x0
++#define PA_SU_POLY_OFFSET_FRONT_SCALE__SCALE_MASK 0xFFFFFFFFL
++//PA_SU_POLY_OFFSET_FRONT_OFFSET
++#define PA_SU_POLY_OFFSET_FRONT_OFFSET__OFFSET__SHIFT 0x0
++#define PA_SU_POLY_OFFSET_FRONT_OFFSET__OFFSET_MASK 0xFFFFFFFFL
++//PA_SU_POLY_OFFSET_BACK_SCALE
++#define PA_SU_POLY_OFFSET_BACK_SCALE__SCALE__SHIFT 0x0
++#define PA_SU_POLY_OFFSET_BACK_SCALE__SCALE_MASK 0xFFFFFFFFL
++//PA_SU_POLY_OFFSET_BACK_OFFSET
++#define PA_SU_POLY_OFFSET_BACK_OFFSET__OFFSET__SHIFT 0x0
++#define PA_SU_POLY_OFFSET_BACK_OFFSET__OFFSET_MASK 0xFFFFFFFFL
++//VGT_GS_INSTANCE_CNT
++#define VGT_GS_INSTANCE_CNT__ENABLE__SHIFT 0x0
++#define VGT_GS_INSTANCE_CNT__CNT__SHIFT 0x2
++#define VGT_GS_INSTANCE_CNT__ENABLE_MASK 0x00000001L
++#define VGT_GS_INSTANCE_CNT__CNT_MASK 0x000001FCL
++//VGT_STRMOUT_CONFIG
++#define VGT_STRMOUT_CONFIG__STREAMOUT_0_EN__SHIFT 0x0
++#define VGT_STRMOUT_CONFIG__STREAMOUT_1_EN__SHIFT 0x1
++#define VGT_STRMOUT_CONFIG__STREAMOUT_2_EN__SHIFT 0x2
++#define VGT_STRMOUT_CONFIG__STREAMOUT_3_EN__SHIFT 0x3
++#define VGT_STRMOUT_CONFIG__RAST_STREAM__SHIFT 0x4
++#define VGT_STRMOUT_CONFIG__EN_PRIMS_NEEDED_CNT__SHIFT 0x7
++#define VGT_STRMOUT_CONFIG__RAST_STREAM_MASK__SHIFT 0x8
++#define VGT_STRMOUT_CONFIG__USE_RAST_STREAM_MASK__SHIFT 0x1f
++#define VGT_STRMOUT_CONFIG__STREAMOUT_0_EN_MASK 0x00000001L
++#define VGT_STRMOUT_CONFIG__STREAMOUT_1_EN_MASK 0x00000002L
++#define VGT_STRMOUT_CONFIG__STREAMOUT_2_EN_MASK 0x00000004L
++#define VGT_STRMOUT_CONFIG__STREAMOUT_3_EN_MASK 0x00000008L
++#define VGT_STRMOUT_CONFIG__RAST_STREAM_MASK 0x00000070L
++#define VGT_STRMOUT_CONFIG__EN_PRIMS_NEEDED_CNT_MASK 0x00000080L
++#define VGT_STRMOUT_CONFIG__RAST_STREAM_MASK_MASK 0x00000F00L
++#define VGT_STRMOUT_CONFIG__USE_RAST_STREAM_MASK_MASK 0x80000000L
++//VGT_STRMOUT_BUFFER_CONFIG
++#define VGT_STRMOUT_BUFFER_CONFIG__STREAM_0_BUFFER_EN__SHIFT 0x0
++#define VGT_STRMOUT_BUFFER_CONFIG__STREAM_1_BUFFER_EN__SHIFT 0x4
++#define VGT_STRMOUT_BUFFER_CONFIG__STREAM_2_BUFFER_EN__SHIFT 0x8
++#define VGT_STRMOUT_BUFFER_CONFIG__STREAM_3_BUFFER_EN__SHIFT 0xc
++#define VGT_STRMOUT_BUFFER_CONFIG__STREAM_0_BUFFER_EN_MASK 0x0000000FL
++#define VGT_STRMOUT_BUFFER_CONFIG__STREAM_1_BUFFER_EN_MASK 0x000000F0L
++#define VGT_STRMOUT_BUFFER_CONFIG__STREAM_2_BUFFER_EN_MASK 0x00000F00L
++#define VGT_STRMOUT_BUFFER_CONFIG__STREAM_3_BUFFER_EN_MASK 0x0000F000L
++//VGT_DMA_EVENT_INITIATOR
++#define VGT_DMA_EVENT_INITIATOR__EVENT_TYPE__SHIFT 0x0
++#define VGT_DMA_EVENT_INITIATOR__ADDRESS_HI__SHIFT 0xa
++#define VGT_DMA_EVENT_INITIATOR__EXTENDED_EVENT__SHIFT 0x1b
++#define VGT_DMA_EVENT_INITIATOR__EVENT_TYPE_MASK 0x0000003FL
++#define VGT_DMA_EVENT_INITIATOR__ADDRESS_HI_MASK 0x07FFFC00L
++#define VGT_DMA_EVENT_INITIATOR__EXTENDED_EVENT_MASK 0x08000000L
++//PA_SC_CENTROID_PRIORITY_0
++#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_0__SHIFT 0x0
++#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_1__SHIFT 0x4
++#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_2__SHIFT 0x8
++#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_3__SHIFT 0xc
++#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_4__SHIFT 0x10
++#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_5__SHIFT 0x14
++#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_6__SHIFT 0x18
++#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_7__SHIFT 0x1c
++#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_0_MASK 0x0000000FL
++#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_1_MASK 0x000000F0L
++#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_2_MASK 0x00000F00L
++#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_3_MASK 0x0000F000L
++#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_4_MASK 0x000F0000L
++#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_5_MASK 0x00F00000L
++#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_6_MASK 0x0F000000L
++#define PA_SC_CENTROID_PRIORITY_0__DISTANCE_7_MASK 0xF0000000L
++//PA_SC_CENTROID_PRIORITY_1
++#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_8__SHIFT 0x0
++#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_9__SHIFT 0x4
++#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_10__SHIFT 0x8
++#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_11__SHIFT 0xc
++#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_12__SHIFT 0x10
++#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_13__SHIFT 0x14
++#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_14__SHIFT 0x18
++#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_15__SHIFT 0x1c
++#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_8_MASK 0x0000000FL
++#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_9_MASK 0x000000F0L
++#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_10_MASK 0x00000F00L
++#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_11_MASK 0x0000F000L
++#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_12_MASK 0x000F0000L
++#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_13_MASK 0x00F00000L
++#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_14_MASK 0x0F000000L
++#define PA_SC_CENTROID_PRIORITY_1__DISTANCE_15_MASK 0xF0000000L
++//PA_SC_LINE_CNTL
++#define PA_SC_LINE_CNTL__EXPAND_LINE_WIDTH__SHIFT 0x9
++#define PA_SC_LINE_CNTL__LAST_PIXEL__SHIFT 0xa
++#define PA_SC_LINE_CNTL__PERPENDICULAR_ENDCAP_ENA__SHIFT 0xb
++#define PA_SC_LINE_CNTL__DX10_DIAMOND_TEST_ENA__SHIFT 0xc
++#define PA_SC_LINE_CNTL__EXPAND_LINE_WIDTH_MASK 0x00000200L
++#define PA_SC_LINE_CNTL__LAST_PIXEL_MASK 0x00000400L
++#define PA_SC_LINE_CNTL__PERPENDICULAR_ENDCAP_ENA_MASK 0x00000800L
++#define PA_SC_LINE_CNTL__DX10_DIAMOND_TEST_ENA_MASK 0x00001000L
++//PA_SC_AA_CONFIG
++#define PA_SC_AA_CONFIG__MSAA_NUM_SAMPLES__SHIFT 0x0
++#define PA_SC_AA_CONFIG__AA_MASK_CENTROID_DTMN__SHIFT 0x4
++#define PA_SC_AA_CONFIG__MAX_SAMPLE_DIST__SHIFT 0xd
++#define PA_SC_AA_CONFIG__MSAA_EXPOSED_SAMPLES__SHIFT 0x14
++#define PA_SC_AA_CONFIG__DETAIL_TO_EXPOSED_MODE__SHIFT 0x18
++#define PA_SC_AA_CONFIG__COVERAGE_TO_SHADER_SELECT__SHIFT 0x1a
++#define PA_SC_AA_CONFIG__MSAA_NUM_SAMPLES_MASK 0x00000007L
++#define PA_SC_AA_CONFIG__AA_MASK_CENTROID_DTMN_MASK 0x00000010L
++#define PA_SC_AA_CONFIG__MAX_SAMPLE_DIST_MASK 0x0001E000L
++#define PA_SC_AA_CONFIG__MSAA_EXPOSED_SAMPLES_MASK 0x00700000L
++#define PA_SC_AA_CONFIG__DETAIL_TO_EXPOSED_MODE_MASK 0x03000000L
++#define PA_SC_AA_CONFIG__COVERAGE_TO_SHADER_SELECT_MASK 0x0C000000L
++//PA_SU_VTX_CNTL
++#define PA_SU_VTX_CNTL__PIX_CENTER__SHIFT 0x0
++#define PA_SU_VTX_CNTL__ROUND_MODE__SHIFT 0x1
++#define PA_SU_VTX_CNTL__QUANT_MODE__SHIFT 0x3
++#define PA_SU_VTX_CNTL__PIX_CENTER_MASK 0x00000001L
++#define PA_SU_VTX_CNTL__ROUND_MODE_MASK 0x00000006L
++#define PA_SU_VTX_CNTL__QUANT_MODE_MASK 0x00000038L
++//PA_CL_GB_VERT_CLIP_ADJ
++#define PA_CL_GB_VERT_CLIP_ADJ__DATA_REGISTER__SHIFT 0x0
++#define PA_CL_GB_VERT_CLIP_ADJ__DATA_REGISTER_MASK 0xFFFFFFFFL
++//PA_CL_GB_VERT_DISC_ADJ
++#define PA_CL_GB_VERT_DISC_ADJ__DATA_REGISTER__SHIFT 0x0
++#define PA_CL_GB_VERT_DISC_ADJ__DATA_REGISTER_MASK 0xFFFFFFFFL
++//PA_CL_GB_HORZ_CLIP_ADJ
++#define PA_CL_GB_HORZ_CLIP_ADJ__DATA_REGISTER__SHIFT 0x0
++#define PA_CL_GB_HORZ_CLIP_ADJ__DATA_REGISTER_MASK 0xFFFFFFFFL
++//PA_CL_GB_HORZ_DISC_ADJ
++#define PA_CL_GB_HORZ_DISC_ADJ__DATA_REGISTER__SHIFT 0x0
++#define PA_CL_GB_HORZ_DISC_ADJ__DATA_REGISTER_MASK 0xFFFFFFFFL
++//PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S0_X__SHIFT 0x0
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S0_Y__SHIFT 0x4
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S1_X__SHIFT 0x8
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S1_Y__SHIFT 0xc
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S2_X__SHIFT 0x10
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S2_Y__SHIFT 0x14
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S3_X__SHIFT 0x18
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S3_Y__SHIFT 0x1c
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S0_X_MASK 0x0000000FL
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S0_Y_MASK 0x000000F0L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S1_X_MASK 0x00000F00L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S1_Y_MASK 0x0000F000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S2_X_MASK 0x000F0000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S2_Y_MASK 0x00F00000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S3_X_MASK 0x0F000000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_0__S3_Y_MASK 0xF0000000L
++//PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S4_X__SHIFT 0x0
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S4_Y__SHIFT 0x4
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S5_X__SHIFT 0x8
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S5_Y__SHIFT 0xc
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S6_X__SHIFT 0x10
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S6_Y__SHIFT 0x14
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S7_X__SHIFT 0x18
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S7_Y__SHIFT 0x1c
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S4_X_MASK 0x0000000FL
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S4_Y_MASK 0x000000F0L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S5_X_MASK 0x00000F00L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S5_Y_MASK 0x0000F000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S6_X_MASK 0x000F0000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S6_Y_MASK 0x00F00000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S7_X_MASK 0x0F000000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_1__S7_Y_MASK 0xF0000000L
++//PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S8_X__SHIFT 0x0
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S8_Y__SHIFT 0x4
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S9_X__SHIFT 0x8
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S9_Y__SHIFT 0xc
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S10_X__SHIFT 0x10
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S10_Y__SHIFT 0x14
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S11_X__SHIFT 0x18
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S11_Y__SHIFT 0x1c
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S8_X_MASK 0x0000000FL
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S8_Y_MASK 0x000000F0L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S9_X_MASK 0x00000F00L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S9_Y_MASK 0x0000F000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S10_X_MASK 0x000F0000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S10_Y_MASK 0x00F00000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S11_X_MASK 0x0F000000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_2__S11_Y_MASK 0xF0000000L
++//PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S12_X__SHIFT 0x0
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S12_Y__SHIFT 0x4
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S13_X__SHIFT 0x8
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S13_Y__SHIFT 0xc
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S14_X__SHIFT 0x10
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S14_Y__SHIFT 0x14
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S15_X__SHIFT 0x18
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S15_Y__SHIFT 0x1c
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S12_X_MASK 0x0000000FL
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S12_Y_MASK 0x000000F0L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S13_X_MASK 0x00000F00L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S13_Y_MASK 0x0000F000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S14_X_MASK 0x000F0000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S14_Y_MASK 0x00F00000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S15_X_MASK 0x0F000000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y0_3__S15_Y_MASK 0xF0000000L
++//PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S0_X__SHIFT 0x0
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S0_Y__SHIFT 0x4
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S1_X__SHIFT 0x8
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S1_Y__SHIFT 0xc
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S2_X__SHIFT 0x10
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S2_Y__SHIFT 0x14
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S3_X__SHIFT 0x18
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S3_Y__SHIFT 0x1c
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S0_X_MASK 0x0000000FL
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S0_Y_MASK 0x000000F0L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S1_X_MASK 0x00000F00L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S1_Y_MASK 0x0000F000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S2_X_MASK 0x000F0000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S2_Y_MASK 0x00F00000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S3_X_MASK 0x0F000000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_0__S3_Y_MASK 0xF0000000L
++//PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S4_X__SHIFT 0x0
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S4_Y__SHIFT 0x4
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S5_X__SHIFT 0x8
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S5_Y__SHIFT 0xc
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S6_X__SHIFT 0x10
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S6_Y__SHIFT 0x14
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S7_X__SHIFT 0x18
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S7_Y__SHIFT 0x1c
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S4_X_MASK 0x0000000FL
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S4_Y_MASK 0x000000F0L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S5_X_MASK 0x00000F00L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S5_Y_MASK 0x0000F000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S6_X_MASK 0x000F0000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S6_Y_MASK 0x00F00000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S7_X_MASK 0x0F000000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_1__S7_Y_MASK 0xF0000000L
++//PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S8_X__SHIFT 0x0
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S8_Y__SHIFT 0x4
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S9_X__SHIFT 0x8
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S9_Y__SHIFT 0xc
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S10_X__SHIFT 0x10
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S10_Y__SHIFT 0x14
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S11_X__SHIFT 0x18
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S11_Y__SHIFT 0x1c
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S8_X_MASK 0x0000000FL
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S8_Y_MASK 0x000000F0L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S9_X_MASK 0x00000F00L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S9_Y_MASK 0x0000F000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S10_X_MASK 0x000F0000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S10_Y_MASK 0x00F00000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S11_X_MASK 0x0F000000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_2__S11_Y_MASK 0xF0000000L
++//PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S12_X__SHIFT 0x0
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S12_Y__SHIFT 0x4
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S13_X__SHIFT 0x8
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S13_Y__SHIFT 0xc
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S14_X__SHIFT 0x10
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S14_Y__SHIFT 0x14
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S15_X__SHIFT 0x18
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S15_Y__SHIFT 0x1c
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S12_X_MASK 0x0000000FL
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S12_Y_MASK 0x000000F0L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S13_X_MASK 0x00000F00L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S13_Y_MASK 0x0000F000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S14_X_MASK 0x000F0000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S14_Y_MASK 0x00F00000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S15_X_MASK 0x0F000000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y0_3__S15_Y_MASK 0xF0000000L
++//PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S0_X__SHIFT 0x0
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S0_Y__SHIFT 0x4
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S1_X__SHIFT 0x8
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S1_Y__SHIFT 0xc
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S2_X__SHIFT 0x10
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S2_Y__SHIFT 0x14
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S3_X__SHIFT 0x18
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S3_Y__SHIFT 0x1c
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S0_X_MASK 0x0000000FL
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S0_Y_MASK 0x000000F0L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S1_X_MASK 0x00000F00L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S1_Y_MASK 0x0000F000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S2_X_MASK 0x000F0000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S2_Y_MASK 0x00F00000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S3_X_MASK 0x0F000000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_0__S3_Y_MASK 0xF0000000L
++//PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S4_X__SHIFT 0x0
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S4_Y__SHIFT 0x4
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S5_X__SHIFT 0x8
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S5_Y__SHIFT 0xc
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S6_X__SHIFT 0x10
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S6_Y__SHIFT 0x14
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S7_X__SHIFT 0x18
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S7_Y__SHIFT 0x1c
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S4_X_MASK 0x0000000FL
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S4_Y_MASK 0x000000F0L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S5_X_MASK 0x00000F00L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S5_Y_MASK 0x0000F000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S6_X_MASK 0x000F0000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S6_Y_MASK 0x00F00000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S7_X_MASK 0x0F000000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_1__S7_Y_MASK 0xF0000000L
++//PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S8_X__SHIFT 0x0
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S8_Y__SHIFT 0x4
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S9_X__SHIFT 0x8
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S9_Y__SHIFT 0xc
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S10_X__SHIFT 0x10
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S10_Y__SHIFT 0x14
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S11_X__SHIFT 0x18
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S11_Y__SHIFT 0x1c
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S8_X_MASK 0x0000000FL
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S8_Y_MASK 0x000000F0L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S9_X_MASK 0x00000F00L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S9_Y_MASK 0x0000F000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S10_X_MASK 0x000F0000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S10_Y_MASK 0x00F00000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S11_X_MASK 0x0F000000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_2__S11_Y_MASK 0xF0000000L
++//PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S12_X__SHIFT 0x0
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S12_Y__SHIFT 0x4
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S13_X__SHIFT 0x8
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S13_Y__SHIFT 0xc
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S14_X__SHIFT 0x10
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S14_Y__SHIFT 0x14
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S15_X__SHIFT 0x18
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S15_Y__SHIFT 0x1c
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S12_X_MASK 0x0000000FL
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S12_Y_MASK 0x000000F0L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S13_X_MASK 0x00000F00L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S13_Y_MASK 0x0000F000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S14_X_MASK 0x000F0000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S14_Y_MASK 0x00F00000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S15_X_MASK 0x0F000000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X0Y1_3__S15_Y_MASK 0xF0000000L
++//PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S0_X__SHIFT 0x0
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S0_Y__SHIFT 0x4
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S1_X__SHIFT 0x8
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S1_Y__SHIFT 0xc
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S2_X__SHIFT 0x10
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S2_Y__SHIFT 0x14
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S3_X__SHIFT 0x18
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S3_Y__SHIFT 0x1c
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S0_X_MASK 0x0000000FL
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S0_Y_MASK 0x000000F0L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S1_X_MASK 0x00000F00L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S1_Y_MASK 0x0000F000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S2_X_MASK 0x000F0000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S2_Y_MASK 0x00F00000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S3_X_MASK 0x0F000000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_0__S3_Y_MASK 0xF0000000L
++//PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S4_X__SHIFT 0x0
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S4_Y__SHIFT 0x4
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S5_X__SHIFT 0x8
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S5_Y__SHIFT 0xc
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S6_X__SHIFT 0x10
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S6_Y__SHIFT 0x14
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S7_X__SHIFT 0x18
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S7_Y__SHIFT 0x1c
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S4_X_MASK 0x0000000FL
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S4_Y_MASK 0x000000F0L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S5_X_MASK 0x00000F00L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S5_Y_MASK 0x0000F000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S6_X_MASK 0x000F0000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S6_Y_MASK 0x00F00000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S7_X_MASK 0x0F000000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_1__S7_Y_MASK 0xF0000000L
++//PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S8_X__SHIFT 0x0
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S8_Y__SHIFT 0x4
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S9_X__SHIFT 0x8
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S9_Y__SHIFT 0xc
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S10_X__SHIFT 0x10
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S10_Y__SHIFT 0x14
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S11_X__SHIFT 0x18
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S11_Y__SHIFT 0x1c
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S8_X_MASK 0x0000000FL
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S8_Y_MASK 0x000000F0L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S9_X_MASK 0x00000F00L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S9_Y_MASK 0x0000F000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S10_X_MASK 0x000F0000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S10_Y_MASK 0x00F00000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S11_X_MASK 0x0F000000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_2__S11_Y_MASK 0xF0000000L
++//PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S12_X__SHIFT 0x0
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S12_Y__SHIFT 0x4
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S13_X__SHIFT 0x8
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S13_Y__SHIFT 0xc
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S14_X__SHIFT 0x10
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S14_Y__SHIFT 0x14
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S15_X__SHIFT 0x18
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S15_Y__SHIFT 0x1c
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S12_X_MASK 0x0000000FL
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S12_Y_MASK 0x000000F0L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S13_X_MASK 0x00000F00L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S13_Y_MASK 0x0000F000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S14_X_MASK 0x000F0000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S14_Y_MASK 0x00F00000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S15_X_MASK 0x0F000000L
++#define PA_SC_AA_SAMPLE_LOCS_PIXEL_X1Y1_3__S15_Y_MASK 0xF0000000L
++//PA_SC_AA_MASK_X0Y0_X1Y0
++#define PA_SC_AA_MASK_X0Y0_X1Y0__AA_MASK_X0Y0__SHIFT 0x0
++#define PA_SC_AA_MASK_X0Y0_X1Y0__AA_MASK_X1Y0__SHIFT 0x10
++#define PA_SC_AA_MASK_X0Y0_X1Y0__AA_MASK_X0Y0_MASK 0x0000FFFFL
++#define PA_SC_AA_MASK_X0Y0_X1Y0__AA_MASK_X1Y0_MASK 0xFFFF0000L
++//PA_SC_AA_MASK_X0Y1_X1Y1
++#define PA_SC_AA_MASK_X0Y1_X1Y1__AA_MASK_X0Y1__SHIFT 0x0
++#define PA_SC_AA_MASK_X0Y1_X1Y1__AA_MASK_X1Y1__SHIFT 0x10
++#define PA_SC_AA_MASK_X0Y1_X1Y1__AA_MASK_X0Y1_MASK 0x0000FFFFL
++#define PA_SC_AA_MASK_X0Y1_X1Y1__AA_MASK_X1Y1_MASK 0xFFFF0000L
++//PA_SC_SHADER_CONTROL
++#define PA_SC_SHADER_CONTROL__REALIGN_DQUADS_AFTER_N_WAVES__SHIFT 0x0
++#define PA_SC_SHADER_CONTROL__LOAD_COLLISION_WAVEID__SHIFT 0x2
++#define PA_SC_SHADER_CONTROL__LOAD_INTRAWAVE_COLLISION__SHIFT 0x3
++#define PA_SC_SHADER_CONTROL__REALIGN_DQUADS_AFTER_N_WAVES_MASK 0x00000003L
++#define PA_SC_SHADER_CONTROL__LOAD_COLLISION_WAVEID_MASK 0x00000004L
++#define PA_SC_SHADER_CONTROL__LOAD_INTRAWAVE_COLLISION_MASK 0x00000008L
++//PA_SC_BINNER_CNTL_0
++#define PA_SC_BINNER_CNTL_0__BINNING_MODE__SHIFT 0x0
++#define PA_SC_BINNER_CNTL_0__BIN_SIZE_X__SHIFT 0x2
++#define PA_SC_BINNER_CNTL_0__BIN_SIZE_Y__SHIFT 0x3
++#define PA_SC_BINNER_CNTL_0__BIN_SIZE_X_EXTEND__SHIFT 0x4
++#define PA_SC_BINNER_CNTL_0__BIN_SIZE_Y_EXTEND__SHIFT 0x7
++#define PA_SC_BINNER_CNTL_0__CONTEXT_STATES_PER_BIN__SHIFT 0xa
++#define PA_SC_BINNER_CNTL_0__PERSISTENT_STATES_PER_BIN__SHIFT 0xd
++#define PA_SC_BINNER_CNTL_0__DISABLE_START_OF_PRIM__SHIFT 0x12
++#define PA_SC_BINNER_CNTL_0__FPOVS_PER_BATCH__SHIFT 0x13
++#define PA_SC_BINNER_CNTL_0__OPTIMAL_BIN_SELECTION__SHIFT 0x1b
++#define PA_SC_BINNER_CNTL_0__BINNING_MODE_MASK 0x00000003L
++#define PA_SC_BINNER_CNTL_0__BIN_SIZE_X_MASK 0x00000004L
++#define PA_SC_BINNER_CNTL_0__BIN_SIZE_Y_MASK 0x00000008L
++#define PA_SC_BINNER_CNTL_0__BIN_SIZE_X_EXTEND_MASK 0x00000070L
++#define PA_SC_BINNER_CNTL_0__BIN_SIZE_Y_EXTEND_MASK 0x00000380L
++#define PA_SC_BINNER_CNTL_0__CONTEXT_STATES_PER_BIN_MASK 0x00001C00L
++#define PA_SC_BINNER_CNTL_0__PERSISTENT_STATES_PER_BIN_MASK 0x0003E000L
++#define PA_SC_BINNER_CNTL_0__DISABLE_START_OF_PRIM_MASK 0x00040000L
++#define PA_SC_BINNER_CNTL_0__FPOVS_PER_BATCH_MASK 0x07F80000L
++#define PA_SC_BINNER_CNTL_0__OPTIMAL_BIN_SELECTION_MASK 0x08000000L
++//PA_SC_BINNER_CNTL_1
++#define PA_SC_BINNER_CNTL_1__MAX_ALLOC_COUNT__SHIFT 0x0
++#define PA_SC_BINNER_CNTL_1__MAX_PRIM_PER_BATCH__SHIFT 0x10
++#define PA_SC_BINNER_CNTL_1__MAX_ALLOC_COUNT_MASK 0x0000FFFFL
++#define PA_SC_BINNER_CNTL_1__MAX_PRIM_PER_BATCH_MASK 0xFFFF0000L
++//PA_SC_CONSERVATIVE_RASTERIZATION_CNTL
++#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__OVER_RAST_ENABLE__SHIFT 0x0
++#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__OVER_RAST_SAMPLE_SELECT__SHIFT 0x1
++#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__UNDER_RAST_ENABLE__SHIFT 0x5
++#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__UNDER_RAST_SAMPLE_SELECT__SHIFT 0x6
++#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__PBB_UNCERTAINTY_REGION_ENABLE__SHIFT 0xa
++#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__ZMM_TRI_EXTENT__SHIFT 0xb
++#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__ZMM_TRI_OFFSET__SHIFT 0xc
++#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__OVERRIDE_OVER_RAST_INNER_TO_NORMAL__SHIFT 0xd
++#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__OVERRIDE_UNDER_RAST_INNER_TO_NORMAL__SHIFT 0xe
++#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__DEGENERATE_OVERRIDE_INNER_TO_NORMAL_DISABLE__SHIFT 0xf
++#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__UNCERTAINTY_REGION_MODE__SHIFT 0x10
++#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__OUTER_UNCERTAINTY_EDGERULE_OVERRIDE__SHIFT 0x12
++#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__INNER_UNCERTAINTY_EDGERULE_OVERRIDE__SHIFT 0x13
++#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__NULL_SQUAD_AA_MASK_ENABLE__SHIFT 0x14
++#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__COVERAGE_AA_MASK_ENABLE__SHIFT 0x15
++#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__PREZ_AA_MASK_ENABLE__SHIFT 0x16
++#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__POSTZ_AA_MASK_ENABLE__SHIFT 0x17
++#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__CENTROID_SAMPLE_OVERRIDE__SHIFT 0x18
++#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__OVER_RAST_ENABLE_MASK 0x00000001L
++#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__OVER_RAST_SAMPLE_SELECT_MASK 0x0000001EL
++#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__UNDER_RAST_ENABLE_MASK 0x00000020L
++#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__UNDER_RAST_SAMPLE_SELECT_MASK 0x000003C0L
++#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__PBB_UNCERTAINTY_REGION_ENABLE_MASK 0x00000400L
++#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__ZMM_TRI_EXTENT_MASK 0x00000800L
++#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__ZMM_TRI_OFFSET_MASK 0x00001000L
++#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__OVERRIDE_OVER_RAST_INNER_TO_NORMAL_MASK 0x00002000L
++#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__OVERRIDE_UNDER_RAST_INNER_TO_NORMAL_MASK 0x00004000L
++#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__DEGENERATE_OVERRIDE_INNER_TO_NORMAL_DISABLE_MASK 0x00008000L
++#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__UNCERTAINTY_REGION_MODE_MASK 0x00030000L
++#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__OUTER_UNCERTAINTY_EDGERULE_OVERRIDE_MASK 0x00040000L
++#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__INNER_UNCERTAINTY_EDGERULE_OVERRIDE_MASK 0x00080000L
++#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__NULL_SQUAD_AA_MASK_ENABLE_MASK 0x00100000L
++#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__COVERAGE_AA_MASK_ENABLE_MASK 0x00200000L
++#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__PREZ_AA_MASK_ENABLE_MASK 0x00400000L
++#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__POSTZ_AA_MASK_ENABLE_MASK 0x00800000L
++#define PA_SC_CONSERVATIVE_RASTERIZATION_CNTL__CENTROID_SAMPLE_OVERRIDE_MASK 0x01000000L
++//PA_SC_NGG_MODE_CNTL
++#define PA_SC_NGG_MODE_CNTL__MAX_DEALLOCS_IN_WAVE__SHIFT 0x0
++#define PA_SC_NGG_MODE_CNTL__MAX_DEALLOCS_IN_WAVE_MASK 0x000007FFL
++//VGT_VERTEX_REUSE_BLOCK_CNTL
++#define VGT_VERTEX_REUSE_BLOCK_CNTL__VTX_REUSE_DEPTH__SHIFT 0x0
++#define VGT_VERTEX_REUSE_BLOCK_CNTL__VTX_REUSE_DEPTH_MASK 0x000000FFL
++//VGT_OUT_DEALLOC_CNTL
++#define VGT_OUT_DEALLOC_CNTL__DEALLOC_DIST__SHIFT 0x0
++#define VGT_OUT_DEALLOC_CNTL__DEALLOC_DIST_MASK 0x0000007FL
++//CB_COLOR0_BASE
++#define CB_COLOR0_BASE__BASE_256B__SHIFT 0x0
++#define CB_COLOR0_BASE__BASE_256B_MASK 0xFFFFFFFFL
++//CB_COLOR0_BASE_EXT
++#define CB_COLOR0_BASE_EXT__BASE_256B__SHIFT 0x0
++#define CB_COLOR0_BASE_EXT__BASE_256B_MASK 0x000000FFL
++//CB_COLOR0_ATTRIB2
++#define CB_COLOR0_ATTRIB2__MIP0_HEIGHT__SHIFT 0x0
++#define CB_COLOR0_ATTRIB2__MIP0_WIDTH__SHIFT 0xe
++#define CB_COLOR0_ATTRIB2__MAX_MIP__SHIFT 0x1c
++#define CB_COLOR0_ATTRIB2__MIP0_HEIGHT_MASK 0x00003FFFL
++#define CB_COLOR0_ATTRIB2__MIP0_WIDTH_MASK 0x0FFFC000L
++#define CB_COLOR0_ATTRIB2__MAX_MIP_MASK 0xF0000000L
++//CB_COLOR0_VIEW
++#define CB_COLOR0_VIEW__SLICE_START__SHIFT 0x0
++#define CB_COLOR0_VIEW__SLICE_MAX__SHIFT 0xd
++#define CB_COLOR0_VIEW__MIP_LEVEL__SHIFT 0x18
++#define CB_COLOR0_VIEW__SLICE_START_MASK 0x000007FFL
++#define CB_COLOR0_VIEW__SLICE_MAX_MASK 0x00FFE000L
++#define CB_COLOR0_VIEW__MIP_LEVEL_MASK 0x0F000000L
++//CB_COLOR0_INFO
++#define CB_COLOR0_INFO__ENDIAN__SHIFT 0x0
++#define CB_COLOR0_INFO__FORMAT__SHIFT 0x2
++#define CB_COLOR0_INFO__NUMBER_TYPE__SHIFT 0x8
++#define CB_COLOR0_INFO__COMP_SWAP__SHIFT 0xb
++#define CB_COLOR0_INFO__FAST_CLEAR__SHIFT 0xd
++#define CB_COLOR0_INFO__COMPRESSION__SHIFT 0xe
++#define CB_COLOR0_INFO__BLEND_CLAMP__SHIFT 0xf
++#define CB_COLOR0_INFO__BLEND_BYPASS__SHIFT 0x10
++#define CB_COLOR0_INFO__SIMPLE_FLOAT__SHIFT 0x11
++#define CB_COLOR0_INFO__ROUND_MODE__SHIFT 0x12
++#define CB_COLOR0_INFO__BLEND_OPT_DONT_RD_DST__SHIFT 0x14
++#define CB_COLOR0_INFO__BLEND_OPT_DISCARD_PIXEL__SHIFT 0x17
++#define CB_COLOR0_INFO__FMASK_COMPRESSION_DISABLE__SHIFT 0x1a
++#define CB_COLOR0_INFO__FMASK_COMPRESS_1FRAG_ONLY__SHIFT 0x1b
++#define CB_COLOR0_INFO__DCC_ENABLE__SHIFT 0x1c
++#define CB_COLOR0_INFO__CMASK_ADDR_TYPE__SHIFT 0x1d
++#define CB_COLOR0_INFO__ENDIAN_MASK 0x00000003L
++#define CB_COLOR0_INFO__FORMAT_MASK 0x0000007CL
++#define CB_COLOR0_INFO__NUMBER_TYPE_MASK 0x00000700L
++#define CB_COLOR0_INFO__COMP_SWAP_MASK 0x00001800L
++#define CB_COLOR0_INFO__FAST_CLEAR_MASK 0x00002000L
++#define CB_COLOR0_INFO__COMPRESSION_MASK 0x00004000L
++#define CB_COLOR0_INFO__BLEND_CLAMP_MASK 0x00008000L
++#define CB_COLOR0_INFO__BLEND_BYPASS_MASK 0x00010000L
++#define CB_COLOR0_INFO__SIMPLE_FLOAT_MASK 0x00020000L
++#define CB_COLOR0_INFO__ROUND_MODE_MASK 0x00040000L
++#define CB_COLOR0_INFO__BLEND_OPT_DONT_RD_DST_MASK 0x00700000L
++#define CB_COLOR0_INFO__BLEND_OPT_DISCARD_PIXEL_MASK 0x03800000L
++#define CB_COLOR0_INFO__FMASK_COMPRESSION_DISABLE_MASK 0x04000000L
++#define CB_COLOR0_INFO__FMASK_COMPRESS_1FRAG_ONLY_MASK 0x08000000L
++#define CB_COLOR0_INFO__DCC_ENABLE_MASK 0x10000000L
++#define CB_COLOR0_INFO__CMASK_ADDR_TYPE_MASK 0x60000000L
++//CB_COLOR0_ATTRIB
++#define CB_COLOR0_ATTRIB__MIP0_DEPTH__SHIFT 0x0
++#define CB_COLOR0_ATTRIB__META_LINEAR__SHIFT 0xb
++#define CB_COLOR0_ATTRIB__NUM_SAMPLES__SHIFT 0xc
++#define CB_COLOR0_ATTRIB__NUM_FRAGMENTS__SHIFT 0xf
++#define CB_COLOR0_ATTRIB__FORCE_DST_ALPHA_1__SHIFT 0x11
++#define CB_COLOR0_ATTRIB__COLOR_SW_MODE__SHIFT 0x12
++#define CB_COLOR0_ATTRIB__FMASK_SW_MODE__SHIFT 0x17
++#define CB_COLOR0_ATTRIB__RESOURCE_TYPE__SHIFT 0x1c
++#define CB_COLOR0_ATTRIB__RB_ALIGNED__SHIFT 0x1e
++#define CB_COLOR0_ATTRIB__PIPE_ALIGNED__SHIFT 0x1f
++#define CB_COLOR0_ATTRIB__MIP0_DEPTH_MASK 0x000007FFL
++#define CB_COLOR0_ATTRIB__META_LINEAR_MASK 0x00000800L
++#define CB_COLOR0_ATTRIB__NUM_SAMPLES_MASK 0x00007000L
++#define CB_COLOR0_ATTRIB__NUM_FRAGMENTS_MASK 0x00018000L
++#define CB_COLOR0_ATTRIB__FORCE_DST_ALPHA_1_MASK 0x00020000L
++#define CB_COLOR0_ATTRIB__COLOR_SW_MODE_MASK 0x007C0000L
++#define CB_COLOR0_ATTRIB__FMASK_SW_MODE_MASK 0x0F800000L
++#define CB_COLOR0_ATTRIB__RESOURCE_TYPE_MASK 0x30000000L
++#define CB_COLOR0_ATTRIB__RB_ALIGNED_MASK 0x40000000L
++#define CB_COLOR0_ATTRIB__PIPE_ALIGNED_MASK 0x80000000L
++//CB_COLOR0_DCC_CONTROL
++#define CB_COLOR0_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE__SHIFT 0x0
++#define CB_COLOR0_DCC_CONTROL__KEY_CLEAR_ENABLE__SHIFT 0x1
++#define CB_COLOR0_DCC_CONTROL__MAX_UNCOMPRESSED_BLOCK_SIZE__SHIFT 0x2
++#define CB_COLOR0_DCC_CONTROL__MIN_COMPRESSED_BLOCK_SIZE__SHIFT 0x4
++#define CB_COLOR0_DCC_CONTROL__MAX_COMPRESSED_BLOCK_SIZE__SHIFT 0x5
++#define CB_COLOR0_DCC_CONTROL__COLOR_TRANSFORM__SHIFT 0x7
++#define CB_COLOR0_DCC_CONTROL__INDEPENDENT_64B_BLOCKS__SHIFT 0x9
++#define CB_COLOR0_DCC_CONTROL__LOSSY_RGB_PRECISION__SHIFT 0xa
++#define CB_COLOR0_DCC_CONTROL__LOSSY_ALPHA_PRECISION__SHIFT 0xe
++#define CB_COLOR0_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE_MASK 0x00000001L
++#define CB_COLOR0_DCC_CONTROL__KEY_CLEAR_ENABLE_MASK 0x00000002L
++#define CB_COLOR0_DCC_CONTROL__MAX_UNCOMPRESSED_BLOCK_SIZE_MASK 0x0000000CL
++#define CB_COLOR0_DCC_CONTROL__MIN_COMPRESSED_BLOCK_SIZE_MASK 0x00000010L
++#define CB_COLOR0_DCC_CONTROL__MAX_COMPRESSED_BLOCK_SIZE_MASK 0x00000060L
++#define CB_COLOR0_DCC_CONTROL__COLOR_TRANSFORM_MASK 0x00000180L
++#define CB_COLOR0_DCC_CONTROL__INDEPENDENT_64B_BLOCKS_MASK 0x00000200L
++#define CB_COLOR0_DCC_CONTROL__LOSSY_RGB_PRECISION_MASK 0x00003C00L
++#define CB_COLOR0_DCC_CONTROL__LOSSY_ALPHA_PRECISION_MASK 0x0003C000L
++//CB_COLOR0_CMASK
++#define CB_COLOR0_CMASK__BASE_256B__SHIFT 0x0
++#define CB_COLOR0_CMASK__BASE_256B_MASK 0xFFFFFFFFL
++//CB_COLOR0_CMASK_BASE_EXT
++#define CB_COLOR0_CMASK_BASE_EXT__BASE_256B__SHIFT 0x0
++#define CB_COLOR0_CMASK_BASE_EXT__BASE_256B_MASK 0x000000FFL
++//CB_COLOR0_FMASK
++#define CB_COLOR0_FMASK__BASE_256B__SHIFT 0x0
++#define CB_COLOR0_FMASK__BASE_256B_MASK 0xFFFFFFFFL
++//CB_COLOR0_FMASK_BASE_EXT
++#define CB_COLOR0_FMASK_BASE_EXT__BASE_256B__SHIFT 0x0
++#define CB_COLOR0_FMASK_BASE_EXT__BASE_256B_MASK 0x000000FFL
++//CB_COLOR0_CLEAR_WORD0
++#define CB_COLOR0_CLEAR_WORD0__CLEAR_WORD0__SHIFT 0x0
++#define CB_COLOR0_CLEAR_WORD0__CLEAR_WORD0_MASK 0xFFFFFFFFL
++//CB_COLOR0_CLEAR_WORD1
++#define CB_COLOR0_CLEAR_WORD1__CLEAR_WORD1__SHIFT 0x0
++#define CB_COLOR0_CLEAR_WORD1__CLEAR_WORD1_MASK 0xFFFFFFFFL
++//CB_COLOR0_DCC_BASE
++#define CB_COLOR0_DCC_BASE__BASE_256B__SHIFT 0x0
++#define CB_COLOR0_DCC_BASE__BASE_256B_MASK 0xFFFFFFFFL
++//CB_COLOR0_DCC_BASE_EXT
++#define CB_COLOR0_DCC_BASE_EXT__BASE_256B__SHIFT 0x0
++#define CB_COLOR0_DCC_BASE_EXT__BASE_256B_MASK 0x000000FFL
++//CB_COLOR1_BASE
++#define CB_COLOR1_BASE__BASE_256B__SHIFT 0x0
++#define CB_COLOR1_BASE__BASE_256B_MASK 0xFFFFFFFFL
++//CB_COLOR1_BASE_EXT
++#define CB_COLOR1_BASE_EXT__BASE_256B__SHIFT 0x0
++#define CB_COLOR1_BASE_EXT__BASE_256B_MASK 0x000000FFL
++//CB_COLOR1_ATTRIB2
++#define CB_COLOR1_ATTRIB2__MIP0_HEIGHT__SHIFT 0x0
++#define CB_COLOR1_ATTRIB2__MIP0_WIDTH__SHIFT 0xe
++#define CB_COLOR1_ATTRIB2__MAX_MIP__SHIFT 0x1c
++#define CB_COLOR1_ATTRIB2__MIP0_HEIGHT_MASK 0x00003FFFL
++#define CB_COLOR1_ATTRIB2__MIP0_WIDTH_MASK 0x0FFFC000L
++#define CB_COLOR1_ATTRIB2__MAX_MIP_MASK 0xF0000000L
++//CB_COLOR1_VIEW
++#define CB_COLOR1_VIEW__SLICE_START__SHIFT 0x0
++#define CB_COLOR1_VIEW__SLICE_MAX__SHIFT 0xd
++#define CB_COLOR1_VIEW__MIP_LEVEL__SHIFT 0x18
++#define CB_COLOR1_VIEW__SLICE_START_MASK 0x000007FFL
++#define CB_COLOR1_VIEW__SLICE_MAX_MASK 0x00FFE000L
++#define CB_COLOR1_VIEW__MIP_LEVEL_MASK 0x0F000000L
++//CB_COLOR1_INFO
++#define CB_COLOR1_INFO__ENDIAN__SHIFT 0x0
++#define CB_COLOR1_INFO__FORMAT__SHIFT 0x2
++#define CB_COLOR1_INFO__NUMBER_TYPE__SHIFT 0x8
++#define CB_COLOR1_INFO__COMP_SWAP__SHIFT 0xb
++#define CB_COLOR1_INFO__FAST_CLEAR__SHIFT 0xd
++#define CB_COLOR1_INFO__COMPRESSION__SHIFT 0xe
++#define CB_COLOR1_INFO__BLEND_CLAMP__SHIFT 0xf
++#define CB_COLOR1_INFO__BLEND_BYPASS__SHIFT 0x10
++#define CB_COLOR1_INFO__SIMPLE_FLOAT__SHIFT 0x11
++#define CB_COLOR1_INFO__ROUND_MODE__SHIFT 0x12
++#define CB_COLOR1_INFO__BLEND_OPT_DONT_RD_DST__SHIFT 0x14
++#define CB_COLOR1_INFO__BLEND_OPT_DISCARD_PIXEL__SHIFT 0x17
++#define CB_COLOR1_INFO__FMASK_COMPRESSION_DISABLE__SHIFT 0x1a
++#define CB_COLOR1_INFO__FMASK_COMPRESS_1FRAG_ONLY__SHIFT 0x1b
++#define CB_COLOR1_INFO__DCC_ENABLE__SHIFT 0x1c
++#define CB_COLOR1_INFO__CMASK_ADDR_TYPE__SHIFT 0x1d
++#define CB_COLOR1_INFO__ENDIAN_MASK 0x00000003L
++#define CB_COLOR1_INFO__FORMAT_MASK 0x0000007CL
++#define CB_COLOR1_INFO__NUMBER_TYPE_MASK 0x00000700L
++#define CB_COLOR1_INFO__COMP_SWAP_MASK 0x00001800L
++#define CB_COLOR1_INFO__FAST_CLEAR_MASK 0x00002000L
++#define CB_COLOR1_INFO__COMPRESSION_MASK 0x00004000L
++#define CB_COLOR1_INFO__BLEND_CLAMP_MASK 0x00008000L
++#define CB_COLOR1_INFO__BLEND_BYPASS_MASK 0x00010000L
++#define CB_COLOR1_INFO__SIMPLE_FLOAT_MASK 0x00020000L
++#define CB_COLOR1_INFO__ROUND_MODE_MASK 0x00040000L
++#define CB_COLOR1_INFO__BLEND_OPT_DONT_RD_DST_MASK 0x00700000L
++#define CB_COLOR1_INFO__BLEND_OPT_DISCARD_PIXEL_MASK 0x03800000L
++#define CB_COLOR1_INFO__FMASK_COMPRESSION_DISABLE_MASK 0x04000000L
++#define CB_COLOR1_INFO__FMASK_COMPRESS_1FRAG_ONLY_MASK 0x08000000L
++#define CB_COLOR1_INFO__DCC_ENABLE_MASK 0x10000000L
++#define CB_COLOR1_INFO__CMASK_ADDR_TYPE_MASK 0x60000000L
++//CB_COLOR1_ATTRIB
++#define CB_COLOR1_ATTRIB__MIP0_DEPTH__SHIFT 0x0
++#define CB_COLOR1_ATTRIB__META_LINEAR__SHIFT 0xb
++#define CB_COLOR1_ATTRIB__NUM_SAMPLES__SHIFT 0xc
++#define CB_COLOR1_ATTRIB__NUM_FRAGMENTS__SHIFT 0xf
++#define CB_COLOR1_ATTRIB__FORCE_DST_ALPHA_1__SHIFT 0x11
++#define CB_COLOR1_ATTRIB__COLOR_SW_MODE__SHIFT 0x12
++#define CB_COLOR1_ATTRIB__FMASK_SW_MODE__SHIFT 0x17
++#define CB_COLOR1_ATTRIB__RESOURCE_TYPE__SHIFT 0x1c
++#define CB_COLOR1_ATTRIB__RB_ALIGNED__SHIFT 0x1e
++#define CB_COLOR1_ATTRIB__PIPE_ALIGNED__SHIFT 0x1f
++#define CB_COLOR1_ATTRIB__MIP0_DEPTH_MASK 0x000007FFL
++#define CB_COLOR1_ATTRIB__META_LINEAR_MASK 0x00000800L
++#define CB_COLOR1_ATTRIB__NUM_SAMPLES_MASK 0x00007000L
++#define CB_COLOR1_ATTRIB__NUM_FRAGMENTS_MASK 0x00018000L
++#define CB_COLOR1_ATTRIB__FORCE_DST_ALPHA_1_MASK 0x00020000L
++#define CB_COLOR1_ATTRIB__COLOR_SW_MODE_MASK 0x007C0000L
++#define CB_COLOR1_ATTRIB__FMASK_SW_MODE_MASK 0x0F800000L
++#define CB_COLOR1_ATTRIB__RESOURCE_TYPE_MASK 0x30000000L
++#define CB_COLOR1_ATTRIB__RB_ALIGNED_MASK 0x40000000L
++#define CB_COLOR1_ATTRIB__PIPE_ALIGNED_MASK 0x80000000L
++//CB_COLOR1_DCC_CONTROL
++#define CB_COLOR1_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE__SHIFT 0x0
++#define CB_COLOR1_DCC_CONTROL__KEY_CLEAR_ENABLE__SHIFT 0x1
++#define CB_COLOR1_DCC_CONTROL__MAX_UNCOMPRESSED_BLOCK_SIZE__SHIFT 0x2
++#define CB_COLOR1_DCC_CONTROL__MIN_COMPRESSED_BLOCK_SIZE__SHIFT 0x4
++#define CB_COLOR1_DCC_CONTROL__MAX_COMPRESSED_BLOCK_SIZE__SHIFT 0x5
++#define CB_COLOR1_DCC_CONTROL__COLOR_TRANSFORM__SHIFT 0x7
++#define CB_COLOR1_DCC_CONTROL__INDEPENDENT_64B_BLOCKS__SHIFT 0x9
++#define CB_COLOR1_DCC_CONTROL__LOSSY_RGB_PRECISION__SHIFT 0xa
++#define CB_COLOR1_DCC_CONTROL__LOSSY_ALPHA_PRECISION__SHIFT 0xe
++#define CB_COLOR1_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE_MASK 0x00000001L
++#define CB_COLOR1_DCC_CONTROL__KEY_CLEAR_ENABLE_MASK 0x00000002L
++#define CB_COLOR1_DCC_CONTROL__MAX_UNCOMPRESSED_BLOCK_SIZE_MASK 0x0000000CL
++#define CB_COLOR1_DCC_CONTROL__MIN_COMPRESSED_BLOCK_SIZE_MASK 0x00000010L
++#define CB_COLOR1_DCC_CONTROL__MAX_COMPRESSED_BLOCK_SIZE_MASK 0x00000060L
++#define CB_COLOR1_DCC_CONTROL__COLOR_TRANSFORM_MASK 0x00000180L
++#define CB_COLOR1_DCC_CONTROL__INDEPENDENT_64B_BLOCKS_MASK 0x00000200L
++#define CB_COLOR1_DCC_CONTROL__LOSSY_RGB_PRECISION_MASK 0x00003C00L
++#define CB_COLOR1_DCC_CONTROL__LOSSY_ALPHA_PRECISION_MASK 0x0003C000L
++//CB_COLOR1_CMASK
++#define CB_COLOR1_CMASK__BASE_256B__SHIFT 0x0
++#define CB_COLOR1_CMASK__BASE_256B_MASK 0xFFFFFFFFL
++//CB_COLOR1_CMASK_BASE_EXT
++#define CB_COLOR1_CMASK_BASE_EXT__BASE_256B__SHIFT 0x0
++#define CB_COLOR1_CMASK_BASE_EXT__BASE_256B_MASK 0x000000FFL
++//CB_COLOR1_FMASK
++#define CB_COLOR1_FMASK__BASE_256B__SHIFT 0x0
++#define CB_COLOR1_FMASK__BASE_256B_MASK 0xFFFFFFFFL
++//CB_COLOR1_FMASK_BASE_EXT
++#define CB_COLOR1_FMASK_BASE_EXT__BASE_256B__SHIFT 0x0
++#define CB_COLOR1_FMASK_BASE_EXT__BASE_256B_MASK 0x000000FFL
++//CB_COLOR1_CLEAR_WORD0
++#define CB_COLOR1_CLEAR_WORD0__CLEAR_WORD0__SHIFT 0x0
++#define CB_COLOR1_CLEAR_WORD0__CLEAR_WORD0_MASK 0xFFFFFFFFL
++//CB_COLOR1_CLEAR_WORD1
++#define CB_COLOR1_CLEAR_WORD1__CLEAR_WORD1__SHIFT 0x0
++#define CB_COLOR1_CLEAR_WORD1__CLEAR_WORD1_MASK 0xFFFFFFFFL
++//CB_COLOR1_DCC_BASE
++#define CB_COLOR1_DCC_BASE__BASE_256B__SHIFT 0x0
++#define CB_COLOR1_DCC_BASE__BASE_256B_MASK 0xFFFFFFFFL
++//CB_COLOR1_DCC_BASE_EXT
++#define CB_COLOR1_DCC_BASE_EXT__BASE_256B__SHIFT 0x0
++#define CB_COLOR1_DCC_BASE_EXT__BASE_256B_MASK 0x000000FFL
++//CB_COLOR2_BASE
++#define CB_COLOR2_BASE__BASE_256B__SHIFT 0x0
++#define CB_COLOR2_BASE__BASE_256B_MASK 0xFFFFFFFFL
++//CB_COLOR2_BASE_EXT
++#define CB_COLOR2_BASE_EXT__BASE_256B__SHIFT 0x0
++#define CB_COLOR2_BASE_EXT__BASE_256B_MASK 0x000000FFL
++//CB_COLOR2_ATTRIB2
++#define CB_COLOR2_ATTRIB2__MIP0_HEIGHT__SHIFT 0x0
++#define CB_COLOR2_ATTRIB2__MIP0_WIDTH__SHIFT 0xe
++#define CB_COLOR2_ATTRIB2__MAX_MIP__SHIFT 0x1c
++#define CB_COLOR2_ATTRIB2__MIP0_HEIGHT_MASK 0x00003FFFL
++#define CB_COLOR2_ATTRIB2__MIP0_WIDTH_MASK 0x0FFFC000L
++#define CB_COLOR2_ATTRIB2__MAX_MIP_MASK 0xF0000000L
++//CB_COLOR2_VIEW
++#define CB_COLOR2_VIEW__SLICE_START__SHIFT 0x0
++#define CB_COLOR2_VIEW__SLICE_MAX__SHIFT 0xd
++#define CB_COLOR2_VIEW__MIP_LEVEL__SHIFT 0x18
++#define CB_COLOR2_VIEW__SLICE_START_MASK 0x000007FFL
++#define CB_COLOR2_VIEW__SLICE_MAX_MASK 0x00FFE000L
++#define CB_COLOR2_VIEW__MIP_LEVEL_MASK 0x0F000000L
++//CB_COLOR2_INFO
++#define CB_COLOR2_INFO__ENDIAN__SHIFT 0x0
++#define CB_COLOR2_INFO__FORMAT__SHIFT 0x2
++#define CB_COLOR2_INFO__NUMBER_TYPE__SHIFT 0x8
++#define CB_COLOR2_INFO__COMP_SWAP__SHIFT 0xb
++#define CB_COLOR2_INFO__FAST_CLEAR__SHIFT 0xd
++#define CB_COLOR2_INFO__COMPRESSION__SHIFT 0xe
++#define CB_COLOR2_INFO__BLEND_CLAMP__SHIFT 0xf
++#define CB_COLOR2_INFO__BLEND_BYPASS__SHIFT 0x10
++#define CB_COLOR2_INFO__SIMPLE_FLOAT__SHIFT 0x11
++#define CB_COLOR2_INFO__ROUND_MODE__SHIFT 0x12
++#define CB_COLOR2_INFO__BLEND_OPT_DONT_RD_DST__SHIFT 0x14
++#define CB_COLOR2_INFO__BLEND_OPT_DISCARD_PIXEL__SHIFT 0x17
++#define CB_COLOR2_INFO__FMASK_COMPRESSION_DISABLE__SHIFT 0x1a
++#define CB_COLOR2_INFO__FMASK_COMPRESS_1FRAG_ONLY__SHIFT 0x1b
++#define CB_COLOR2_INFO__DCC_ENABLE__SHIFT 0x1c
++#define CB_COLOR2_INFO__CMASK_ADDR_TYPE__SHIFT 0x1d
++#define CB_COLOR2_INFO__ENDIAN_MASK 0x00000003L
++#define CB_COLOR2_INFO__FORMAT_MASK 0x0000007CL
++#define CB_COLOR2_INFO__NUMBER_TYPE_MASK 0x00000700L
++#define CB_COLOR2_INFO__COMP_SWAP_MASK 0x00001800L
++#define CB_COLOR2_INFO__FAST_CLEAR_MASK 0x00002000L
++#define CB_COLOR2_INFO__COMPRESSION_MASK 0x00004000L
++#define CB_COLOR2_INFO__BLEND_CLAMP_MASK 0x00008000L
++#define CB_COLOR2_INFO__BLEND_BYPASS_MASK 0x00010000L
++#define CB_COLOR2_INFO__SIMPLE_FLOAT_MASK 0x00020000L
++#define CB_COLOR2_INFO__ROUND_MODE_MASK 0x00040000L
++#define CB_COLOR2_INFO__BLEND_OPT_DONT_RD_DST_MASK 0x00700000L
++#define CB_COLOR2_INFO__BLEND_OPT_DISCARD_PIXEL_MASK 0x03800000L
++#define CB_COLOR2_INFO__FMASK_COMPRESSION_DISABLE_MASK 0x04000000L
++#define CB_COLOR2_INFO__FMASK_COMPRESS_1FRAG_ONLY_MASK 0x08000000L
++#define CB_COLOR2_INFO__DCC_ENABLE_MASK 0x10000000L
++#define CB_COLOR2_INFO__CMASK_ADDR_TYPE_MASK 0x60000000L
++//CB_COLOR2_ATTRIB
++#define CB_COLOR2_ATTRIB__MIP0_DEPTH__SHIFT 0x0
++#define CB_COLOR2_ATTRIB__META_LINEAR__SHIFT 0xb
++#define CB_COLOR2_ATTRIB__NUM_SAMPLES__SHIFT 0xc
++#define CB_COLOR2_ATTRIB__NUM_FRAGMENTS__SHIFT 0xf
++#define CB_COLOR2_ATTRIB__FORCE_DST_ALPHA_1__SHIFT 0x11
++#define CB_COLOR2_ATTRIB__COLOR_SW_MODE__SHIFT 0x12
++#define CB_COLOR2_ATTRIB__FMASK_SW_MODE__SHIFT 0x17
++#define CB_COLOR2_ATTRIB__RESOURCE_TYPE__SHIFT 0x1c
++#define CB_COLOR2_ATTRIB__RB_ALIGNED__SHIFT 0x1e
++#define CB_COLOR2_ATTRIB__PIPE_ALIGNED__SHIFT 0x1f
++#define CB_COLOR2_ATTRIB__MIP0_DEPTH_MASK 0x000007FFL
++#define CB_COLOR2_ATTRIB__META_LINEAR_MASK 0x00000800L
++#define CB_COLOR2_ATTRIB__NUM_SAMPLES_MASK 0x00007000L
++#define CB_COLOR2_ATTRIB__NUM_FRAGMENTS_MASK 0x00018000L
++#define CB_COLOR2_ATTRIB__FORCE_DST_ALPHA_1_MASK 0x00020000L
++#define CB_COLOR2_ATTRIB__COLOR_SW_MODE_MASK 0x007C0000L
++#define CB_COLOR2_ATTRIB__FMASK_SW_MODE_MASK 0x0F800000L
++#define CB_COLOR2_ATTRIB__RESOURCE_TYPE_MASK 0x30000000L
++#define CB_COLOR2_ATTRIB__RB_ALIGNED_MASK 0x40000000L
++#define CB_COLOR2_ATTRIB__PIPE_ALIGNED_MASK 0x80000000L
++//CB_COLOR2_DCC_CONTROL
++#define CB_COLOR2_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE__SHIFT 0x0
++#define CB_COLOR2_DCC_CONTROL__KEY_CLEAR_ENABLE__SHIFT 0x1
++#define CB_COLOR2_DCC_CONTROL__MAX_UNCOMPRESSED_BLOCK_SIZE__SHIFT 0x2
++#define CB_COLOR2_DCC_CONTROL__MIN_COMPRESSED_BLOCK_SIZE__SHIFT 0x4
++#define CB_COLOR2_DCC_CONTROL__MAX_COMPRESSED_BLOCK_SIZE__SHIFT 0x5
++#define CB_COLOR2_DCC_CONTROL__COLOR_TRANSFORM__SHIFT 0x7
++#define CB_COLOR2_DCC_CONTROL__INDEPENDENT_64B_BLOCKS__SHIFT 0x9
++#define CB_COLOR2_DCC_CONTROL__LOSSY_RGB_PRECISION__SHIFT 0xa
++#define CB_COLOR2_DCC_CONTROL__LOSSY_ALPHA_PRECISION__SHIFT 0xe
++#define CB_COLOR2_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE_MASK 0x00000001L
++#define CB_COLOR2_DCC_CONTROL__KEY_CLEAR_ENABLE_MASK 0x00000002L
++#define CB_COLOR2_DCC_CONTROL__MAX_UNCOMPRESSED_BLOCK_SIZE_MASK 0x0000000CL
++#define CB_COLOR2_DCC_CONTROL__MIN_COMPRESSED_BLOCK_SIZE_MASK 0x00000010L
++#define CB_COLOR2_DCC_CONTROL__MAX_COMPRESSED_BLOCK_SIZE_MASK 0x00000060L
++#define CB_COLOR2_DCC_CONTROL__COLOR_TRANSFORM_MASK 0x00000180L
++#define CB_COLOR2_DCC_CONTROL__INDEPENDENT_64B_BLOCKS_MASK 0x00000200L
++#define CB_COLOR2_DCC_CONTROL__LOSSY_RGB_PRECISION_MASK 0x00003C00L
++#define CB_COLOR2_DCC_CONTROL__LOSSY_ALPHA_PRECISION_MASK 0x0003C000L
++//CB_COLOR2_CMASK
++#define CB_COLOR2_CMASK__BASE_256B__SHIFT 0x0
++#define CB_COLOR2_CMASK__BASE_256B_MASK 0xFFFFFFFFL
++//CB_COLOR2_CMASK_BASE_EXT
++#define CB_COLOR2_CMASK_BASE_EXT__BASE_256B__SHIFT 0x0
++#define CB_COLOR2_CMASK_BASE_EXT__BASE_256B_MASK 0x000000FFL
++//CB_COLOR2_FMASK
++#define CB_COLOR2_FMASK__BASE_256B__SHIFT 0x0
++#define CB_COLOR2_FMASK__BASE_256B_MASK 0xFFFFFFFFL
++//CB_COLOR2_FMASK_BASE_EXT
++#define CB_COLOR2_FMASK_BASE_EXT__BASE_256B__SHIFT 0x0
++#define CB_COLOR2_FMASK_BASE_EXT__BASE_256B_MASK 0x000000FFL
++//CB_COLOR2_CLEAR_WORD0
++#define CB_COLOR2_CLEAR_WORD0__CLEAR_WORD0__SHIFT 0x0
++#define CB_COLOR2_CLEAR_WORD0__CLEAR_WORD0_MASK 0xFFFFFFFFL
++//CB_COLOR2_CLEAR_WORD1
++#define CB_COLOR2_CLEAR_WORD1__CLEAR_WORD1__SHIFT 0x0
++#define CB_COLOR2_CLEAR_WORD1__CLEAR_WORD1_MASK 0xFFFFFFFFL
++//CB_COLOR2_DCC_BASE
++#define CB_COLOR2_DCC_BASE__BASE_256B__SHIFT 0x0
++#define CB_COLOR2_DCC_BASE__BASE_256B_MASK 0xFFFFFFFFL
++//CB_COLOR2_DCC_BASE_EXT
++#define CB_COLOR2_DCC_BASE_EXT__BASE_256B__SHIFT 0x0
++#define CB_COLOR2_DCC_BASE_EXT__BASE_256B_MASK 0x000000FFL
++//CB_COLOR3_BASE
++#define CB_COLOR3_BASE__BASE_256B__SHIFT 0x0
++#define CB_COLOR3_BASE__BASE_256B_MASK 0xFFFFFFFFL
++//CB_COLOR3_BASE_EXT
++#define CB_COLOR3_BASE_EXT__BASE_256B__SHIFT 0x0
++#define CB_COLOR3_BASE_EXT__BASE_256B_MASK 0x000000FFL
++//CB_COLOR3_ATTRIB2
++#define CB_COLOR3_ATTRIB2__MIP0_HEIGHT__SHIFT 0x0
++#define CB_COLOR3_ATTRIB2__MIP0_WIDTH__SHIFT 0xe
++#define CB_COLOR3_ATTRIB2__MAX_MIP__SHIFT 0x1c
++#define CB_COLOR3_ATTRIB2__MIP0_HEIGHT_MASK 0x00003FFFL
++#define CB_COLOR3_ATTRIB2__MIP0_WIDTH_MASK 0x0FFFC000L
++#define CB_COLOR3_ATTRIB2__MAX_MIP_MASK 0xF0000000L
++//CB_COLOR3_VIEW
++#define CB_COLOR3_VIEW__SLICE_START__SHIFT 0x0
++#define CB_COLOR3_VIEW__SLICE_MAX__SHIFT 0xd
++#define CB_COLOR3_VIEW__MIP_LEVEL__SHIFT 0x18
++#define CB_COLOR3_VIEW__SLICE_START_MASK 0x000007FFL
++#define CB_COLOR3_VIEW__SLICE_MAX_MASK 0x00FFE000L
++#define CB_COLOR3_VIEW__MIP_LEVEL_MASK 0x0F000000L
++//CB_COLOR3_INFO
++#define CB_COLOR3_INFO__ENDIAN__SHIFT 0x0
++#define CB_COLOR3_INFO__FORMAT__SHIFT 0x2
++#define CB_COLOR3_INFO__NUMBER_TYPE__SHIFT 0x8
++#define CB_COLOR3_INFO__COMP_SWAP__SHIFT 0xb
++#define CB_COLOR3_INFO__FAST_CLEAR__SHIFT 0xd
++#define CB_COLOR3_INFO__COMPRESSION__SHIFT 0xe
++#define CB_COLOR3_INFO__BLEND_CLAMP__SHIFT 0xf
++#define CB_COLOR3_INFO__BLEND_BYPASS__SHIFT 0x10
++#define CB_COLOR3_INFO__SIMPLE_FLOAT__SHIFT 0x11
++#define CB_COLOR3_INFO__ROUND_MODE__SHIFT 0x12
++#define CB_COLOR3_INFO__BLEND_OPT_DONT_RD_DST__SHIFT 0x14
++#define CB_COLOR3_INFO__BLEND_OPT_DISCARD_PIXEL__SHIFT 0x17
++#define CB_COLOR3_INFO__FMASK_COMPRESSION_DISABLE__SHIFT 0x1a
++#define CB_COLOR3_INFO__FMASK_COMPRESS_1FRAG_ONLY__SHIFT 0x1b
++#define CB_COLOR3_INFO__DCC_ENABLE__SHIFT 0x1c
++#define CB_COLOR3_INFO__CMASK_ADDR_TYPE__SHIFT 0x1d
++#define CB_COLOR3_INFO__ENDIAN_MASK 0x00000003L
++#define CB_COLOR3_INFO__FORMAT_MASK 0x0000007CL
++#define CB_COLOR3_INFO__NUMBER_TYPE_MASK 0x00000700L
++#define CB_COLOR3_INFO__COMP_SWAP_MASK 0x00001800L
++#define CB_COLOR3_INFO__FAST_CLEAR_MASK 0x00002000L
++#define CB_COLOR3_INFO__COMPRESSION_MASK 0x00004000L
++#define CB_COLOR3_INFO__BLEND_CLAMP_MASK 0x00008000L
++#define CB_COLOR3_INFO__BLEND_BYPASS_MASK 0x00010000L
++#define CB_COLOR3_INFO__SIMPLE_FLOAT_MASK 0x00020000L
++#define CB_COLOR3_INFO__ROUND_MODE_MASK 0x00040000L
++#define CB_COLOR3_INFO__BLEND_OPT_DONT_RD_DST_MASK 0x00700000L
++#define CB_COLOR3_INFO__BLEND_OPT_DISCARD_PIXEL_MASK 0x03800000L
++#define CB_COLOR3_INFO__FMASK_COMPRESSION_DISABLE_MASK 0x04000000L
++#define CB_COLOR3_INFO__FMASK_COMPRESS_1FRAG_ONLY_MASK 0x08000000L
++#define CB_COLOR3_INFO__DCC_ENABLE_MASK 0x10000000L
++#define CB_COLOR3_INFO__CMASK_ADDR_TYPE_MASK 0x60000000L
++//CB_COLOR3_ATTRIB
++#define CB_COLOR3_ATTRIB__MIP0_DEPTH__SHIFT 0x0
++#define CB_COLOR3_ATTRIB__META_LINEAR__SHIFT 0xb
++#define CB_COLOR3_ATTRIB__NUM_SAMPLES__SHIFT 0xc
++#define CB_COLOR3_ATTRIB__NUM_FRAGMENTS__SHIFT 0xf
++#define CB_COLOR3_ATTRIB__FORCE_DST_ALPHA_1__SHIFT 0x11
++#define CB_COLOR3_ATTRIB__COLOR_SW_MODE__SHIFT 0x12
++#define CB_COLOR3_ATTRIB__FMASK_SW_MODE__SHIFT 0x17
++#define CB_COLOR3_ATTRIB__RESOURCE_TYPE__SHIFT 0x1c
++#define CB_COLOR3_ATTRIB__RB_ALIGNED__SHIFT 0x1e
++#define CB_COLOR3_ATTRIB__PIPE_ALIGNED__SHIFT 0x1f
++#define CB_COLOR3_ATTRIB__MIP0_DEPTH_MASK 0x000007FFL
++#define CB_COLOR3_ATTRIB__META_LINEAR_MASK 0x00000800L
++#define CB_COLOR3_ATTRIB__NUM_SAMPLES_MASK 0x00007000L
++#define CB_COLOR3_ATTRIB__NUM_FRAGMENTS_MASK 0x00018000L
++#define CB_COLOR3_ATTRIB__FORCE_DST_ALPHA_1_MASK 0x00020000L
++#define CB_COLOR3_ATTRIB__COLOR_SW_MODE_MASK 0x007C0000L
++#define CB_COLOR3_ATTRIB__FMASK_SW_MODE_MASK 0x0F800000L
++#define CB_COLOR3_ATTRIB__RESOURCE_TYPE_MASK 0x30000000L
++#define CB_COLOR3_ATTRIB__RB_ALIGNED_MASK 0x40000000L
++#define CB_COLOR3_ATTRIB__PIPE_ALIGNED_MASK 0x80000000L
++//CB_COLOR3_DCC_CONTROL
++#define CB_COLOR3_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE__SHIFT 0x0
++#define CB_COLOR3_DCC_CONTROL__KEY_CLEAR_ENABLE__SHIFT 0x1
++#define CB_COLOR3_DCC_CONTROL__MAX_UNCOMPRESSED_BLOCK_SIZE__SHIFT 0x2
++#define CB_COLOR3_DCC_CONTROL__MIN_COMPRESSED_BLOCK_SIZE__SHIFT 0x4
++#define CB_COLOR3_DCC_CONTROL__MAX_COMPRESSED_BLOCK_SIZE__SHIFT 0x5
++#define CB_COLOR3_DCC_CONTROL__COLOR_TRANSFORM__SHIFT 0x7
++#define CB_COLOR3_DCC_CONTROL__INDEPENDENT_64B_BLOCKS__SHIFT 0x9
++#define CB_COLOR3_DCC_CONTROL__LOSSY_RGB_PRECISION__SHIFT 0xa
++#define CB_COLOR3_DCC_CONTROL__LOSSY_ALPHA_PRECISION__SHIFT 0xe
++#define CB_COLOR3_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE_MASK 0x00000001L
++#define CB_COLOR3_DCC_CONTROL__KEY_CLEAR_ENABLE_MASK 0x00000002L
++#define CB_COLOR3_DCC_CONTROL__MAX_UNCOMPRESSED_BLOCK_SIZE_MASK 0x0000000CL
++#define CB_COLOR3_DCC_CONTROL__MIN_COMPRESSED_BLOCK_SIZE_MASK 0x00000010L
++#define CB_COLOR3_DCC_CONTROL__MAX_COMPRESSED_BLOCK_SIZE_MASK 0x00000060L
++#define CB_COLOR3_DCC_CONTROL__COLOR_TRANSFORM_MASK 0x00000180L
++#define CB_COLOR3_DCC_CONTROL__INDEPENDENT_64B_BLOCKS_MASK 0x00000200L
++#define CB_COLOR3_DCC_CONTROL__LOSSY_RGB_PRECISION_MASK 0x00003C00L
++#define CB_COLOR3_DCC_CONTROL__LOSSY_ALPHA_PRECISION_MASK 0x0003C000L
++//CB_COLOR3_CMASK
++#define CB_COLOR3_CMASK__BASE_256B__SHIFT 0x0
++#define CB_COLOR3_CMASK__BASE_256B_MASK 0xFFFFFFFFL
++//CB_COLOR3_CMASK_BASE_EXT
++#define CB_COLOR3_CMASK_BASE_EXT__BASE_256B__SHIFT 0x0
++#define CB_COLOR3_CMASK_BASE_EXT__BASE_256B_MASK 0x000000FFL
++//CB_COLOR3_FMASK
++#define CB_COLOR3_FMASK__BASE_256B__SHIFT 0x0
++#define CB_COLOR3_FMASK__BASE_256B_MASK 0xFFFFFFFFL
++//CB_COLOR3_FMASK_BASE_EXT
++#define CB_COLOR3_FMASK_BASE_EXT__BASE_256B__SHIFT 0x0
++#define CB_COLOR3_FMASK_BASE_EXT__BASE_256B_MASK 0x000000FFL
++//CB_COLOR3_CLEAR_WORD0
++#define CB_COLOR3_CLEAR_WORD0__CLEAR_WORD0__SHIFT 0x0
++#define CB_COLOR3_CLEAR_WORD0__CLEAR_WORD0_MASK 0xFFFFFFFFL
++//CB_COLOR3_CLEAR_WORD1
++#define CB_COLOR3_CLEAR_WORD1__CLEAR_WORD1__SHIFT 0x0
++#define CB_COLOR3_CLEAR_WORD1__CLEAR_WORD1_MASK 0xFFFFFFFFL
++//CB_COLOR3_DCC_BASE
++#define CB_COLOR3_DCC_BASE__BASE_256B__SHIFT 0x0
++#define CB_COLOR3_DCC_BASE__BASE_256B_MASK 0xFFFFFFFFL
++//CB_COLOR3_DCC_BASE_EXT
++#define CB_COLOR3_DCC_BASE_EXT__BASE_256B__SHIFT 0x0
++#define CB_COLOR3_DCC_BASE_EXT__BASE_256B_MASK 0x000000FFL
++//CB_COLOR4_BASE
++#define CB_COLOR4_BASE__BASE_256B__SHIFT 0x0
++#define CB_COLOR4_BASE__BASE_256B_MASK 0xFFFFFFFFL
++//CB_COLOR4_BASE_EXT
++#define CB_COLOR4_BASE_EXT__BASE_256B__SHIFT 0x0
++#define CB_COLOR4_BASE_EXT__BASE_256B_MASK 0x000000FFL
++//CB_COLOR4_ATTRIB2
++#define CB_COLOR4_ATTRIB2__MIP0_HEIGHT__SHIFT 0x0
++#define CB_COLOR4_ATTRIB2__MIP0_WIDTH__SHIFT 0xe
++#define CB_COLOR4_ATTRIB2__MAX_MIP__SHIFT 0x1c
++#define CB_COLOR4_ATTRIB2__MIP0_HEIGHT_MASK 0x00003FFFL
++#define CB_COLOR4_ATTRIB2__MIP0_WIDTH_MASK 0x0FFFC000L
++#define CB_COLOR4_ATTRIB2__MAX_MIP_MASK 0xF0000000L
++//CB_COLOR4_VIEW
++#define CB_COLOR4_VIEW__SLICE_START__SHIFT 0x0
++#define CB_COLOR4_VIEW__SLICE_MAX__SHIFT 0xd
++#define CB_COLOR4_VIEW__MIP_LEVEL__SHIFT 0x18
++#define CB_COLOR4_VIEW__SLICE_START_MASK 0x000007FFL
++#define CB_COLOR4_VIEW__SLICE_MAX_MASK 0x00FFE000L
++#define CB_COLOR4_VIEW__MIP_LEVEL_MASK 0x0F000000L
++//CB_COLOR4_INFO
++#define CB_COLOR4_INFO__ENDIAN__SHIFT 0x0
++#define CB_COLOR4_INFO__FORMAT__SHIFT 0x2
++#define CB_COLOR4_INFO__NUMBER_TYPE__SHIFT 0x8
++#define CB_COLOR4_INFO__COMP_SWAP__SHIFT 0xb
++#define CB_COLOR4_INFO__FAST_CLEAR__SHIFT 0xd
++#define CB_COLOR4_INFO__COMPRESSION__SHIFT 0xe
++#define CB_COLOR4_INFO__BLEND_CLAMP__SHIFT 0xf
++#define CB_COLOR4_INFO__BLEND_BYPASS__SHIFT 0x10
++#define CB_COLOR4_INFO__SIMPLE_FLOAT__SHIFT 0x11
++#define CB_COLOR4_INFO__ROUND_MODE__SHIFT 0x12
++#define CB_COLOR4_INFO__BLEND_OPT_DONT_RD_DST__SHIFT 0x14
++#define CB_COLOR4_INFO__BLEND_OPT_DISCARD_PIXEL__SHIFT 0x17
++#define CB_COLOR4_INFO__FMASK_COMPRESSION_DISABLE__SHIFT 0x1a
++#define CB_COLOR4_INFO__FMASK_COMPRESS_1FRAG_ONLY__SHIFT 0x1b
++#define CB_COLOR4_INFO__DCC_ENABLE__SHIFT 0x1c
++#define CB_COLOR4_INFO__CMASK_ADDR_TYPE__SHIFT 0x1d
++#define CB_COLOR4_INFO__ENDIAN_MASK 0x00000003L
++#define CB_COLOR4_INFO__FORMAT_MASK 0x0000007CL
++#define CB_COLOR4_INFO__NUMBER_TYPE_MASK 0x00000700L
++#define CB_COLOR4_INFO__COMP_SWAP_MASK 0x00001800L
++#define CB_COLOR4_INFO__FAST_CLEAR_MASK 0x00002000L
++#define CB_COLOR4_INFO__COMPRESSION_MASK 0x00004000L
++#define CB_COLOR4_INFO__BLEND_CLAMP_MASK 0x00008000L
++#define CB_COLOR4_INFO__BLEND_BYPASS_MASK 0x00010000L
++#define CB_COLOR4_INFO__SIMPLE_FLOAT_MASK 0x00020000L
++#define CB_COLOR4_INFO__ROUND_MODE_MASK 0x00040000L
++#define CB_COLOR4_INFO__BLEND_OPT_DONT_RD_DST_MASK 0x00700000L
++#define CB_COLOR4_INFO__BLEND_OPT_DISCARD_PIXEL_MASK 0x03800000L
++#define CB_COLOR4_INFO__FMASK_COMPRESSION_DISABLE_MASK 0x04000000L
++#define CB_COLOR4_INFO__FMASK_COMPRESS_1FRAG_ONLY_MASK 0x08000000L
++#define CB_COLOR4_INFO__DCC_ENABLE_MASK 0x10000000L
++#define CB_COLOR4_INFO__CMASK_ADDR_TYPE_MASK 0x60000000L
++//CB_COLOR4_ATTRIB
++#define CB_COLOR4_ATTRIB__MIP0_DEPTH__SHIFT 0x0
++#define CB_COLOR4_ATTRIB__META_LINEAR__SHIFT 0xb
++#define CB_COLOR4_ATTRIB__NUM_SAMPLES__SHIFT 0xc
++#define CB_COLOR4_ATTRIB__NUM_FRAGMENTS__SHIFT 0xf
++#define CB_COLOR4_ATTRIB__FORCE_DST_ALPHA_1__SHIFT 0x11
++#define CB_COLOR4_ATTRIB__COLOR_SW_MODE__SHIFT 0x12
++#define CB_COLOR4_ATTRIB__FMASK_SW_MODE__SHIFT 0x17
++#define CB_COLOR4_ATTRIB__RESOURCE_TYPE__SHIFT 0x1c
++#define CB_COLOR4_ATTRIB__RB_ALIGNED__SHIFT 0x1e
++#define CB_COLOR4_ATTRIB__PIPE_ALIGNED__SHIFT 0x1f
++#define CB_COLOR4_ATTRIB__MIP0_DEPTH_MASK 0x000007FFL
++#define CB_COLOR4_ATTRIB__META_LINEAR_MASK 0x00000800L
++#define CB_COLOR4_ATTRIB__NUM_SAMPLES_MASK 0x00007000L
++#define CB_COLOR4_ATTRIB__NUM_FRAGMENTS_MASK 0x00018000L
++#define CB_COLOR4_ATTRIB__FORCE_DST_ALPHA_1_MASK 0x00020000L
++#define CB_COLOR4_ATTRIB__COLOR_SW_MODE_MASK 0x007C0000L
++#define CB_COLOR4_ATTRIB__FMASK_SW_MODE_MASK 0x0F800000L
++#define CB_COLOR4_ATTRIB__RESOURCE_TYPE_MASK 0x30000000L
++#define CB_COLOR4_ATTRIB__RB_ALIGNED_MASK 0x40000000L
++#define CB_COLOR4_ATTRIB__PIPE_ALIGNED_MASK 0x80000000L
++//CB_COLOR4_DCC_CONTROL
++#define CB_COLOR4_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE__SHIFT 0x0
++#define CB_COLOR4_DCC_CONTROL__KEY_CLEAR_ENABLE__SHIFT 0x1
++#define CB_COLOR4_DCC_CONTROL__MAX_UNCOMPRESSED_BLOCK_SIZE__SHIFT 0x2
++#define CB_COLOR4_DCC_CONTROL__MIN_COMPRESSED_BLOCK_SIZE__SHIFT 0x4
++#define CB_COLOR4_DCC_CONTROL__MAX_COMPRESSED_BLOCK_SIZE__SHIFT 0x5
++#define CB_COLOR4_DCC_CONTROL__COLOR_TRANSFORM__SHIFT 0x7
++#define CB_COLOR4_DCC_CONTROL__INDEPENDENT_64B_BLOCKS__SHIFT 0x9
++#define CB_COLOR4_DCC_CONTROL__LOSSY_RGB_PRECISION__SHIFT 0xa
++#define CB_COLOR4_DCC_CONTROL__LOSSY_ALPHA_PRECISION__SHIFT 0xe
++#define CB_COLOR4_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE_MASK 0x00000001L
++#define CB_COLOR4_DCC_CONTROL__KEY_CLEAR_ENABLE_MASK 0x00000002L
++#define CB_COLOR4_DCC_CONTROL__MAX_UNCOMPRESSED_BLOCK_SIZE_MASK 0x0000000CL
++#define CB_COLOR4_DCC_CONTROL__MIN_COMPRESSED_BLOCK_SIZE_MASK 0x00000010L
++#define CB_COLOR4_DCC_CONTROL__MAX_COMPRESSED_BLOCK_SIZE_MASK 0x00000060L
++#define CB_COLOR4_DCC_CONTROL__COLOR_TRANSFORM_MASK 0x00000180L
++#define CB_COLOR4_DCC_CONTROL__INDEPENDENT_64B_BLOCKS_MASK 0x00000200L
++#define CB_COLOR4_DCC_CONTROL__LOSSY_RGB_PRECISION_MASK 0x00003C00L
++#define CB_COLOR4_DCC_CONTROL__LOSSY_ALPHA_PRECISION_MASK 0x0003C000L
++//CB_COLOR4_CMASK
++#define CB_COLOR4_CMASK__BASE_256B__SHIFT 0x0
++#define CB_COLOR4_CMASK__BASE_256B_MASK 0xFFFFFFFFL
++//CB_COLOR4_CMASK_BASE_EXT
++#define CB_COLOR4_CMASK_BASE_EXT__BASE_256B__SHIFT 0x0
++#define CB_COLOR4_CMASK_BASE_EXT__BASE_256B_MASK 0x000000FFL
++//CB_COLOR4_FMASK
++#define CB_COLOR4_FMASK__BASE_256B__SHIFT 0x0
++#define CB_COLOR4_FMASK__BASE_256B_MASK 0xFFFFFFFFL
++//CB_COLOR4_FMASK_BASE_EXT
++#define CB_COLOR4_FMASK_BASE_EXT__BASE_256B__SHIFT 0x0
++#define CB_COLOR4_FMASK_BASE_EXT__BASE_256B_MASK 0x000000FFL
++//CB_COLOR4_CLEAR_WORD0
++#define CB_COLOR4_CLEAR_WORD0__CLEAR_WORD0__SHIFT 0x0
++#define CB_COLOR4_CLEAR_WORD0__CLEAR_WORD0_MASK 0xFFFFFFFFL
++//CB_COLOR4_CLEAR_WORD1
++#define CB_COLOR4_CLEAR_WORD1__CLEAR_WORD1__SHIFT 0x0
++#define CB_COLOR4_CLEAR_WORD1__CLEAR_WORD1_MASK 0xFFFFFFFFL
++//CB_COLOR4_DCC_BASE
++#define CB_COLOR4_DCC_BASE__BASE_256B__SHIFT 0x0
++#define CB_COLOR4_DCC_BASE__BASE_256B_MASK 0xFFFFFFFFL
++//CB_COLOR4_DCC_BASE_EXT
++#define CB_COLOR4_DCC_BASE_EXT__BASE_256B__SHIFT 0x0
++#define CB_COLOR4_DCC_BASE_EXT__BASE_256B_MASK 0x000000FFL
++//CB_COLOR5_BASE
++#define CB_COLOR5_BASE__BASE_256B__SHIFT 0x0
++#define CB_COLOR5_BASE__BASE_256B_MASK 0xFFFFFFFFL
++//CB_COLOR5_BASE_EXT
++#define CB_COLOR5_BASE_EXT__BASE_256B__SHIFT 0x0
++#define CB_COLOR5_BASE_EXT__BASE_256B_MASK 0x000000FFL
++//CB_COLOR5_ATTRIB2
++#define CB_COLOR5_ATTRIB2__MIP0_HEIGHT__SHIFT 0x0
++#define CB_COLOR5_ATTRIB2__MIP0_WIDTH__SHIFT 0xe
++#define CB_COLOR5_ATTRIB2__MAX_MIP__SHIFT 0x1c
++#define CB_COLOR5_ATTRIB2__MIP0_HEIGHT_MASK 0x00003FFFL
++#define CB_COLOR5_ATTRIB2__MIP0_WIDTH_MASK 0x0FFFC000L
++#define CB_COLOR5_ATTRIB2__MAX_MIP_MASK 0xF0000000L
++//CB_COLOR5_VIEW
++#define CB_COLOR5_VIEW__SLICE_START__SHIFT 0x0
++#define CB_COLOR5_VIEW__SLICE_MAX__SHIFT 0xd
++#define CB_COLOR5_VIEW__MIP_LEVEL__SHIFT 0x18
++#define CB_COLOR5_VIEW__SLICE_START_MASK 0x000007FFL
++#define CB_COLOR5_VIEW__SLICE_MAX_MASK 0x00FFE000L
++#define CB_COLOR5_VIEW__MIP_LEVEL_MASK 0x0F000000L
++//CB_COLOR5_INFO
++#define CB_COLOR5_INFO__ENDIAN__SHIFT 0x0
++#define CB_COLOR5_INFO__FORMAT__SHIFT 0x2
++#define CB_COLOR5_INFO__NUMBER_TYPE__SHIFT 0x8
++#define CB_COLOR5_INFO__COMP_SWAP__SHIFT 0xb
++#define CB_COLOR5_INFO__FAST_CLEAR__SHIFT 0xd
++#define CB_COLOR5_INFO__COMPRESSION__SHIFT 0xe
++#define CB_COLOR5_INFO__BLEND_CLAMP__SHIFT 0xf
++#define CB_COLOR5_INFO__BLEND_BYPASS__SHIFT 0x10
++#define CB_COLOR5_INFO__SIMPLE_FLOAT__SHIFT 0x11
++#define CB_COLOR5_INFO__ROUND_MODE__SHIFT 0x12
++#define CB_COLOR5_INFO__BLEND_OPT_DONT_RD_DST__SHIFT 0x14
++#define CB_COLOR5_INFO__BLEND_OPT_DISCARD_PIXEL__SHIFT 0x17
++#define CB_COLOR5_INFO__FMASK_COMPRESSION_DISABLE__SHIFT 0x1a
++#define CB_COLOR5_INFO__FMASK_COMPRESS_1FRAG_ONLY__SHIFT 0x1b
++#define CB_COLOR5_INFO__DCC_ENABLE__SHIFT 0x1c
++#define CB_COLOR5_INFO__CMASK_ADDR_TYPE__SHIFT 0x1d
++#define CB_COLOR5_INFO__ENDIAN_MASK 0x00000003L
++#define CB_COLOR5_INFO__FORMAT_MASK 0x0000007CL
++#define CB_COLOR5_INFO__NUMBER_TYPE_MASK 0x00000700L
++#define CB_COLOR5_INFO__COMP_SWAP_MASK 0x00001800L
++#define CB_COLOR5_INFO__FAST_CLEAR_MASK 0x00002000L
++#define CB_COLOR5_INFO__COMPRESSION_MASK 0x00004000L
++#define CB_COLOR5_INFO__BLEND_CLAMP_MASK 0x00008000L
++#define CB_COLOR5_INFO__BLEND_BYPASS_MASK 0x00010000L
++#define CB_COLOR5_INFO__SIMPLE_FLOAT_MASK 0x00020000L
++#define CB_COLOR5_INFO__ROUND_MODE_MASK 0x00040000L
++#define CB_COLOR5_INFO__BLEND_OPT_DONT_RD_DST_MASK 0x00700000L
++#define CB_COLOR5_INFO__BLEND_OPT_DISCARD_PIXEL_MASK 0x03800000L
++#define CB_COLOR5_INFO__FMASK_COMPRESSION_DISABLE_MASK 0x04000000L
++#define CB_COLOR5_INFO__FMASK_COMPRESS_1FRAG_ONLY_MASK 0x08000000L
++#define CB_COLOR5_INFO__DCC_ENABLE_MASK 0x10000000L
++#define CB_COLOR5_INFO__CMASK_ADDR_TYPE_MASK 0x60000000L
++//CB_COLOR5_ATTRIB
++#define CB_COLOR5_ATTRIB__MIP0_DEPTH__SHIFT 0x0
++#define CB_COLOR5_ATTRIB__META_LINEAR__SHIFT 0xb
++#define CB_COLOR5_ATTRIB__NUM_SAMPLES__SHIFT 0xc
++#define CB_COLOR5_ATTRIB__NUM_FRAGMENTS__SHIFT 0xf
++#define CB_COLOR5_ATTRIB__FORCE_DST_ALPHA_1__SHIFT 0x11
++#define CB_COLOR5_ATTRIB__COLOR_SW_MODE__SHIFT 0x12
++#define CB_COLOR5_ATTRIB__FMASK_SW_MODE__SHIFT 0x17
++#define CB_COLOR5_ATTRIB__RESOURCE_TYPE__SHIFT 0x1c
++#define CB_COLOR5_ATTRIB__RB_ALIGNED__SHIFT 0x1e
++#define CB_COLOR5_ATTRIB__PIPE_ALIGNED__SHIFT 0x1f
++#define CB_COLOR5_ATTRIB__MIP0_DEPTH_MASK 0x000007FFL
++#define CB_COLOR5_ATTRIB__META_LINEAR_MASK 0x00000800L
++#define CB_COLOR5_ATTRIB__NUM_SAMPLES_MASK 0x00007000L
++#define CB_COLOR5_ATTRIB__NUM_FRAGMENTS_MASK 0x00018000L
++#define CB_COLOR5_ATTRIB__FORCE_DST_ALPHA_1_MASK 0x00020000L
++#define CB_COLOR5_ATTRIB__COLOR_SW_MODE_MASK 0x007C0000L
++#define CB_COLOR5_ATTRIB__FMASK_SW_MODE_MASK 0x0F800000L
++#define CB_COLOR5_ATTRIB__RESOURCE_TYPE_MASK 0x30000000L
++#define CB_COLOR5_ATTRIB__RB_ALIGNED_MASK 0x40000000L
++#define CB_COLOR5_ATTRIB__PIPE_ALIGNED_MASK 0x80000000L
++//CB_COLOR5_DCC_CONTROL
++#define CB_COLOR5_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE__SHIFT 0x0
++#define CB_COLOR5_DCC_CONTROL__KEY_CLEAR_ENABLE__SHIFT 0x1
++#define CB_COLOR5_DCC_CONTROL__MAX_UNCOMPRESSED_BLOCK_SIZE__SHIFT 0x2
++#define CB_COLOR5_DCC_CONTROL__MIN_COMPRESSED_BLOCK_SIZE__SHIFT 0x4
++#define CB_COLOR5_DCC_CONTROL__MAX_COMPRESSED_BLOCK_SIZE__SHIFT 0x5
++#define CB_COLOR5_DCC_CONTROL__COLOR_TRANSFORM__SHIFT 0x7
++#define CB_COLOR5_DCC_CONTROL__INDEPENDENT_64B_BLOCKS__SHIFT 0x9
++#define CB_COLOR5_DCC_CONTROL__LOSSY_RGB_PRECISION__SHIFT 0xa
++#define CB_COLOR5_DCC_CONTROL__LOSSY_ALPHA_PRECISION__SHIFT 0xe
++#define CB_COLOR5_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE_MASK 0x00000001L
++#define CB_COLOR5_DCC_CONTROL__KEY_CLEAR_ENABLE_MASK 0x00000002L
++#define CB_COLOR5_DCC_CONTROL__MAX_UNCOMPRESSED_BLOCK_SIZE_MASK 0x0000000CL
++#define CB_COLOR5_DCC_CONTROL__MIN_COMPRESSED_BLOCK_SIZE_MASK 0x00000010L
++#define CB_COLOR5_DCC_CONTROL__MAX_COMPRESSED_BLOCK_SIZE_MASK 0x00000060L
++#define CB_COLOR5_DCC_CONTROL__COLOR_TRANSFORM_MASK 0x00000180L
++#define CB_COLOR5_DCC_CONTROL__INDEPENDENT_64B_BLOCKS_MASK 0x00000200L
++#define CB_COLOR5_DCC_CONTROL__LOSSY_RGB_PRECISION_MASK 0x00003C00L
++#define CB_COLOR5_DCC_CONTROL__LOSSY_ALPHA_PRECISION_MASK 0x0003C000L
++//CB_COLOR5_CMASK
++#define CB_COLOR5_CMASK__BASE_256B__SHIFT 0x0
++#define CB_COLOR5_CMASK__BASE_256B_MASK 0xFFFFFFFFL
++//CB_COLOR5_CMASK_BASE_EXT
++#define CB_COLOR5_CMASK_BASE_EXT__BASE_256B__SHIFT 0x0
++#define CB_COLOR5_CMASK_BASE_EXT__BASE_256B_MASK 0x000000FFL
++//CB_COLOR5_FMASK
++#define CB_COLOR5_FMASK__BASE_256B__SHIFT 0x0
++#define CB_COLOR5_FMASK__BASE_256B_MASK 0xFFFFFFFFL
++//CB_COLOR5_FMASK_BASE_EXT
++#define CB_COLOR5_FMASK_BASE_EXT__BASE_256B__SHIFT 0x0
++#define CB_COLOR5_FMASK_BASE_EXT__BASE_256B_MASK 0x000000FFL
++//CB_COLOR5_CLEAR_WORD0
++#define CB_COLOR5_CLEAR_WORD0__CLEAR_WORD0__SHIFT 0x0
++#define CB_COLOR5_CLEAR_WORD0__CLEAR_WORD0_MASK 0xFFFFFFFFL
++//CB_COLOR5_CLEAR_WORD1
++#define CB_COLOR5_CLEAR_WORD1__CLEAR_WORD1__SHIFT 0x0
++#define CB_COLOR5_CLEAR_WORD1__CLEAR_WORD1_MASK 0xFFFFFFFFL
++//CB_COLOR5_DCC_BASE
++#define CB_COLOR5_DCC_BASE__BASE_256B__SHIFT 0x0
++#define CB_COLOR5_DCC_BASE__BASE_256B_MASK 0xFFFFFFFFL
++//CB_COLOR5_DCC_BASE_EXT
++#define CB_COLOR5_DCC_BASE_EXT__BASE_256B__SHIFT 0x0
++#define CB_COLOR5_DCC_BASE_EXT__BASE_256B_MASK 0x000000FFL
++//CB_COLOR6_BASE
++#define CB_COLOR6_BASE__BASE_256B__SHIFT 0x0
++#define CB_COLOR6_BASE__BASE_256B_MASK 0xFFFFFFFFL
++//CB_COLOR6_BASE_EXT
++#define CB_COLOR6_BASE_EXT__BASE_256B__SHIFT 0x0
++#define CB_COLOR6_BASE_EXT__BASE_256B_MASK 0x000000FFL
++//CB_COLOR6_ATTRIB2
++#define CB_COLOR6_ATTRIB2__MIP0_HEIGHT__SHIFT 0x0
++#define CB_COLOR6_ATTRIB2__MIP0_WIDTH__SHIFT 0xe
++#define CB_COLOR6_ATTRIB2__MAX_MIP__SHIFT 0x1c
++#define CB_COLOR6_ATTRIB2__MIP0_HEIGHT_MASK 0x00003FFFL
++#define CB_COLOR6_ATTRIB2__MIP0_WIDTH_MASK 0x0FFFC000L
++#define CB_COLOR6_ATTRIB2__MAX_MIP_MASK 0xF0000000L
++//CB_COLOR6_VIEW
++#define CB_COLOR6_VIEW__SLICE_START__SHIFT 0x0
++#define CB_COLOR6_VIEW__SLICE_MAX__SHIFT 0xd
++#define CB_COLOR6_VIEW__MIP_LEVEL__SHIFT 0x18
++#define CB_COLOR6_VIEW__SLICE_START_MASK 0x000007FFL
++#define CB_COLOR6_VIEW__SLICE_MAX_MASK 0x00FFE000L
++#define CB_COLOR6_VIEW__MIP_LEVEL_MASK 0x0F000000L
++//CB_COLOR6_INFO
++#define CB_COLOR6_INFO__ENDIAN__SHIFT 0x0
++#define CB_COLOR6_INFO__FORMAT__SHIFT 0x2
++#define CB_COLOR6_INFO__NUMBER_TYPE__SHIFT 0x8
++#define CB_COLOR6_INFO__COMP_SWAP__SHIFT 0xb
++#define CB_COLOR6_INFO__FAST_CLEAR__SHIFT 0xd
++#define CB_COLOR6_INFO__COMPRESSION__SHIFT 0xe
++#define CB_COLOR6_INFO__BLEND_CLAMP__SHIFT 0xf
++#define CB_COLOR6_INFO__BLEND_BYPASS__SHIFT 0x10
++#define CB_COLOR6_INFO__SIMPLE_FLOAT__SHIFT 0x11
++#define CB_COLOR6_INFO__ROUND_MODE__SHIFT 0x12
++#define CB_COLOR6_INFO__BLEND_OPT_DONT_RD_DST__SHIFT 0x14
++#define CB_COLOR6_INFO__BLEND_OPT_DISCARD_PIXEL__SHIFT 0x17
++#define CB_COLOR6_INFO__FMASK_COMPRESSION_DISABLE__SHIFT 0x1a
++#define CB_COLOR6_INFO__FMASK_COMPRESS_1FRAG_ONLY__SHIFT 0x1b
++#define CB_COLOR6_INFO__DCC_ENABLE__SHIFT 0x1c
++#define CB_COLOR6_INFO__CMASK_ADDR_TYPE__SHIFT 0x1d
++#define CB_COLOR6_INFO__ENDIAN_MASK 0x00000003L
++#define CB_COLOR6_INFO__FORMAT_MASK 0x0000007CL
++#define CB_COLOR6_INFO__NUMBER_TYPE_MASK 0x00000700L
++#define CB_COLOR6_INFO__COMP_SWAP_MASK 0x00001800L
++#define CB_COLOR6_INFO__FAST_CLEAR_MASK 0x00002000L
++#define CB_COLOR6_INFO__COMPRESSION_MASK 0x00004000L
++#define CB_COLOR6_INFO__BLEND_CLAMP_MASK 0x00008000L
++#define CB_COLOR6_INFO__BLEND_BYPASS_MASK 0x00010000L
++#define CB_COLOR6_INFO__SIMPLE_FLOAT_MASK 0x00020000L
++#define CB_COLOR6_INFO__ROUND_MODE_MASK 0x00040000L
++#define CB_COLOR6_INFO__BLEND_OPT_DONT_RD_DST_MASK 0x00700000L
++#define CB_COLOR6_INFO__BLEND_OPT_DISCARD_PIXEL_MASK 0x03800000L
++#define CB_COLOR6_INFO__FMASK_COMPRESSION_DISABLE_MASK 0x04000000L
++#define CB_COLOR6_INFO__FMASK_COMPRESS_1FRAG_ONLY_MASK 0x08000000L
++#define CB_COLOR6_INFO__DCC_ENABLE_MASK 0x10000000L
++#define CB_COLOR6_INFO__CMASK_ADDR_TYPE_MASK 0x60000000L
++//CB_COLOR6_ATTRIB
++#define CB_COLOR6_ATTRIB__MIP0_DEPTH__SHIFT 0x0
++#define CB_COLOR6_ATTRIB__META_LINEAR__SHIFT 0xb
++#define CB_COLOR6_ATTRIB__NUM_SAMPLES__SHIFT 0xc
++#define CB_COLOR6_ATTRIB__NUM_FRAGMENTS__SHIFT 0xf
++#define CB_COLOR6_ATTRIB__FORCE_DST_ALPHA_1__SHIFT 0x11
++#define CB_COLOR6_ATTRIB__COLOR_SW_MODE__SHIFT 0x12
++#define CB_COLOR6_ATTRIB__FMASK_SW_MODE__SHIFT 0x17
++#define CB_COLOR6_ATTRIB__RESOURCE_TYPE__SHIFT 0x1c
++#define CB_COLOR6_ATTRIB__RB_ALIGNED__SHIFT 0x1e
++#define CB_COLOR6_ATTRIB__PIPE_ALIGNED__SHIFT 0x1f
++#define CB_COLOR6_ATTRIB__MIP0_DEPTH_MASK 0x000007FFL
++#define CB_COLOR6_ATTRIB__META_LINEAR_MASK 0x00000800L
++#define CB_COLOR6_ATTRIB__NUM_SAMPLES_MASK 0x00007000L
++#define CB_COLOR6_ATTRIB__NUM_FRAGMENTS_MASK 0x00018000L
++#define CB_COLOR6_ATTRIB__FORCE_DST_ALPHA_1_MASK 0x00020000L
++#define CB_COLOR6_ATTRIB__COLOR_SW_MODE_MASK 0x007C0000L
++#define CB_COLOR6_ATTRIB__FMASK_SW_MODE_MASK 0x0F800000L
++#define CB_COLOR6_ATTRIB__RESOURCE_TYPE_MASK 0x30000000L
++#define CB_COLOR6_ATTRIB__RB_ALIGNED_MASK 0x40000000L
++#define CB_COLOR6_ATTRIB__PIPE_ALIGNED_MASK 0x80000000L
++//CB_COLOR6_DCC_CONTROL
++#define CB_COLOR6_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE__SHIFT 0x0
++#define CB_COLOR6_DCC_CONTROL__KEY_CLEAR_ENABLE__SHIFT 0x1
++#define CB_COLOR6_DCC_CONTROL__MAX_UNCOMPRESSED_BLOCK_SIZE__SHIFT 0x2
++#define CB_COLOR6_DCC_CONTROL__MIN_COMPRESSED_BLOCK_SIZE__SHIFT 0x4
++#define CB_COLOR6_DCC_CONTROL__MAX_COMPRESSED_BLOCK_SIZE__SHIFT 0x5
++#define CB_COLOR6_DCC_CONTROL__COLOR_TRANSFORM__SHIFT 0x7
++#define CB_COLOR6_DCC_CONTROL__INDEPENDENT_64B_BLOCKS__SHIFT 0x9
++#define CB_COLOR6_DCC_CONTROL__LOSSY_RGB_PRECISION__SHIFT 0xa
++#define CB_COLOR6_DCC_CONTROL__LOSSY_ALPHA_PRECISION__SHIFT 0xe
++#define CB_COLOR6_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE_MASK 0x00000001L
++#define CB_COLOR6_DCC_CONTROL__KEY_CLEAR_ENABLE_MASK 0x00000002L
++#define CB_COLOR6_DCC_CONTROL__MAX_UNCOMPRESSED_BLOCK_SIZE_MASK 0x0000000CL
++#define CB_COLOR6_DCC_CONTROL__MIN_COMPRESSED_BLOCK_SIZE_MASK 0x00000010L
++#define CB_COLOR6_DCC_CONTROL__MAX_COMPRESSED_BLOCK_SIZE_MASK 0x00000060L
++#define CB_COLOR6_DCC_CONTROL__COLOR_TRANSFORM_MASK 0x00000180L
++#define CB_COLOR6_DCC_CONTROL__INDEPENDENT_64B_BLOCKS_MASK 0x00000200L
++#define CB_COLOR6_DCC_CONTROL__LOSSY_RGB_PRECISION_MASK 0x00003C00L
++#define CB_COLOR6_DCC_CONTROL__LOSSY_ALPHA_PRECISION_MASK 0x0003C000L
++//CB_COLOR6_CMASK
++#define CB_COLOR6_CMASK__BASE_256B__SHIFT 0x0
++#define CB_COLOR6_CMASK__BASE_256B_MASK 0xFFFFFFFFL
++//CB_COLOR6_CMASK_BASE_EXT
++#define CB_COLOR6_CMASK_BASE_EXT__BASE_256B__SHIFT 0x0
++#define CB_COLOR6_CMASK_BASE_EXT__BASE_256B_MASK 0x000000FFL
++//CB_COLOR6_FMASK
++#define CB_COLOR6_FMASK__BASE_256B__SHIFT 0x0
++#define CB_COLOR6_FMASK__BASE_256B_MASK 0xFFFFFFFFL
++//CB_COLOR6_FMASK_BASE_EXT
++#define CB_COLOR6_FMASK_BASE_EXT__BASE_256B__SHIFT 0x0
++#define CB_COLOR6_FMASK_BASE_EXT__BASE_256B_MASK 0x000000FFL
++//CB_COLOR6_CLEAR_WORD0
++#define CB_COLOR6_CLEAR_WORD0__CLEAR_WORD0__SHIFT 0x0
++#define CB_COLOR6_CLEAR_WORD0__CLEAR_WORD0_MASK 0xFFFFFFFFL
++//CB_COLOR6_CLEAR_WORD1
++#define CB_COLOR6_CLEAR_WORD1__CLEAR_WORD1__SHIFT 0x0
++#define CB_COLOR6_CLEAR_WORD1__CLEAR_WORD1_MASK 0xFFFFFFFFL
++//CB_COLOR6_DCC_BASE
++#define CB_COLOR6_DCC_BASE__BASE_256B__SHIFT 0x0
++#define CB_COLOR6_DCC_BASE__BASE_256B_MASK 0xFFFFFFFFL
++//CB_COLOR6_DCC_BASE_EXT
++#define CB_COLOR6_DCC_BASE_EXT__BASE_256B__SHIFT 0x0
++#define CB_COLOR6_DCC_BASE_EXT__BASE_256B_MASK 0x000000FFL
++//CB_COLOR7_BASE
++#define CB_COLOR7_BASE__BASE_256B__SHIFT 0x0
++#define CB_COLOR7_BASE__BASE_256B_MASK 0xFFFFFFFFL
++//CB_COLOR7_BASE_EXT
++#define CB_COLOR7_BASE_EXT__BASE_256B__SHIFT 0x0
++#define CB_COLOR7_BASE_EXT__BASE_256B_MASK 0x000000FFL
++//CB_COLOR7_ATTRIB2
++#define CB_COLOR7_ATTRIB2__MIP0_HEIGHT__SHIFT 0x0
++#define CB_COLOR7_ATTRIB2__MIP0_WIDTH__SHIFT 0xe
++#define CB_COLOR7_ATTRIB2__MAX_MIP__SHIFT 0x1c
++#define CB_COLOR7_ATTRIB2__MIP0_HEIGHT_MASK 0x00003FFFL
++#define CB_COLOR7_ATTRIB2__MIP0_WIDTH_MASK 0x0FFFC000L
++#define CB_COLOR7_ATTRIB2__MAX_MIP_MASK 0xF0000000L
++//CB_COLOR7_VIEW
++#define CB_COLOR7_VIEW__SLICE_START__SHIFT 0x0
++#define CB_COLOR7_VIEW__SLICE_MAX__SHIFT 0xd
++#define CB_COLOR7_VIEW__MIP_LEVEL__SHIFT 0x18
++#define CB_COLOR7_VIEW__SLICE_START_MASK 0x000007FFL
++#define CB_COLOR7_VIEW__SLICE_MAX_MASK 0x00FFE000L
++#define CB_COLOR7_VIEW__MIP_LEVEL_MASK 0x0F000000L
++//CB_COLOR7_INFO
++#define CB_COLOR7_INFO__ENDIAN__SHIFT 0x0
++#define CB_COLOR7_INFO__FORMAT__SHIFT 0x2
++#define CB_COLOR7_INFO__NUMBER_TYPE__SHIFT 0x8
++#define CB_COLOR7_INFO__COMP_SWAP__SHIFT 0xb
++#define CB_COLOR7_INFO__FAST_CLEAR__SHIFT 0xd
++#define CB_COLOR7_INFO__COMPRESSION__SHIFT 0xe
++#define CB_COLOR7_INFO__BLEND_CLAMP__SHIFT 0xf
++#define CB_COLOR7_INFO__BLEND_BYPASS__SHIFT 0x10
++#define CB_COLOR7_INFO__SIMPLE_FLOAT__SHIFT 0x11
++#define CB_COLOR7_INFO__ROUND_MODE__SHIFT 0x12
++#define CB_COLOR7_INFO__BLEND_OPT_DONT_RD_DST__SHIFT 0x14
++#define CB_COLOR7_INFO__BLEND_OPT_DISCARD_PIXEL__SHIFT 0x17
++#define CB_COLOR7_INFO__FMASK_COMPRESSION_DISABLE__SHIFT 0x1a
++#define CB_COLOR7_INFO__FMASK_COMPRESS_1FRAG_ONLY__SHIFT 0x1b
++#define CB_COLOR7_INFO__DCC_ENABLE__SHIFT 0x1c
++#define CB_COLOR7_INFO__CMASK_ADDR_TYPE__SHIFT 0x1d
++#define CB_COLOR7_INFO__ENDIAN_MASK 0x00000003L
++#define CB_COLOR7_INFO__FORMAT_MASK 0x0000007CL
++#define CB_COLOR7_INFO__NUMBER_TYPE_MASK 0x00000700L
++#define CB_COLOR7_INFO__COMP_SWAP_MASK 0x00001800L
++#define CB_COLOR7_INFO__FAST_CLEAR_MASK 0x00002000L
++#define CB_COLOR7_INFO__COMPRESSION_MASK 0x00004000L
++#define CB_COLOR7_INFO__BLEND_CLAMP_MASK 0x00008000L
++#define CB_COLOR7_INFO__BLEND_BYPASS_MASK 0x00010000L
++#define CB_COLOR7_INFO__SIMPLE_FLOAT_MASK 0x00020000L
++#define CB_COLOR7_INFO__ROUND_MODE_MASK 0x00040000L
++#define CB_COLOR7_INFO__BLEND_OPT_DONT_RD_DST_MASK 0x00700000L
++#define CB_COLOR7_INFO__BLEND_OPT_DISCARD_PIXEL_MASK 0x03800000L
++#define CB_COLOR7_INFO__FMASK_COMPRESSION_DISABLE_MASK 0x04000000L
++#define CB_COLOR7_INFO__FMASK_COMPRESS_1FRAG_ONLY_MASK 0x08000000L
++#define CB_COLOR7_INFO__DCC_ENABLE_MASK 0x10000000L
++#define CB_COLOR7_INFO__CMASK_ADDR_TYPE_MASK 0x60000000L
++//CB_COLOR7_ATTRIB
++#define CB_COLOR7_ATTRIB__MIP0_DEPTH__SHIFT 0x0
++#define CB_COLOR7_ATTRIB__META_LINEAR__SHIFT 0xb
++#define CB_COLOR7_ATTRIB__NUM_SAMPLES__SHIFT 0xc
++#define CB_COLOR7_ATTRIB__NUM_FRAGMENTS__SHIFT 0xf
++#define CB_COLOR7_ATTRIB__FORCE_DST_ALPHA_1__SHIFT 0x11
++#define CB_COLOR7_ATTRIB__COLOR_SW_MODE__SHIFT 0x12
++#define CB_COLOR7_ATTRIB__FMASK_SW_MODE__SHIFT 0x17
++#define CB_COLOR7_ATTRIB__RESOURCE_TYPE__SHIFT 0x1c
++#define CB_COLOR7_ATTRIB__RB_ALIGNED__SHIFT 0x1e
++#define CB_COLOR7_ATTRIB__PIPE_ALIGNED__SHIFT 0x1f
++#define CB_COLOR7_ATTRIB__MIP0_DEPTH_MASK 0x000007FFL
++#define CB_COLOR7_ATTRIB__META_LINEAR_MASK 0x00000800L
++#define CB_COLOR7_ATTRIB__NUM_SAMPLES_MASK 0x00007000L
++#define CB_COLOR7_ATTRIB__NUM_FRAGMENTS_MASK 0x00018000L
++#define CB_COLOR7_ATTRIB__FORCE_DST_ALPHA_1_MASK 0x00020000L
++#define CB_COLOR7_ATTRIB__COLOR_SW_MODE_MASK 0x007C0000L
++#define CB_COLOR7_ATTRIB__FMASK_SW_MODE_MASK 0x0F800000L
++#define CB_COLOR7_ATTRIB__RESOURCE_TYPE_MASK 0x30000000L
++#define CB_COLOR7_ATTRIB__RB_ALIGNED_MASK 0x40000000L
++#define CB_COLOR7_ATTRIB__PIPE_ALIGNED_MASK 0x80000000L
++//CB_COLOR7_DCC_CONTROL
++#define CB_COLOR7_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE__SHIFT 0x0
++#define CB_COLOR7_DCC_CONTROL__KEY_CLEAR_ENABLE__SHIFT 0x1
++#define CB_COLOR7_DCC_CONTROL__MAX_UNCOMPRESSED_BLOCK_SIZE__SHIFT 0x2
++#define CB_COLOR7_DCC_CONTROL__MIN_COMPRESSED_BLOCK_SIZE__SHIFT 0x4
++#define CB_COLOR7_DCC_CONTROL__MAX_COMPRESSED_BLOCK_SIZE__SHIFT 0x5
++#define CB_COLOR7_DCC_CONTROL__COLOR_TRANSFORM__SHIFT 0x7
++#define CB_COLOR7_DCC_CONTROL__INDEPENDENT_64B_BLOCKS__SHIFT 0x9
++#define CB_COLOR7_DCC_CONTROL__LOSSY_RGB_PRECISION__SHIFT 0xa
++#define CB_COLOR7_DCC_CONTROL__LOSSY_ALPHA_PRECISION__SHIFT 0xe
++#define CB_COLOR7_DCC_CONTROL__OVERWRITE_COMBINER_DISABLE_MASK 0x00000001L
++#define CB_COLOR7_DCC_CONTROL__KEY_CLEAR_ENABLE_MASK 0x00000002L
++#define CB_COLOR7_DCC_CONTROL__MAX_UNCOMPRESSED_BLOCK_SIZE_MASK 0x0000000CL
++#define CB_COLOR7_DCC_CONTROL__MIN_COMPRESSED_BLOCK_SIZE_MASK 0x00000010L
++#define CB_COLOR7_DCC_CONTROL__MAX_COMPRESSED_BLOCK_SIZE_MASK 0x00000060L
++#define CB_COLOR7_DCC_CONTROL__COLOR_TRANSFORM_MASK 0x00000180L
++#define CB_COLOR7_DCC_CONTROL__INDEPENDENT_64B_BLOCKS_MASK 0x00000200L
++#define CB_COLOR7_DCC_CONTROL__LOSSY_RGB_PRECISION_MASK 0x00003C00L
++#define CB_COLOR7_DCC_CONTROL__LOSSY_ALPHA_PRECISION_MASK 0x0003C000L
++//CB_COLOR7_CMASK
++#define CB_COLOR7_CMASK__BASE_256B__SHIFT 0x0
++#define CB_COLOR7_CMASK__BASE_256B_MASK 0xFFFFFFFFL
++//CB_COLOR7_CMASK_BASE_EXT
++#define CB_COLOR7_CMASK_BASE_EXT__BASE_256B__SHIFT 0x0
++#define CB_COLOR7_CMASK_BASE_EXT__BASE_256B_MASK 0x000000FFL
++//CB_COLOR7_FMASK
++#define CB_COLOR7_FMASK__BASE_256B__SHIFT 0x0
++#define CB_COLOR7_FMASK__BASE_256B_MASK 0xFFFFFFFFL
++//CB_COLOR7_FMASK_BASE_EXT
++#define CB_COLOR7_FMASK_BASE_EXT__BASE_256B__SHIFT 0x0
++#define CB_COLOR7_FMASK_BASE_EXT__BASE_256B_MASK 0x000000FFL
++//CB_COLOR7_CLEAR_WORD0
++#define CB_COLOR7_CLEAR_WORD0__CLEAR_WORD0__SHIFT 0x0
++#define CB_COLOR7_CLEAR_WORD0__CLEAR_WORD0_MASK 0xFFFFFFFFL
++//CB_COLOR7_CLEAR_WORD1
++#define CB_COLOR7_CLEAR_WORD1__CLEAR_WORD1__SHIFT 0x0
++#define CB_COLOR7_CLEAR_WORD1__CLEAR_WORD1_MASK 0xFFFFFFFFL
++//CB_COLOR7_DCC_BASE
++#define CB_COLOR7_DCC_BASE__BASE_256B__SHIFT 0x0
++#define CB_COLOR7_DCC_BASE__BASE_256B_MASK 0xFFFFFFFFL
++//CB_COLOR7_DCC_BASE_EXT
++#define CB_COLOR7_DCC_BASE_EXT__BASE_256B__SHIFT 0x0
++#define CB_COLOR7_DCC_BASE_EXT__BASE_256B_MASK 0x000000FFL
++
++
++// addressBlock: gc_gfxudec
++//CP_EOP_DONE_ADDR_LO
++#define CP_EOP_DONE_ADDR_LO__ADDR_LO__SHIFT 0x2
++#define CP_EOP_DONE_ADDR_LO__ADDR_LO_MASK 0xFFFFFFFCL
++//CP_EOP_DONE_ADDR_HI
++#define CP_EOP_DONE_ADDR_HI__ADDR_HI__SHIFT 0x0
++#define CP_EOP_DONE_ADDR_HI__ADDR_HI_MASK 0x0000FFFFL
++//CP_EOP_DONE_DATA_LO
++#define CP_EOP_DONE_DATA_LO__DATA_LO__SHIFT 0x0
++#define CP_EOP_DONE_DATA_LO__DATA_LO_MASK 0xFFFFFFFFL
++//CP_EOP_DONE_DATA_HI
++#define CP_EOP_DONE_DATA_HI__DATA_HI__SHIFT 0x0
++#define CP_EOP_DONE_DATA_HI__DATA_HI_MASK 0xFFFFFFFFL
++//CP_EOP_LAST_FENCE_LO
++#define CP_EOP_LAST_FENCE_LO__LAST_FENCE_LO__SHIFT 0x0
++#define CP_EOP_LAST_FENCE_LO__LAST_FENCE_LO_MASK 0xFFFFFFFFL
++//CP_EOP_LAST_FENCE_HI
++#define CP_EOP_LAST_FENCE_HI__LAST_FENCE_HI__SHIFT 0x0
++#define CP_EOP_LAST_FENCE_HI__LAST_FENCE_HI_MASK 0xFFFFFFFFL
++//CP_STREAM_OUT_ADDR_LO
++#define CP_STREAM_OUT_ADDR_LO__STREAM_OUT_ADDR_LO__SHIFT 0x2
++#define CP_STREAM_OUT_ADDR_LO__STREAM_OUT_ADDR_LO_MASK 0xFFFFFFFCL
++//CP_STREAM_OUT_ADDR_HI
++#define CP_STREAM_OUT_ADDR_HI__STREAM_OUT_ADDR_HI__SHIFT 0x0
++#define CP_STREAM_OUT_ADDR_HI__STREAM_OUT_ADDR_HI_MASK 0x0000FFFFL
++//CP_NUM_PRIM_WRITTEN_COUNT0_LO
++#define CP_NUM_PRIM_WRITTEN_COUNT0_LO__NUM_PRIM_WRITTEN_CNT0_LO__SHIFT 0x0
++#define CP_NUM_PRIM_WRITTEN_COUNT0_LO__NUM_PRIM_WRITTEN_CNT0_LO_MASK 0xFFFFFFFFL
++//CP_NUM_PRIM_WRITTEN_COUNT0_HI
++#define CP_NUM_PRIM_WRITTEN_COUNT0_HI__NUM_PRIM_WRITTEN_CNT0_HI__SHIFT 0x0
++#define CP_NUM_PRIM_WRITTEN_COUNT0_HI__NUM_PRIM_WRITTEN_CNT0_HI_MASK 0xFFFFFFFFL
++//CP_NUM_PRIM_NEEDED_COUNT0_LO
++#define CP_NUM_PRIM_NEEDED_COUNT0_LO__NUM_PRIM_NEEDED_CNT0_LO__SHIFT 0x0
++#define CP_NUM_PRIM_NEEDED_COUNT0_LO__NUM_PRIM_NEEDED_CNT0_LO_MASK 0xFFFFFFFFL
++//CP_NUM_PRIM_NEEDED_COUNT0_HI
++#define CP_NUM_PRIM_NEEDED_COUNT0_HI__NUM_PRIM_NEEDED_CNT0_HI__SHIFT 0x0
++#define CP_NUM_PRIM_NEEDED_COUNT0_HI__NUM_PRIM_NEEDED_CNT0_HI_MASK 0xFFFFFFFFL
++//CP_NUM_PRIM_WRITTEN_COUNT1_LO
++#define CP_NUM_PRIM_WRITTEN_COUNT1_LO__NUM_PRIM_WRITTEN_CNT1_LO__SHIFT 0x0
++#define CP_NUM_PRIM_WRITTEN_COUNT1_LO__NUM_PRIM_WRITTEN_CNT1_LO_MASK 0xFFFFFFFFL
++//CP_NUM_PRIM_WRITTEN_COUNT1_HI
++#define CP_NUM_PRIM_WRITTEN_COUNT1_HI__NUM_PRIM_WRITTEN_CNT1_HI__SHIFT 0x0
++#define CP_NUM_PRIM_WRITTEN_COUNT1_HI__NUM_PRIM_WRITTEN_CNT1_HI_MASK 0xFFFFFFFFL
++//CP_NUM_PRIM_NEEDED_COUNT1_LO
++#define CP_NUM_PRIM_NEEDED_COUNT1_LO__NUM_PRIM_NEEDED_CNT1_LO__SHIFT 0x0
++#define CP_NUM_PRIM_NEEDED_COUNT1_LO__NUM_PRIM_NEEDED_CNT1_LO_MASK 0xFFFFFFFFL
++//CP_NUM_PRIM_NEEDED_COUNT1_HI
++#define CP_NUM_PRIM_NEEDED_COUNT1_HI__NUM_PRIM_NEEDED_CNT1_HI__SHIFT 0x0
++#define CP_NUM_PRIM_NEEDED_COUNT1_HI__NUM_PRIM_NEEDED_CNT1_HI_MASK 0xFFFFFFFFL
++//CP_NUM_PRIM_WRITTEN_COUNT2_LO
++#define CP_NUM_PRIM_WRITTEN_COUNT2_LO__NUM_PRIM_WRITTEN_CNT2_LO__SHIFT 0x0
++#define CP_NUM_PRIM_WRITTEN_COUNT2_LO__NUM_PRIM_WRITTEN_CNT2_LO_MASK 0xFFFFFFFFL
++//CP_NUM_PRIM_WRITTEN_COUNT2_HI
++#define CP_NUM_PRIM_WRITTEN_COUNT2_HI__NUM_PRIM_WRITTEN_CNT2_HI__SHIFT 0x0
++#define CP_NUM_PRIM_WRITTEN_COUNT2_HI__NUM_PRIM_WRITTEN_CNT2_HI_MASK 0xFFFFFFFFL
++//CP_NUM_PRIM_NEEDED_COUNT2_LO
++#define CP_NUM_PRIM_NEEDED_COUNT2_LO__NUM_PRIM_NEEDED_CNT2_LO__SHIFT 0x0
++#define CP_NUM_PRIM_NEEDED_COUNT2_LO__NUM_PRIM_NEEDED_CNT2_LO_MASK 0xFFFFFFFFL
++//CP_NUM_PRIM_NEEDED_COUNT2_HI
++#define CP_NUM_PRIM_NEEDED_COUNT2_HI__NUM_PRIM_NEEDED_CNT2_HI__SHIFT 0x0
++#define CP_NUM_PRIM_NEEDED_COUNT2_HI__NUM_PRIM_NEEDED_CNT2_HI_MASK 0xFFFFFFFFL
++//CP_NUM_PRIM_WRITTEN_COUNT3_LO
++#define CP_NUM_PRIM_WRITTEN_COUNT3_LO__NUM_PRIM_WRITTEN_CNT3_LO__SHIFT 0x0
++#define CP_NUM_PRIM_WRITTEN_COUNT3_LO__NUM_PRIM_WRITTEN_CNT3_LO_MASK 0xFFFFFFFFL
++//CP_NUM_PRIM_WRITTEN_COUNT3_HI
++#define CP_NUM_PRIM_WRITTEN_COUNT3_HI__NUM_PRIM_WRITTEN_CNT3_HI__SHIFT 0x0
++#define CP_NUM_PRIM_WRITTEN_COUNT3_HI__NUM_PRIM_WRITTEN_CNT3_HI_MASK 0xFFFFFFFFL
++//CP_NUM_PRIM_NEEDED_COUNT3_LO
++#define CP_NUM_PRIM_NEEDED_COUNT3_LO__NUM_PRIM_NEEDED_CNT3_LO__SHIFT 0x0
++#define CP_NUM_PRIM_NEEDED_COUNT3_LO__NUM_PRIM_NEEDED_CNT3_LO_MASK 0xFFFFFFFFL
++//CP_NUM_PRIM_NEEDED_COUNT3_HI
++#define CP_NUM_PRIM_NEEDED_COUNT3_HI__NUM_PRIM_NEEDED_CNT3_HI__SHIFT 0x0
++#define CP_NUM_PRIM_NEEDED_COUNT3_HI__NUM_PRIM_NEEDED_CNT3_HI_MASK 0xFFFFFFFFL
++//CP_PIPE_STATS_ADDR_LO
++#define CP_PIPE_STATS_ADDR_LO__PIPE_STATS_ADDR_LO__SHIFT 0x2
++#define CP_PIPE_STATS_ADDR_LO__PIPE_STATS_ADDR_LO_MASK 0xFFFFFFFCL
++//CP_PIPE_STATS_ADDR_HI
++#define CP_PIPE_STATS_ADDR_HI__PIPE_STATS_ADDR_HI__SHIFT 0x0
++#define CP_PIPE_STATS_ADDR_HI__PIPE_STATS_ADDR_HI_MASK 0x0000FFFFL
++//CP_VGT_IAVERT_COUNT_LO
++#define CP_VGT_IAVERT_COUNT_LO__IAVERT_COUNT_LO__SHIFT 0x0
++#define CP_VGT_IAVERT_COUNT_LO__IAVERT_COUNT_LO_MASK 0xFFFFFFFFL
++//CP_VGT_IAVERT_COUNT_HI
++#define CP_VGT_IAVERT_COUNT_HI__IAVERT_COUNT_HI__SHIFT 0x0
++#define CP_VGT_IAVERT_COUNT_HI__IAVERT_COUNT_HI_MASK 0xFFFFFFFFL
++//CP_VGT_IAPRIM_COUNT_LO
++#define CP_VGT_IAPRIM_COUNT_LO__IAPRIM_COUNT_LO__SHIFT 0x0
++#define CP_VGT_IAPRIM_COUNT_LO__IAPRIM_COUNT_LO_MASK 0xFFFFFFFFL
++//CP_VGT_IAPRIM_COUNT_HI
++#define CP_VGT_IAPRIM_COUNT_HI__IAPRIM_COUNT_HI__SHIFT 0x0
++#define CP_VGT_IAPRIM_COUNT_HI__IAPRIM_COUNT_HI_MASK 0xFFFFFFFFL
++//CP_VGT_GSPRIM_COUNT_LO
++#define CP_VGT_GSPRIM_COUNT_LO__GSPRIM_COUNT_LO__SHIFT 0x0
++#define CP_VGT_GSPRIM_COUNT_LO__GSPRIM_COUNT_LO_MASK 0xFFFFFFFFL
++//CP_VGT_GSPRIM_COUNT_HI
++#define CP_VGT_GSPRIM_COUNT_HI__GSPRIM_COUNT_HI__SHIFT 0x0
++#define CP_VGT_GSPRIM_COUNT_HI__GSPRIM_COUNT_HI_MASK 0xFFFFFFFFL
++//CP_VGT_VSINVOC_COUNT_LO
++#define CP_VGT_VSINVOC_COUNT_LO__VSINVOC_COUNT_LO__SHIFT 0x0
++#define CP_VGT_VSINVOC_COUNT_LO__VSINVOC_COUNT_LO_MASK 0xFFFFFFFFL
++//CP_VGT_VSINVOC_COUNT_HI
++#define CP_VGT_VSINVOC_COUNT_HI__VSINVOC_COUNT_HI__SHIFT 0x0
++#define CP_VGT_VSINVOC_COUNT_HI__VSINVOC_COUNT_HI_MASK 0xFFFFFFFFL
++//CP_VGT_GSINVOC_COUNT_LO
++#define CP_VGT_GSINVOC_COUNT_LO__GSINVOC_COUNT_LO__SHIFT 0x0
++#define CP_VGT_GSINVOC_COUNT_LO__GSINVOC_COUNT_LO_MASK 0xFFFFFFFFL
++//CP_VGT_GSINVOC_COUNT_HI
++#define CP_VGT_GSINVOC_COUNT_HI__GSINVOC_COUNT_HI__SHIFT 0x0
++#define CP_VGT_GSINVOC_COUNT_HI__GSINVOC_COUNT_HI_MASK 0xFFFFFFFFL
++//CP_VGT_HSINVOC_COUNT_LO
++#define CP_VGT_HSINVOC_COUNT_LO__HSINVOC_COUNT_LO__SHIFT 0x0
++#define CP_VGT_HSINVOC_COUNT_LO__HSINVOC_COUNT_LO_MASK 0xFFFFFFFFL
++//CP_VGT_HSINVOC_COUNT_HI
++#define CP_VGT_HSINVOC_COUNT_HI__HSINVOC_COUNT_HI__SHIFT 0x0
++#define CP_VGT_HSINVOC_COUNT_HI__HSINVOC_COUNT_HI_MASK 0xFFFFFFFFL
++//CP_VGT_DSINVOC_COUNT_LO
++#define CP_VGT_DSINVOC_COUNT_LO__DSINVOC_COUNT_LO__SHIFT 0x0
++#define CP_VGT_DSINVOC_COUNT_LO__DSINVOC_COUNT_LO_MASK 0xFFFFFFFFL
++//CP_VGT_DSINVOC_COUNT_HI
++#define CP_VGT_DSINVOC_COUNT_HI__DSINVOC_COUNT_HI__SHIFT 0x0
++#define CP_VGT_DSINVOC_COUNT_HI__DSINVOC_COUNT_HI_MASK 0xFFFFFFFFL
++//CP_PA_CINVOC_COUNT_LO
++#define CP_PA_CINVOC_COUNT_LO__CINVOC_COUNT_LO__SHIFT 0x0
++#define CP_PA_CINVOC_COUNT_LO__CINVOC_COUNT_LO_MASK 0xFFFFFFFFL
++//CP_PA_CINVOC_COUNT_HI
++#define CP_PA_CINVOC_COUNT_HI__CINVOC_COUNT_HI__SHIFT 0x0
++#define CP_PA_CINVOC_COUNT_HI__CINVOC_COUNT_HI_MASK 0xFFFFFFFFL
++//CP_PA_CPRIM_COUNT_LO
++#define CP_PA_CPRIM_COUNT_LO__CPRIM_COUNT_LO__SHIFT 0x0
++#define CP_PA_CPRIM_COUNT_LO__CPRIM_COUNT_LO_MASK 0xFFFFFFFFL
++//CP_PA_CPRIM_COUNT_HI
++#define CP_PA_CPRIM_COUNT_HI__CPRIM_COUNT_HI__SHIFT 0x0
++#define CP_PA_CPRIM_COUNT_HI__CPRIM_COUNT_HI_MASK 0xFFFFFFFFL
++//CP_SC_PSINVOC_COUNT0_LO
++#define CP_SC_PSINVOC_COUNT0_LO__PSINVOC_COUNT0_LO__SHIFT 0x0
++#define CP_SC_PSINVOC_COUNT0_LO__PSINVOC_COUNT0_LO_MASK 0xFFFFFFFFL
++//CP_SC_PSINVOC_COUNT0_HI
++#define CP_SC_PSINVOC_COUNT0_HI__PSINVOC_COUNT0_HI__SHIFT 0x0
++#define CP_SC_PSINVOC_COUNT0_HI__PSINVOC_COUNT0_HI_MASK 0xFFFFFFFFL
++//CP_SC_PSINVOC_COUNT1_LO
++#define CP_SC_PSINVOC_COUNT1_LO__OBSOLETE__SHIFT 0x0
++#define CP_SC_PSINVOC_COUNT1_LO__OBSOLETE_MASK 0xFFFFFFFFL
++//CP_SC_PSINVOC_COUNT1_HI
++#define CP_SC_PSINVOC_COUNT1_HI__OBSOLETE__SHIFT 0x0
++#define CP_SC_PSINVOC_COUNT1_HI__OBSOLETE_MASK 0xFFFFFFFFL
++//CP_VGT_CSINVOC_COUNT_LO
++#define CP_VGT_CSINVOC_COUNT_LO__CSINVOC_COUNT_LO__SHIFT 0x0
++#define CP_VGT_CSINVOC_COUNT_LO__CSINVOC_COUNT_LO_MASK 0xFFFFFFFFL
++//CP_VGT_CSINVOC_COUNT_HI
++#define CP_VGT_CSINVOC_COUNT_HI__CSINVOC_COUNT_HI__SHIFT 0x0
++#define CP_VGT_CSINVOC_COUNT_HI__CSINVOC_COUNT_HI_MASK 0xFFFFFFFFL
++//CP_PIPE_STATS_CONTROL
++#define CP_PIPE_STATS_CONTROL__CACHE_POLICY__SHIFT 0x19
++#define CP_PIPE_STATS_CONTROL__CACHE_POLICY_MASK 0x02000000L
++//CP_STREAM_OUT_CONTROL
++#define CP_STREAM_OUT_CONTROL__CACHE_POLICY__SHIFT 0x19
++#define CP_STREAM_OUT_CONTROL__CACHE_POLICY_MASK 0x02000000L
++//CP_STRMOUT_CNTL
++#define CP_STRMOUT_CNTL__OFFSET_UPDATE_DONE__SHIFT 0x0
++#define CP_STRMOUT_CNTL__OFFSET_UPDATE_DONE_MASK 0x00000001L
++//SCRATCH_REG0
++#define SCRATCH_REG0__SCRATCH_REG0__SHIFT 0x0
++#define SCRATCH_REG0__SCRATCH_REG0_MASK 0xFFFFFFFFL
++//SCRATCH_REG1
++#define SCRATCH_REG1__SCRATCH_REG1__SHIFT 0x0
++#define SCRATCH_REG1__SCRATCH_REG1_MASK 0xFFFFFFFFL
++//SCRATCH_REG2
++#define SCRATCH_REG2__SCRATCH_REG2__SHIFT 0x0
++#define SCRATCH_REG2__SCRATCH_REG2_MASK 0xFFFFFFFFL
++//SCRATCH_REG3
++#define SCRATCH_REG3__SCRATCH_REG3__SHIFT 0x0
++#define SCRATCH_REG3__SCRATCH_REG3_MASK 0xFFFFFFFFL
++//SCRATCH_REG4
++#define SCRATCH_REG4__SCRATCH_REG4__SHIFT 0x0
++#define SCRATCH_REG4__SCRATCH_REG4_MASK 0xFFFFFFFFL
++//SCRATCH_REG5
++#define SCRATCH_REG5__SCRATCH_REG5__SHIFT 0x0
++#define SCRATCH_REG5__SCRATCH_REG5_MASK 0xFFFFFFFFL
++//SCRATCH_REG6
++#define SCRATCH_REG6__SCRATCH_REG6__SHIFT 0x0
++#define SCRATCH_REG6__SCRATCH_REG6_MASK 0xFFFFFFFFL
++//SCRATCH_REG7
++#define SCRATCH_REG7__SCRATCH_REG7__SHIFT 0x0
++#define SCRATCH_REG7__SCRATCH_REG7_MASK 0xFFFFFFFFL
++//CP_APPEND_DATA_HI
++#define CP_APPEND_DATA_HI__DATA__SHIFT 0x0
++#define CP_APPEND_DATA_HI__DATA_MASK 0xFFFFFFFFL
++//CP_APPEND_LAST_CS_FENCE_HI
++#define CP_APPEND_LAST_CS_FENCE_HI__LAST_FENCE__SHIFT 0x0
++#define CP_APPEND_LAST_CS_FENCE_HI__LAST_FENCE_MASK 0xFFFFFFFFL
++//CP_APPEND_LAST_PS_FENCE_HI
++#define CP_APPEND_LAST_PS_FENCE_HI__LAST_FENCE__SHIFT 0x0
++#define CP_APPEND_LAST_PS_FENCE_HI__LAST_FENCE_MASK 0xFFFFFFFFL
++//SCRATCH_UMSK
++#define SCRATCH_UMSK__OBSOLETE_UMSK__SHIFT 0x0
++#define SCRATCH_UMSK__OBSOLETE_SWAP__SHIFT 0x10
++#define SCRATCH_UMSK__OBSOLETE_UMSK_MASK 0x000000FFL
++#define SCRATCH_UMSK__OBSOLETE_SWAP_MASK 0x00030000L
++//SCRATCH_ADDR
++#define SCRATCH_ADDR__OBSOLETE_ADDR__SHIFT 0x0
++#define SCRATCH_ADDR__OBSOLETE_ADDR_MASK 0xFFFFFFFFL
++//CP_PFP_ATOMIC_PREOP_LO
++#define CP_PFP_ATOMIC_PREOP_LO__ATOMIC_PREOP_LO__SHIFT 0x0
++#define CP_PFP_ATOMIC_PREOP_LO__ATOMIC_PREOP_LO_MASK 0xFFFFFFFFL
++//CP_PFP_ATOMIC_PREOP_HI
++#define CP_PFP_ATOMIC_PREOP_HI__ATOMIC_PREOP_HI__SHIFT 0x0
++#define CP_PFP_ATOMIC_PREOP_HI__ATOMIC_PREOP_HI_MASK 0xFFFFFFFFL
++//CP_PFP_GDS_ATOMIC0_PREOP_LO
++#define CP_PFP_GDS_ATOMIC0_PREOP_LO__GDS_ATOMIC0_PREOP_LO__SHIFT 0x0
++#define CP_PFP_GDS_ATOMIC0_PREOP_LO__GDS_ATOMIC0_PREOP_LO_MASK 0xFFFFFFFFL
++//CP_PFP_GDS_ATOMIC0_PREOP_HI
++#define CP_PFP_GDS_ATOMIC0_PREOP_HI__GDS_ATOMIC0_PREOP_HI__SHIFT 0x0
++#define CP_PFP_GDS_ATOMIC0_PREOP_HI__GDS_ATOMIC0_PREOP_HI_MASK 0xFFFFFFFFL
++//CP_PFP_GDS_ATOMIC1_PREOP_LO
++#define CP_PFP_GDS_ATOMIC1_PREOP_LO__GDS_ATOMIC1_PREOP_LO__SHIFT 0x0
++#define CP_PFP_GDS_ATOMIC1_PREOP_LO__GDS_ATOMIC1_PREOP_LO_MASK 0xFFFFFFFFL
++//CP_PFP_GDS_ATOMIC1_PREOP_HI
++#define CP_PFP_GDS_ATOMIC1_PREOP_HI__GDS_ATOMIC1_PREOP_HI__SHIFT 0x0
++#define CP_PFP_GDS_ATOMIC1_PREOP_HI__GDS_ATOMIC1_PREOP_HI_MASK 0xFFFFFFFFL
++//CP_APPEND_ADDR_LO
++#define CP_APPEND_ADDR_LO__MEM_ADDR_LO__SHIFT 0x2
++#define CP_APPEND_ADDR_LO__MEM_ADDR_LO_MASK 0xFFFFFFFCL
++//CP_APPEND_ADDR_HI
++#define CP_APPEND_ADDR_HI__MEM_ADDR_HI__SHIFT 0x0
++#define CP_APPEND_ADDR_HI__CS_PS_SEL__SHIFT 0x10
++#define CP_APPEND_ADDR_HI__CACHE_POLICY__SHIFT 0x19
++#define CP_APPEND_ADDR_HI__COMMAND__SHIFT 0x1d
++#define CP_APPEND_ADDR_HI__MEM_ADDR_HI_MASK 0x0000FFFFL
++#define CP_APPEND_ADDR_HI__CS_PS_SEL_MASK 0x00010000L
++#define CP_APPEND_ADDR_HI__CACHE_POLICY_MASK 0x02000000L
++#define CP_APPEND_ADDR_HI__COMMAND_MASK 0xE0000000L
++//CP_APPEND_DATA_LO
++#define CP_APPEND_DATA_LO__DATA__SHIFT 0x0
++#define CP_APPEND_DATA_LO__DATA_MASK 0xFFFFFFFFL
++//CP_APPEND_LAST_CS_FENCE_LO
++#define CP_APPEND_LAST_CS_FENCE_LO__LAST_FENCE__SHIFT 0x0
++#define CP_APPEND_LAST_CS_FENCE_LO__LAST_FENCE_MASK 0xFFFFFFFFL
++//CP_APPEND_LAST_PS_FENCE_LO
++#define CP_APPEND_LAST_PS_FENCE_LO__LAST_FENCE__SHIFT 0x0
++#define CP_APPEND_LAST_PS_FENCE_LO__LAST_FENCE_MASK 0xFFFFFFFFL
++//CP_ATOMIC_PREOP_LO
++#define CP_ATOMIC_PREOP_LO__ATOMIC_PREOP_LO__SHIFT 0x0
++#define CP_ATOMIC_PREOP_LO__ATOMIC_PREOP_LO_MASK 0xFFFFFFFFL
++//CP_ME_ATOMIC_PREOP_LO
++#define CP_ME_ATOMIC_PREOP_LO__ATOMIC_PREOP_LO__SHIFT 0x0
++#define CP_ME_ATOMIC_PREOP_LO__ATOMIC_PREOP_LO_MASK 0xFFFFFFFFL
++//CP_ATOMIC_PREOP_HI
++#define CP_ATOMIC_PREOP_HI__ATOMIC_PREOP_HI__SHIFT 0x0
++#define CP_ATOMIC_PREOP_HI__ATOMIC_PREOP_HI_MASK 0xFFFFFFFFL
++//CP_ME_ATOMIC_PREOP_HI
++#define CP_ME_ATOMIC_PREOP_HI__ATOMIC_PREOP_HI__SHIFT 0x0
++#define CP_ME_ATOMIC_PREOP_HI__ATOMIC_PREOP_HI_MASK 0xFFFFFFFFL
++//CP_GDS_ATOMIC0_PREOP_LO
++#define CP_GDS_ATOMIC0_PREOP_LO__GDS_ATOMIC0_PREOP_LO__SHIFT 0x0
++#define CP_GDS_ATOMIC0_PREOP_LO__GDS_ATOMIC0_PREOP_LO_MASK 0xFFFFFFFFL
++//CP_ME_GDS_ATOMIC0_PREOP_LO
++#define CP_ME_GDS_ATOMIC0_PREOP_LO__GDS_ATOMIC0_PREOP_LO__SHIFT 0x0
++#define CP_ME_GDS_ATOMIC0_PREOP_LO__GDS_ATOMIC0_PREOP_LO_MASK 0xFFFFFFFFL
++//CP_GDS_ATOMIC0_PREOP_HI
++#define CP_GDS_ATOMIC0_PREOP_HI__GDS_ATOMIC0_PREOP_HI__SHIFT 0x0
++#define CP_GDS_ATOMIC0_PREOP_HI__GDS_ATOMIC0_PREOP_HI_MASK 0xFFFFFFFFL
++//CP_ME_GDS_ATOMIC0_PREOP_HI
++#define CP_ME_GDS_ATOMIC0_PREOP_HI__GDS_ATOMIC0_PREOP_HI__SHIFT 0x0
++#define CP_ME_GDS_ATOMIC0_PREOP_HI__GDS_ATOMIC0_PREOP_HI_MASK 0xFFFFFFFFL
++//CP_GDS_ATOMIC1_PREOP_LO
++#define CP_GDS_ATOMIC1_PREOP_LO__GDS_ATOMIC1_PREOP_LO__SHIFT 0x0
++#define CP_GDS_ATOMIC1_PREOP_LO__GDS_ATOMIC1_PREOP_LO_MASK 0xFFFFFFFFL
++//CP_ME_GDS_ATOMIC1_PREOP_LO
++#define CP_ME_GDS_ATOMIC1_PREOP_LO__GDS_ATOMIC1_PREOP_LO__SHIFT 0x0
++#define CP_ME_GDS_ATOMIC1_PREOP_LO__GDS_ATOMIC1_PREOP_LO_MASK 0xFFFFFFFFL
++//CP_GDS_ATOMIC1_PREOP_HI
++#define CP_GDS_ATOMIC1_PREOP_HI__GDS_ATOMIC1_PREOP_HI__SHIFT 0x0
++#define CP_GDS_ATOMIC1_PREOP_HI__GDS_ATOMIC1_PREOP_HI_MASK 0xFFFFFFFFL
++//CP_ME_GDS_ATOMIC1_PREOP_HI
++#define CP_ME_GDS_ATOMIC1_PREOP_HI__GDS_ATOMIC1_PREOP_HI__SHIFT 0x0
++#define CP_ME_GDS_ATOMIC1_PREOP_HI__GDS_ATOMIC1_PREOP_HI_MASK 0xFFFFFFFFL
++//CP_ME_MC_WADDR_LO
++#define CP_ME_MC_WADDR_LO__ME_MC_WADDR_LO__SHIFT 0x2
++#define CP_ME_MC_WADDR_LO__ME_MC_WADDR_LO_MASK 0xFFFFFFFCL
++//CP_ME_MC_WADDR_HI
++#define CP_ME_MC_WADDR_HI__ME_MC_WADDR_HI__SHIFT 0x0
++#define CP_ME_MC_WADDR_HI__CACHE_POLICY__SHIFT 0x16
++#define CP_ME_MC_WADDR_HI__ME_MC_WADDR_HI_MASK 0x0000FFFFL
++#define CP_ME_MC_WADDR_HI__CACHE_POLICY_MASK 0x00400000L
++//CP_ME_MC_WDATA_LO
++#define CP_ME_MC_WDATA_LO__ME_MC_WDATA_LO__SHIFT 0x0
++#define CP_ME_MC_WDATA_LO__ME_MC_WDATA_LO_MASK 0xFFFFFFFFL
++//CP_ME_MC_WDATA_HI
++#define CP_ME_MC_WDATA_HI__ME_MC_WDATA_HI__SHIFT 0x0
++#define CP_ME_MC_WDATA_HI__ME_MC_WDATA_HI_MASK 0xFFFFFFFFL
++//CP_ME_MC_RADDR_LO
++#define CP_ME_MC_RADDR_LO__ME_MC_RADDR_LO__SHIFT 0x2
++#define CP_ME_MC_RADDR_LO__ME_MC_RADDR_LO_MASK 0xFFFFFFFCL
++//CP_ME_MC_RADDR_HI
++#define CP_ME_MC_RADDR_HI__ME_MC_RADDR_HI__SHIFT 0x0
++#define CP_ME_MC_RADDR_HI__CACHE_POLICY__SHIFT 0x16
++#define CP_ME_MC_RADDR_HI__ME_MC_RADDR_HI_MASK 0x0000FFFFL
++#define CP_ME_MC_RADDR_HI__CACHE_POLICY_MASK 0x00400000L
++//CP_SEM_WAIT_TIMER
++#define CP_SEM_WAIT_TIMER__SEM_WAIT_TIMER__SHIFT 0x0
++#define CP_SEM_WAIT_TIMER__SEM_WAIT_TIMER_MASK 0xFFFFFFFFL
++//CP_SIG_SEM_ADDR_LO
++#define CP_SIG_SEM_ADDR_LO__SEM_ADDR_SWAP__SHIFT 0x0
++#define CP_SIG_SEM_ADDR_LO__SEM_ADDR_LO__SHIFT 0x3
++#define CP_SIG_SEM_ADDR_LO__SEM_ADDR_SWAP_MASK 0x00000003L
++#define CP_SIG_SEM_ADDR_LO__SEM_ADDR_LO_MASK 0xFFFFFFF8L
++//CP_SIG_SEM_ADDR_HI
++#define CP_SIG_SEM_ADDR_HI__SEM_ADDR_HI__SHIFT 0x0
++#define CP_SIG_SEM_ADDR_HI__SEM_USE_MAILBOX__SHIFT 0x10
++#define CP_SIG_SEM_ADDR_HI__SEM_SIGNAL_TYPE__SHIFT 0x14
++#define CP_SIG_SEM_ADDR_HI__SEM_CLIENT_CODE__SHIFT 0x18
++#define CP_SIG_SEM_ADDR_HI__SEM_SELECT__SHIFT 0x1d
++#define CP_SIG_SEM_ADDR_HI__SEM_ADDR_HI_MASK 0x0000FFFFL
++#define CP_SIG_SEM_ADDR_HI__SEM_USE_MAILBOX_MASK 0x00010000L
++#define CP_SIG_SEM_ADDR_HI__SEM_SIGNAL_TYPE_MASK 0x00100000L
++#define CP_SIG_SEM_ADDR_HI__SEM_CLIENT_CODE_MASK 0x03000000L
++#define CP_SIG_SEM_ADDR_HI__SEM_SELECT_MASK 0xE0000000L
++//CP_WAIT_REG_MEM_TIMEOUT
++#define CP_WAIT_REG_MEM_TIMEOUT__WAIT_REG_MEM_TIMEOUT__SHIFT 0x0
++#define CP_WAIT_REG_MEM_TIMEOUT__WAIT_REG_MEM_TIMEOUT_MASK 0xFFFFFFFFL
++//CP_WAIT_SEM_ADDR_LO
++#define CP_WAIT_SEM_ADDR_LO__SEM_ADDR_SWAP__SHIFT 0x0
++#define CP_WAIT_SEM_ADDR_LO__SEM_ADDR_LO__SHIFT 0x3
++#define CP_WAIT_SEM_ADDR_LO__SEM_ADDR_SWAP_MASK 0x00000003L
++#define CP_WAIT_SEM_ADDR_LO__SEM_ADDR_LO_MASK 0xFFFFFFF8L
++//CP_WAIT_SEM_ADDR_HI
++#define CP_WAIT_SEM_ADDR_HI__SEM_ADDR_HI__SHIFT 0x0
++#define CP_WAIT_SEM_ADDR_HI__SEM_USE_MAILBOX__SHIFT 0x10
++#define CP_WAIT_SEM_ADDR_HI__SEM_SIGNAL_TYPE__SHIFT 0x14
++#define CP_WAIT_SEM_ADDR_HI__SEM_CLIENT_CODE__SHIFT 0x18
++#define CP_WAIT_SEM_ADDR_HI__SEM_SELECT__SHIFT 0x1d
++#define CP_WAIT_SEM_ADDR_HI__SEM_ADDR_HI_MASK 0x0000FFFFL
++#define CP_WAIT_SEM_ADDR_HI__SEM_USE_MAILBOX_MASK 0x00010000L
++#define CP_WAIT_SEM_ADDR_HI__SEM_SIGNAL_TYPE_MASK 0x00100000L
++#define CP_WAIT_SEM_ADDR_HI__SEM_CLIENT_CODE_MASK 0x03000000L
++#define CP_WAIT_SEM_ADDR_HI__SEM_SELECT_MASK 0xE0000000L
++//CP_DMA_PFP_CONTROL
++#define CP_DMA_PFP_CONTROL__MEMLOG_CLEAR__SHIFT 0xa
++#define CP_DMA_PFP_CONTROL__SRC_CACHE_POLICY__SHIFT 0xd
++#define CP_DMA_PFP_CONTROL__DST_SELECT__SHIFT 0x14
++#define CP_DMA_PFP_CONTROL__DST_CACHE_POLICY__SHIFT 0x19
++#define CP_DMA_PFP_CONTROL__SRC_SELECT__SHIFT 0x1d
++#define CP_DMA_PFP_CONTROL__MEMLOG_CLEAR_MASK 0x00000400L
++#define CP_DMA_PFP_CONTROL__SRC_CACHE_POLICY_MASK 0x00002000L
++#define CP_DMA_PFP_CONTROL__DST_SELECT_MASK 0x00300000L
++#define CP_DMA_PFP_CONTROL__DST_CACHE_POLICY_MASK 0x02000000L
++#define CP_DMA_PFP_CONTROL__SRC_SELECT_MASK 0x60000000L
++//CP_DMA_ME_CONTROL
++#define CP_DMA_ME_CONTROL__MEMLOG_CLEAR__SHIFT 0xa
++#define CP_DMA_ME_CONTROL__SRC_CACHE_POLICY__SHIFT 0xd
++#define CP_DMA_ME_CONTROL__DST_SELECT__SHIFT 0x14
++#define CP_DMA_ME_CONTROL__DST_CACHE_POLICY__SHIFT 0x19
++#define CP_DMA_ME_CONTROL__SRC_SELECT__SHIFT 0x1d
++#define CP_DMA_ME_CONTROL__MEMLOG_CLEAR_MASK 0x00000400L
++#define CP_DMA_ME_CONTROL__SRC_CACHE_POLICY_MASK 0x00002000L
++#define CP_DMA_ME_CONTROL__DST_SELECT_MASK 0x00300000L
++#define CP_DMA_ME_CONTROL__DST_CACHE_POLICY_MASK 0x02000000L
++#define CP_DMA_ME_CONTROL__SRC_SELECT_MASK 0x60000000L
++//CP_COHER_BASE_HI
++#define CP_COHER_BASE_HI__COHER_BASE_HI_256B__SHIFT 0x0
++#define CP_COHER_BASE_HI__COHER_BASE_HI_256B_MASK 0x000000FFL
++//CP_COHER_START_DELAY
++#define CP_COHER_START_DELAY__START_DELAY_COUNT__SHIFT 0x0
++#define CP_COHER_START_DELAY__START_DELAY_COUNT_MASK 0x0000003FL
++//CP_COHER_CNTL
++#define CP_COHER_CNTL__TC_NC_ACTION_ENA__SHIFT 0x3
++#define CP_COHER_CNTL__TC_WC_ACTION_ENA__SHIFT 0x4
++#define CP_COHER_CNTL__TC_INV_METADATA_ACTION_ENA__SHIFT 0x5
++#define CP_COHER_CNTL__TCL1_VOL_ACTION_ENA__SHIFT 0xf
++#define CP_COHER_CNTL__TC_WB_ACTION_ENA__SHIFT 0x12
++#define CP_COHER_CNTL__TCL1_ACTION_ENA__SHIFT 0x16
++#define CP_COHER_CNTL__TC_ACTION_ENA__SHIFT 0x17
++#define CP_COHER_CNTL__CB_ACTION_ENA__SHIFT 0x19
++#define CP_COHER_CNTL__DB_ACTION_ENA__SHIFT 0x1a
++#define CP_COHER_CNTL__SH_KCACHE_ACTION_ENA__SHIFT 0x1b
++#define CP_COHER_CNTL__SH_KCACHE_VOL_ACTION_ENA__SHIFT 0x1c
++#define CP_COHER_CNTL__SH_ICACHE_ACTION_ENA__SHIFT 0x1d
++#define CP_COHER_CNTL__SH_KCACHE_WB_ACTION_ENA__SHIFT 0x1e
++#define CP_COHER_CNTL__TC_NC_ACTION_ENA_MASK 0x00000008L
++#define CP_COHER_CNTL__TC_WC_ACTION_ENA_MASK 0x00000010L
++#define CP_COHER_CNTL__TC_INV_METADATA_ACTION_ENA_MASK 0x00000020L
++#define CP_COHER_CNTL__TCL1_VOL_ACTION_ENA_MASK 0x00008000L
++#define CP_COHER_CNTL__TC_WB_ACTION_ENA_MASK 0x00040000L
++#define CP_COHER_CNTL__TCL1_ACTION_ENA_MASK 0x00400000L
++#define CP_COHER_CNTL__TC_ACTION_ENA_MASK 0x00800000L
++#define CP_COHER_CNTL__CB_ACTION_ENA_MASK 0x02000000L
++#define CP_COHER_CNTL__DB_ACTION_ENA_MASK 0x04000000L
++#define CP_COHER_CNTL__SH_KCACHE_ACTION_ENA_MASK 0x08000000L
++#define CP_COHER_CNTL__SH_KCACHE_VOL_ACTION_ENA_MASK 0x10000000L
++#define CP_COHER_CNTL__SH_ICACHE_ACTION_ENA_MASK 0x20000000L
++#define CP_COHER_CNTL__SH_KCACHE_WB_ACTION_ENA_MASK 0x40000000L
++//CP_COHER_SIZE
++#define CP_COHER_SIZE__COHER_SIZE_256B__SHIFT 0x0
++#define CP_COHER_SIZE__COHER_SIZE_256B_MASK 0xFFFFFFFFL
++//CP_COHER_BASE
++#define CP_COHER_BASE__COHER_BASE_256B__SHIFT 0x0
++#define CP_COHER_BASE__COHER_BASE_256B_MASK 0xFFFFFFFFL
++//CP_COHER_STATUS
++#define CP_COHER_STATUS__MEID__SHIFT 0x18
++#define CP_COHER_STATUS__STATUS__SHIFT 0x1f
++#define CP_COHER_STATUS__MEID_MASK 0x03000000L
++#define CP_COHER_STATUS__STATUS_MASK 0x80000000L
++//CP_DMA_ME_SRC_ADDR
++#define CP_DMA_ME_SRC_ADDR__SRC_ADDR__SHIFT 0x0
++#define CP_DMA_ME_SRC_ADDR__SRC_ADDR_MASK 0xFFFFFFFFL
++//CP_DMA_ME_SRC_ADDR_HI
++#define CP_DMA_ME_SRC_ADDR_HI__SRC_ADDR_HI__SHIFT 0x0
++#define CP_DMA_ME_SRC_ADDR_HI__SRC_ADDR_HI_MASK 0x0000FFFFL
++//CP_DMA_ME_DST_ADDR
++#define CP_DMA_ME_DST_ADDR__DST_ADDR__SHIFT 0x0
++#define CP_DMA_ME_DST_ADDR__DST_ADDR_MASK 0xFFFFFFFFL
++//CP_DMA_ME_DST_ADDR_HI
++#define CP_DMA_ME_DST_ADDR_HI__DST_ADDR_HI__SHIFT 0x0
++#define CP_DMA_ME_DST_ADDR_HI__DST_ADDR_HI_MASK 0x0000FFFFL
++//CP_DMA_ME_COMMAND
++#define CP_DMA_ME_COMMAND__BYTE_COUNT__SHIFT 0x0
++#define CP_DMA_ME_COMMAND__SAS__SHIFT 0x1a
++#define CP_DMA_ME_COMMAND__DAS__SHIFT 0x1b
++#define CP_DMA_ME_COMMAND__SAIC__SHIFT 0x1c
++#define CP_DMA_ME_COMMAND__DAIC__SHIFT 0x1d
++#define CP_DMA_ME_COMMAND__RAW_WAIT__SHIFT 0x1e
++#define CP_DMA_ME_COMMAND__DIS_WC__SHIFT 0x1f
++#define CP_DMA_ME_COMMAND__BYTE_COUNT_MASK 0x03FFFFFFL
++#define CP_DMA_ME_COMMAND__SAS_MASK 0x04000000L
++#define CP_DMA_ME_COMMAND__DAS_MASK 0x08000000L
++#define CP_DMA_ME_COMMAND__SAIC_MASK 0x10000000L
++#define CP_DMA_ME_COMMAND__DAIC_MASK 0x20000000L
++#define CP_DMA_ME_COMMAND__RAW_WAIT_MASK 0x40000000L
++#define CP_DMA_ME_COMMAND__DIS_WC_MASK 0x80000000L
++//CP_DMA_PFP_SRC_ADDR
++#define CP_DMA_PFP_SRC_ADDR__SRC_ADDR__SHIFT 0x0
++#define CP_DMA_PFP_SRC_ADDR__SRC_ADDR_MASK 0xFFFFFFFFL
++//CP_DMA_PFP_SRC_ADDR_HI
++#define CP_DMA_PFP_SRC_ADDR_HI__SRC_ADDR_HI__SHIFT 0x0
++#define CP_DMA_PFP_SRC_ADDR_HI__SRC_ADDR_HI_MASK 0x0000FFFFL
++//CP_DMA_PFP_DST_ADDR
++#define CP_DMA_PFP_DST_ADDR__DST_ADDR__SHIFT 0x0
++#define CP_DMA_PFP_DST_ADDR__DST_ADDR_MASK 0xFFFFFFFFL
++//CP_DMA_PFP_DST_ADDR_HI
++#define CP_DMA_PFP_DST_ADDR_HI__DST_ADDR_HI__SHIFT 0x0
++#define CP_DMA_PFP_DST_ADDR_HI__DST_ADDR_HI_MASK 0x0000FFFFL
++//CP_DMA_PFP_COMMAND
++#define CP_DMA_PFP_COMMAND__BYTE_COUNT__SHIFT 0x0
++#define CP_DMA_PFP_COMMAND__SAS__SHIFT 0x1a
++#define CP_DMA_PFP_COMMAND__DAS__SHIFT 0x1b
++#define CP_DMA_PFP_COMMAND__SAIC__SHIFT 0x1c
++#define CP_DMA_PFP_COMMAND__DAIC__SHIFT 0x1d
++#define CP_DMA_PFP_COMMAND__RAW_WAIT__SHIFT 0x1e
++#define CP_DMA_PFP_COMMAND__DIS_WC__SHIFT 0x1f
++#define CP_DMA_PFP_COMMAND__BYTE_COUNT_MASK 0x03FFFFFFL
++#define CP_DMA_PFP_COMMAND__SAS_MASK 0x04000000L
++#define CP_DMA_PFP_COMMAND__DAS_MASK 0x08000000L
++#define CP_DMA_PFP_COMMAND__SAIC_MASK 0x10000000L
++#define CP_DMA_PFP_COMMAND__DAIC_MASK 0x20000000L
++#define CP_DMA_PFP_COMMAND__RAW_WAIT_MASK 0x40000000L
++#define CP_DMA_PFP_COMMAND__DIS_WC_MASK 0x80000000L
++//CP_DMA_CNTL
++#define CP_DMA_CNTL__UTCL1_FAULT_CONTROL__SHIFT 0x0
++#define CP_DMA_CNTL__MIN_AVAILSZ__SHIFT 0x4
++#define CP_DMA_CNTL__BUFFER_DEPTH__SHIFT 0x10
++#define CP_DMA_CNTL__PIO_FIFO_EMPTY__SHIFT 0x1c
++#define CP_DMA_CNTL__PIO_FIFO_FULL__SHIFT 0x1d
++#define CP_DMA_CNTL__PIO_COUNT__SHIFT 0x1e
++#define CP_DMA_CNTL__UTCL1_FAULT_CONTROL_MASK 0x00000001L
++#define CP_DMA_CNTL__MIN_AVAILSZ_MASK 0x00000030L
++#define CP_DMA_CNTL__BUFFER_DEPTH_MASK 0x000F0000L
++#define CP_DMA_CNTL__PIO_FIFO_EMPTY_MASK 0x10000000L
++#define CP_DMA_CNTL__PIO_FIFO_FULL_MASK 0x20000000L
++#define CP_DMA_CNTL__PIO_COUNT_MASK 0xC0000000L
++//CP_DMA_READ_TAGS
++#define CP_DMA_READ_TAGS__DMA_READ_TAG__SHIFT 0x0
++#define CP_DMA_READ_TAGS__DMA_READ_TAG_VALID__SHIFT 0x1c
++#define CP_DMA_READ_TAGS__DMA_READ_TAG_MASK 0x03FFFFFFL
++#define CP_DMA_READ_TAGS__DMA_READ_TAG_VALID_MASK 0x10000000L
++//CP_COHER_SIZE_HI
++#define CP_COHER_SIZE_HI__COHER_SIZE_HI_256B__SHIFT 0x0
++#define CP_COHER_SIZE_HI__COHER_SIZE_HI_256B_MASK 0x000000FFL
++//CP_PFP_IB_CONTROL
++#define CP_PFP_IB_CONTROL__IB_EN__SHIFT 0x0
++#define CP_PFP_IB_CONTROL__IB_EN_MASK 0x000000FFL
++//CP_PFP_LOAD_CONTROL
++#define CP_PFP_LOAD_CONTROL__CONFIG_REG_EN__SHIFT 0x0
++#define CP_PFP_LOAD_CONTROL__CNTX_REG_EN__SHIFT 0x1
++#define CP_PFP_LOAD_CONTROL__SH_GFX_REG_EN__SHIFT 0x10
++#define CP_PFP_LOAD_CONTROL__SH_CS_REG_EN__SHIFT 0x18
++#define CP_PFP_LOAD_CONTROL__CONFIG_REG_EN_MASK 0x00000001L
++#define CP_PFP_LOAD_CONTROL__CNTX_REG_EN_MASK 0x00000002L
++#define CP_PFP_LOAD_CONTROL__SH_GFX_REG_EN_MASK 0x00010000L
++#define CP_PFP_LOAD_CONTROL__SH_CS_REG_EN_MASK 0x01000000L
++//CP_SCRATCH_INDEX
++#define CP_SCRATCH_INDEX__SCRATCH_INDEX__SHIFT 0x0
++#define CP_SCRATCH_INDEX__SCRATCH_INDEX_MASK 0x000000FFL
++//CP_SCRATCH_DATA
++#define CP_SCRATCH_DATA__SCRATCH_DATA__SHIFT 0x0
++#define CP_SCRATCH_DATA__SCRATCH_DATA_MASK 0xFFFFFFFFL
++//CP_RB_OFFSET
++#define CP_RB_OFFSET__RB_OFFSET__SHIFT 0x0
++#define CP_RB_OFFSET__RB_OFFSET_MASK 0x000FFFFFL
++//CP_IB1_OFFSET
++#define CP_IB1_OFFSET__IB1_OFFSET__SHIFT 0x0
++#define CP_IB1_OFFSET__IB1_OFFSET_MASK 0x000FFFFFL
++//CP_IB2_OFFSET
++#define CP_IB2_OFFSET__IB2_OFFSET__SHIFT 0x0
++#define CP_IB2_OFFSET__IB2_OFFSET_MASK 0x000FFFFFL
++//CP_IB1_PREAMBLE_BEGIN
++#define CP_IB1_PREAMBLE_BEGIN__IB1_PREAMBLE_BEGIN__SHIFT 0x0
++#define CP_IB1_PREAMBLE_BEGIN__IB1_PREAMBLE_BEGIN_MASK 0x000FFFFFL
++//CP_IB1_PREAMBLE_END
++#define CP_IB1_PREAMBLE_END__IB1_PREAMBLE_END__SHIFT 0x0
++#define CP_IB1_PREAMBLE_END__IB1_PREAMBLE_END_MASK 0x000FFFFFL
++//CP_IB2_PREAMBLE_BEGIN
++#define CP_IB2_PREAMBLE_BEGIN__IB2_PREAMBLE_BEGIN__SHIFT 0x0
++#define CP_IB2_PREAMBLE_BEGIN__IB2_PREAMBLE_BEGIN_MASK 0x000FFFFFL
++//CP_IB2_PREAMBLE_END
++#define CP_IB2_PREAMBLE_END__IB2_PREAMBLE_END__SHIFT 0x0
++#define CP_IB2_PREAMBLE_END__IB2_PREAMBLE_END_MASK 0x000FFFFFL
++//CP_CE_IB1_OFFSET
++#define CP_CE_IB1_OFFSET__IB1_OFFSET__SHIFT 0x0
++#define CP_CE_IB1_OFFSET__IB1_OFFSET_MASK 0x000FFFFFL
++//CP_CE_IB2_OFFSET
++#define CP_CE_IB2_OFFSET__IB2_OFFSET__SHIFT 0x0
++#define CP_CE_IB2_OFFSET__IB2_OFFSET_MASK 0x000FFFFFL
++//CP_CE_COUNTER
++#define CP_CE_COUNTER__CONST_ENGINE_COUNT__SHIFT 0x0
++#define CP_CE_COUNTER__CONST_ENGINE_COUNT_MASK 0xFFFFFFFFL
++//CP_CE_RB_OFFSET
++#define CP_CE_RB_OFFSET__RB_OFFSET__SHIFT 0x0
++#define CP_CE_RB_OFFSET__RB_OFFSET_MASK 0x000FFFFFL
++//CP_CE_INIT_CMD_BUFSZ
++#define CP_CE_INIT_CMD_BUFSZ__INIT_CMD_REQSZ__SHIFT 0x0
++#define CP_CE_INIT_CMD_BUFSZ__INIT_CMD_REQSZ_MASK 0x00000FFFL
++//CP_CE_IB1_CMD_BUFSZ
++#define CP_CE_IB1_CMD_BUFSZ__IB1_CMD_REQSZ__SHIFT 0x0
++#define CP_CE_IB1_CMD_BUFSZ__IB1_CMD_REQSZ_MASK 0x000FFFFFL
++//CP_CE_IB2_CMD_BUFSZ
++#define CP_CE_IB2_CMD_BUFSZ__IB2_CMD_REQSZ__SHIFT 0x0
++#define CP_CE_IB2_CMD_BUFSZ__IB2_CMD_REQSZ_MASK 0x000FFFFFL
++//CP_IB1_CMD_BUFSZ
++#define CP_IB1_CMD_BUFSZ__IB1_CMD_REQSZ__SHIFT 0x0
++#define CP_IB1_CMD_BUFSZ__IB1_CMD_REQSZ_MASK 0x000FFFFFL
++//CP_IB2_CMD_BUFSZ
++#define CP_IB2_CMD_BUFSZ__IB2_CMD_REQSZ__SHIFT 0x0
++#define CP_IB2_CMD_BUFSZ__IB2_CMD_REQSZ_MASK 0x000FFFFFL
++//CP_ST_CMD_BUFSZ
++#define CP_ST_CMD_BUFSZ__ST_CMD_REQSZ__SHIFT 0x0
++#define CP_ST_CMD_BUFSZ__ST_CMD_REQSZ_MASK 0x000FFFFFL
++//CP_CE_INIT_BASE_LO
++#define CP_CE_INIT_BASE_LO__INIT_BASE_LO__SHIFT 0x5
++#define CP_CE_INIT_BASE_LO__INIT_BASE_LO_MASK 0xFFFFFFE0L
++//CP_CE_INIT_BASE_HI
++#define CP_CE_INIT_BASE_HI__INIT_BASE_HI__SHIFT 0x0
++#define CP_CE_INIT_BASE_HI__INIT_BASE_HI_MASK 0x0000FFFFL
++//CP_CE_INIT_BUFSZ
++#define CP_CE_INIT_BUFSZ__INIT_BUFSZ__SHIFT 0x0
++#define CP_CE_INIT_BUFSZ__INIT_BUFSZ_MASK 0x00000FFFL
++//CP_CE_IB1_BASE_LO
++#define CP_CE_IB1_BASE_LO__IB1_BASE_LO__SHIFT 0x2
++#define CP_CE_IB1_BASE_LO__IB1_BASE_LO_MASK 0xFFFFFFFCL
++//CP_CE_IB1_BASE_HI
++#define CP_CE_IB1_BASE_HI__IB1_BASE_HI__SHIFT 0x0
++#define CP_CE_IB1_BASE_HI__IB1_BASE_HI_MASK 0x0000FFFFL
++//CP_CE_IB1_BUFSZ
++#define CP_CE_IB1_BUFSZ__IB1_BUFSZ__SHIFT 0x0
++#define CP_CE_IB1_BUFSZ__IB1_BUFSZ_MASK 0x000FFFFFL
++//CP_CE_IB2_BASE_LO
++#define CP_CE_IB2_BASE_LO__IB2_BASE_LO__SHIFT 0x2
++#define CP_CE_IB2_BASE_LO__IB2_BASE_LO_MASK 0xFFFFFFFCL
++//CP_CE_IB2_BASE_HI
++#define CP_CE_IB2_BASE_HI__IB2_BASE_HI__SHIFT 0x0
++#define CP_CE_IB2_BASE_HI__IB2_BASE_HI_MASK 0x0000FFFFL
++//CP_CE_IB2_BUFSZ
++#define CP_CE_IB2_BUFSZ__IB2_BUFSZ__SHIFT 0x0
++#define CP_CE_IB2_BUFSZ__IB2_BUFSZ_MASK 0x000FFFFFL
++//CP_IB1_BASE_LO
++#define CP_IB1_BASE_LO__IB1_BASE_LO__SHIFT 0x2
++#define CP_IB1_BASE_LO__IB1_BASE_LO_MASK 0xFFFFFFFCL
++//CP_IB1_BASE_HI
++#define CP_IB1_BASE_HI__IB1_BASE_HI__SHIFT 0x0
++#define CP_IB1_BASE_HI__IB1_BASE_HI_MASK 0x0000FFFFL
++//CP_IB1_BUFSZ
++#define CP_IB1_BUFSZ__IB1_BUFSZ__SHIFT 0x0
++#define CP_IB1_BUFSZ__IB1_BUFSZ_MASK 0x000FFFFFL
++//CP_IB2_BASE_LO
++#define CP_IB2_BASE_LO__IB2_BASE_LO__SHIFT 0x2
++#define CP_IB2_BASE_LO__IB2_BASE_LO_MASK 0xFFFFFFFCL
++//CP_IB2_BASE_HI
++#define CP_IB2_BASE_HI__IB2_BASE_HI__SHIFT 0x0
++#define CP_IB2_BASE_HI__IB2_BASE_HI_MASK 0x0000FFFFL
++//CP_IB2_BUFSZ
++#define CP_IB2_BUFSZ__IB2_BUFSZ__SHIFT 0x0
++#define CP_IB2_BUFSZ__IB2_BUFSZ_MASK 0x000FFFFFL
++//CP_ST_BASE_LO
++#define CP_ST_BASE_LO__ST_BASE_LO__SHIFT 0x2
++#define CP_ST_BASE_LO__ST_BASE_LO_MASK 0xFFFFFFFCL
++//CP_ST_BASE_HI
++#define CP_ST_BASE_HI__ST_BASE_HI__SHIFT 0x0
++#define CP_ST_BASE_HI__ST_BASE_HI_MASK 0x0000FFFFL
++//CP_ST_BUFSZ
++#define CP_ST_BUFSZ__ST_BUFSZ__SHIFT 0x0
++#define CP_ST_BUFSZ__ST_BUFSZ_MASK 0x000FFFFFL
++//CP_EOP_DONE_EVENT_CNTL
++#define CP_EOP_DONE_EVENT_CNTL__WBINV_TC_OP__SHIFT 0x0
++#define CP_EOP_DONE_EVENT_CNTL__WBINV_ACTION_ENA__SHIFT 0xc
++#define CP_EOP_DONE_EVENT_CNTL__CACHE_POLICY__SHIFT 0x19
++#define CP_EOP_DONE_EVENT_CNTL__EXECUTE__SHIFT 0x1c
++#define CP_EOP_DONE_EVENT_CNTL__WBINV_TC_OP_MASK 0x0000007FL
++#define CP_EOP_DONE_EVENT_CNTL__WBINV_ACTION_ENA_MASK 0x0003F000L
++#define CP_EOP_DONE_EVENT_CNTL__CACHE_POLICY_MASK 0x02000000L
++#define CP_EOP_DONE_EVENT_CNTL__EXECUTE_MASK 0x10000000L
++//CP_EOP_DONE_DATA_CNTL
++#define CP_EOP_DONE_DATA_CNTL__DST_SEL__SHIFT 0x10
++#define CP_EOP_DONE_DATA_CNTL__INT_SEL__SHIFT 0x18
++#define CP_EOP_DONE_DATA_CNTL__DATA_SEL__SHIFT 0x1d
++#define CP_EOP_DONE_DATA_CNTL__DST_SEL_MASK 0x00030000L
++#define CP_EOP_DONE_DATA_CNTL__INT_SEL_MASK 0x07000000L
++#define CP_EOP_DONE_DATA_CNTL__DATA_SEL_MASK 0xE0000000L
++//CP_EOP_DONE_CNTX_ID
++#define CP_EOP_DONE_CNTX_ID__CNTX_ID__SHIFT 0x0
++#define CP_EOP_DONE_CNTX_ID__CNTX_ID_MASK 0xFFFFFFFFL
++//CP_PFP_COMPLETION_STATUS
++#define CP_PFP_COMPLETION_STATUS__STATUS__SHIFT 0x0
++#define CP_PFP_COMPLETION_STATUS__STATUS_MASK 0x00000003L
++//CP_CE_COMPLETION_STATUS
++#define CP_CE_COMPLETION_STATUS__STATUS__SHIFT 0x0
++#define CP_CE_COMPLETION_STATUS__STATUS_MASK 0x00000003L
++//CP_PRED_NOT_VISIBLE
++#define CP_PRED_NOT_VISIBLE__NOT_VISIBLE__SHIFT 0x0
++#define CP_PRED_NOT_VISIBLE__NOT_VISIBLE_MASK 0x00000001L
++//CP_PFP_METADATA_BASE_ADDR
++#define CP_PFP_METADATA_BASE_ADDR__ADDR_LO__SHIFT 0x0
++#define CP_PFP_METADATA_BASE_ADDR__ADDR_LO_MASK 0xFFFFFFFFL
++//CP_PFP_METADATA_BASE_ADDR_HI
++#define CP_PFP_METADATA_BASE_ADDR_HI__ADDR_HI__SHIFT 0x0
++#define CP_PFP_METADATA_BASE_ADDR_HI__ADDR_HI_MASK 0x0000FFFFL
++//CP_CE_METADATA_BASE_ADDR
++#define CP_CE_METADATA_BASE_ADDR__ADDR_LO__SHIFT 0x0
++#define CP_CE_METADATA_BASE_ADDR__ADDR_LO_MASK 0xFFFFFFFFL
++//CP_CE_METADATA_BASE_ADDR_HI
++#define CP_CE_METADATA_BASE_ADDR_HI__ADDR_HI__SHIFT 0x0
++#define CP_CE_METADATA_BASE_ADDR_HI__ADDR_HI_MASK 0x0000FFFFL
++//CP_DRAW_INDX_INDR_ADDR
++#define CP_DRAW_INDX_INDR_ADDR__ADDR_LO__SHIFT 0x0
++#define CP_DRAW_INDX_INDR_ADDR__ADDR_LO_MASK 0xFFFFFFFFL
++//CP_DRAW_INDX_INDR_ADDR_HI
++#define CP_DRAW_INDX_INDR_ADDR_HI__ADDR_HI__SHIFT 0x0
++#define CP_DRAW_INDX_INDR_ADDR_HI__ADDR_HI_MASK 0x0000FFFFL
++//CP_DISPATCH_INDR_ADDR
++#define CP_DISPATCH_INDR_ADDR__ADDR_LO__SHIFT 0x0
++#define CP_DISPATCH_INDR_ADDR__ADDR_LO_MASK 0xFFFFFFFFL
++//CP_DISPATCH_INDR_ADDR_HI
++#define CP_DISPATCH_INDR_ADDR_HI__ADDR_HI__SHIFT 0x0
++#define CP_DISPATCH_INDR_ADDR_HI__ADDR_HI_MASK 0x0000FFFFL
++//CP_INDEX_BASE_ADDR
++#define CP_INDEX_BASE_ADDR__ADDR_LO__SHIFT 0x0
++#define CP_INDEX_BASE_ADDR__ADDR_LO_MASK 0xFFFFFFFFL
++//CP_INDEX_BASE_ADDR_HI
++#define CP_INDEX_BASE_ADDR_HI__ADDR_HI__SHIFT 0x0
++#define CP_INDEX_BASE_ADDR_HI__ADDR_HI_MASK 0x0000FFFFL
++//CP_INDEX_TYPE
++#define CP_INDEX_TYPE__INDEX_TYPE__SHIFT 0x0
++#define CP_INDEX_TYPE__INDEX_TYPE_MASK 0x00000003L
++//CP_GDS_BKUP_ADDR
++#define CP_GDS_BKUP_ADDR__ADDR_LO__SHIFT 0x0
++#define CP_GDS_BKUP_ADDR__ADDR_LO_MASK 0xFFFFFFFFL
++//CP_GDS_BKUP_ADDR_HI
++#define CP_GDS_BKUP_ADDR_HI__ADDR_HI__SHIFT 0x0
++#define CP_GDS_BKUP_ADDR_HI__ADDR_HI_MASK 0x0000FFFFL
++//CP_SAMPLE_STATUS
++#define CP_SAMPLE_STATUS__Z_PASS_ACITVE__SHIFT 0x0
++#define CP_SAMPLE_STATUS__STREAMOUT_ACTIVE__SHIFT 0x1
++#define CP_SAMPLE_STATUS__PIPELINE_ACTIVE__SHIFT 0x2
++#define CP_SAMPLE_STATUS__STIPPLE_ACTIVE__SHIFT 0x3
++#define CP_SAMPLE_STATUS__VGT_BUFFERS_ACTIVE__SHIFT 0x4
++#define CP_SAMPLE_STATUS__SCREEN_EXT_ACTIVE__SHIFT 0x5
++#define CP_SAMPLE_STATUS__DRAW_INDIRECT_ACTIVE__SHIFT 0x6
++#define CP_SAMPLE_STATUS__DISP_INDIRECT_ACTIVE__SHIFT 0x7
++#define CP_SAMPLE_STATUS__Z_PASS_ACITVE_MASK 0x00000001L
++#define CP_SAMPLE_STATUS__STREAMOUT_ACTIVE_MASK 0x00000002L
++#define CP_SAMPLE_STATUS__PIPELINE_ACTIVE_MASK 0x00000004L
++#define CP_SAMPLE_STATUS__STIPPLE_ACTIVE_MASK 0x00000008L
++#define CP_SAMPLE_STATUS__VGT_BUFFERS_ACTIVE_MASK 0x00000010L
++#define CP_SAMPLE_STATUS__SCREEN_EXT_ACTIVE_MASK 0x00000020L
++#define CP_SAMPLE_STATUS__DRAW_INDIRECT_ACTIVE_MASK 0x00000040L
++#define CP_SAMPLE_STATUS__DISP_INDIRECT_ACTIVE_MASK 0x00000080L
++//CP_ME_COHER_CNTL
++#define CP_ME_COHER_CNTL__DEST_BASE_0_ENA__SHIFT 0x0
++#define CP_ME_COHER_CNTL__DEST_BASE_1_ENA__SHIFT 0x1
++#define CP_ME_COHER_CNTL__CB0_DEST_BASE_ENA__SHIFT 0x6
++#define CP_ME_COHER_CNTL__CB1_DEST_BASE_ENA__SHIFT 0x7
++#define CP_ME_COHER_CNTL__CB2_DEST_BASE_ENA__SHIFT 0x8
++#define CP_ME_COHER_CNTL__CB3_DEST_BASE_ENA__SHIFT 0x9
++#define CP_ME_COHER_CNTL__CB4_DEST_BASE_ENA__SHIFT 0xa
++#define CP_ME_COHER_CNTL__CB5_DEST_BASE_ENA__SHIFT 0xb
++#define CP_ME_COHER_CNTL__CB6_DEST_BASE_ENA__SHIFT 0xc
++#define CP_ME_COHER_CNTL__CB7_DEST_BASE_ENA__SHIFT 0xd
++#define CP_ME_COHER_CNTL__DB_DEST_BASE_ENA__SHIFT 0xe
++#define CP_ME_COHER_CNTL__DEST_BASE_2_ENA__SHIFT 0x13
++#define CP_ME_COHER_CNTL__DEST_BASE_3_ENA__SHIFT 0x15
++#define CP_ME_COHER_CNTL__DEST_BASE_0_ENA_MASK 0x00000001L
++#define CP_ME_COHER_CNTL__DEST_BASE_1_ENA_MASK 0x00000002L
++#define CP_ME_COHER_CNTL__CB0_DEST_BASE_ENA_MASK 0x00000040L
++#define CP_ME_COHER_CNTL__CB1_DEST_BASE_ENA_MASK 0x00000080L
++#define CP_ME_COHER_CNTL__CB2_DEST_BASE_ENA_MASK 0x00000100L
++#define CP_ME_COHER_CNTL__CB3_DEST_BASE_ENA_MASK 0x00000200L
++#define CP_ME_COHER_CNTL__CB4_DEST_BASE_ENA_MASK 0x00000400L
++#define CP_ME_COHER_CNTL__CB5_DEST_BASE_ENA_MASK 0x00000800L
++#define CP_ME_COHER_CNTL__CB6_DEST_BASE_ENA_MASK 0x00001000L
++#define CP_ME_COHER_CNTL__CB7_DEST_BASE_ENA_MASK 0x00002000L
++#define CP_ME_COHER_CNTL__DB_DEST_BASE_ENA_MASK 0x00004000L
++#define CP_ME_COHER_CNTL__DEST_BASE_2_ENA_MASK 0x00080000L
++#define CP_ME_COHER_CNTL__DEST_BASE_3_ENA_MASK 0x00200000L
++//CP_ME_COHER_SIZE
++#define CP_ME_COHER_SIZE__COHER_SIZE_256B__SHIFT 0x0
++#define CP_ME_COHER_SIZE__COHER_SIZE_256B_MASK 0xFFFFFFFFL
++//CP_ME_COHER_SIZE_HI
++#define CP_ME_COHER_SIZE_HI__COHER_SIZE_HI_256B__SHIFT 0x0
++#define CP_ME_COHER_SIZE_HI__COHER_SIZE_HI_256B_MASK 0x000000FFL
++//CP_ME_COHER_BASE
++#define CP_ME_COHER_BASE__COHER_BASE_256B__SHIFT 0x0
++#define CP_ME_COHER_BASE__COHER_BASE_256B_MASK 0xFFFFFFFFL
++//CP_ME_COHER_BASE_HI
++#define CP_ME_COHER_BASE_HI__COHER_BASE_HI_256B__SHIFT 0x0
++#define CP_ME_COHER_BASE_HI__COHER_BASE_HI_256B_MASK 0x000000FFL
++//CP_ME_COHER_STATUS
++#define CP_ME_COHER_STATUS__MATCHING_GFX_CNTX__SHIFT 0x0
++#define CP_ME_COHER_STATUS__STATUS__SHIFT 0x1f
++#define CP_ME_COHER_STATUS__MATCHING_GFX_CNTX_MASK 0x000000FFL
++#define CP_ME_COHER_STATUS__STATUS_MASK 0x80000000L
++//RLC_GPM_PERF_COUNT_0
++#define RLC_GPM_PERF_COUNT_0__FEATURE_SEL__SHIFT 0x0
++#define RLC_GPM_PERF_COUNT_0__SE_INDEX__SHIFT 0x4
++#define RLC_GPM_PERF_COUNT_0__SH_INDEX__SHIFT 0x8
++#define RLC_GPM_PERF_COUNT_0__CU_INDEX__SHIFT 0xc
++#define RLC_GPM_PERF_COUNT_0__EVENT_SEL__SHIFT 0x10
++#define RLC_GPM_PERF_COUNT_0__UNUSED__SHIFT 0x12
++#define RLC_GPM_PERF_COUNT_0__ENABLE__SHIFT 0x14
++#define RLC_GPM_PERF_COUNT_0__RESERVED__SHIFT 0x15
++#define RLC_GPM_PERF_COUNT_0__FEATURE_SEL_MASK 0x0000000FL
++#define RLC_GPM_PERF_COUNT_0__SE_INDEX_MASK 0x000000F0L
++#define RLC_GPM_PERF_COUNT_0__SH_INDEX_MASK 0x00000F00L
++#define RLC_GPM_PERF_COUNT_0__CU_INDEX_MASK 0x0000F000L
++#define RLC_GPM_PERF_COUNT_0__EVENT_SEL_MASK 0x00030000L
++#define RLC_GPM_PERF_COUNT_0__UNUSED_MASK 0x000C0000L
++#define RLC_GPM_PERF_COUNT_0__ENABLE_MASK 0x00100000L
++#define RLC_GPM_PERF_COUNT_0__RESERVED_MASK 0xFFE00000L
++//RLC_GPM_PERF_COUNT_1
++#define RLC_GPM_PERF_COUNT_1__FEATURE_SEL__SHIFT 0x0
++#define RLC_GPM_PERF_COUNT_1__SE_INDEX__SHIFT 0x4
++#define RLC_GPM_PERF_COUNT_1__SH_INDEX__SHIFT 0x8
++#define RLC_GPM_PERF_COUNT_1__CU_INDEX__SHIFT 0xc
++#define RLC_GPM_PERF_COUNT_1__EVENT_SEL__SHIFT 0x10
++#define RLC_GPM_PERF_COUNT_1__UNUSED__SHIFT 0x12
++#define RLC_GPM_PERF_COUNT_1__ENABLE__SHIFT 0x14
++#define RLC_GPM_PERF_COUNT_1__RESERVED__SHIFT 0x15
++#define RLC_GPM_PERF_COUNT_1__FEATURE_SEL_MASK 0x0000000FL
++#define RLC_GPM_PERF_COUNT_1__SE_INDEX_MASK 0x000000F0L
++#define RLC_GPM_PERF_COUNT_1__SH_INDEX_MASK 0x00000F00L
++#define RLC_GPM_PERF_COUNT_1__CU_INDEX_MASK 0x0000F000L
++#define RLC_GPM_PERF_COUNT_1__EVENT_SEL_MASK 0x00030000L
++#define RLC_GPM_PERF_COUNT_1__UNUSED_MASK 0x000C0000L
++#define RLC_GPM_PERF_COUNT_1__ENABLE_MASK 0x00100000L
++#define RLC_GPM_PERF_COUNT_1__RESERVED_MASK 0xFFE00000L
++//GRBM_GFX_INDEX
++#define GRBM_GFX_INDEX__INSTANCE_INDEX__SHIFT 0x0
++#define GRBM_GFX_INDEX__SH_INDEX__SHIFT 0x8
++#define GRBM_GFX_INDEX__SE_INDEX__SHIFT 0x10
++#define GRBM_GFX_INDEX__SH_BROADCAST_WRITES__SHIFT 0x1d
++#define GRBM_GFX_INDEX__INSTANCE_BROADCAST_WRITES__SHIFT 0x1e
++#define GRBM_GFX_INDEX__SE_BROADCAST_WRITES__SHIFT 0x1f
++#define GRBM_GFX_INDEX__INSTANCE_INDEX_MASK 0x000000FFL
++#define GRBM_GFX_INDEX__SH_INDEX_MASK 0x0000FF00L
++#define GRBM_GFX_INDEX__SE_INDEX_MASK 0x00FF0000L
++#define GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK 0x20000000L
++#define GRBM_GFX_INDEX__INSTANCE_BROADCAST_WRITES_MASK 0x40000000L
++#define GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK 0x80000000L
++//VGT_GSVS_RING_SIZE
++#define VGT_GSVS_RING_SIZE__MEM_SIZE__SHIFT 0x0
++#define VGT_GSVS_RING_SIZE__MEM_SIZE_MASK 0xFFFFFFFFL
++//VGT_PRIMITIVE_TYPE
++#define VGT_PRIMITIVE_TYPE__PRIM_TYPE__SHIFT 0x0
++#define VGT_PRIMITIVE_TYPE__PRIM_TYPE_MASK 0x0000003FL
++//VGT_INDEX_TYPE
++#define VGT_INDEX_TYPE__INDEX_TYPE__SHIFT 0x0
++#define VGT_INDEX_TYPE__PRIMGEN_EN__SHIFT 0x8
++#define VGT_INDEX_TYPE__INDEX_TYPE_MASK 0x00000003L
++#define VGT_INDEX_TYPE__PRIMGEN_EN_MASK 0x00000100L
++//VGT_STRMOUT_BUFFER_FILLED_SIZE_0
++#define VGT_STRMOUT_BUFFER_FILLED_SIZE_0__SIZE__SHIFT 0x0
++#define VGT_STRMOUT_BUFFER_FILLED_SIZE_0__SIZE_MASK 0xFFFFFFFFL
++//VGT_STRMOUT_BUFFER_FILLED_SIZE_1
++#define VGT_STRMOUT_BUFFER_FILLED_SIZE_1__SIZE__SHIFT 0x0
++#define VGT_STRMOUT_BUFFER_FILLED_SIZE_1__SIZE_MASK 0xFFFFFFFFL
++//VGT_STRMOUT_BUFFER_FILLED_SIZE_2
++#define VGT_STRMOUT_BUFFER_FILLED_SIZE_2__SIZE__SHIFT 0x0
++#define VGT_STRMOUT_BUFFER_FILLED_SIZE_2__SIZE_MASK 0xFFFFFFFFL
++//VGT_STRMOUT_BUFFER_FILLED_SIZE_3
++#define VGT_STRMOUT_BUFFER_FILLED_SIZE_3__SIZE__SHIFT 0x0
++#define VGT_STRMOUT_BUFFER_FILLED_SIZE_3__SIZE_MASK 0xFFFFFFFFL
++//VGT_MAX_VTX_INDX
++#define VGT_MAX_VTX_INDX__MAX_INDX__SHIFT 0x0
++#define VGT_MAX_VTX_INDX__MAX_INDX_MASK 0xFFFFFFFFL
++//VGT_MIN_VTX_INDX
++#define VGT_MIN_VTX_INDX__MIN_INDX__SHIFT 0x0
++#define VGT_MIN_VTX_INDX__MIN_INDX_MASK 0xFFFFFFFFL
++//VGT_INDX_OFFSET
++#define VGT_INDX_OFFSET__INDX_OFFSET__SHIFT 0x0
++#define VGT_INDX_OFFSET__INDX_OFFSET_MASK 0xFFFFFFFFL
++//VGT_MULTI_PRIM_IB_RESET_EN
++#define VGT_MULTI_PRIM_IB_RESET_EN__RESET_EN__SHIFT 0x0
++#define VGT_MULTI_PRIM_IB_RESET_EN__MATCH_ALL_BITS__SHIFT 0x1
++#define VGT_MULTI_PRIM_IB_RESET_EN__RESET_EN_MASK 0x00000001L
++#define VGT_MULTI_PRIM_IB_RESET_EN__MATCH_ALL_BITS_MASK 0x00000002L
++//VGT_NUM_INDICES
++#define VGT_NUM_INDICES__NUM_INDICES__SHIFT 0x0
++#define VGT_NUM_INDICES__NUM_INDICES_MASK 0xFFFFFFFFL
++//VGT_NUM_INSTANCES
++#define VGT_NUM_INSTANCES__NUM_INSTANCES__SHIFT 0x0
++#define VGT_NUM_INSTANCES__NUM_INSTANCES_MASK 0xFFFFFFFFL
++//VGT_TF_RING_SIZE
++#define VGT_TF_RING_SIZE__SIZE__SHIFT 0x0
++#define VGT_TF_RING_SIZE__SIZE_MASK 0x0000FFFFL
++//VGT_HS_OFFCHIP_PARAM
++#define VGT_HS_OFFCHIP_PARAM__OFFCHIP_BUFFERING__SHIFT 0x0
++#define VGT_HS_OFFCHIP_PARAM__OFFCHIP_GRANULARITY__SHIFT 0x9
++#define VGT_HS_OFFCHIP_PARAM__OFFCHIP_BUFFERING_MASK 0x000001FFL
++#define VGT_HS_OFFCHIP_PARAM__OFFCHIP_GRANULARITY_MASK 0x00000600L
++//VGT_TF_MEMORY_BASE
++#define VGT_TF_MEMORY_BASE__BASE__SHIFT 0x0
++#define VGT_TF_MEMORY_BASE__BASE_MASK 0xFFFFFFFFL
++//VGT_TF_MEMORY_BASE_HI
++#define VGT_TF_MEMORY_BASE_HI__BASE_HI__SHIFT 0x0
++#define VGT_TF_MEMORY_BASE_HI__BASE_HI_MASK 0x000000FFL
++//WD_POS_BUF_BASE
++#define WD_POS_BUF_BASE__BASE__SHIFT 0x0
++#define WD_POS_BUF_BASE__BASE_MASK 0xFFFFFFFFL
++//WD_POS_BUF_BASE_HI
++#define WD_POS_BUF_BASE_HI__BASE_HI__SHIFT 0x0
++#define WD_POS_BUF_BASE_HI__BASE_HI_MASK 0x000000FFL
++//WD_CNTL_SB_BUF_BASE
++#define WD_CNTL_SB_BUF_BASE__BASE__SHIFT 0x0
++#define WD_CNTL_SB_BUF_BASE__BASE_MASK 0xFFFFFFFFL
++//WD_CNTL_SB_BUF_BASE_HI
++#define WD_CNTL_SB_BUF_BASE_HI__BASE_HI__SHIFT 0x0
++#define WD_CNTL_SB_BUF_BASE_HI__BASE_HI_MASK 0x000000FFL
++//WD_INDEX_BUF_BASE
++#define WD_INDEX_BUF_BASE__BASE__SHIFT 0x0
++#define WD_INDEX_BUF_BASE__BASE_MASK 0xFFFFFFFFL
++//WD_INDEX_BUF_BASE_HI
++#define WD_INDEX_BUF_BASE_HI__BASE_HI__SHIFT 0x0
++#define WD_INDEX_BUF_BASE_HI__BASE_HI_MASK 0x000000FFL
++//IA_MULTI_VGT_PARAM
++#define IA_MULTI_VGT_PARAM__PRIMGROUP_SIZE__SHIFT 0x0
++#define IA_MULTI_VGT_PARAM__PARTIAL_VS_WAVE_ON__SHIFT 0x10
++#define IA_MULTI_VGT_PARAM__SWITCH_ON_EOP__SHIFT 0x11
++#define IA_MULTI_VGT_PARAM__PARTIAL_ES_WAVE_ON__SHIFT 0x12
++#define IA_MULTI_VGT_PARAM__SWITCH_ON_EOI__SHIFT 0x13
++#define IA_MULTI_VGT_PARAM__WD_SWITCH_ON_EOP__SHIFT 0x14
++#define IA_MULTI_VGT_PARAM__EN_INST_OPT_BASIC__SHIFT 0x15
++#define IA_MULTI_VGT_PARAM__EN_INST_OPT_ADV__SHIFT 0x16
++#define IA_MULTI_VGT_PARAM__HW_USE_ONLY__SHIFT 0x17
++#define IA_MULTI_VGT_PARAM__PRIMGROUP_SIZE_MASK 0x0000FFFFL
++#define IA_MULTI_VGT_PARAM__PARTIAL_VS_WAVE_ON_MASK 0x00010000L
++#define IA_MULTI_VGT_PARAM__SWITCH_ON_EOP_MASK 0x00020000L
++#define IA_MULTI_VGT_PARAM__PARTIAL_ES_WAVE_ON_MASK 0x00040000L
++#define IA_MULTI_VGT_PARAM__SWITCH_ON_EOI_MASK 0x00080000L
++#define IA_MULTI_VGT_PARAM__WD_SWITCH_ON_EOP_MASK 0x00100000L
++#define IA_MULTI_VGT_PARAM__EN_INST_OPT_BASIC_MASK 0x00200000L
++#define IA_MULTI_VGT_PARAM__EN_INST_OPT_ADV_MASK 0x00400000L
++#define IA_MULTI_VGT_PARAM__HW_USE_ONLY_MASK 0x00800000L
++//VGT_INSTANCE_BASE_ID
++#define VGT_INSTANCE_BASE_ID__INSTANCE_BASE_ID__SHIFT 0x0
++#define VGT_INSTANCE_BASE_ID__INSTANCE_BASE_ID_MASK 0xFFFFFFFFL
++//PA_SU_LINE_STIPPLE_VALUE
++#define PA_SU_LINE_STIPPLE_VALUE__LINE_STIPPLE_VALUE__SHIFT 0x0
++#define PA_SU_LINE_STIPPLE_VALUE__LINE_STIPPLE_VALUE_MASK 0x00FFFFFFL
++//PA_SC_LINE_STIPPLE_STATE
++#define PA_SC_LINE_STIPPLE_STATE__CURRENT_PTR__SHIFT 0x0
++#define PA_SC_LINE_STIPPLE_STATE__CURRENT_COUNT__SHIFT 0x8
++#define PA_SC_LINE_STIPPLE_STATE__CURRENT_PTR_MASK 0x0000000FL
++#define PA_SC_LINE_STIPPLE_STATE__CURRENT_COUNT_MASK 0x0000FF00L
++//PA_SC_SCREEN_EXTENT_MIN_0
++#define PA_SC_SCREEN_EXTENT_MIN_0__X__SHIFT 0x0
++#define PA_SC_SCREEN_EXTENT_MIN_0__Y__SHIFT 0x10
++#define PA_SC_SCREEN_EXTENT_MIN_0__X_MASK 0x0000FFFFL
++#define PA_SC_SCREEN_EXTENT_MIN_0__Y_MASK 0xFFFF0000L
++//PA_SC_SCREEN_EXTENT_MAX_0
++#define PA_SC_SCREEN_EXTENT_MAX_0__X__SHIFT 0x0
++#define PA_SC_SCREEN_EXTENT_MAX_0__Y__SHIFT 0x10
++#define PA_SC_SCREEN_EXTENT_MAX_0__X_MASK 0x0000FFFFL
++#define PA_SC_SCREEN_EXTENT_MAX_0__Y_MASK 0xFFFF0000L
++//PA_SC_SCREEN_EXTENT_MIN_1
++#define PA_SC_SCREEN_EXTENT_MIN_1__X__SHIFT 0x0
++#define PA_SC_SCREEN_EXTENT_MIN_1__Y__SHIFT 0x10
++#define PA_SC_SCREEN_EXTENT_MIN_1__X_MASK 0x0000FFFFL
++#define PA_SC_SCREEN_EXTENT_MIN_1__Y_MASK 0xFFFF0000L
++//PA_SC_SCREEN_EXTENT_MAX_1
++#define PA_SC_SCREEN_EXTENT_MAX_1__X__SHIFT 0x0
++#define PA_SC_SCREEN_EXTENT_MAX_1__Y__SHIFT 0x10
++#define PA_SC_SCREEN_EXTENT_MAX_1__X_MASK 0x0000FFFFL
++#define PA_SC_SCREEN_EXTENT_MAX_1__Y_MASK 0xFFFF0000L
++//PA_SC_P3D_TRAP_SCREEN_HV_EN
++#define PA_SC_P3D_TRAP_SCREEN_HV_EN__ENABLE_HV_PRE_SHADER__SHIFT 0x0
++#define PA_SC_P3D_TRAP_SCREEN_HV_EN__FORCE_PRE_SHADER_ALL_PIXELS__SHIFT 0x1
++#define PA_SC_P3D_TRAP_SCREEN_HV_EN__ENABLE_HV_PRE_SHADER_MASK 0x00000001L
++#define PA_SC_P3D_TRAP_SCREEN_HV_EN__FORCE_PRE_SHADER_ALL_PIXELS_MASK 0x00000002L
++//PA_SC_P3D_TRAP_SCREEN_H
++#define PA_SC_P3D_TRAP_SCREEN_H__X_COORD__SHIFT 0x0
++#define PA_SC_P3D_TRAP_SCREEN_H__X_COORD_MASK 0x00003FFFL
++//PA_SC_P3D_TRAP_SCREEN_V
++#define PA_SC_P3D_TRAP_SCREEN_V__Y_COORD__SHIFT 0x0
++#define PA_SC_P3D_TRAP_SCREEN_V__Y_COORD_MASK 0x00003FFFL
++//PA_SC_P3D_TRAP_SCREEN_OCCURRENCE
++#define PA_SC_P3D_TRAP_SCREEN_OCCURRENCE__COUNT__SHIFT 0x0
++#define PA_SC_P3D_TRAP_SCREEN_OCCURRENCE__COUNT_MASK 0x0000FFFFL
++//PA_SC_P3D_TRAP_SCREEN_COUNT
++#define PA_SC_P3D_TRAP_SCREEN_COUNT__COUNT__SHIFT 0x0
++#define PA_SC_P3D_TRAP_SCREEN_COUNT__COUNT_MASK 0x0000FFFFL
++//PA_SC_HP3D_TRAP_SCREEN_HV_EN
++#define PA_SC_HP3D_TRAP_SCREEN_HV_EN__ENABLE_HV_PRE_SHADER__SHIFT 0x0
++#define PA_SC_HP3D_TRAP_SCREEN_HV_EN__FORCE_PRE_SHADER_ALL_PIXELS__SHIFT 0x1
++#define PA_SC_HP3D_TRAP_SCREEN_HV_EN__ENABLE_HV_PRE_SHADER_MASK 0x00000001L
++#define PA_SC_HP3D_TRAP_SCREEN_HV_EN__FORCE_PRE_SHADER_ALL_PIXELS_MASK 0x00000002L
++//PA_SC_HP3D_TRAP_SCREEN_H
++#define PA_SC_HP3D_TRAP_SCREEN_H__X_COORD__SHIFT 0x0
++#define PA_SC_HP3D_TRAP_SCREEN_H__X_COORD_MASK 0x00003FFFL
++//PA_SC_HP3D_TRAP_SCREEN_V
++#define PA_SC_HP3D_TRAP_SCREEN_V__Y_COORD__SHIFT 0x0
++#define PA_SC_HP3D_TRAP_SCREEN_V__Y_COORD_MASK 0x00003FFFL
++//PA_SC_HP3D_TRAP_SCREEN_OCCURRENCE
++#define PA_SC_HP3D_TRAP_SCREEN_OCCURRENCE__COUNT__SHIFT 0x0
++#define PA_SC_HP3D_TRAP_SCREEN_OCCURRENCE__COUNT_MASK 0x0000FFFFL
++//PA_SC_HP3D_TRAP_SCREEN_COUNT
++#define PA_SC_HP3D_TRAP_SCREEN_COUNT__COUNT__SHIFT 0x0
++#define PA_SC_HP3D_TRAP_SCREEN_COUNT__COUNT_MASK 0x0000FFFFL
++//PA_SC_TRAP_SCREEN_HV_EN
++#define PA_SC_TRAP_SCREEN_HV_EN__ENABLE_HV_PRE_SHADER__SHIFT 0x0
++#define PA_SC_TRAP_SCREEN_HV_EN__FORCE_PRE_SHADER_ALL_PIXELS__SHIFT 0x1
++#define PA_SC_TRAP_SCREEN_HV_EN__ENABLE_HV_PRE_SHADER_MASK 0x00000001L
++#define PA_SC_TRAP_SCREEN_HV_EN__FORCE_PRE_SHADER_ALL_PIXELS_MASK 0x00000002L
++//PA_SC_TRAP_SCREEN_H
++#define PA_SC_TRAP_SCREEN_H__X_COORD__SHIFT 0x0
++#define PA_SC_TRAP_SCREEN_H__X_COORD_MASK 0x00003FFFL
++//PA_SC_TRAP_SCREEN_V
++#define PA_SC_TRAP_SCREEN_V__Y_COORD__SHIFT 0x0
++#define PA_SC_TRAP_SCREEN_V__Y_COORD_MASK 0x00003FFFL
++//PA_SC_TRAP_SCREEN_OCCURRENCE
++#define PA_SC_TRAP_SCREEN_OCCURRENCE__COUNT__SHIFT 0x0
++#define PA_SC_TRAP_SCREEN_OCCURRENCE__COUNT_MASK 0x0000FFFFL
++//PA_SC_TRAP_SCREEN_COUNT
++#define PA_SC_TRAP_SCREEN_COUNT__COUNT__SHIFT 0x0
++#define PA_SC_TRAP_SCREEN_COUNT__COUNT_MASK 0x0000FFFFL
++//SQ_THREAD_TRACE_BASE
++#define SQ_THREAD_TRACE_BASE__ADDR__SHIFT 0x0
++#define SQ_THREAD_TRACE_BASE__ADDR_MASK 0xFFFFFFFFL
++//SQ_THREAD_TRACE_SIZE
++#define SQ_THREAD_TRACE_SIZE__SIZE__SHIFT 0x0
++#define SQ_THREAD_TRACE_SIZE__SIZE_MASK 0x003FFFFFL
++//SQ_THREAD_TRACE_MASK
++#define SQ_THREAD_TRACE_MASK__CU_SEL__SHIFT 0x0
++#define SQ_THREAD_TRACE_MASK__SH_SEL__SHIFT 0x5
++#define SQ_THREAD_TRACE_MASK__REG_STALL_EN__SHIFT 0x7
++#define SQ_THREAD_TRACE_MASK__SIMD_EN__SHIFT 0x8
++#define SQ_THREAD_TRACE_MASK__VM_ID_MASK__SHIFT 0xc
++#define SQ_THREAD_TRACE_MASK__SPI_STALL_EN__SHIFT 0xe
++#define SQ_THREAD_TRACE_MASK__SQ_STALL_EN__SHIFT 0xf
++#define SQ_THREAD_TRACE_MASK__CU_SEL_MASK 0x0000001FL
++#define SQ_THREAD_TRACE_MASK__SH_SEL_MASK 0x00000020L
++#define SQ_THREAD_TRACE_MASK__REG_STALL_EN_MASK 0x00000080L
++#define SQ_THREAD_TRACE_MASK__SIMD_EN_MASK 0x00000F00L
++#define SQ_THREAD_TRACE_MASK__VM_ID_MASK_MASK 0x00003000L
++#define SQ_THREAD_TRACE_MASK__SPI_STALL_EN_MASK 0x00004000L
++#define SQ_THREAD_TRACE_MASK__SQ_STALL_EN_MASK 0x00008000L
++//SQ_THREAD_TRACE_TOKEN_MASK
++#define SQ_THREAD_TRACE_TOKEN_MASK__TOKEN_MASK__SHIFT 0x0
++#define SQ_THREAD_TRACE_TOKEN_MASK__REG_MASK__SHIFT 0x10
++#define SQ_THREAD_TRACE_TOKEN_MASK__REG_DROP_ON_STALL__SHIFT 0x18
++#define SQ_THREAD_TRACE_TOKEN_MASK__TOKEN_MASK_MASK 0x0000FFFFL
++#define SQ_THREAD_TRACE_TOKEN_MASK__REG_MASK_MASK 0x00FF0000L
++#define SQ_THREAD_TRACE_TOKEN_MASK__REG_DROP_ON_STALL_MASK 0x01000000L
++//SQ_THREAD_TRACE_PERF_MASK
++#define SQ_THREAD_TRACE_PERF_MASK__SH0_MASK__SHIFT 0x0
++#define SQ_THREAD_TRACE_PERF_MASK__SH1_MASK__SHIFT 0x10
++#define SQ_THREAD_TRACE_PERF_MASK__SH0_MASK_MASK 0x0000FFFFL
++#define SQ_THREAD_TRACE_PERF_MASK__SH1_MASK_MASK 0xFFFF0000L
++//SQ_THREAD_TRACE_CTRL
++#define SQ_THREAD_TRACE_CTRL__RESET_BUFFER__SHIFT 0x1f
++#define SQ_THREAD_TRACE_CTRL__RESET_BUFFER_MASK 0x80000000L
++//SQ_THREAD_TRACE_MODE
++#define SQ_THREAD_TRACE_MODE__MASK_PS__SHIFT 0x0
++#define SQ_THREAD_TRACE_MODE__MASK_VS__SHIFT 0x3
++#define SQ_THREAD_TRACE_MODE__MASK_GS__SHIFT 0x6
++#define SQ_THREAD_TRACE_MODE__MASK_ES__SHIFT 0x9
++#define SQ_THREAD_TRACE_MODE__MASK_HS__SHIFT 0xc
++#define SQ_THREAD_TRACE_MODE__MASK_LS__SHIFT 0xf
++#define SQ_THREAD_TRACE_MODE__MASK_CS__SHIFT 0x12
++#define SQ_THREAD_TRACE_MODE__MODE__SHIFT 0x15
++#define SQ_THREAD_TRACE_MODE__CAPTURE_MODE__SHIFT 0x17
++#define SQ_THREAD_TRACE_MODE__AUTOFLUSH_EN__SHIFT 0x19
++#define SQ_THREAD_TRACE_MODE__TC_PERF_EN__SHIFT 0x1a
++#define SQ_THREAD_TRACE_MODE__ISSUE_MASK__SHIFT 0x1b
++#define SQ_THREAD_TRACE_MODE__TEST_MODE__SHIFT 0x1d
++#define SQ_THREAD_TRACE_MODE__INTERRUPT_EN__SHIFT 0x1e
++#define SQ_THREAD_TRACE_MODE__WRAP__SHIFT 0x1f
++#define SQ_THREAD_TRACE_MODE__MASK_PS_MASK 0x00000007L
++#define SQ_THREAD_TRACE_MODE__MASK_VS_MASK 0x00000038L
++#define SQ_THREAD_TRACE_MODE__MASK_GS_MASK 0x000001C0L
++#define SQ_THREAD_TRACE_MODE__MASK_ES_MASK 0x00000E00L
++#define SQ_THREAD_TRACE_MODE__MASK_HS_MASK 0x00007000L
++#define SQ_THREAD_TRACE_MODE__MASK_LS_MASK 0x00038000L
++#define SQ_THREAD_TRACE_MODE__MASK_CS_MASK 0x001C0000L
++#define SQ_THREAD_TRACE_MODE__MODE_MASK 0x00600000L
++#define SQ_THREAD_TRACE_MODE__CAPTURE_MODE_MASK 0x01800000L
++#define SQ_THREAD_TRACE_MODE__AUTOFLUSH_EN_MASK 0x02000000L
++#define SQ_THREAD_TRACE_MODE__TC_PERF_EN_MASK 0x04000000L
++#define SQ_THREAD_TRACE_MODE__ISSUE_MASK_MASK 0x18000000L
++#define SQ_THREAD_TRACE_MODE__TEST_MODE_MASK 0x20000000L
++#define SQ_THREAD_TRACE_MODE__INTERRUPT_EN_MASK 0x40000000L
++#define SQ_THREAD_TRACE_MODE__WRAP_MASK 0x80000000L
++//SQ_THREAD_TRACE_BASE2
++#define SQ_THREAD_TRACE_BASE2__ADDR_HI__SHIFT 0x0
++#define SQ_THREAD_TRACE_BASE2__ADDR_HI_MASK 0x0000000FL
++//SQ_THREAD_TRACE_TOKEN_MASK2
++#define SQ_THREAD_TRACE_TOKEN_MASK2__INST_MASK__SHIFT 0x0
++#define SQ_THREAD_TRACE_TOKEN_MASK2__INST_MASK_MASK 0xFFFFFFFFL
++//SQ_THREAD_TRACE_WPTR
++#define SQ_THREAD_TRACE_WPTR__WPTR__SHIFT 0x0
++#define SQ_THREAD_TRACE_WPTR__READ_OFFSET__SHIFT 0x1e
++#define SQ_THREAD_TRACE_WPTR__WPTR_MASK 0x3FFFFFFFL
++#define SQ_THREAD_TRACE_WPTR__READ_OFFSET_MASK 0xC0000000L
++//SQ_THREAD_TRACE_STATUS
++#define SQ_THREAD_TRACE_STATUS__FINISH_PENDING__SHIFT 0x0
++#define SQ_THREAD_TRACE_STATUS__FINISH_DONE__SHIFT 0x10
++#define SQ_THREAD_TRACE_STATUS__UTC_ERROR__SHIFT 0x1c
++#define SQ_THREAD_TRACE_STATUS__NEW_BUF__SHIFT 0x1d
++#define SQ_THREAD_TRACE_STATUS__BUSY__SHIFT 0x1e
++#define SQ_THREAD_TRACE_STATUS__FULL__SHIFT 0x1f
++#define SQ_THREAD_TRACE_STATUS__FINISH_PENDING_MASK 0x000003FFL
++#define SQ_THREAD_TRACE_STATUS__FINISH_DONE_MASK 0x03FF0000L
++#define SQ_THREAD_TRACE_STATUS__UTC_ERROR_MASK 0x10000000L
++#define SQ_THREAD_TRACE_STATUS__NEW_BUF_MASK 0x20000000L
++#define SQ_THREAD_TRACE_STATUS__BUSY_MASK 0x40000000L
++#define SQ_THREAD_TRACE_STATUS__FULL_MASK 0x80000000L
++//SQ_THREAD_TRACE_HIWATER
++#define SQ_THREAD_TRACE_HIWATER__HIWATER__SHIFT 0x0
++#define SQ_THREAD_TRACE_HIWATER__HIWATER_MASK 0x00000007L
++//SQ_THREAD_TRACE_CNTR
++#define SQ_THREAD_TRACE_CNTR__CNTR__SHIFT 0x0
++#define SQ_THREAD_TRACE_CNTR__CNTR_MASK 0xFFFFFFFFL
++//SQ_THREAD_TRACE_USERDATA_0
++#define SQ_THREAD_TRACE_USERDATA_0__DATA__SHIFT 0x0
++#define SQ_THREAD_TRACE_USERDATA_0__DATA_MASK 0xFFFFFFFFL
++//SQ_THREAD_TRACE_USERDATA_1
++#define SQ_THREAD_TRACE_USERDATA_1__DATA__SHIFT 0x0
++#define SQ_THREAD_TRACE_USERDATA_1__DATA_MASK 0xFFFFFFFFL
++//SQ_THREAD_TRACE_USERDATA_2
++#define SQ_THREAD_TRACE_USERDATA_2__DATA__SHIFT 0x0
++#define SQ_THREAD_TRACE_USERDATA_2__DATA_MASK 0xFFFFFFFFL
++//SQ_THREAD_TRACE_USERDATA_3
++#define SQ_THREAD_TRACE_USERDATA_3__DATA__SHIFT 0x0
++#define SQ_THREAD_TRACE_USERDATA_3__DATA_MASK 0xFFFFFFFFL
++//SQC_CACHES
++#define SQC_CACHES__TARGET_INST__SHIFT 0x0
++#define SQC_CACHES__TARGET_DATA__SHIFT 0x1
++#define SQC_CACHES__INVALIDATE__SHIFT 0x2
++#define SQC_CACHES__WRITEBACK__SHIFT 0x3
++#define SQC_CACHES__VOL__SHIFT 0x4
++#define SQC_CACHES__COMPLETE__SHIFT 0x10
++#define SQC_CACHES__TARGET_INST_MASK 0x00000001L
++#define SQC_CACHES__TARGET_DATA_MASK 0x00000002L
++#define SQC_CACHES__INVALIDATE_MASK 0x00000004L
++#define SQC_CACHES__WRITEBACK_MASK 0x00000008L
++#define SQC_CACHES__VOL_MASK 0x00000010L
++#define SQC_CACHES__COMPLETE_MASK 0x00010000L
++//SQC_WRITEBACK
++#define SQC_WRITEBACK__DWB__SHIFT 0x0
++#define SQC_WRITEBACK__DIRTY__SHIFT 0x1
++#define SQC_WRITEBACK__DWB_MASK 0x00000001L
++#define SQC_WRITEBACK__DIRTY_MASK 0x00000002L
++//TA_CS_BC_BASE_ADDR
++#define TA_CS_BC_BASE_ADDR__ADDRESS__SHIFT 0x0
++#define TA_CS_BC_BASE_ADDR__ADDRESS_MASK 0xFFFFFFFFL
++//TA_CS_BC_BASE_ADDR_HI
++#define TA_CS_BC_BASE_ADDR_HI__ADDRESS__SHIFT 0x0
++#define TA_CS_BC_BASE_ADDR_HI__ADDRESS_MASK 0x000000FFL
++//DB_OCCLUSION_COUNT0_LOW
++#define DB_OCCLUSION_COUNT0_LOW__COUNT_LOW__SHIFT 0x0
++#define DB_OCCLUSION_COUNT0_LOW__COUNT_LOW_MASK 0xFFFFFFFFL
++//DB_OCCLUSION_COUNT0_HI
++#define DB_OCCLUSION_COUNT0_HI__COUNT_HI__SHIFT 0x0
++#define DB_OCCLUSION_COUNT0_HI__COUNT_HI_MASK 0x7FFFFFFFL
++//DB_OCCLUSION_COUNT1_LOW
++#define DB_OCCLUSION_COUNT1_LOW__COUNT_LOW__SHIFT 0x0
++#define DB_OCCLUSION_COUNT1_LOW__COUNT_LOW_MASK 0xFFFFFFFFL
++//DB_OCCLUSION_COUNT1_HI
++#define DB_OCCLUSION_COUNT1_HI__COUNT_HI__SHIFT 0x0
++#define DB_OCCLUSION_COUNT1_HI__COUNT_HI_MASK 0x7FFFFFFFL
++//DB_OCCLUSION_COUNT2_LOW
++#define DB_OCCLUSION_COUNT2_LOW__COUNT_LOW__SHIFT 0x0
++#define DB_OCCLUSION_COUNT2_LOW__COUNT_LOW_MASK 0xFFFFFFFFL
++//DB_OCCLUSION_COUNT2_HI
++#define DB_OCCLUSION_COUNT2_HI__COUNT_HI__SHIFT 0x0
++#define DB_OCCLUSION_COUNT2_HI__COUNT_HI_MASK 0x7FFFFFFFL
++//DB_OCCLUSION_COUNT3_LOW
++#define DB_OCCLUSION_COUNT3_LOW__COUNT_LOW__SHIFT 0x0
++#define DB_OCCLUSION_COUNT3_LOW__COUNT_LOW_MASK 0xFFFFFFFFL
++//DB_OCCLUSION_COUNT3_HI
++#define DB_OCCLUSION_COUNT3_HI__COUNT_HI__SHIFT 0x0
++#define DB_OCCLUSION_COUNT3_HI__COUNT_HI_MASK 0x7FFFFFFFL
++//DB_ZPASS_COUNT_LOW
++#define DB_ZPASS_COUNT_LOW__COUNT_LOW__SHIFT 0x0
++#define DB_ZPASS_COUNT_LOW__COUNT_LOW_MASK 0xFFFFFFFFL
++//DB_ZPASS_COUNT_HI
++#define DB_ZPASS_COUNT_HI__COUNT_HI__SHIFT 0x0
++#define DB_ZPASS_COUNT_HI__COUNT_HI_MASK 0x7FFFFFFFL
++//GDS_RD_ADDR
++#define GDS_RD_ADDR__READ_ADDR__SHIFT 0x0
++#define GDS_RD_ADDR__READ_ADDR_MASK 0xFFFFFFFFL
++//GDS_RD_DATA
++#define GDS_RD_DATA__READ_DATA__SHIFT 0x0
++#define GDS_RD_DATA__READ_DATA_MASK 0xFFFFFFFFL
++//GDS_RD_BURST_ADDR
++#define GDS_RD_BURST_ADDR__BURST_ADDR__SHIFT 0x0
++#define GDS_RD_BURST_ADDR__BURST_ADDR_MASK 0xFFFFFFFFL
++//GDS_RD_BURST_COUNT
++#define GDS_RD_BURST_COUNT__BURST_COUNT__SHIFT 0x0
++#define GDS_RD_BURST_COUNT__BURST_COUNT_MASK 0xFFFFFFFFL
++//GDS_RD_BURST_DATA
++#define GDS_RD_BURST_DATA__BURST_DATA__SHIFT 0x0
++#define GDS_RD_BURST_DATA__BURST_DATA_MASK 0xFFFFFFFFL
++//GDS_WR_ADDR
++#define GDS_WR_ADDR__WRITE_ADDR__SHIFT 0x0
++#define GDS_WR_ADDR__WRITE_ADDR_MASK 0xFFFFFFFFL
++//GDS_WR_DATA
++#define GDS_WR_DATA__WRITE_DATA__SHIFT 0x0
++#define GDS_WR_DATA__WRITE_DATA_MASK 0xFFFFFFFFL
++//GDS_WR_BURST_ADDR
++#define GDS_WR_BURST_ADDR__WRITE_ADDR__SHIFT 0x0
++#define GDS_WR_BURST_ADDR__WRITE_ADDR_MASK 0xFFFFFFFFL
++//GDS_WR_BURST_DATA
++#define GDS_WR_BURST_DATA__WRITE_DATA__SHIFT 0x0
++#define GDS_WR_BURST_DATA__WRITE_DATA_MASK 0xFFFFFFFFL
++//GDS_WRITE_COMPLETE
++#define GDS_WRITE_COMPLETE__WRITE_COMPLETE__SHIFT 0x0
++#define GDS_WRITE_COMPLETE__WRITE_COMPLETE_MASK 0xFFFFFFFFL
++//GDS_ATOM_CNTL
++#define GDS_ATOM_CNTL__AINC__SHIFT 0x0
++#define GDS_ATOM_CNTL__UNUSED1__SHIFT 0x6
++#define GDS_ATOM_CNTL__DMODE__SHIFT 0x8
++#define GDS_ATOM_CNTL__UNUSED2__SHIFT 0xa
++#define GDS_ATOM_CNTL__AINC_MASK 0x0000003FL
++#define GDS_ATOM_CNTL__UNUSED1_MASK 0x000000C0L
++#define GDS_ATOM_CNTL__DMODE_MASK 0x00000300L
++#define GDS_ATOM_CNTL__UNUSED2_MASK 0xFFFFFC00L
++//GDS_ATOM_COMPLETE
++#define GDS_ATOM_COMPLETE__COMPLETE__SHIFT 0x0
++#define GDS_ATOM_COMPLETE__UNUSED__SHIFT 0x1
++#define GDS_ATOM_COMPLETE__COMPLETE_MASK 0x00000001L
++#define GDS_ATOM_COMPLETE__UNUSED_MASK 0xFFFFFFFEL
++//GDS_ATOM_BASE
++#define GDS_ATOM_BASE__BASE__SHIFT 0x0
++#define GDS_ATOM_BASE__UNUSED__SHIFT 0x10
++#define GDS_ATOM_BASE__BASE_MASK 0x0000FFFFL
++#define GDS_ATOM_BASE__UNUSED_MASK 0xFFFF0000L
++//GDS_ATOM_SIZE
++#define GDS_ATOM_SIZE__SIZE__SHIFT 0x0
++#define GDS_ATOM_SIZE__UNUSED__SHIFT 0x10
++#define GDS_ATOM_SIZE__SIZE_MASK 0x0000FFFFL
++#define GDS_ATOM_SIZE__UNUSED_MASK 0xFFFF0000L
++//GDS_ATOM_OFFSET0
++#define GDS_ATOM_OFFSET0__OFFSET0__SHIFT 0x0
++#define GDS_ATOM_OFFSET0__UNUSED__SHIFT 0x8
++#define GDS_ATOM_OFFSET0__OFFSET0_MASK 0x000000FFL
++#define GDS_ATOM_OFFSET0__UNUSED_MASK 0xFFFFFF00L
++//GDS_ATOM_OFFSET1
++#define GDS_ATOM_OFFSET1__OFFSET1__SHIFT 0x0
++#define GDS_ATOM_OFFSET1__UNUSED__SHIFT 0x8
++#define GDS_ATOM_OFFSET1__OFFSET1_MASK 0x000000FFL
++#define GDS_ATOM_OFFSET1__UNUSED_MASK 0xFFFFFF00L
++//GDS_ATOM_DST
++#define GDS_ATOM_DST__DST__SHIFT 0x0
++#define GDS_ATOM_DST__DST_MASK 0xFFFFFFFFL
++//GDS_ATOM_OP
++#define GDS_ATOM_OP__OP__SHIFT 0x0
++#define GDS_ATOM_OP__UNUSED__SHIFT 0x8
++#define GDS_ATOM_OP__OP_MASK 0x000000FFL
++#define GDS_ATOM_OP__UNUSED_MASK 0xFFFFFF00L
++//GDS_ATOM_SRC0
++#define GDS_ATOM_SRC0__DATA__SHIFT 0x0
++#define GDS_ATOM_SRC0__DATA_MASK 0xFFFFFFFFL
++//GDS_ATOM_SRC0_U
++#define GDS_ATOM_SRC0_U__DATA__SHIFT 0x0
++#define GDS_ATOM_SRC0_U__DATA_MASK 0xFFFFFFFFL
++//GDS_ATOM_SRC1
++#define GDS_ATOM_SRC1__DATA__SHIFT 0x0
++#define GDS_ATOM_SRC1__DATA_MASK 0xFFFFFFFFL
++//GDS_ATOM_SRC1_U
++#define GDS_ATOM_SRC1_U__DATA__SHIFT 0x0
++#define GDS_ATOM_SRC1_U__DATA_MASK 0xFFFFFFFFL
++//GDS_ATOM_READ0
++#define GDS_ATOM_READ0__DATA__SHIFT 0x0
++#define GDS_ATOM_READ0__DATA_MASK 0xFFFFFFFFL
++//GDS_ATOM_READ0_U
++#define GDS_ATOM_READ0_U__DATA__SHIFT 0x0
++#define GDS_ATOM_READ0_U__DATA_MASK 0xFFFFFFFFL
++//GDS_ATOM_READ1
++#define GDS_ATOM_READ1__DATA__SHIFT 0x0
++#define GDS_ATOM_READ1__DATA_MASK 0xFFFFFFFFL
++//GDS_ATOM_READ1_U
++#define GDS_ATOM_READ1_U__DATA__SHIFT 0x0
++#define GDS_ATOM_READ1_U__DATA_MASK 0xFFFFFFFFL
++//GDS_GWS_RESOURCE_CNTL
++#define GDS_GWS_RESOURCE_CNTL__INDEX__SHIFT 0x0
++#define GDS_GWS_RESOURCE_CNTL__UNUSED__SHIFT 0x6
++#define GDS_GWS_RESOURCE_CNTL__INDEX_MASK 0x0000003FL
++#define GDS_GWS_RESOURCE_CNTL__UNUSED_MASK 0xFFFFFFC0L
++//GDS_GWS_RESOURCE
++#define GDS_GWS_RESOURCE__FLAG__SHIFT 0x0
++#define GDS_GWS_RESOURCE__COUNTER__SHIFT 0x1
++#define GDS_GWS_RESOURCE__TYPE__SHIFT 0xd
++#define GDS_GWS_RESOURCE__DED__SHIFT 0xe
++#define GDS_GWS_RESOURCE__RELEASE_ALL__SHIFT 0xf
++#define GDS_GWS_RESOURCE__HEAD_QUEUE__SHIFT 0x10
++#define GDS_GWS_RESOURCE__HEAD_VALID__SHIFT 0x1c
++#define GDS_GWS_RESOURCE__HEAD_FLAG__SHIFT 0x1d
++#define GDS_GWS_RESOURCE__HALTED__SHIFT 0x1e
++#define GDS_GWS_RESOURCE__UNUSED1__SHIFT 0x1f
++#define GDS_GWS_RESOURCE__FLAG_MASK 0x00000001L
++#define GDS_GWS_RESOURCE__COUNTER_MASK 0x00001FFEL
++#define GDS_GWS_RESOURCE__TYPE_MASK 0x00002000L
++#define GDS_GWS_RESOURCE__DED_MASK 0x00004000L
++#define GDS_GWS_RESOURCE__RELEASE_ALL_MASK 0x00008000L
++#define GDS_GWS_RESOURCE__HEAD_QUEUE_MASK 0x0FFF0000L
++#define GDS_GWS_RESOURCE__HEAD_VALID_MASK 0x10000000L
++#define GDS_GWS_RESOURCE__HEAD_FLAG_MASK 0x20000000L
++#define GDS_GWS_RESOURCE__HALTED_MASK 0x40000000L
++#define GDS_GWS_RESOURCE__UNUSED1_MASK 0x80000000L
++//GDS_GWS_RESOURCE_CNT
++#define GDS_GWS_RESOURCE_CNT__RESOURCE_CNT__SHIFT 0x0
++#define GDS_GWS_RESOURCE_CNT__UNUSED__SHIFT 0x10
++#define GDS_GWS_RESOURCE_CNT__RESOURCE_CNT_MASK 0x0000FFFFL
++#define GDS_GWS_RESOURCE_CNT__UNUSED_MASK 0xFFFF0000L
++//GDS_OA_CNTL
++#define GDS_OA_CNTL__INDEX__SHIFT 0x0
++#define GDS_OA_CNTL__UNUSED__SHIFT 0x4
++#define GDS_OA_CNTL__INDEX_MASK 0x0000000FL
++#define GDS_OA_CNTL__UNUSED_MASK 0xFFFFFFF0L
++//GDS_OA_COUNTER
++#define GDS_OA_COUNTER__SPACE_AVAILABLE__SHIFT 0x0
++#define GDS_OA_COUNTER__SPACE_AVAILABLE_MASK 0xFFFFFFFFL
++//GDS_OA_ADDRESS
++#define GDS_OA_ADDRESS__DS_ADDRESS__SHIFT 0x0
++#define GDS_OA_ADDRESS__CRAWLER__SHIFT 0x10
++#define GDS_OA_ADDRESS__CRAWLER_TYPE__SHIFT 0x14
++#define GDS_OA_ADDRESS__UNUSED__SHIFT 0x16
++#define GDS_OA_ADDRESS__NO_ALLOC__SHIFT 0x1e
++#define GDS_OA_ADDRESS__ENABLE__SHIFT 0x1f
++#define GDS_OA_ADDRESS__DS_ADDRESS_MASK 0x0000FFFFL
++#define GDS_OA_ADDRESS__CRAWLER_MASK 0x000F0000L
++#define GDS_OA_ADDRESS__CRAWLER_TYPE_MASK 0x00300000L
++#define GDS_OA_ADDRESS__UNUSED_MASK 0x3FC00000L
++#define GDS_OA_ADDRESS__NO_ALLOC_MASK 0x40000000L
++#define GDS_OA_ADDRESS__ENABLE_MASK 0x80000000L
++//GDS_OA_INCDEC
++#define GDS_OA_INCDEC__VALUE__SHIFT 0x0
++#define GDS_OA_INCDEC__INCDEC__SHIFT 0x1f
++#define GDS_OA_INCDEC__VALUE_MASK 0x7FFFFFFFL
++#define GDS_OA_INCDEC__INCDEC_MASK 0x80000000L
++//GDS_OA_RING_SIZE
++#define GDS_OA_RING_SIZE__RING_SIZE__SHIFT 0x0
++#define GDS_OA_RING_SIZE__RING_SIZE_MASK 0xFFFFFFFFL
++//SPI_CONFIG_CNTL
++#define SPI_CONFIG_CNTL__GPR_WRITE_PRIORITY__SHIFT 0x0
++#define SPI_CONFIG_CNTL__EXP_PRIORITY_ORDER__SHIFT 0x15
++#define SPI_CONFIG_CNTL__ENABLE_SQG_TOP_EVENTS__SHIFT 0x18
++#define SPI_CONFIG_CNTL__ENABLE_SQG_BOP_EVENTS__SHIFT 0x19
++#define SPI_CONFIG_CNTL__RSRC_MGMT_RESET__SHIFT 0x1a
++#define SPI_CONFIG_CNTL__TTRACE_STALL_ALL__SHIFT 0x1b
++#define SPI_CONFIG_CNTL__ALLOC_ARB_LRU_ENA__SHIFT 0x1c
++#define SPI_CONFIG_CNTL__EXP_ARB_LRU_ENA__SHIFT 0x1d
++#define SPI_CONFIG_CNTL__PS_PKR_PRIORITY_CNTL__SHIFT 0x1e
++#define SPI_CONFIG_CNTL__GPR_WRITE_PRIORITY_MASK 0x001FFFFFL
++#define SPI_CONFIG_CNTL__EXP_PRIORITY_ORDER_MASK 0x00E00000L
++#define SPI_CONFIG_CNTL__ENABLE_SQG_TOP_EVENTS_MASK 0x01000000L
++#define SPI_CONFIG_CNTL__ENABLE_SQG_BOP_EVENTS_MASK 0x02000000L
++#define SPI_CONFIG_CNTL__RSRC_MGMT_RESET_MASK 0x04000000L
++#define SPI_CONFIG_CNTL__TTRACE_STALL_ALL_MASK 0x08000000L
++#define SPI_CONFIG_CNTL__ALLOC_ARB_LRU_ENA_MASK 0x10000000L
++#define SPI_CONFIG_CNTL__EXP_ARB_LRU_ENA_MASK 0x20000000L
++#define SPI_CONFIG_CNTL__PS_PKR_PRIORITY_CNTL_MASK 0xC0000000L
++//SPI_CONFIG_CNTL_1
++#define SPI_CONFIG_CNTL_1__VTX_DONE_DELAY__SHIFT 0x0
++#define SPI_CONFIG_CNTL_1__INTERP_ONE_PRIM_PER_ROW__SHIFT 0x4
++#define SPI_CONFIG_CNTL_1__BATON_RESET_DISABLE__SHIFT 0x5
++#define SPI_CONFIG_CNTL_1__PC_LIMIT_ENABLE__SHIFT 0x6
++#define SPI_CONFIG_CNTL_1__PC_LIMIT_STRICT__SHIFT 0x7
++#define SPI_CONFIG_CNTL_1__CRC_SIMD_ID_WADDR_DISABLE__SHIFT 0x8
++#define SPI_CONFIG_CNTL_1__LBPW_CU_CHK_MODE__SHIFT 0x9
++#define SPI_CONFIG_CNTL_1__LBPW_CU_CHK_CNT__SHIFT 0xa
++#define SPI_CONFIG_CNTL_1__CSC_PWR_SAVE_DISABLE__SHIFT 0xe
++#define SPI_CONFIG_CNTL_1__CSG_PWR_SAVE_DISABLE__SHIFT 0xf
++#define SPI_CONFIG_CNTL_1__PC_LIMIT_SIZE__SHIFT 0x10
++#define SPI_CONFIG_CNTL_1__VTX_DONE_DELAY_MASK 0x0000000FL
++#define SPI_CONFIG_CNTL_1__INTERP_ONE_PRIM_PER_ROW_MASK 0x00000010L
++#define SPI_CONFIG_CNTL_1__BATON_RESET_DISABLE_MASK 0x00000020L
++#define SPI_CONFIG_CNTL_1__PC_LIMIT_ENABLE_MASK 0x00000040L
++#define SPI_CONFIG_CNTL_1__PC_LIMIT_STRICT_MASK 0x00000080L
++#define SPI_CONFIG_CNTL_1__CRC_SIMD_ID_WADDR_DISABLE_MASK 0x00000100L
++#define SPI_CONFIG_CNTL_1__LBPW_CU_CHK_MODE_MASK 0x00000200L
++#define SPI_CONFIG_CNTL_1__LBPW_CU_CHK_CNT_MASK 0x00003C00L
++#define SPI_CONFIG_CNTL_1__CSC_PWR_SAVE_DISABLE_MASK 0x00004000L
++#define SPI_CONFIG_CNTL_1__CSG_PWR_SAVE_DISABLE_MASK 0x00008000L
++#define SPI_CONFIG_CNTL_1__PC_LIMIT_SIZE_MASK 0xFFFF0000L
++//SPI_CONFIG_CNTL_2
++#define SPI_CONFIG_CNTL_2__CONTEXT_SAVE_WAIT_GDS_REQUEST_CYCLE_OVHD__SHIFT 0x0
++#define SPI_CONFIG_CNTL_2__CONTEXT_SAVE_WAIT_GDS_GRANT_CYCLE_OVHD__SHIFT 0x4
++#define SPI_CONFIG_CNTL_2__CONTEXT_SAVE_WAIT_GDS_REQUEST_CYCLE_OVHD_MASK 0x0000000FL
++#define SPI_CONFIG_CNTL_2__CONTEXT_SAVE_WAIT_GDS_GRANT_CYCLE_OVHD_MASK 0x000000F0L
++
++
++// addressBlock: gc_perfddec
++//CPG_PERFCOUNTER1_LO
++#define CPG_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define CPG_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//CPG_PERFCOUNTER1_HI
++#define CPG_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define CPG_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//CPG_PERFCOUNTER0_LO
++#define CPG_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define CPG_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//CPG_PERFCOUNTER0_HI
++#define CPG_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define CPG_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//CPC_PERFCOUNTER1_LO
++#define CPC_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define CPC_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//CPC_PERFCOUNTER1_HI
++#define CPC_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define CPC_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//CPC_PERFCOUNTER0_LO
++#define CPC_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define CPC_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//CPC_PERFCOUNTER0_HI
++#define CPC_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define CPC_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//CPF_PERFCOUNTER1_LO
++#define CPF_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define CPF_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//CPF_PERFCOUNTER1_HI
++#define CPF_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define CPF_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//CPF_PERFCOUNTER0_LO
++#define CPF_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define CPF_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//CPF_PERFCOUNTER0_HI
++#define CPF_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define CPF_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//CPF_LATENCY_STATS_DATA
++#define CPF_LATENCY_STATS_DATA__DATA__SHIFT 0x0
++#define CPF_LATENCY_STATS_DATA__DATA_MASK 0xFFFFFFFFL
++//CPG_LATENCY_STATS_DATA
++#define CPG_LATENCY_STATS_DATA__DATA__SHIFT 0x0
++#define CPG_LATENCY_STATS_DATA__DATA_MASK 0xFFFFFFFFL
++//CPC_LATENCY_STATS_DATA
++#define CPC_LATENCY_STATS_DATA__DATA__SHIFT 0x0
++#define CPC_LATENCY_STATS_DATA__DATA_MASK 0xFFFFFFFFL
++//GRBM_PERFCOUNTER0_LO
++#define GRBM_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define GRBM_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//GRBM_PERFCOUNTER0_HI
++#define GRBM_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define GRBM_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//GRBM_PERFCOUNTER1_LO
++#define GRBM_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define GRBM_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//GRBM_PERFCOUNTER1_HI
++#define GRBM_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define GRBM_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//GRBM_SE0_PERFCOUNTER_LO
++#define GRBM_SE0_PERFCOUNTER_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define GRBM_SE0_PERFCOUNTER_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//GRBM_SE0_PERFCOUNTER_HI
++#define GRBM_SE0_PERFCOUNTER_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define GRBM_SE0_PERFCOUNTER_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//GRBM_SE1_PERFCOUNTER_LO
++#define GRBM_SE1_PERFCOUNTER_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define GRBM_SE1_PERFCOUNTER_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//GRBM_SE1_PERFCOUNTER_HI
++#define GRBM_SE1_PERFCOUNTER_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define GRBM_SE1_PERFCOUNTER_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//GRBM_SE2_PERFCOUNTER_LO
++#define GRBM_SE2_PERFCOUNTER_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define GRBM_SE2_PERFCOUNTER_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//GRBM_SE2_PERFCOUNTER_HI
++#define GRBM_SE2_PERFCOUNTER_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define GRBM_SE2_PERFCOUNTER_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//GRBM_SE3_PERFCOUNTER_LO
++#define GRBM_SE3_PERFCOUNTER_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define GRBM_SE3_PERFCOUNTER_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//GRBM_SE3_PERFCOUNTER_HI
++#define GRBM_SE3_PERFCOUNTER_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define GRBM_SE3_PERFCOUNTER_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//WD_PERFCOUNTER0_LO
++#define WD_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define WD_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//WD_PERFCOUNTER0_HI
++#define WD_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define WD_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//WD_PERFCOUNTER1_LO
++#define WD_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define WD_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//WD_PERFCOUNTER1_HI
++#define WD_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define WD_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//WD_PERFCOUNTER2_LO
++#define WD_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define WD_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//WD_PERFCOUNTER2_HI
++#define WD_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define WD_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//WD_PERFCOUNTER3_LO
++#define WD_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define WD_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//WD_PERFCOUNTER3_HI
++#define WD_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define WD_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//IA_PERFCOUNTER0_LO
++#define IA_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define IA_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//IA_PERFCOUNTER0_HI
++#define IA_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define IA_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//IA_PERFCOUNTER1_LO
++#define IA_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define IA_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//IA_PERFCOUNTER1_HI
++#define IA_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define IA_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//IA_PERFCOUNTER2_LO
++#define IA_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define IA_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//IA_PERFCOUNTER2_HI
++#define IA_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define IA_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//IA_PERFCOUNTER3_LO
++#define IA_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define IA_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//IA_PERFCOUNTER3_HI
++#define IA_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define IA_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//VGT_PERFCOUNTER0_LO
++#define VGT_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define VGT_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//VGT_PERFCOUNTER0_HI
++#define VGT_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define VGT_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//VGT_PERFCOUNTER1_LO
++#define VGT_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define VGT_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//VGT_PERFCOUNTER1_HI
++#define VGT_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define VGT_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//VGT_PERFCOUNTER2_LO
++#define VGT_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define VGT_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//VGT_PERFCOUNTER2_HI
++#define VGT_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define VGT_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//VGT_PERFCOUNTER3_LO
++#define VGT_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define VGT_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//VGT_PERFCOUNTER3_HI
++#define VGT_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define VGT_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//PA_SU_PERFCOUNTER0_LO
++#define PA_SU_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define PA_SU_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//PA_SU_PERFCOUNTER0_HI
++#define PA_SU_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define PA_SU_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0x0000FFFFL
++//PA_SU_PERFCOUNTER1_LO
++#define PA_SU_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define PA_SU_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//PA_SU_PERFCOUNTER1_HI
++#define PA_SU_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define PA_SU_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0x0000FFFFL
++//PA_SU_PERFCOUNTER2_LO
++#define PA_SU_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define PA_SU_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//PA_SU_PERFCOUNTER2_HI
++#define PA_SU_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define PA_SU_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0x0000FFFFL
++//PA_SU_PERFCOUNTER3_LO
++#define PA_SU_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define PA_SU_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//PA_SU_PERFCOUNTER3_HI
++#define PA_SU_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define PA_SU_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0x0000FFFFL
++//PA_SC_PERFCOUNTER0_LO
++#define PA_SC_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define PA_SC_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//PA_SC_PERFCOUNTER0_HI
++#define PA_SC_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define PA_SC_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//PA_SC_PERFCOUNTER1_LO
++#define PA_SC_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define PA_SC_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//PA_SC_PERFCOUNTER1_HI
++#define PA_SC_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define PA_SC_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//PA_SC_PERFCOUNTER2_LO
++#define PA_SC_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define PA_SC_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//PA_SC_PERFCOUNTER2_HI
++#define PA_SC_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define PA_SC_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//PA_SC_PERFCOUNTER3_LO
++#define PA_SC_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define PA_SC_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//PA_SC_PERFCOUNTER3_HI
++#define PA_SC_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define PA_SC_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//PA_SC_PERFCOUNTER4_LO
++#define PA_SC_PERFCOUNTER4_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define PA_SC_PERFCOUNTER4_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//PA_SC_PERFCOUNTER4_HI
++#define PA_SC_PERFCOUNTER4_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define PA_SC_PERFCOUNTER4_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//PA_SC_PERFCOUNTER5_LO
++#define PA_SC_PERFCOUNTER5_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define PA_SC_PERFCOUNTER5_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//PA_SC_PERFCOUNTER5_HI
++#define PA_SC_PERFCOUNTER5_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define PA_SC_PERFCOUNTER5_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//PA_SC_PERFCOUNTER6_LO
++#define PA_SC_PERFCOUNTER6_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define PA_SC_PERFCOUNTER6_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//PA_SC_PERFCOUNTER6_HI
++#define PA_SC_PERFCOUNTER6_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define PA_SC_PERFCOUNTER6_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//PA_SC_PERFCOUNTER7_LO
++#define PA_SC_PERFCOUNTER7_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define PA_SC_PERFCOUNTER7_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//PA_SC_PERFCOUNTER7_HI
++#define PA_SC_PERFCOUNTER7_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define PA_SC_PERFCOUNTER7_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//SPI_PERFCOUNTER0_HI
++#define SPI_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define SPI_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//SPI_PERFCOUNTER0_LO
++#define SPI_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define SPI_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//SPI_PERFCOUNTER1_HI
++#define SPI_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define SPI_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//SPI_PERFCOUNTER1_LO
++#define SPI_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define SPI_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//SPI_PERFCOUNTER2_HI
++#define SPI_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define SPI_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//SPI_PERFCOUNTER2_LO
++#define SPI_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define SPI_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//SPI_PERFCOUNTER3_HI
++#define SPI_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define SPI_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//SPI_PERFCOUNTER3_LO
++#define SPI_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define SPI_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//SPI_PERFCOUNTER4_HI
++#define SPI_PERFCOUNTER4_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define SPI_PERFCOUNTER4_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//SPI_PERFCOUNTER4_LO
++#define SPI_PERFCOUNTER4_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define SPI_PERFCOUNTER4_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//SPI_PERFCOUNTER5_HI
++#define SPI_PERFCOUNTER5_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define SPI_PERFCOUNTER5_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//SPI_PERFCOUNTER5_LO
++#define SPI_PERFCOUNTER5_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define SPI_PERFCOUNTER5_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//SQ_PERFCOUNTER0_LO
++#define SQ_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define SQ_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//SQ_PERFCOUNTER0_HI
++#define SQ_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define SQ_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//SQ_PERFCOUNTER1_LO
++#define SQ_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define SQ_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//SQ_PERFCOUNTER1_HI
++#define SQ_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define SQ_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//SQ_PERFCOUNTER2_LO
++#define SQ_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define SQ_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//SQ_PERFCOUNTER2_HI
++#define SQ_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define SQ_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//SQ_PERFCOUNTER3_LO
++#define SQ_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define SQ_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//SQ_PERFCOUNTER3_HI
++#define SQ_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define SQ_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//SQ_PERFCOUNTER4_LO
++#define SQ_PERFCOUNTER4_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define SQ_PERFCOUNTER4_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//SQ_PERFCOUNTER4_HI
++#define SQ_PERFCOUNTER4_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define SQ_PERFCOUNTER4_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//SQ_PERFCOUNTER5_LO
++#define SQ_PERFCOUNTER5_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define SQ_PERFCOUNTER5_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//SQ_PERFCOUNTER5_HI
++#define SQ_PERFCOUNTER5_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define SQ_PERFCOUNTER5_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//SQ_PERFCOUNTER6_LO
++#define SQ_PERFCOUNTER6_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define SQ_PERFCOUNTER6_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//SQ_PERFCOUNTER6_HI
++#define SQ_PERFCOUNTER6_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define SQ_PERFCOUNTER6_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//SQ_PERFCOUNTER7_LO
++#define SQ_PERFCOUNTER7_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define SQ_PERFCOUNTER7_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//SQ_PERFCOUNTER7_HI
++#define SQ_PERFCOUNTER7_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define SQ_PERFCOUNTER7_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//SQ_PERFCOUNTER8_LO
++#define SQ_PERFCOUNTER8_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define SQ_PERFCOUNTER8_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//SQ_PERFCOUNTER8_HI
++#define SQ_PERFCOUNTER8_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define SQ_PERFCOUNTER8_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//SQ_PERFCOUNTER9_LO
++#define SQ_PERFCOUNTER9_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define SQ_PERFCOUNTER9_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//SQ_PERFCOUNTER9_HI
++#define SQ_PERFCOUNTER9_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define SQ_PERFCOUNTER9_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//SQ_PERFCOUNTER10_LO
++#define SQ_PERFCOUNTER10_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define SQ_PERFCOUNTER10_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//SQ_PERFCOUNTER10_HI
++#define SQ_PERFCOUNTER10_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define SQ_PERFCOUNTER10_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//SQ_PERFCOUNTER11_LO
++#define SQ_PERFCOUNTER11_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define SQ_PERFCOUNTER11_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//SQ_PERFCOUNTER11_HI
++#define SQ_PERFCOUNTER11_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define SQ_PERFCOUNTER11_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//SQ_PERFCOUNTER12_LO
++#define SQ_PERFCOUNTER12_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define SQ_PERFCOUNTER12_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//SQ_PERFCOUNTER12_HI
++#define SQ_PERFCOUNTER12_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define SQ_PERFCOUNTER12_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//SQ_PERFCOUNTER13_LO
++#define SQ_PERFCOUNTER13_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define SQ_PERFCOUNTER13_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//SQ_PERFCOUNTER13_HI
++#define SQ_PERFCOUNTER13_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define SQ_PERFCOUNTER13_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//SQ_PERFCOUNTER14_LO
++#define SQ_PERFCOUNTER14_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define SQ_PERFCOUNTER14_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//SQ_PERFCOUNTER14_HI
++#define SQ_PERFCOUNTER14_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define SQ_PERFCOUNTER14_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//SQ_PERFCOUNTER15_LO
++#define SQ_PERFCOUNTER15_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define SQ_PERFCOUNTER15_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//SQ_PERFCOUNTER15_HI
++#define SQ_PERFCOUNTER15_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define SQ_PERFCOUNTER15_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//SX_PERFCOUNTER0_LO
++#define SX_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define SX_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//SX_PERFCOUNTER0_HI
++#define SX_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define SX_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//SX_PERFCOUNTER1_LO
++#define SX_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define SX_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//SX_PERFCOUNTER1_HI
++#define SX_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define SX_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//SX_PERFCOUNTER2_LO
++#define SX_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define SX_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//SX_PERFCOUNTER2_HI
++#define SX_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define SX_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//SX_PERFCOUNTER3_LO
++#define SX_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define SX_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//SX_PERFCOUNTER3_HI
++#define SX_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define SX_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//GDS_PERFCOUNTER0_LO
++#define GDS_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define GDS_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//GDS_PERFCOUNTER0_HI
++#define GDS_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define GDS_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//GDS_PERFCOUNTER1_LO
++#define GDS_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define GDS_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//GDS_PERFCOUNTER1_HI
++#define GDS_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define GDS_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//GDS_PERFCOUNTER2_LO
++#define GDS_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define GDS_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//GDS_PERFCOUNTER2_HI
++#define GDS_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define GDS_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//GDS_PERFCOUNTER3_LO
++#define GDS_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define GDS_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//GDS_PERFCOUNTER3_HI
++#define GDS_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define GDS_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//TA_PERFCOUNTER0_LO
++#define TA_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define TA_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//TA_PERFCOUNTER0_HI
++#define TA_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define TA_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//TA_PERFCOUNTER1_LO
++#define TA_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define TA_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//TA_PERFCOUNTER1_HI
++#define TA_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define TA_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//TD_PERFCOUNTER0_LO
++#define TD_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define TD_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//TD_PERFCOUNTER0_HI
++#define TD_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define TD_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//TD_PERFCOUNTER1_LO
++#define TD_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define TD_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//TD_PERFCOUNTER1_HI
++#define TD_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define TD_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//TCP_PERFCOUNTER0_LO
++#define TCP_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define TCP_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//TCP_PERFCOUNTER0_HI
++#define TCP_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define TCP_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//TCP_PERFCOUNTER1_LO
++#define TCP_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define TCP_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//TCP_PERFCOUNTER1_HI
++#define TCP_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define TCP_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//TCP_PERFCOUNTER2_LO
++#define TCP_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define TCP_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//TCP_PERFCOUNTER2_HI
++#define TCP_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define TCP_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//TCP_PERFCOUNTER3_LO
++#define TCP_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define TCP_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//TCP_PERFCOUNTER3_HI
++#define TCP_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define TCP_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//TCC_PERFCOUNTER0_LO
++#define TCC_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define TCC_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//TCC_PERFCOUNTER0_HI
++#define TCC_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define TCC_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//TCC_PERFCOUNTER1_LO
++#define TCC_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define TCC_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//TCC_PERFCOUNTER1_HI
++#define TCC_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define TCC_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//TCC_PERFCOUNTER2_LO
++#define TCC_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define TCC_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//TCC_PERFCOUNTER2_HI
++#define TCC_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define TCC_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//TCC_PERFCOUNTER3_LO
++#define TCC_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define TCC_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//TCC_PERFCOUNTER3_HI
++#define TCC_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define TCC_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//TCA_PERFCOUNTER0_LO
++#define TCA_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define TCA_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//TCA_PERFCOUNTER0_HI
++#define TCA_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define TCA_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//TCA_PERFCOUNTER1_LO
++#define TCA_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define TCA_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//TCA_PERFCOUNTER1_HI
++#define TCA_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define TCA_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//TCA_PERFCOUNTER2_LO
++#define TCA_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define TCA_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//TCA_PERFCOUNTER2_HI
++#define TCA_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define TCA_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//TCA_PERFCOUNTER3_LO
++#define TCA_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define TCA_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//TCA_PERFCOUNTER3_HI
++#define TCA_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define TCA_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//CB_PERFCOUNTER0_LO
++#define CB_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define CB_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//CB_PERFCOUNTER0_HI
++#define CB_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define CB_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//CB_PERFCOUNTER1_LO
++#define CB_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define CB_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//CB_PERFCOUNTER1_HI
++#define CB_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define CB_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//CB_PERFCOUNTER2_LO
++#define CB_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define CB_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//CB_PERFCOUNTER2_HI
++#define CB_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define CB_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//CB_PERFCOUNTER3_LO
++#define CB_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define CB_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//CB_PERFCOUNTER3_HI
++#define CB_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define CB_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//DB_PERFCOUNTER0_LO
++#define DB_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define DB_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//DB_PERFCOUNTER0_HI
++#define DB_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define DB_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//DB_PERFCOUNTER1_LO
++#define DB_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define DB_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//DB_PERFCOUNTER1_HI
++#define DB_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define DB_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//DB_PERFCOUNTER2_LO
++#define DB_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define DB_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//DB_PERFCOUNTER2_HI
++#define DB_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define DB_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//DB_PERFCOUNTER3_LO
++#define DB_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define DB_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//DB_PERFCOUNTER3_HI
++#define DB_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define DB_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//RLC_PERFCOUNTER0_LO
++#define RLC_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define RLC_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//RLC_PERFCOUNTER0_HI
++#define RLC_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define RLC_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//RLC_PERFCOUNTER1_LO
++#define RLC_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define RLC_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//RLC_PERFCOUNTER1_HI
++#define RLC_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define RLC_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//RMI_PERFCOUNTER0_LO
++#define RMI_PERFCOUNTER0_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define RMI_PERFCOUNTER0_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//RMI_PERFCOUNTER0_HI
++#define RMI_PERFCOUNTER0_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define RMI_PERFCOUNTER0_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//RMI_PERFCOUNTER1_LO
++#define RMI_PERFCOUNTER1_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define RMI_PERFCOUNTER1_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//RMI_PERFCOUNTER1_HI
++#define RMI_PERFCOUNTER1_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define RMI_PERFCOUNTER1_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//RMI_PERFCOUNTER2_LO
++#define RMI_PERFCOUNTER2_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define RMI_PERFCOUNTER2_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//RMI_PERFCOUNTER2_HI
++#define RMI_PERFCOUNTER2_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define RMI_PERFCOUNTER2_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++//RMI_PERFCOUNTER3_LO
++#define RMI_PERFCOUNTER3_LO__PERFCOUNTER_LO__SHIFT 0x0
++#define RMI_PERFCOUNTER3_LO__PERFCOUNTER_LO_MASK 0xFFFFFFFFL
++//RMI_PERFCOUNTER3_HI
++#define RMI_PERFCOUNTER3_HI__PERFCOUNTER_HI__SHIFT 0x0
++#define RMI_PERFCOUNTER3_HI__PERFCOUNTER_HI_MASK 0xFFFFFFFFL
++
++
++// addressBlock: gc_utcl2_atcl2pfcntrdec
++//ATC_L2_PERFCOUNTER_LO
++#define ATC_L2_PERFCOUNTER_LO__COUNTER_LO__SHIFT 0x0
++#define ATC_L2_PERFCOUNTER_LO__COUNTER_LO_MASK 0xFFFFFFFFL
++//ATC_L2_PERFCOUNTER_HI
++#define ATC_L2_PERFCOUNTER_HI__COUNTER_HI__SHIFT 0x0
++#define ATC_L2_PERFCOUNTER_HI__COMPARE_VALUE__SHIFT 0x10
++#define ATC_L2_PERFCOUNTER_HI__COUNTER_HI_MASK 0x0000FFFFL
++#define ATC_L2_PERFCOUNTER_HI__COMPARE_VALUE_MASK 0xFFFF0000L
++
++
++// addressBlock: gc_utcl2_vml2prdec
++//MC_VM_L2_PERFCOUNTER_LO
++#define MC_VM_L2_PERFCOUNTER_LO__COUNTER_LO__SHIFT 0x0
++#define MC_VM_L2_PERFCOUNTER_LO__COUNTER_LO_MASK 0xFFFFFFFFL
++//MC_VM_L2_PERFCOUNTER_HI
++#define MC_VM_L2_PERFCOUNTER_HI__COUNTER_HI__SHIFT 0x0
++#define MC_VM_L2_PERFCOUNTER_HI__COMPARE_VALUE__SHIFT 0x10
++#define MC_VM_L2_PERFCOUNTER_HI__COUNTER_HI_MASK 0x0000FFFFL
++#define MC_VM_L2_PERFCOUNTER_HI__COMPARE_VALUE_MASK 0xFFFF0000L
++
++
++// addressBlock: gc_perfsdec
++//CPG_PERFCOUNTER1_SELECT
++#define CPG_PERFCOUNTER1_SELECT__CNTR_SEL0__SHIFT 0x0
++#define CPG_PERFCOUNTER1_SELECT__CNTR_SEL1__SHIFT 0xa
++#define CPG_PERFCOUNTER1_SELECT__SPM_MODE__SHIFT 0x14
++#define CPG_PERFCOUNTER1_SELECT__CNTR_MODE1__SHIFT 0x18
++#define CPG_PERFCOUNTER1_SELECT__CNTR_MODE0__SHIFT 0x1c
++#define CPG_PERFCOUNTER1_SELECT__CNTR_SEL0_MASK 0x000003FFL
++#define CPG_PERFCOUNTER1_SELECT__CNTR_SEL1_MASK 0x000FFC00L
++#define CPG_PERFCOUNTER1_SELECT__SPM_MODE_MASK 0x00F00000L
++#define CPG_PERFCOUNTER1_SELECT__CNTR_MODE1_MASK 0x0F000000L
++#define CPG_PERFCOUNTER1_SELECT__CNTR_MODE0_MASK 0xF0000000L
++//CPG_PERFCOUNTER0_SELECT1
++#define CPG_PERFCOUNTER0_SELECT1__CNTR_SEL2__SHIFT 0x0
++#define CPG_PERFCOUNTER0_SELECT1__CNTR_SEL3__SHIFT 0xa
++#define CPG_PERFCOUNTER0_SELECT1__CNTR_MODE3__SHIFT 0x18
++#define CPG_PERFCOUNTER0_SELECT1__CNTR_MODE2__SHIFT 0x1c
++#define CPG_PERFCOUNTER0_SELECT1__CNTR_SEL2_MASK 0x000003FFL
++#define CPG_PERFCOUNTER0_SELECT1__CNTR_SEL3_MASK 0x000FFC00L
++#define CPG_PERFCOUNTER0_SELECT1__CNTR_MODE3_MASK 0x0F000000L
++#define CPG_PERFCOUNTER0_SELECT1__CNTR_MODE2_MASK 0xF0000000L
++//CPG_PERFCOUNTER0_SELECT
++#define CPG_PERFCOUNTER0_SELECT__CNTR_SEL0__SHIFT 0x0
++#define CPG_PERFCOUNTER0_SELECT__CNTR_SEL1__SHIFT 0xa
++#define CPG_PERFCOUNTER0_SELECT__SPM_MODE__SHIFT 0x14
++#define CPG_PERFCOUNTER0_SELECT__CNTR_MODE1__SHIFT 0x18
++#define CPG_PERFCOUNTER0_SELECT__CNTR_MODE0__SHIFT 0x1c
++#define CPG_PERFCOUNTER0_SELECT__CNTR_SEL0_MASK 0x000003FFL
++#define CPG_PERFCOUNTER0_SELECT__CNTR_SEL1_MASK 0x000FFC00L
++#define CPG_PERFCOUNTER0_SELECT__SPM_MODE_MASK 0x00F00000L
++#define CPG_PERFCOUNTER0_SELECT__CNTR_MODE1_MASK 0x0F000000L
++#define CPG_PERFCOUNTER0_SELECT__CNTR_MODE0_MASK 0xF0000000L
++//CPC_PERFCOUNTER1_SELECT
++#define CPC_PERFCOUNTER1_SELECT__CNTR_SEL0__SHIFT 0x0
++#define CPC_PERFCOUNTER1_SELECT__CNTR_SEL1__SHIFT 0xa
++#define CPC_PERFCOUNTER1_SELECT__SPM_MODE__SHIFT 0x14
++#define CPC_PERFCOUNTER1_SELECT__CNTR_MODE1__SHIFT 0x18
++#define CPC_PERFCOUNTER1_SELECT__CNTR_MODE0__SHIFT 0x1c
++#define CPC_PERFCOUNTER1_SELECT__CNTR_SEL0_MASK 0x000003FFL
++#define CPC_PERFCOUNTER1_SELECT__CNTR_SEL1_MASK 0x000FFC00L
++#define CPC_PERFCOUNTER1_SELECT__SPM_MODE_MASK 0x00F00000L
++#define CPC_PERFCOUNTER1_SELECT__CNTR_MODE1_MASK 0x0F000000L
++#define CPC_PERFCOUNTER1_SELECT__CNTR_MODE0_MASK 0xF0000000L
++//CPC_PERFCOUNTER0_SELECT1
++#define CPC_PERFCOUNTER0_SELECT1__CNTR_SEL2__SHIFT 0x0
++#define CPC_PERFCOUNTER0_SELECT1__CNTR_SEL3__SHIFT 0xa
++#define CPC_PERFCOUNTER0_SELECT1__CNTR_MODE3__SHIFT 0x18
++#define CPC_PERFCOUNTER0_SELECT1__CNTR_MODE2__SHIFT 0x1c
++#define CPC_PERFCOUNTER0_SELECT1__CNTR_SEL2_MASK 0x000003FFL
++#define CPC_PERFCOUNTER0_SELECT1__CNTR_SEL3_MASK 0x000FFC00L
++#define CPC_PERFCOUNTER0_SELECT1__CNTR_MODE3_MASK 0x0F000000L
++#define CPC_PERFCOUNTER0_SELECT1__CNTR_MODE2_MASK 0xF0000000L
++//CPF_PERFCOUNTER1_SELECT
++#define CPF_PERFCOUNTER1_SELECT__CNTR_SEL0__SHIFT 0x0
++#define CPF_PERFCOUNTER1_SELECT__CNTR_SEL1__SHIFT 0xa
++#define CPF_PERFCOUNTER1_SELECT__SPM_MODE__SHIFT 0x14
++#define CPF_PERFCOUNTER1_SELECT__CNTR_MODE1__SHIFT 0x18
++#define CPF_PERFCOUNTER1_SELECT__CNTR_MODE0__SHIFT 0x1c
++#define CPF_PERFCOUNTER1_SELECT__CNTR_SEL0_MASK 0x000003FFL
++#define CPF_PERFCOUNTER1_SELECT__CNTR_SEL1_MASK 0x000FFC00L
++#define CPF_PERFCOUNTER1_SELECT__SPM_MODE_MASK 0x00F00000L
++#define CPF_PERFCOUNTER1_SELECT__CNTR_MODE1_MASK 0x0F000000L
++#define CPF_PERFCOUNTER1_SELECT__CNTR_MODE0_MASK 0xF0000000L
++//CPF_PERFCOUNTER0_SELECT1
++#define CPF_PERFCOUNTER0_SELECT1__CNTR_SEL2__SHIFT 0x0
++#define CPF_PERFCOUNTER0_SELECT1__CNTR_SEL3__SHIFT 0xa
++#define CPF_PERFCOUNTER0_SELECT1__CNTR_MODE3__SHIFT 0x18
++#define CPF_PERFCOUNTER0_SELECT1__CNTR_MODE2__SHIFT 0x1c
++#define CPF_PERFCOUNTER0_SELECT1__CNTR_SEL2_MASK 0x000003FFL
++#define CPF_PERFCOUNTER0_SELECT1__CNTR_SEL3_MASK 0x000FFC00L
++#define CPF_PERFCOUNTER0_SELECT1__CNTR_MODE3_MASK 0x0F000000L
++#define CPF_PERFCOUNTER0_SELECT1__CNTR_MODE2_MASK 0xF0000000L
++//CPF_PERFCOUNTER0_SELECT
++#define CPF_PERFCOUNTER0_SELECT__CNTR_SEL0__SHIFT 0x0
++#define CPF_PERFCOUNTER0_SELECT__CNTR_SEL1__SHIFT 0xa
++#define CPF_PERFCOUNTER0_SELECT__SPM_MODE__SHIFT 0x14
++#define CPF_PERFCOUNTER0_SELECT__CNTR_MODE1__SHIFT 0x18
++#define CPF_PERFCOUNTER0_SELECT__CNTR_MODE0__SHIFT 0x1c
++#define CPF_PERFCOUNTER0_SELECT__CNTR_SEL0_MASK 0x000003FFL
++#define CPF_PERFCOUNTER0_SELECT__CNTR_SEL1_MASK 0x000FFC00L
++#define CPF_PERFCOUNTER0_SELECT__SPM_MODE_MASK 0x00F00000L
++#define CPF_PERFCOUNTER0_SELECT__CNTR_MODE1_MASK 0x0F000000L
++#define CPF_PERFCOUNTER0_SELECT__CNTR_MODE0_MASK 0xF0000000L
++//CP_PERFMON_CNTL
++#define CP_PERFMON_CNTL__PERFMON_STATE__SHIFT 0x0
++#define CP_PERFMON_CNTL__SPM_PERFMON_STATE__SHIFT 0x4
++#define CP_PERFMON_CNTL__PERFMON_ENABLE_MODE__SHIFT 0x8
++#define CP_PERFMON_CNTL__PERFMON_SAMPLE_ENABLE__SHIFT 0xa
++#define CP_PERFMON_CNTL__PERFMON_STATE_MASK 0x0000000FL
++#define CP_PERFMON_CNTL__SPM_PERFMON_STATE_MASK 0x000000F0L
++#define CP_PERFMON_CNTL__PERFMON_ENABLE_MODE_MASK 0x00000300L
++#define CP_PERFMON_CNTL__PERFMON_SAMPLE_ENABLE_MASK 0x00000400L
++//CPC_PERFCOUNTER0_SELECT
++#define CPC_PERFCOUNTER0_SELECT__CNTR_SEL0__SHIFT 0x0
++#define CPC_PERFCOUNTER0_SELECT__CNTR_SEL1__SHIFT 0xa
++#define CPC_PERFCOUNTER0_SELECT__SPM_MODE__SHIFT 0x14
++#define CPC_PERFCOUNTER0_SELECT__CNTR_MODE1__SHIFT 0x18
++#define CPC_PERFCOUNTER0_SELECT__CNTR_MODE0__SHIFT 0x1c
++#define CPC_PERFCOUNTER0_SELECT__CNTR_SEL0_MASK 0x000003FFL
++#define CPC_PERFCOUNTER0_SELECT__CNTR_SEL1_MASK 0x000FFC00L
++#define CPC_PERFCOUNTER0_SELECT__SPM_MODE_MASK 0x00F00000L
++#define CPC_PERFCOUNTER0_SELECT__CNTR_MODE1_MASK 0x0F000000L
++#define CPC_PERFCOUNTER0_SELECT__CNTR_MODE0_MASK 0xF0000000L
++//CPF_TC_PERF_COUNTER_WINDOW_SELECT
++#define CPF_TC_PERF_COUNTER_WINDOW_SELECT__INDEX__SHIFT 0x0
++#define CPF_TC_PERF_COUNTER_WINDOW_SELECT__ALWAYS__SHIFT 0x1e
++#define CPF_TC_PERF_COUNTER_WINDOW_SELECT__ENABLE__SHIFT 0x1f
++#define CPF_TC_PERF_COUNTER_WINDOW_SELECT__INDEX_MASK 0x00000007L
++#define CPF_TC_PERF_COUNTER_WINDOW_SELECT__ALWAYS_MASK 0x40000000L
++#define CPF_TC_PERF_COUNTER_WINDOW_SELECT__ENABLE_MASK 0x80000000L
++//CPG_TC_PERF_COUNTER_WINDOW_SELECT
++#define CPG_TC_PERF_COUNTER_WINDOW_SELECT__INDEX__SHIFT 0x0
++#define CPG_TC_PERF_COUNTER_WINDOW_SELECT__ALWAYS__SHIFT 0x1e
++#define CPG_TC_PERF_COUNTER_WINDOW_SELECT__ENABLE__SHIFT 0x1f
++#define CPG_TC_PERF_COUNTER_WINDOW_SELECT__INDEX_MASK 0x0000001FL
++#define CPG_TC_PERF_COUNTER_WINDOW_SELECT__ALWAYS_MASK 0x40000000L
++#define CPG_TC_PERF_COUNTER_WINDOW_SELECT__ENABLE_MASK 0x80000000L
++//CPF_LATENCY_STATS_SELECT
++#define CPF_LATENCY_STATS_SELECT__INDEX__SHIFT 0x0
++#define CPF_LATENCY_STATS_SELECT__CLEAR__SHIFT 0x1e
++#define CPF_LATENCY_STATS_SELECT__ENABLE__SHIFT 0x1f
++#define CPF_LATENCY_STATS_SELECT__INDEX_MASK 0x0000000FL
++#define CPF_LATENCY_STATS_SELECT__CLEAR_MASK 0x40000000L
++#define CPF_LATENCY_STATS_SELECT__ENABLE_MASK 0x80000000L
++//CPG_LATENCY_STATS_SELECT
++#define CPG_LATENCY_STATS_SELECT__INDEX__SHIFT 0x0
++#define CPG_LATENCY_STATS_SELECT__CLEAR__SHIFT 0x1e
++#define CPG_LATENCY_STATS_SELECT__ENABLE__SHIFT 0x1f
++#define CPG_LATENCY_STATS_SELECT__INDEX_MASK 0x0000001FL
++#define CPG_LATENCY_STATS_SELECT__CLEAR_MASK 0x40000000L
++#define CPG_LATENCY_STATS_SELECT__ENABLE_MASK 0x80000000L
++//CPC_LATENCY_STATS_SELECT
++#define CPC_LATENCY_STATS_SELECT__INDEX__SHIFT 0x0
++#define CPC_LATENCY_STATS_SELECT__CLEAR__SHIFT 0x1e
++#define CPC_LATENCY_STATS_SELECT__ENABLE__SHIFT 0x1f
++#define CPC_LATENCY_STATS_SELECT__INDEX_MASK 0x00000007L
++#define CPC_LATENCY_STATS_SELECT__CLEAR_MASK 0x40000000L
++#define CPC_LATENCY_STATS_SELECT__ENABLE_MASK 0x80000000L
++//CP_DRAW_OBJECT
++#define CP_DRAW_OBJECT__OBJECT__SHIFT 0x0
++#define CP_DRAW_OBJECT__OBJECT_MASK 0xFFFFFFFFL
++//CP_DRAW_OBJECT_COUNTER
++#define CP_DRAW_OBJECT_COUNTER__COUNT__SHIFT 0x0
++#define CP_DRAW_OBJECT_COUNTER__COUNT_MASK 0x0000FFFFL
++//CP_DRAW_WINDOW_MASK_HI
++#define CP_DRAW_WINDOW_MASK_HI__WINDOW_MASK_HI__SHIFT 0x0
++#define CP_DRAW_WINDOW_MASK_HI__WINDOW_MASK_HI_MASK 0xFFFFFFFFL
++//CP_DRAW_WINDOW_HI
++#define CP_DRAW_WINDOW_HI__WINDOW_HI__SHIFT 0x0
++#define CP_DRAW_WINDOW_HI__WINDOW_HI_MASK 0xFFFFFFFFL
++//CP_DRAW_WINDOW_LO
++#define CP_DRAW_WINDOW_LO__MIN__SHIFT 0x0
++#define CP_DRAW_WINDOW_LO__MAX__SHIFT 0x10
++#define CP_DRAW_WINDOW_LO__MIN_MASK 0x0000FFFFL
++#define CP_DRAW_WINDOW_LO__MAX_MASK 0xFFFF0000L
++//CP_DRAW_WINDOW_CNTL
++#define CP_DRAW_WINDOW_CNTL__DISABLE_DRAW_WINDOW_LO_MAX__SHIFT 0x0
++#define CP_DRAW_WINDOW_CNTL__DISABLE_DRAW_WINDOW_LO_MIN__SHIFT 0x1
++#define CP_DRAW_WINDOW_CNTL__DISABLE_DRAW_WINDOW_HI__SHIFT 0x2
++#define CP_DRAW_WINDOW_CNTL__MODE__SHIFT 0x8
++#define CP_DRAW_WINDOW_CNTL__DISABLE_DRAW_WINDOW_LO_MAX_MASK 0x00000001L
++#define CP_DRAW_WINDOW_CNTL__DISABLE_DRAW_WINDOW_LO_MIN_MASK 0x00000002L
++#define CP_DRAW_WINDOW_CNTL__DISABLE_DRAW_WINDOW_HI_MASK 0x00000004L
++#define CP_DRAW_WINDOW_CNTL__MODE_MASK 0x00000100L
++//GRBM_PERFCOUNTER0_SELECT
++#define GRBM_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
++#define GRBM_PERFCOUNTER0_SELECT__DB_CLEAN_USER_DEFINED_MASK__SHIFT 0xa
++#define GRBM_PERFCOUNTER0_SELECT__CB_CLEAN_USER_DEFINED_MASK__SHIFT 0xb
++#define GRBM_PERFCOUNTER0_SELECT__VGT_BUSY_USER_DEFINED_MASK__SHIFT 0xc
++#define GRBM_PERFCOUNTER0_SELECT__TA_BUSY_USER_DEFINED_MASK__SHIFT 0xd
++#define GRBM_PERFCOUNTER0_SELECT__SX_BUSY_USER_DEFINED_MASK__SHIFT 0xe
++#define GRBM_PERFCOUNTER0_SELECT__SPI_BUSY_USER_DEFINED_MASK__SHIFT 0x10
++#define GRBM_PERFCOUNTER0_SELECT__SC_BUSY_USER_DEFINED_MASK__SHIFT 0x11
++#define GRBM_PERFCOUNTER0_SELECT__PA_BUSY_USER_DEFINED_MASK__SHIFT 0x12
++#define GRBM_PERFCOUNTER0_SELECT__GRBM_BUSY_USER_DEFINED_MASK__SHIFT 0x13
++#define GRBM_PERFCOUNTER0_SELECT__DB_BUSY_USER_DEFINED_MASK__SHIFT 0x14
++#define GRBM_PERFCOUNTER0_SELECT__CB_BUSY_USER_DEFINED_MASK__SHIFT 0x15
++#define GRBM_PERFCOUNTER0_SELECT__CP_BUSY_USER_DEFINED_MASK__SHIFT 0x16
++#define GRBM_PERFCOUNTER0_SELECT__IA_BUSY_USER_DEFINED_MASK__SHIFT 0x17
++#define GRBM_PERFCOUNTER0_SELECT__GDS_BUSY_USER_DEFINED_MASK__SHIFT 0x18
++#define GRBM_PERFCOUNTER0_SELECT__BCI_BUSY_USER_DEFINED_MASK__SHIFT 0x19
++#define GRBM_PERFCOUNTER0_SELECT__RLC_BUSY_USER_DEFINED_MASK__SHIFT 0x1a
++#define GRBM_PERFCOUNTER0_SELECT__TC_BUSY_USER_DEFINED_MASK__SHIFT 0x1b
++#define GRBM_PERFCOUNTER0_SELECT__WD_BUSY_USER_DEFINED_MASK__SHIFT 0x1c
++#define GRBM_PERFCOUNTER0_SELECT__UTCL2_BUSY_USER_DEFINED_MASK__SHIFT 0x1d
++#define GRBM_PERFCOUNTER0_SELECT__EA_BUSY_USER_DEFINED_MASK__SHIFT 0x1e
++#define GRBM_PERFCOUNTER0_SELECT__RMI_BUSY_USER_DEFINED_MASK__SHIFT 0x1f
++#define GRBM_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x0000003FL
++#define GRBM_PERFCOUNTER0_SELECT__DB_CLEAN_USER_DEFINED_MASK_MASK 0x00000400L
++#define GRBM_PERFCOUNTER0_SELECT__CB_CLEAN_USER_DEFINED_MASK_MASK 0x00000800L
++#define GRBM_PERFCOUNTER0_SELECT__VGT_BUSY_USER_DEFINED_MASK_MASK 0x00001000L
++#define GRBM_PERFCOUNTER0_SELECT__TA_BUSY_USER_DEFINED_MASK_MASK 0x00002000L
++#define GRBM_PERFCOUNTER0_SELECT__SX_BUSY_USER_DEFINED_MASK_MASK 0x00004000L
++#define GRBM_PERFCOUNTER0_SELECT__SPI_BUSY_USER_DEFINED_MASK_MASK 0x00010000L
++#define GRBM_PERFCOUNTER0_SELECT__SC_BUSY_USER_DEFINED_MASK_MASK 0x00020000L
++#define GRBM_PERFCOUNTER0_SELECT__PA_BUSY_USER_DEFINED_MASK_MASK 0x00040000L
++#define GRBM_PERFCOUNTER0_SELECT__GRBM_BUSY_USER_DEFINED_MASK_MASK 0x00080000L
++#define GRBM_PERFCOUNTER0_SELECT__DB_BUSY_USER_DEFINED_MASK_MASK 0x00100000L
++#define GRBM_PERFCOUNTER0_SELECT__CB_BUSY_USER_DEFINED_MASK_MASK 0x00200000L
++#define GRBM_PERFCOUNTER0_SELECT__CP_BUSY_USER_DEFINED_MASK_MASK 0x00400000L
++#define GRBM_PERFCOUNTER0_SELECT__IA_BUSY_USER_DEFINED_MASK_MASK 0x00800000L
++#define GRBM_PERFCOUNTER0_SELECT__GDS_BUSY_USER_DEFINED_MASK_MASK 0x01000000L
++#define GRBM_PERFCOUNTER0_SELECT__BCI_BUSY_USER_DEFINED_MASK_MASK 0x02000000L
++#define GRBM_PERFCOUNTER0_SELECT__RLC_BUSY_USER_DEFINED_MASK_MASK 0x04000000L
++#define GRBM_PERFCOUNTER0_SELECT__TC_BUSY_USER_DEFINED_MASK_MASK 0x08000000L
++#define GRBM_PERFCOUNTER0_SELECT__WD_BUSY_USER_DEFINED_MASK_MASK 0x10000000L
++#define GRBM_PERFCOUNTER0_SELECT__UTCL2_BUSY_USER_DEFINED_MASK_MASK 0x20000000L
++#define GRBM_PERFCOUNTER0_SELECT__EA_BUSY_USER_DEFINED_MASK_MASK 0x40000000L
++#define GRBM_PERFCOUNTER0_SELECT__RMI_BUSY_USER_DEFINED_MASK_MASK 0x80000000L
++//GRBM_PERFCOUNTER1_SELECT
++#define GRBM_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
++#define GRBM_PERFCOUNTER1_SELECT__DB_CLEAN_USER_DEFINED_MASK__SHIFT 0xa
++#define GRBM_PERFCOUNTER1_SELECT__CB_CLEAN_USER_DEFINED_MASK__SHIFT 0xb
++#define GRBM_PERFCOUNTER1_SELECT__VGT_BUSY_USER_DEFINED_MASK__SHIFT 0xc
++#define GRBM_PERFCOUNTER1_SELECT__TA_BUSY_USER_DEFINED_MASK__SHIFT 0xd
++#define GRBM_PERFCOUNTER1_SELECT__SX_BUSY_USER_DEFINED_MASK__SHIFT 0xe
++#define GRBM_PERFCOUNTER1_SELECT__SPI_BUSY_USER_DEFINED_MASK__SHIFT 0x10
++#define GRBM_PERFCOUNTER1_SELECT__SC_BUSY_USER_DEFINED_MASK__SHIFT 0x11
++#define GRBM_PERFCOUNTER1_SELECT__PA_BUSY_USER_DEFINED_MASK__SHIFT 0x12
++#define GRBM_PERFCOUNTER1_SELECT__GRBM_BUSY_USER_DEFINED_MASK__SHIFT 0x13
++#define GRBM_PERFCOUNTER1_SELECT__DB_BUSY_USER_DEFINED_MASK__SHIFT 0x14
++#define GRBM_PERFCOUNTER1_SELECT__CB_BUSY_USER_DEFINED_MASK__SHIFT 0x15
++#define GRBM_PERFCOUNTER1_SELECT__CP_BUSY_USER_DEFINED_MASK__SHIFT 0x16
++#define GRBM_PERFCOUNTER1_SELECT__IA_BUSY_USER_DEFINED_MASK__SHIFT 0x17
++#define GRBM_PERFCOUNTER1_SELECT__GDS_BUSY_USER_DEFINED_MASK__SHIFT 0x18
++#define GRBM_PERFCOUNTER1_SELECT__BCI_BUSY_USER_DEFINED_MASK__SHIFT 0x19
++#define GRBM_PERFCOUNTER1_SELECT__RLC_BUSY_USER_DEFINED_MASK__SHIFT 0x1a
++#define GRBM_PERFCOUNTER1_SELECT__TC_BUSY_USER_DEFINED_MASK__SHIFT 0x1b
++#define GRBM_PERFCOUNTER1_SELECT__WD_BUSY_USER_DEFINED_MASK__SHIFT 0x1c
++#define GRBM_PERFCOUNTER1_SELECT__UTCL2_BUSY_USER_DEFINED_MASK__SHIFT 0x1d
++#define GRBM_PERFCOUNTER1_SELECT__EA_BUSY_USER_DEFINED_MASK__SHIFT 0x1e
++#define GRBM_PERFCOUNTER1_SELECT__RMI_BUSY_USER_DEFINED_MASK__SHIFT 0x1f
++#define GRBM_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x0000003FL
++#define GRBM_PERFCOUNTER1_SELECT__DB_CLEAN_USER_DEFINED_MASK_MASK 0x00000400L
++#define GRBM_PERFCOUNTER1_SELECT__CB_CLEAN_USER_DEFINED_MASK_MASK 0x00000800L
++#define GRBM_PERFCOUNTER1_SELECT__VGT_BUSY_USER_DEFINED_MASK_MASK 0x00001000L
++#define GRBM_PERFCOUNTER1_SELECT__TA_BUSY_USER_DEFINED_MASK_MASK 0x00002000L
++#define GRBM_PERFCOUNTER1_SELECT__SX_BUSY_USER_DEFINED_MASK_MASK 0x00004000L
++#define GRBM_PERFCOUNTER1_SELECT__SPI_BUSY_USER_DEFINED_MASK_MASK 0x00010000L
++#define GRBM_PERFCOUNTER1_SELECT__SC_BUSY_USER_DEFINED_MASK_MASK 0x00020000L
++#define GRBM_PERFCOUNTER1_SELECT__PA_BUSY_USER_DEFINED_MASK_MASK 0x00040000L
++#define GRBM_PERFCOUNTER1_SELECT__GRBM_BUSY_USER_DEFINED_MASK_MASK 0x00080000L
++#define GRBM_PERFCOUNTER1_SELECT__DB_BUSY_USER_DEFINED_MASK_MASK 0x00100000L
++#define GRBM_PERFCOUNTER1_SELECT__CB_BUSY_USER_DEFINED_MASK_MASK 0x00200000L
++#define GRBM_PERFCOUNTER1_SELECT__CP_BUSY_USER_DEFINED_MASK_MASK 0x00400000L
++#define GRBM_PERFCOUNTER1_SELECT__IA_BUSY_USER_DEFINED_MASK_MASK 0x00800000L
++#define GRBM_PERFCOUNTER1_SELECT__GDS_BUSY_USER_DEFINED_MASK_MASK 0x01000000L
++#define GRBM_PERFCOUNTER1_SELECT__BCI_BUSY_USER_DEFINED_MASK_MASK 0x02000000L
++#define GRBM_PERFCOUNTER1_SELECT__RLC_BUSY_USER_DEFINED_MASK_MASK 0x04000000L
++#define GRBM_PERFCOUNTER1_SELECT__TC_BUSY_USER_DEFINED_MASK_MASK 0x08000000L
++#define GRBM_PERFCOUNTER1_SELECT__WD_BUSY_USER_DEFINED_MASK_MASK 0x10000000L
++#define GRBM_PERFCOUNTER1_SELECT__UTCL2_BUSY_USER_DEFINED_MASK_MASK 0x20000000L
++#define GRBM_PERFCOUNTER1_SELECT__EA_BUSY_USER_DEFINED_MASK_MASK 0x40000000L
++#define GRBM_PERFCOUNTER1_SELECT__RMI_BUSY_USER_DEFINED_MASK_MASK 0x80000000L
++//GRBM_SE0_PERFCOUNTER_SELECT
++#define GRBM_SE0_PERFCOUNTER_SELECT__PERF_SEL__SHIFT 0x0
++#define GRBM_SE0_PERFCOUNTER_SELECT__DB_CLEAN_USER_DEFINED_MASK__SHIFT 0xa
++#define GRBM_SE0_PERFCOUNTER_SELECT__CB_CLEAN_USER_DEFINED_MASK__SHIFT 0xb
++#define GRBM_SE0_PERFCOUNTER_SELECT__TA_BUSY_USER_DEFINED_MASK__SHIFT 0xc
++#define GRBM_SE0_PERFCOUNTER_SELECT__SX_BUSY_USER_DEFINED_MASK__SHIFT 0xd
++#define GRBM_SE0_PERFCOUNTER_SELECT__SPI_BUSY_USER_DEFINED_MASK__SHIFT 0xf
++#define GRBM_SE0_PERFCOUNTER_SELECT__SC_BUSY_USER_DEFINED_MASK__SHIFT 0x10
++#define GRBM_SE0_PERFCOUNTER_SELECT__DB_BUSY_USER_DEFINED_MASK__SHIFT 0x11
++#define GRBM_SE0_PERFCOUNTER_SELECT__CB_BUSY_USER_DEFINED_MASK__SHIFT 0x12
++#define GRBM_SE0_PERFCOUNTER_SELECT__VGT_BUSY_USER_DEFINED_MASK__SHIFT 0x13
++#define GRBM_SE0_PERFCOUNTER_SELECT__PA_BUSY_USER_DEFINED_MASK__SHIFT 0x14
++#define GRBM_SE0_PERFCOUNTER_SELECT__BCI_BUSY_USER_DEFINED_MASK__SHIFT 0x15
++#define GRBM_SE0_PERFCOUNTER_SELECT__RMI_BUSY_USER_DEFINED_MASK__SHIFT 0x16
++#define GRBM_SE0_PERFCOUNTER_SELECT__PERF_SEL_MASK 0x0000003FL
++#define GRBM_SE0_PERFCOUNTER_SELECT__DB_CLEAN_USER_DEFINED_MASK_MASK 0x00000400L
++#define GRBM_SE0_PERFCOUNTER_SELECT__CB_CLEAN_USER_DEFINED_MASK_MASK 0x00000800L
++#define GRBM_SE0_PERFCOUNTER_SELECT__TA_BUSY_USER_DEFINED_MASK_MASK 0x00001000L
++#define GRBM_SE0_PERFCOUNTER_SELECT__SX_BUSY_USER_DEFINED_MASK_MASK 0x00002000L
++#define GRBM_SE0_PERFCOUNTER_SELECT__SPI_BUSY_USER_DEFINED_MASK_MASK 0x00008000L
++#define GRBM_SE0_PERFCOUNTER_SELECT__SC_BUSY_USER_DEFINED_MASK_MASK 0x00010000L
++#define GRBM_SE0_PERFCOUNTER_SELECT__DB_BUSY_USER_DEFINED_MASK_MASK 0x00020000L
++#define GRBM_SE0_PERFCOUNTER_SELECT__CB_BUSY_USER_DEFINED_MASK_MASK 0x00040000L
++#define GRBM_SE0_PERFCOUNTER_SELECT__VGT_BUSY_USER_DEFINED_MASK_MASK 0x00080000L
++#define GRBM_SE0_PERFCOUNTER_SELECT__PA_BUSY_USER_DEFINED_MASK_MASK 0x00100000L
++#define GRBM_SE0_PERFCOUNTER_SELECT__BCI_BUSY_USER_DEFINED_MASK_MASK 0x00200000L
++#define GRBM_SE0_PERFCOUNTER_SELECT__RMI_BUSY_USER_DEFINED_MASK_MASK 0x00400000L
++//GRBM_SE1_PERFCOUNTER_SELECT
++#define GRBM_SE1_PERFCOUNTER_SELECT__PERF_SEL__SHIFT 0x0
++#define GRBM_SE1_PERFCOUNTER_SELECT__DB_CLEAN_USER_DEFINED_MASK__SHIFT 0xa
++#define GRBM_SE1_PERFCOUNTER_SELECT__CB_CLEAN_USER_DEFINED_MASK__SHIFT 0xb
++#define GRBM_SE1_PERFCOUNTER_SELECT__TA_BUSY_USER_DEFINED_MASK__SHIFT 0xc
++#define GRBM_SE1_PERFCOUNTER_SELECT__SX_BUSY_USER_DEFINED_MASK__SHIFT 0xd
++#define GRBM_SE1_PERFCOUNTER_SELECT__SPI_BUSY_USER_DEFINED_MASK__SHIFT 0xf
++#define GRBM_SE1_PERFCOUNTER_SELECT__SC_BUSY_USER_DEFINED_MASK__SHIFT 0x10
++#define GRBM_SE1_PERFCOUNTER_SELECT__DB_BUSY_USER_DEFINED_MASK__SHIFT 0x11
++#define GRBM_SE1_PERFCOUNTER_SELECT__CB_BUSY_USER_DEFINED_MASK__SHIFT 0x12
++#define GRBM_SE1_PERFCOUNTER_SELECT__VGT_BUSY_USER_DEFINED_MASK__SHIFT 0x13
++#define GRBM_SE1_PERFCOUNTER_SELECT__PA_BUSY_USER_DEFINED_MASK__SHIFT 0x14
++#define GRBM_SE1_PERFCOUNTER_SELECT__BCI_BUSY_USER_DEFINED_MASK__SHIFT 0x15
++#define GRBM_SE1_PERFCOUNTER_SELECT__RMI_BUSY_USER_DEFINED_MASK__SHIFT 0x16
++#define GRBM_SE1_PERFCOUNTER_SELECT__PERF_SEL_MASK 0x0000003FL
++#define GRBM_SE1_PERFCOUNTER_SELECT__DB_CLEAN_USER_DEFINED_MASK_MASK 0x00000400L
++#define GRBM_SE1_PERFCOUNTER_SELECT__CB_CLEAN_USER_DEFINED_MASK_MASK 0x00000800L
++#define GRBM_SE1_PERFCOUNTER_SELECT__TA_BUSY_USER_DEFINED_MASK_MASK 0x00001000L
++#define GRBM_SE1_PERFCOUNTER_SELECT__SX_BUSY_USER_DEFINED_MASK_MASK 0x00002000L
++#define GRBM_SE1_PERFCOUNTER_SELECT__SPI_BUSY_USER_DEFINED_MASK_MASK 0x00008000L
++#define GRBM_SE1_PERFCOUNTER_SELECT__SC_BUSY_USER_DEFINED_MASK_MASK 0x00010000L
++#define GRBM_SE1_PERFCOUNTER_SELECT__DB_BUSY_USER_DEFINED_MASK_MASK 0x00020000L
++#define GRBM_SE1_PERFCOUNTER_SELECT__CB_BUSY_USER_DEFINED_MASK_MASK 0x00040000L
++#define GRBM_SE1_PERFCOUNTER_SELECT__VGT_BUSY_USER_DEFINED_MASK_MASK 0x00080000L
++#define GRBM_SE1_PERFCOUNTER_SELECT__PA_BUSY_USER_DEFINED_MASK_MASK 0x00100000L
++#define GRBM_SE1_PERFCOUNTER_SELECT__BCI_BUSY_USER_DEFINED_MASK_MASK 0x00200000L
++#define GRBM_SE1_PERFCOUNTER_SELECT__RMI_BUSY_USER_DEFINED_MASK_MASK 0x00400000L
++//GRBM_SE2_PERFCOUNTER_SELECT
++#define GRBM_SE2_PERFCOUNTER_SELECT__PERF_SEL__SHIFT 0x0
++#define GRBM_SE2_PERFCOUNTER_SELECT__DB_CLEAN_USER_DEFINED_MASK__SHIFT 0xa
++#define GRBM_SE2_PERFCOUNTER_SELECT__CB_CLEAN_USER_DEFINED_MASK__SHIFT 0xb
++#define GRBM_SE2_PERFCOUNTER_SELECT__TA_BUSY_USER_DEFINED_MASK__SHIFT 0xc
++#define GRBM_SE2_PERFCOUNTER_SELECT__SX_BUSY_USER_DEFINED_MASK__SHIFT 0xd
++#define GRBM_SE2_PERFCOUNTER_SELECT__SPI_BUSY_USER_DEFINED_MASK__SHIFT 0xf
++#define GRBM_SE2_PERFCOUNTER_SELECT__SC_BUSY_USER_DEFINED_MASK__SHIFT 0x10
++#define GRBM_SE2_PERFCOUNTER_SELECT__DB_BUSY_USER_DEFINED_MASK__SHIFT 0x11
++#define GRBM_SE2_PERFCOUNTER_SELECT__CB_BUSY_USER_DEFINED_MASK__SHIFT 0x12
++#define GRBM_SE2_PERFCOUNTER_SELECT__VGT_BUSY_USER_DEFINED_MASK__SHIFT 0x13
++#define GRBM_SE2_PERFCOUNTER_SELECT__PA_BUSY_USER_DEFINED_MASK__SHIFT 0x14
++#define GRBM_SE2_PERFCOUNTER_SELECT__BCI_BUSY_USER_DEFINED_MASK__SHIFT 0x15
++#define GRBM_SE2_PERFCOUNTER_SELECT__RMI_BUSY_USER_DEFINED_MASK__SHIFT 0x16
++#define GRBM_SE2_PERFCOUNTER_SELECT__PERF_SEL_MASK 0x0000003FL
++#define GRBM_SE2_PERFCOUNTER_SELECT__DB_CLEAN_USER_DEFINED_MASK_MASK 0x00000400L
++#define GRBM_SE2_PERFCOUNTER_SELECT__CB_CLEAN_USER_DEFINED_MASK_MASK 0x00000800L
++#define GRBM_SE2_PERFCOUNTER_SELECT__TA_BUSY_USER_DEFINED_MASK_MASK 0x00001000L
++#define GRBM_SE2_PERFCOUNTER_SELECT__SX_BUSY_USER_DEFINED_MASK_MASK 0x00002000L
++#define GRBM_SE2_PERFCOUNTER_SELECT__SPI_BUSY_USER_DEFINED_MASK_MASK 0x00008000L
++#define GRBM_SE2_PERFCOUNTER_SELECT__SC_BUSY_USER_DEFINED_MASK_MASK 0x00010000L
++#define GRBM_SE2_PERFCOUNTER_SELECT__DB_BUSY_USER_DEFINED_MASK_MASK 0x00020000L
++#define GRBM_SE2_PERFCOUNTER_SELECT__CB_BUSY_USER_DEFINED_MASK_MASK 0x00040000L
++#define GRBM_SE2_PERFCOUNTER_SELECT__VGT_BUSY_USER_DEFINED_MASK_MASK 0x00080000L
++#define GRBM_SE2_PERFCOUNTER_SELECT__PA_BUSY_USER_DEFINED_MASK_MASK 0x00100000L
++#define GRBM_SE2_PERFCOUNTER_SELECT__BCI_BUSY_USER_DEFINED_MASK_MASK 0x00200000L
++#define GRBM_SE2_PERFCOUNTER_SELECT__RMI_BUSY_USER_DEFINED_MASK_MASK 0x00400000L
++//GRBM_SE3_PERFCOUNTER_SELECT
++#define GRBM_SE3_PERFCOUNTER_SELECT__PERF_SEL__SHIFT 0x0
++#define GRBM_SE3_PERFCOUNTER_SELECT__DB_CLEAN_USER_DEFINED_MASK__SHIFT 0xa
++#define GRBM_SE3_PERFCOUNTER_SELECT__CB_CLEAN_USER_DEFINED_MASK__SHIFT 0xb
++#define GRBM_SE3_PERFCOUNTER_SELECT__TA_BUSY_USER_DEFINED_MASK__SHIFT 0xc
++#define GRBM_SE3_PERFCOUNTER_SELECT__SX_BUSY_USER_DEFINED_MASK__SHIFT 0xd
++#define GRBM_SE3_PERFCOUNTER_SELECT__SPI_BUSY_USER_DEFINED_MASK__SHIFT 0xf
++#define GRBM_SE3_PERFCOUNTER_SELECT__SC_BUSY_USER_DEFINED_MASK__SHIFT 0x10
++#define GRBM_SE3_PERFCOUNTER_SELECT__DB_BUSY_USER_DEFINED_MASK__SHIFT 0x11
++#define GRBM_SE3_PERFCOUNTER_SELECT__CB_BUSY_USER_DEFINED_MASK__SHIFT 0x12
++#define GRBM_SE3_PERFCOUNTER_SELECT__VGT_BUSY_USER_DEFINED_MASK__SHIFT 0x13
++#define GRBM_SE3_PERFCOUNTER_SELECT__PA_BUSY_USER_DEFINED_MASK__SHIFT 0x14
++#define GRBM_SE3_PERFCOUNTER_SELECT__BCI_BUSY_USER_DEFINED_MASK__SHIFT 0x15
++#define GRBM_SE3_PERFCOUNTER_SELECT__RMI_BUSY_USER_DEFINED_MASK__SHIFT 0x16
++#define GRBM_SE3_PERFCOUNTER_SELECT__PERF_SEL_MASK 0x0000003FL
++#define GRBM_SE3_PERFCOUNTER_SELECT__DB_CLEAN_USER_DEFINED_MASK_MASK 0x00000400L
++#define GRBM_SE3_PERFCOUNTER_SELECT__CB_CLEAN_USER_DEFINED_MASK_MASK 0x00000800L
++#define GRBM_SE3_PERFCOUNTER_SELECT__TA_BUSY_USER_DEFINED_MASK_MASK 0x00001000L
++#define GRBM_SE3_PERFCOUNTER_SELECT__SX_BUSY_USER_DEFINED_MASK_MASK 0x00002000L
++#define GRBM_SE3_PERFCOUNTER_SELECT__SPI_BUSY_USER_DEFINED_MASK_MASK 0x00008000L
++#define GRBM_SE3_PERFCOUNTER_SELECT__SC_BUSY_USER_DEFINED_MASK_MASK 0x00010000L
++#define GRBM_SE3_PERFCOUNTER_SELECT__DB_BUSY_USER_DEFINED_MASK_MASK 0x00020000L
++#define GRBM_SE3_PERFCOUNTER_SELECT__CB_BUSY_USER_DEFINED_MASK_MASK 0x00040000L
++#define GRBM_SE3_PERFCOUNTER_SELECT__VGT_BUSY_USER_DEFINED_MASK_MASK 0x00080000L
++#define GRBM_SE3_PERFCOUNTER_SELECT__PA_BUSY_USER_DEFINED_MASK_MASK 0x00100000L
++#define GRBM_SE3_PERFCOUNTER_SELECT__BCI_BUSY_USER_DEFINED_MASK_MASK 0x00200000L
++#define GRBM_SE3_PERFCOUNTER_SELECT__RMI_BUSY_USER_DEFINED_MASK_MASK 0x00400000L
++//WD_PERFCOUNTER0_SELECT
++#define WD_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
++#define WD_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
++#define WD_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x000000FFL
++#define WD_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xF0000000L
++//WD_PERFCOUNTER1_SELECT
++#define WD_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
++#define WD_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
++#define WD_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x000000FFL
++#define WD_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xF0000000L
++//WD_PERFCOUNTER2_SELECT
++#define WD_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
++#define WD_PERFCOUNTER2_SELECT__PERF_MODE__SHIFT 0x1c
++#define WD_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0x000000FFL
++#define WD_PERFCOUNTER2_SELECT__PERF_MODE_MASK 0xF0000000L
++//WD_PERFCOUNTER3_SELECT
++#define WD_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
++#define WD_PERFCOUNTER3_SELECT__PERF_MODE__SHIFT 0x1c
++#define WD_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0x000000FFL
++#define WD_PERFCOUNTER3_SELECT__PERF_MODE_MASK 0xF0000000L
++//IA_PERFCOUNTER0_SELECT
++#define IA_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
++#define IA_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
++#define IA_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
++#define IA_PERFCOUNTER0_SELECT__PERF_MODE1__SHIFT 0x18
++#define IA_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
++#define IA_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x000003FFL
++#define IA_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0x000FFC00L
++#define IA_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0x00F00000L
++#define IA_PERFCOUNTER0_SELECT__PERF_MODE1_MASK 0x0F000000L
++#define IA_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xF0000000L
++//IA_PERFCOUNTER1_SELECT
++#define IA_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
++#define IA_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
++#define IA_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x000000FFL
++#define IA_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xF0000000L
++//IA_PERFCOUNTER2_SELECT
++#define IA_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
++#define IA_PERFCOUNTER2_SELECT__PERF_MODE__SHIFT 0x1c
++#define IA_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0x000000FFL
++#define IA_PERFCOUNTER2_SELECT__PERF_MODE_MASK 0xF0000000L
++//IA_PERFCOUNTER3_SELECT
++#define IA_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
++#define IA_PERFCOUNTER3_SELECT__PERF_MODE__SHIFT 0x1c
++#define IA_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0x000000FFL
++#define IA_PERFCOUNTER3_SELECT__PERF_MODE_MASK 0xF0000000L
++//IA_PERFCOUNTER0_SELECT1
++#define IA_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
++#define IA_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
++#define IA_PERFCOUNTER0_SELECT1__PERF_MODE3__SHIFT 0x18
++#define IA_PERFCOUNTER0_SELECT1__PERF_MODE2__SHIFT 0x1c
++#define IA_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x000003FFL
++#define IA_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0x000FFC00L
++#define IA_PERFCOUNTER0_SELECT1__PERF_MODE3_MASK 0x0F000000L
++#define IA_PERFCOUNTER0_SELECT1__PERF_MODE2_MASK 0xF0000000L
++//VGT_PERFCOUNTER0_SELECT
++#define VGT_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
++#define VGT_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
++#define VGT_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
++#define VGT_PERFCOUNTER0_SELECT__PERF_MODE1__SHIFT 0x18
++#define VGT_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
++#define VGT_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x000003FFL
++#define VGT_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0x000FFC00L
++#define VGT_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0x00F00000L
++#define VGT_PERFCOUNTER0_SELECT__PERF_MODE1_MASK 0x0F000000L
++#define VGT_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xF0000000L
++//VGT_PERFCOUNTER1_SELECT
++#define VGT_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
++#define VGT_PERFCOUNTER1_SELECT__PERF_SEL1__SHIFT 0xa
++#define VGT_PERFCOUNTER1_SELECT__CNTR_MODE__SHIFT 0x14
++#define VGT_PERFCOUNTER1_SELECT__PERF_MODE1__SHIFT 0x18
++#define VGT_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
++#define VGT_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x000003FFL
++#define VGT_PERFCOUNTER1_SELECT__PERF_SEL1_MASK 0x000FFC00L
++#define VGT_PERFCOUNTER1_SELECT__CNTR_MODE_MASK 0x00F00000L
++#define VGT_PERFCOUNTER1_SELECT__PERF_MODE1_MASK 0x0F000000L
++#define VGT_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xF0000000L
++//VGT_PERFCOUNTER2_SELECT
++#define VGT_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
++#define VGT_PERFCOUNTER2_SELECT__PERF_MODE__SHIFT 0x1c
++#define VGT_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0x000000FFL
++#define VGT_PERFCOUNTER2_SELECT__PERF_MODE_MASK 0xF0000000L
++//VGT_PERFCOUNTER3_SELECT
++#define VGT_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
++#define VGT_PERFCOUNTER3_SELECT__PERF_MODE__SHIFT 0x1c
++#define VGT_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0x000000FFL
++#define VGT_PERFCOUNTER3_SELECT__PERF_MODE_MASK 0xF0000000L
++//VGT_PERFCOUNTER0_SELECT1
++#define VGT_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
++#define VGT_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
++#define VGT_PERFCOUNTER0_SELECT1__PERF_MODE3__SHIFT 0x18
++#define VGT_PERFCOUNTER0_SELECT1__PERF_MODE2__SHIFT 0x1c
++#define VGT_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x000003FFL
++#define VGT_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0x000FFC00L
++#define VGT_PERFCOUNTER0_SELECT1__PERF_MODE3_MASK 0x0F000000L
++#define VGT_PERFCOUNTER0_SELECT1__PERF_MODE2_MASK 0xF0000000L
++//VGT_PERFCOUNTER1_SELECT1
++#define VGT_PERFCOUNTER1_SELECT1__PERF_SEL2__SHIFT 0x0
++#define VGT_PERFCOUNTER1_SELECT1__PERF_SEL3__SHIFT 0xa
++#define VGT_PERFCOUNTER1_SELECT1__PERF_MODE3__SHIFT 0x18
++#define VGT_PERFCOUNTER1_SELECT1__PERF_MODE2__SHIFT 0x1c
++#define VGT_PERFCOUNTER1_SELECT1__PERF_SEL2_MASK 0x000003FFL
++#define VGT_PERFCOUNTER1_SELECT1__PERF_SEL3_MASK 0x000FFC00L
++#define VGT_PERFCOUNTER1_SELECT1__PERF_MODE3_MASK 0x0F000000L
++#define VGT_PERFCOUNTER1_SELECT1__PERF_MODE2_MASK 0xF0000000L
++//VGT_PERFCOUNTER_SEID_MASK
++#define VGT_PERFCOUNTER_SEID_MASK__PERF_SEID_IGNORE_MASK__SHIFT 0x0
++#define VGT_PERFCOUNTER_SEID_MASK__PERF_SEID_IGNORE_MASK_MASK 0x000000FFL
++//PA_SU_PERFCOUNTER0_SELECT
++#define PA_SU_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
++#define PA_SU_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
++#define PA_SU_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
++#define PA_SU_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x000003FFL
++#define PA_SU_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0x000FFC00L
++#define PA_SU_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0x00F00000L
++//PA_SU_PERFCOUNTER0_SELECT1
++#define PA_SU_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
++#define PA_SU_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
++#define PA_SU_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x000003FFL
++#define PA_SU_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0x000FFC00L
++//PA_SU_PERFCOUNTER1_SELECT
++#define PA_SU_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
++#define PA_SU_PERFCOUNTER1_SELECT__PERF_SEL1__SHIFT 0xa
++#define PA_SU_PERFCOUNTER1_SELECT__CNTR_MODE__SHIFT 0x14
++#define PA_SU_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x000003FFL
++#define PA_SU_PERFCOUNTER1_SELECT__PERF_SEL1_MASK 0x000FFC00L
++#define PA_SU_PERFCOUNTER1_SELECT__CNTR_MODE_MASK 0x00F00000L
++//PA_SU_PERFCOUNTER1_SELECT1
++#define PA_SU_PERFCOUNTER1_SELECT1__PERF_SEL2__SHIFT 0x0
++#define PA_SU_PERFCOUNTER1_SELECT1__PERF_SEL3__SHIFT 0xa
++#define PA_SU_PERFCOUNTER1_SELECT1__PERF_SEL2_MASK 0x000003FFL
++#define PA_SU_PERFCOUNTER1_SELECT1__PERF_SEL3_MASK 0x000FFC00L
++//PA_SU_PERFCOUNTER2_SELECT
++#define PA_SU_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
++#define PA_SU_PERFCOUNTER2_SELECT__CNTR_MODE__SHIFT 0x14
++#define PA_SU_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0x000003FFL
++#define PA_SU_PERFCOUNTER2_SELECT__CNTR_MODE_MASK 0x00F00000L
++//PA_SU_PERFCOUNTER3_SELECT
++#define PA_SU_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
++#define PA_SU_PERFCOUNTER3_SELECT__CNTR_MODE__SHIFT 0x14
++#define PA_SU_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0x000003FFL
++#define PA_SU_PERFCOUNTER3_SELECT__CNTR_MODE_MASK 0x00F00000L
++//PA_SC_PERFCOUNTER0_SELECT
++#define PA_SC_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
++#define PA_SC_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
++#define PA_SC_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
++#define PA_SC_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x000003FFL
++#define PA_SC_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0x000FFC00L
++#define PA_SC_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0x00F00000L
++//PA_SC_PERFCOUNTER0_SELECT1
++#define PA_SC_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
++#define PA_SC_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
++#define PA_SC_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x000003FFL
++#define PA_SC_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0x000FFC00L
++//PA_SC_PERFCOUNTER1_SELECT
++#define PA_SC_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
++#define PA_SC_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x000003FFL
++//PA_SC_PERFCOUNTER2_SELECT
++#define PA_SC_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
++#define PA_SC_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0x000003FFL
++//PA_SC_PERFCOUNTER3_SELECT
++#define PA_SC_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
++#define PA_SC_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0x000003FFL
++//PA_SC_PERFCOUNTER4_SELECT
++#define PA_SC_PERFCOUNTER4_SELECT__PERF_SEL__SHIFT 0x0
++#define PA_SC_PERFCOUNTER4_SELECT__PERF_SEL_MASK 0x000003FFL
++//PA_SC_PERFCOUNTER5_SELECT
++#define PA_SC_PERFCOUNTER5_SELECT__PERF_SEL__SHIFT 0x0
++#define PA_SC_PERFCOUNTER5_SELECT__PERF_SEL_MASK 0x000003FFL
++//PA_SC_PERFCOUNTER6_SELECT
++#define PA_SC_PERFCOUNTER6_SELECT__PERF_SEL__SHIFT 0x0
++#define PA_SC_PERFCOUNTER6_SELECT__PERF_SEL_MASK 0x000003FFL
++//PA_SC_PERFCOUNTER7_SELECT
++#define PA_SC_PERFCOUNTER7_SELECT__PERF_SEL__SHIFT 0x0
++#define PA_SC_PERFCOUNTER7_SELECT__PERF_SEL_MASK 0x000003FFL
++//SPI_PERFCOUNTER0_SELECT
++#define SPI_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
++#define SPI_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
++#define SPI_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
++#define SPI_PERFCOUNTER0_SELECT__PERF_MODE1__SHIFT 0x18
++#define SPI_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
++#define SPI_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x000003FFL
++#define SPI_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0x000FFC00L
++#define SPI_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0x00F00000L
++#define SPI_PERFCOUNTER0_SELECT__PERF_MODE1_MASK 0x0F000000L
++#define SPI_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xF0000000L
++//SPI_PERFCOUNTER1_SELECT
++#define SPI_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
++#define SPI_PERFCOUNTER1_SELECT__PERF_SEL1__SHIFT 0xa
++#define SPI_PERFCOUNTER1_SELECT__CNTR_MODE__SHIFT 0x14
++#define SPI_PERFCOUNTER1_SELECT__PERF_MODE1__SHIFT 0x18
++#define SPI_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
++#define SPI_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x000003FFL
++#define SPI_PERFCOUNTER1_SELECT__PERF_SEL1_MASK 0x000FFC00L
++#define SPI_PERFCOUNTER1_SELECT__CNTR_MODE_MASK 0x00F00000L
++#define SPI_PERFCOUNTER1_SELECT__PERF_MODE1_MASK 0x0F000000L
++#define SPI_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xF0000000L
++//SPI_PERFCOUNTER2_SELECT
++#define SPI_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
++#define SPI_PERFCOUNTER2_SELECT__PERF_SEL1__SHIFT 0xa
++#define SPI_PERFCOUNTER2_SELECT__CNTR_MODE__SHIFT 0x14
++#define SPI_PERFCOUNTER2_SELECT__PERF_MODE1__SHIFT 0x18
++#define SPI_PERFCOUNTER2_SELECT__PERF_MODE__SHIFT 0x1c
++#define SPI_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0x000003FFL
++#define SPI_PERFCOUNTER2_SELECT__PERF_SEL1_MASK 0x000FFC00L
++#define SPI_PERFCOUNTER2_SELECT__CNTR_MODE_MASK 0x00F00000L
++#define SPI_PERFCOUNTER2_SELECT__PERF_MODE1_MASK 0x0F000000L
++#define SPI_PERFCOUNTER2_SELECT__PERF_MODE_MASK 0xF0000000L
++//SPI_PERFCOUNTER3_SELECT
++#define SPI_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
++#define SPI_PERFCOUNTER3_SELECT__PERF_SEL1__SHIFT 0xa
++#define SPI_PERFCOUNTER3_SELECT__CNTR_MODE__SHIFT 0x14
++#define SPI_PERFCOUNTER3_SELECT__PERF_MODE1__SHIFT 0x18
++#define SPI_PERFCOUNTER3_SELECT__PERF_MODE__SHIFT 0x1c
++#define SPI_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0x000003FFL
++#define SPI_PERFCOUNTER3_SELECT__PERF_SEL1_MASK 0x000FFC00L
++#define SPI_PERFCOUNTER3_SELECT__CNTR_MODE_MASK 0x00F00000L
++#define SPI_PERFCOUNTER3_SELECT__PERF_MODE1_MASK 0x0F000000L
++#define SPI_PERFCOUNTER3_SELECT__PERF_MODE_MASK 0xF0000000L
++//SPI_PERFCOUNTER0_SELECT1
++#define SPI_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
++#define SPI_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
++#define SPI_PERFCOUNTER0_SELECT1__PERF_MODE3__SHIFT 0x18
++#define SPI_PERFCOUNTER0_SELECT1__PERF_MODE2__SHIFT 0x1c
++#define SPI_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x000003FFL
++#define SPI_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0x000FFC00L
++#define SPI_PERFCOUNTER0_SELECT1__PERF_MODE3_MASK 0x0F000000L
++#define SPI_PERFCOUNTER0_SELECT1__PERF_MODE2_MASK 0xF0000000L
++//SPI_PERFCOUNTER1_SELECT1
++#define SPI_PERFCOUNTER1_SELECT1__PERF_SEL2__SHIFT 0x0
++#define SPI_PERFCOUNTER1_SELECT1__PERF_SEL3__SHIFT 0xa
++#define SPI_PERFCOUNTER1_SELECT1__PERF_MODE3__SHIFT 0x18
++#define SPI_PERFCOUNTER1_SELECT1__PERF_MODE2__SHIFT 0x1c
++#define SPI_PERFCOUNTER1_SELECT1__PERF_SEL2_MASK 0x000003FFL
++#define SPI_PERFCOUNTER1_SELECT1__PERF_SEL3_MASK 0x000FFC00L
++#define SPI_PERFCOUNTER1_SELECT1__PERF_MODE3_MASK 0x0F000000L
++#define SPI_PERFCOUNTER1_SELECT1__PERF_MODE2_MASK 0xF0000000L
++//SPI_PERFCOUNTER2_SELECT1
++#define SPI_PERFCOUNTER2_SELECT1__PERF_SEL2__SHIFT 0x0
++#define SPI_PERFCOUNTER2_SELECT1__PERF_SEL3__SHIFT 0xa
++#define SPI_PERFCOUNTER2_SELECT1__PERF_MODE3__SHIFT 0x18
++#define SPI_PERFCOUNTER2_SELECT1__PERF_MODE2__SHIFT 0x1c
++#define SPI_PERFCOUNTER2_SELECT1__PERF_SEL2_MASK 0x000003FFL
++#define SPI_PERFCOUNTER2_SELECT1__PERF_SEL3_MASK 0x000FFC00L
++#define SPI_PERFCOUNTER2_SELECT1__PERF_MODE3_MASK 0x0F000000L
++#define SPI_PERFCOUNTER2_SELECT1__PERF_MODE2_MASK 0xF0000000L
++//SPI_PERFCOUNTER3_SELECT1
++#define SPI_PERFCOUNTER3_SELECT1__PERF_SEL2__SHIFT 0x0
++#define SPI_PERFCOUNTER3_SELECT1__PERF_SEL3__SHIFT 0xa
++#define SPI_PERFCOUNTER3_SELECT1__PERF_MODE3__SHIFT 0x18
++#define SPI_PERFCOUNTER3_SELECT1__PERF_MODE2__SHIFT 0x1c
++#define SPI_PERFCOUNTER3_SELECT1__PERF_SEL2_MASK 0x000003FFL
++#define SPI_PERFCOUNTER3_SELECT1__PERF_SEL3_MASK 0x000FFC00L
++#define SPI_PERFCOUNTER3_SELECT1__PERF_MODE3_MASK 0x0F000000L
++#define SPI_PERFCOUNTER3_SELECT1__PERF_MODE2_MASK 0xF0000000L
++//SPI_PERFCOUNTER4_SELECT
++#define SPI_PERFCOUNTER4_SELECT__PERF_SEL__SHIFT 0x0
++#define SPI_PERFCOUNTER4_SELECT__PERF_SEL_MASK 0x000000FFL
++//SPI_PERFCOUNTER5_SELECT
++#define SPI_PERFCOUNTER5_SELECT__PERF_SEL__SHIFT 0x0
++#define SPI_PERFCOUNTER5_SELECT__PERF_SEL_MASK 0x000000FFL
++//SPI_PERFCOUNTER_BINS
++#define SPI_PERFCOUNTER_BINS__BIN0_MIN__SHIFT 0x0
++#define SPI_PERFCOUNTER_BINS__BIN0_MAX__SHIFT 0x4
++#define SPI_PERFCOUNTER_BINS__BIN1_MIN__SHIFT 0x8
++#define SPI_PERFCOUNTER_BINS__BIN1_MAX__SHIFT 0xc
++#define SPI_PERFCOUNTER_BINS__BIN2_MIN__SHIFT 0x10
++#define SPI_PERFCOUNTER_BINS__BIN2_MAX__SHIFT 0x14
++#define SPI_PERFCOUNTER_BINS__BIN3_MIN__SHIFT 0x18
++#define SPI_PERFCOUNTER_BINS__BIN3_MAX__SHIFT 0x1c
++#define SPI_PERFCOUNTER_BINS__BIN0_MIN_MASK 0x0000000FL
++#define SPI_PERFCOUNTER_BINS__BIN0_MAX_MASK 0x000000F0L
++#define SPI_PERFCOUNTER_BINS__BIN1_MIN_MASK 0x00000F00L
++#define SPI_PERFCOUNTER_BINS__BIN1_MAX_MASK 0x0000F000L
++#define SPI_PERFCOUNTER_BINS__BIN2_MIN_MASK 0x000F0000L
++#define SPI_PERFCOUNTER_BINS__BIN2_MAX_MASK 0x00F00000L
++#define SPI_PERFCOUNTER_BINS__BIN3_MIN_MASK 0x0F000000L
++#define SPI_PERFCOUNTER_BINS__BIN3_MAX_MASK 0xF0000000L
++//SQ_PERFCOUNTER0_SELECT
++#define SQ_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
++#define SQ_PERFCOUNTER0_SELECT__SQC_BANK_MASK__SHIFT 0xc
++#define SQ_PERFCOUNTER0_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
++#define SQ_PERFCOUNTER0_SELECT__SPM_MODE__SHIFT 0x14
++#define SQ_PERFCOUNTER0_SELECT__SIMD_MASK__SHIFT 0x18
++#define SQ_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
++#define SQ_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x000001FFL
++#define SQ_PERFCOUNTER0_SELECT__SQC_BANK_MASK_MASK 0x0000F000L
++#define SQ_PERFCOUNTER0_SELECT__SQC_CLIENT_MASK_MASK 0x000F0000L
++#define SQ_PERFCOUNTER0_SELECT__SPM_MODE_MASK 0x00F00000L
++#define SQ_PERFCOUNTER0_SELECT__SIMD_MASK_MASK 0x0F000000L
++#define SQ_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xF0000000L
++//SQ_PERFCOUNTER1_SELECT
++#define SQ_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
++#define SQ_PERFCOUNTER1_SELECT__SQC_BANK_MASK__SHIFT 0xc
++#define SQ_PERFCOUNTER1_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
++#define SQ_PERFCOUNTER1_SELECT__SPM_MODE__SHIFT 0x14
++#define SQ_PERFCOUNTER1_SELECT__SIMD_MASK__SHIFT 0x18
++#define SQ_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
++#define SQ_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x000001FFL
++#define SQ_PERFCOUNTER1_SELECT__SQC_BANK_MASK_MASK 0x0000F000L
++#define SQ_PERFCOUNTER1_SELECT__SQC_CLIENT_MASK_MASK 0x000F0000L
++#define SQ_PERFCOUNTER1_SELECT__SPM_MODE_MASK 0x00F00000L
++#define SQ_PERFCOUNTER1_SELECT__SIMD_MASK_MASK 0x0F000000L
++#define SQ_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xF0000000L
++//SQ_PERFCOUNTER2_SELECT
++#define SQ_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
++#define SQ_PERFCOUNTER2_SELECT__SQC_BANK_MASK__SHIFT 0xc
++#define SQ_PERFCOUNTER2_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
++#define SQ_PERFCOUNTER2_SELECT__SPM_MODE__SHIFT 0x14
++#define SQ_PERFCOUNTER2_SELECT__SIMD_MASK__SHIFT 0x18
++#define SQ_PERFCOUNTER2_SELECT__PERF_MODE__SHIFT 0x1c
++#define SQ_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0x000001FFL
++#define SQ_PERFCOUNTER2_SELECT__SQC_BANK_MASK_MASK 0x0000F000L
++#define SQ_PERFCOUNTER2_SELECT__SQC_CLIENT_MASK_MASK 0x000F0000L
++#define SQ_PERFCOUNTER2_SELECT__SPM_MODE_MASK 0x00F00000L
++#define SQ_PERFCOUNTER2_SELECT__SIMD_MASK_MASK 0x0F000000L
++#define SQ_PERFCOUNTER2_SELECT__PERF_MODE_MASK 0xF0000000L
++//SQ_PERFCOUNTER3_SELECT
++#define SQ_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
++#define SQ_PERFCOUNTER3_SELECT__SQC_BANK_MASK__SHIFT 0xc
++#define SQ_PERFCOUNTER3_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
++#define SQ_PERFCOUNTER3_SELECT__SPM_MODE__SHIFT 0x14
++#define SQ_PERFCOUNTER3_SELECT__SIMD_MASK__SHIFT 0x18
++#define SQ_PERFCOUNTER3_SELECT__PERF_MODE__SHIFT 0x1c
++#define SQ_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0x000001FFL
++#define SQ_PERFCOUNTER3_SELECT__SQC_BANK_MASK_MASK 0x0000F000L
++#define SQ_PERFCOUNTER3_SELECT__SQC_CLIENT_MASK_MASK 0x000F0000L
++#define SQ_PERFCOUNTER3_SELECT__SPM_MODE_MASK 0x00F00000L
++#define SQ_PERFCOUNTER3_SELECT__SIMD_MASK_MASK 0x0F000000L
++#define SQ_PERFCOUNTER3_SELECT__PERF_MODE_MASK 0xF0000000L
++//SQ_PERFCOUNTER4_SELECT
++#define SQ_PERFCOUNTER4_SELECT__PERF_SEL__SHIFT 0x0
++#define SQ_PERFCOUNTER4_SELECT__SQC_BANK_MASK__SHIFT 0xc
++#define SQ_PERFCOUNTER4_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
++#define SQ_PERFCOUNTER4_SELECT__SPM_MODE__SHIFT 0x14
++#define SQ_PERFCOUNTER4_SELECT__SIMD_MASK__SHIFT 0x18
++#define SQ_PERFCOUNTER4_SELECT__PERF_MODE__SHIFT 0x1c
++#define SQ_PERFCOUNTER4_SELECT__PERF_SEL_MASK 0x000001FFL
++#define SQ_PERFCOUNTER4_SELECT__SQC_BANK_MASK_MASK 0x0000F000L
++#define SQ_PERFCOUNTER4_SELECT__SQC_CLIENT_MASK_MASK 0x000F0000L
++#define SQ_PERFCOUNTER4_SELECT__SPM_MODE_MASK 0x00F00000L
++#define SQ_PERFCOUNTER4_SELECT__SIMD_MASK_MASK 0x0F000000L
++#define SQ_PERFCOUNTER4_SELECT__PERF_MODE_MASK 0xF0000000L
++//SQ_PERFCOUNTER5_SELECT
++#define SQ_PERFCOUNTER5_SELECT__PERF_SEL__SHIFT 0x0
++#define SQ_PERFCOUNTER5_SELECT__SQC_BANK_MASK__SHIFT 0xc
++#define SQ_PERFCOUNTER5_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
++#define SQ_PERFCOUNTER5_SELECT__SPM_MODE__SHIFT 0x14
++#define SQ_PERFCOUNTER5_SELECT__SIMD_MASK__SHIFT 0x18
++#define SQ_PERFCOUNTER5_SELECT__PERF_MODE__SHIFT 0x1c
++#define SQ_PERFCOUNTER5_SELECT__PERF_SEL_MASK 0x000001FFL
++#define SQ_PERFCOUNTER5_SELECT__SQC_BANK_MASK_MASK 0x0000F000L
++#define SQ_PERFCOUNTER5_SELECT__SQC_CLIENT_MASK_MASK 0x000F0000L
++#define SQ_PERFCOUNTER5_SELECT__SPM_MODE_MASK 0x00F00000L
++#define SQ_PERFCOUNTER5_SELECT__SIMD_MASK_MASK 0x0F000000L
++#define SQ_PERFCOUNTER5_SELECT__PERF_MODE_MASK 0xF0000000L
++//SQ_PERFCOUNTER6_SELECT
++#define SQ_PERFCOUNTER6_SELECT__PERF_SEL__SHIFT 0x0
++#define SQ_PERFCOUNTER6_SELECT__SQC_BANK_MASK__SHIFT 0xc
++#define SQ_PERFCOUNTER6_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
++#define SQ_PERFCOUNTER6_SELECT__SPM_MODE__SHIFT 0x14
++#define SQ_PERFCOUNTER6_SELECT__SIMD_MASK__SHIFT 0x18
++#define SQ_PERFCOUNTER6_SELECT__PERF_MODE__SHIFT 0x1c
++#define SQ_PERFCOUNTER6_SELECT__PERF_SEL_MASK 0x000001FFL
++#define SQ_PERFCOUNTER6_SELECT__SQC_BANK_MASK_MASK 0x0000F000L
++#define SQ_PERFCOUNTER6_SELECT__SQC_CLIENT_MASK_MASK 0x000F0000L
++#define SQ_PERFCOUNTER6_SELECT__SPM_MODE_MASK 0x00F00000L
++#define SQ_PERFCOUNTER6_SELECT__SIMD_MASK_MASK 0x0F000000L
++#define SQ_PERFCOUNTER6_SELECT__PERF_MODE_MASK 0xF0000000L
++//SQ_PERFCOUNTER7_SELECT
++#define SQ_PERFCOUNTER7_SELECT__PERF_SEL__SHIFT 0x0
++#define SQ_PERFCOUNTER7_SELECT__SQC_BANK_MASK__SHIFT 0xc
++#define SQ_PERFCOUNTER7_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
++#define SQ_PERFCOUNTER7_SELECT__SPM_MODE__SHIFT 0x14
++#define SQ_PERFCOUNTER7_SELECT__SIMD_MASK__SHIFT 0x18
++#define SQ_PERFCOUNTER7_SELECT__PERF_MODE__SHIFT 0x1c
++#define SQ_PERFCOUNTER7_SELECT__PERF_SEL_MASK 0x000001FFL
++#define SQ_PERFCOUNTER7_SELECT__SQC_BANK_MASK_MASK 0x0000F000L
++#define SQ_PERFCOUNTER7_SELECT__SQC_CLIENT_MASK_MASK 0x000F0000L
++#define SQ_PERFCOUNTER7_SELECT__SPM_MODE_MASK 0x00F00000L
++#define SQ_PERFCOUNTER7_SELECT__SIMD_MASK_MASK 0x0F000000L
++#define SQ_PERFCOUNTER7_SELECT__PERF_MODE_MASK 0xF0000000L
++//SQ_PERFCOUNTER8_SELECT
++#define SQ_PERFCOUNTER8_SELECT__PERF_SEL__SHIFT 0x0
++#define SQ_PERFCOUNTER8_SELECT__SQC_BANK_MASK__SHIFT 0xc
++#define SQ_PERFCOUNTER8_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
++#define SQ_PERFCOUNTER8_SELECT__SPM_MODE__SHIFT 0x14
++#define SQ_PERFCOUNTER8_SELECT__SIMD_MASK__SHIFT 0x18
++#define SQ_PERFCOUNTER8_SELECT__PERF_MODE__SHIFT 0x1c
++#define SQ_PERFCOUNTER8_SELECT__PERF_SEL_MASK 0x000001FFL
++#define SQ_PERFCOUNTER8_SELECT__SQC_BANK_MASK_MASK 0x0000F000L
++#define SQ_PERFCOUNTER8_SELECT__SQC_CLIENT_MASK_MASK 0x000F0000L
++#define SQ_PERFCOUNTER8_SELECT__SPM_MODE_MASK 0x00F00000L
++#define SQ_PERFCOUNTER8_SELECT__SIMD_MASK_MASK 0x0F000000L
++#define SQ_PERFCOUNTER8_SELECT__PERF_MODE_MASK 0xF0000000L
++//SQ_PERFCOUNTER9_SELECT
++#define SQ_PERFCOUNTER9_SELECT__PERF_SEL__SHIFT 0x0
++#define SQ_PERFCOUNTER9_SELECT__SQC_BANK_MASK__SHIFT 0xc
++#define SQ_PERFCOUNTER9_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
++#define SQ_PERFCOUNTER9_SELECT__SPM_MODE__SHIFT 0x14
++#define SQ_PERFCOUNTER9_SELECT__SIMD_MASK__SHIFT 0x18
++#define SQ_PERFCOUNTER9_SELECT__PERF_MODE__SHIFT 0x1c
++#define SQ_PERFCOUNTER9_SELECT__PERF_SEL_MASK 0x000001FFL
++#define SQ_PERFCOUNTER9_SELECT__SQC_BANK_MASK_MASK 0x0000F000L
++#define SQ_PERFCOUNTER9_SELECT__SQC_CLIENT_MASK_MASK 0x000F0000L
++#define SQ_PERFCOUNTER9_SELECT__SPM_MODE_MASK 0x00F00000L
++#define SQ_PERFCOUNTER9_SELECT__SIMD_MASK_MASK 0x0F000000L
++#define SQ_PERFCOUNTER9_SELECT__PERF_MODE_MASK 0xF0000000L
++//SQ_PERFCOUNTER10_SELECT
++#define SQ_PERFCOUNTER10_SELECT__PERF_SEL__SHIFT 0x0
++#define SQ_PERFCOUNTER10_SELECT__SQC_BANK_MASK__SHIFT 0xc
++#define SQ_PERFCOUNTER10_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
++#define SQ_PERFCOUNTER10_SELECT__SPM_MODE__SHIFT 0x14
++#define SQ_PERFCOUNTER10_SELECT__SIMD_MASK__SHIFT 0x18
++#define SQ_PERFCOUNTER10_SELECT__PERF_MODE__SHIFT 0x1c
++#define SQ_PERFCOUNTER10_SELECT__PERF_SEL_MASK 0x000001FFL
++#define SQ_PERFCOUNTER10_SELECT__SQC_BANK_MASK_MASK 0x0000F000L
++#define SQ_PERFCOUNTER10_SELECT__SQC_CLIENT_MASK_MASK 0x000F0000L
++#define SQ_PERFCOUNTER10_SELECT__SPM_MODE_MASK 0x00F00000L
++#define SQ_PERFCOUNTER10_SELECT__SIMD_MASK_MASK 0x0F000000L
++#define SQ_PERFCOUNTER10_SELECT__PERF_MODE_MASK 0xF0000000L
++//SQ_PERFCOUNTER11_SELECT
++#define SQ_PERFCOUNTER11_SELECT__PERF_SEL__SHIFT 0x0
++#define SQ_PERFCOUNTER11_SELECT__SQC_BANK_MASK__SHIFT 0xc
++#define SQ_PERFCOUNTER11_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
++#define SQ_PERFCOUNTER11_SELECT__SPM_MODE__SHIFT 0x14
++#define SQ_PERFCOUNTER11_SELECT__SIMD_MASK__SHIFT 0x18
++#define SQ_PERFCOUNTER11_SELECT__PERF_MODE__SHIFT 0x1c
++#define SQ_PERFCOUNTER11_SELECT__PERF_SEL_MASK 0x000001FFL
++#define SQ_PERFCOUNTER11_SELECT__SQC_BANK_MASK_MASK 0x0000F000L
++#define SQ_PERFCOUNTER11_SELECT__SQC_CLIENT_MASK_MASK 0x000F0000L
++#define SQ_PERFCOUNTER11_SELECT__SPM_MODE_MASK 0x00F00000L
++#define SQ_PERFCOUNTER11_SELECT__SIMD_MASK_MASK 0x0F000000L
++#define SQ_PERFCOUNTER11_SELECT__PERF_MODE_MASK 0xF0000000L
++//SQ_PERFCOUNTER12_SELECT
++#define SQ_PERFCOUNTER12_SELECT__PERF_SEL__SHIFT 0x0
++#define SQ_PERFCOUNTER12_SELECT__SQC_BANK_MASK__SHIFT 0xc
++#define SQ_PERFCOUNTER12_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
++#define SQ_PERFCOUNTER12_SELECT__SPM_MODE__SHIFT 0x14
++#define SQ_PERFCOUNTER12_SELECT__SIMD_MASK__SHIFT 0x18
++#define SQ_PERFCOUNTER12_SELECT__PERF_MODE__SHIFT 0x1c
++#define SQ_PERFCOUNTER12_SELECT__PERF_SEL_MASK 0x000001FFL
++#define SQ_PERFCOUNTER12_SELECT__SQC_BANK_MASK_MASK 0x0000F000L
++#define SQ_PERFCOUNTER12_SELECT__SQC_CLIENT_MASK_MASK 0x000F0000L
++#define SQ_PERFCOUNTER12_SELECT__SPM_MODE_MASK 0x00F00000L
++#define SQ_PERFCOUNTER12_SELECT__SIMD_MASK_MASK 0x0F000000L
++#define SQ_PERFCOUNTER12_SELECT__PERF_MODE_MASK 0xF0000000L
++//SQ_PERFCOUNTER13_SELECT
++#define SQ_PERFCOUNTER13_SELECT__PERF_SEL__SHIFT 0x0
++#define SQ_PERFCOUNTER13_SELECT__SQC_BANK_MASK__SHIFT 0xc
++#define SQ_PERFCOUNTER13_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
++#define SQ_PERFCOUNTER13_SELECT__SPM_MODE__SHIFT 0x14
++#define SQ_PERFCOUNTER13_SELECT__SIMD_MASK__SHIFT 0x18
++#define SQ_PERFCOUNTER13_SELECT__PERF_MODE__SHIFT 0x1c
++#define SQ_PERFCOUNTER13_SELECT__PERF_SEL_MASK 0x000001FFL
++#define SQ_PERFCOUNTER13_SELECT__SQC_BANK_MASK_MASK 0x0000F000L
++#define SQ_PERFCOUNTER13_SELECT__SQC_CLIENT_MASK_MASK 0x000F0000L
++#define SQ_PERFCOUNTER13_SELECT__SPM_MODE_MASK 0x00F00000L
++#define SQ_PERFCOUNTER13_SELECT__SIMD_MASK_MASK 0x0F000000L
++#define SQ_PERFCOUNTER13_SELECT__PERF_MODE_MASK 0xF0000000L
++//SQ_PERFCOUNTER14_SELECT
++#define SQ_PERFCOUNTER14_SELECT__PERF_SEL__SHIFT 0x0
++#define SQ_PERFCOUNTER14_SELECT__SQC_BANK_MASK__SHIFT 0xc
++#define SQ_PERFCOUNTER14_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
++#define SQ_PERFCOUNTER14_SELECT__SPM_MODE__SHIFT 0x14
++#define SQ_PERFCOUNTER14_SELECT__SIMD_MASK__SHIFT 0x18
++#define SQ_PERFCOUNTER14_SELECT__PERF_MODE__SHIFT 0x1c
++#define SQ_PERFCOUNTER14_SELECT__PERF_SEL_MASK 0x000001FFL
++#define SQ_PERFCOUNTER14_SELECT__SQC_BANK_MASK_MASK 0x0000F000L
++#define SQ_PERFCOUNTER14_SELECT__SQC_CLIENT_MASK_MASK 0x000F0000L
++#define SQ_PERFCOUNTER14_SELECT__SPM_MODE_MASK 0x00F00000L
++#define SQ_PERFCOUNTER14_SELECT__SIMD_MASK_MASK 0x0F000000L
++#define SQ_PERFCOUNTER14_SELECT__PERF_MODE_MASK 0xF0000000L
++//SQ_PERFCOUNTER15_SELECT
++#define SQ_PERFCOUNTER15_SELECT__PERF_SEL__SHIFT 0x0
++#define SQ_PERFCOUNTER15_SELECT__SQC_BANK_MASK__SHIFT 0xc
++#define SQ_PERFCOUNTER15_SELECT__SQC_CLIENT_MASK__SHIFT 0x10
++#define SQ_PERFCOUNTER15_SELECT__SPM_MODE__SHIFT 0x14
++#define SQ_PERFCOUNTER15_SELECT__SIMD_MASK__SHIFT 0x18
++#define SQ_PERFCOUNTER15_SELECT__PERF_MODE__SHIFT 0x1c
++#define SQ_PERFCOUNTER15_SELECT__PERF_SEL_MASK 0x000001FFL
++#define SQ_PERFCOUNTER15_SELECT__SQC_BANK_MASK_MASK 0x0000F000L
++#define SQ_PERFCOUNTER15_SELECT__SQC_CLIENT_MASK_MASK 0x000F0000L
++#define SQ_PERFCOUNTER15_SELECT__SPM_MODE_MASK 0x00F00000L
++#define SQ_PERFCOUNTER15_SELECT__SIMD_MASK_MASK 0x0F000000L
++#define SQ_PERFCOUNTER15_SELECT__PERF_MODE_MASK 0xF0000000L
++//SQ_PERFCOUNTER_CTRL
++#define SQ_PERFCOUNTER_CTRL__PS_EN__SHIFT 0x0
++#define SQ_PERFCOUNTER_CTRL__VS_EN__SHIFT 0x1
++#define SQ_PERFCOUNTER_CTRL__GS_EN__SHIFT 0x2
++#define SQ_PERFCOUNTER_CTRL__ES_EN__SHIFT 0x3
++#define SQ_PERFCOUNTER_CTRL__HS_EN__SHIFT 0x4
++#define SQ_PERFCOUNTER_CTRL__LS_EN__SHIFT 0x5
++#define SQ_PERFCOUNTER_CTRL__CS_EN__SHIFT 0x6
++#define SQ_PERFCOUNTER_CTRL__CNTR_RATE__SHIFT 0x8
++#define SQ_PERFCOUNTER_CTRL__DISABLE_FLUSH__SHIFT 0xd
++#define SQ_PERFCOUNTER_CTRL__PS_EN_MASK 0x00000001L
++#define SQ_PERFCOUNTER_CTRL__VS_EN_MASK 0x00000002L
++#define SQ_PERFCOUNTER_CTRL__GS_EN_MASK 0x00000004L
++#define SQ_PERFCOUNTER_CTRL__ES_EN_MASK 0x00000008L
++#define SQ_PERFCOUNTER_CTRL__HS_EN_MASK 0x00000010L
++#define SQ_PERFCOUNTER_CTRL__LS_EN_MASK 0x00000020L
++#define SQ_PERFCOUNTER_CTRL__CS_EN_MASK 0x00000040L
++#define SQ_PERFCOUNTER_CTRL__CNTR_RATE_MASK 0x00001F00L
++#define SQ_PERFCOUNTER_CTRL__DISABLE_FLUSH_MASK 0x00002000L
++//SQ_PERFCOUNTER_MASK
++#define SQ_PERFCOUNTER_MASK__SH0_MASK__SHIFT 0x0
++#define SQ_PERFCOUNTER_MASK__SH1_MASK__SHIFT 0x10
++#define SQ_PERFCOUNTER_MASK__SH0_MASK_MASK 0x0000FFFFL
++#define SQ_PERFCOUNTER_MASK__SH1_MASK_MASK 0xFFFF0000L
++//SQ_PERFCOUNTER_CTRL2
++#define SQ_PERFCOUNTER_CTRL2__FORCE_EN__SHIFT 0x0
++#define SQ_PERFCOUNTER_CTRL2__FORCE_EN_MASK 0x00000001L
++//SX_PERFCOUNTER0_SELECT
++#define SX_PERFCOUNTER0_SELECT__PERFCOUNTER_SELECT__SHIFT 0x0
++#define SX_PERFCOUNTER0_SELECT__PERFCOUNTER_SELECT1__SHIFT 0xa
++#define SX_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
++#define SX_PERFCOUNTER0_SELECT__PERFCOUNTER_SELECT_MASK 0x000003FFL
++#define SX_PERFCOUNTER0_SELECT__PERFCOUNTER_SELECT1_MASK 0x000FFC00L
++#define SX_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0x00F00000L
++//SX_PERFCOUNTER1_SELECT
++#define SX_PERFCOUNTER1_SELECT__PERFCOUNTER_SELECT__SHIFT 0x0
++#define SX_PERFCOUNTER1_SELECT__PERFCOUNTER_SELECT1__SHIFT 0xa
++#define SX_PERFCOUNTER1_SELECT__CNTR_MODE__SHIFT 0x14
++#define SX_PERFCOUNTER1_SELECT__PERFCOUNTER_SELECT_MASK 0x000003FFL
++#define SX_PERFCOUNTER1_SELECT__PERFCOUNTER_SELECT1_MASK 0x000FFC00L
++#define SX_PERFCOUNTER1_SELECT__CNTR_MODE_MASK 0x00F00000L
++//SX_PERFCOUNTER2_SELECT
++#define SX_PERFCOUNTER2_SELECT__PERFCOUNTER_SELECT__SHIFT 0x0
++#define SX_PERFCOUNTER2_SELECT__PERFCOUNTER_SELECT1__SHIFT 0xa
++#define SX_PERFCOUNTER2_SELECT__CNTR_MODE__SHIFT 0x14
++#define SX_PERFCOUNTER2_SELECT__PERFCOUNTER_SELECT_MASK 0x000003FFL
++#define SX_PERFCOUNTER2_SELECT__PERFCOUNTER_SELECT1_MASK 0x000FFC00L
++#define SX_PERFCOUNTER2_SELECT__CNTR_MODE_MASK 0x00F00000L
++//SX_PERFCOUNTER3_SELECT
++#define SX_PERFCOUNTER3_SELECT__PERFCOUNTER_SELECT__SHIFT 0x0
++#define SX_PERFCOUNTER3_SELECT__PERFCOUNTER_SELECT1__SHIFT 0xa
++#define SX_PERFCOUNTER3_SELECT__CNTR_MODE__SHIFT 0x14
++#define SX_PERFCOUNTER3_SELECT__PERFCOUNTER_SELECT_MASK 0x000003FFL
++#define SX_PERFCOUNTER3_SELECT__PERFCOUNTER_SELECT1_MASK 0x000FFC00L
++#define SX_PERFCOUNTER3_SELECT__CNTR_MODE_MASK 0x00F00000L
++//SX_PERFCOUNTER0_SELECT1
++#define SX_PERFCOUNTER0_SELECT1__PERFCOUNTER_SELECT2__SHIFT 0x0
++#define SX_PERFCOUNTER0_SELECT1__PERFCOUNTER_SELECT3__SHIFT 0xa
++#define SX_PERFCOUNTER0_SELECT1__PERFCOUNTER_SELECT2_MASK 0x000003FFL
++#define SX_PERFCOUNTER0_SELECT1__PERFCOUNTER_SELECT3_MASK 0x000FFC00L
++//SX_PERFCOUNTER1_SELECT1
++#define SX_PERFCOUNTER1_SELECT1__PERFCOUNTER_SELECT2__SHIFT 0x0
++#define SX_PERFCOUNTER1_SELECT1__PERFCOUNTER_SELECT3__SHIFT 0xa
++#define SX_PERFCOUNTER1_SELECT1__PERFCOUNTER_SELECT2_MASK 0x000003FFL
++#define SX_PERFCOUNTER1_SELECT1__PERFCOUNTER_SELECT3_MASK 0x000FFC00L
++//GDS_PERFCOUNTER0_SELECT
++#define GDS_PERFCOUNTER0_SELECT__PERFCOUNTER_SELECT__SHIFT 0x0
++#define GDS_PERFCOUNTER0_SELECT__PERFCOUNTER_SELECT1__SHIFT 0xa
++#define GDS_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
++#define GDS_PERFCOUNTER0_SELECT__PERFCOUNTER_SELECT_MASK 0x000003FFL
++#define GDS_PERFCOUNTER0_SELECT__PERFCOUNTER_SELECT1_MASK 0x000FFC00L
++#define GDS_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0x00F00000L
++//GDS_PERFCOUNTER1_SELECT
++#define GDS_PERFCOUNTER1_SELECT__PERFCOUNTER_SELECT__SHIFT 0x0
++#define GDS_PERFCOUNTER1_SELECT__PERFCOUNTER_SELECT1__SHIFT 0xa
++#define GDS_PERFCOUNTER1_SELECT__CNTR_MODE__SHIFT 0x14
++#define GDS_PERFCOUNTER1_SELECT__PERFCOUNTER_SELECT_MASK 0x000003FFL
++#define GDS_PERFCOUNTER1_SELECT__PERFCOUNTER_SELECT1_MASK 0x000FFC00L
++#define GDS_PERFCOUNTER1_SELECT__CNTR_MODE_MASK 0x00F00000L
++//GDS_PERFCOUNTER2_SELECT
++#define GDS_PERFCOUNTER2_SELECT__PERFCOUNTER_SELECT__SHIFT 0x0
++#define GDS_PERFCOUNTER2_SELECT__PERFCOUNTER_SELECT1__SHIFT 0xa
++#define GDS_PERFCOUNTER2_SELECT__CNTR_MODE__SHIFT 0x14
++#define GDS_PERFCOUNTER2_SELECT__PERFCOUNTER_SELECT_MASK 0x000003FFL
++#define GDS_PERFCOUNTER2_SELECT__PERFCOUNTER_SELECT1_MASK 0x000FFC00L
++#define GDS_PERFCOUNTER2_SELECT__CNTR_MODE_MASK 0x00F00000L
++//GDS_PERFCOUNTER3_SELECT
++#define GDS_PERFCOUNTER3_SELECT__PERFCOUNTER_SELECT__SHIFT 0x0
++#define GDS_PERFCOUNTER3_SELECT__PERFCOUNTER_SELECT1__SHIFT 0xa
++#define GDS_PERFCOUNTER3_SELECT__CNTR_MODE__SHIFT 0x14
++#define GDS_PERFCOUNTER3_SELECT__PERFCOUNTER_SELECT_MASK 0x000003FFL
++#define GDS_PERFCOUNTER3_SELECT__PERFCOUNTER_SELECT1_MASK 0x000FFC00L
++#define GDS_PERFCOUNTER3_SELECT__CNTR_MODE_MASK 0x00F00000L
++//GDS_PERFCOUNTER0_SELECT1
++#define GDS_PERFCOUNTER0_SELECT1__PERFCOUNTER_SELECT2__SHIFT 0x0
++#define GDS_PERFCOUNTER0_SELECT1__PERFCOUNTER_SELECT3__SHIFT 0xa
++#define GDS_PERFCOUNTER0_SELECT1__PERFCOUNTER_SELECT2_MASK 0x000003FFL
++#define GDS_PERFCOUNTER0_SELECT1__PERFCOUNTER_SELECT3_MASK 0x000FFC00L
++//TA_PERFCOUNTER0_SELECT
++#define TA_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
++#define TA_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
++#define TA_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
++#define TA_PERFCOUNTER0_SELECT__PERF_MODE1__SHIFT 0x18
++#define TA_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
++#define TA_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x000000FFL
++#define TA_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0x0003FC00L
++#define TA_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0x00F00000L
++#define TA_PERFCOUNTER0_SELECT__PERF_MODE1_MASK 0x0F000000L
++#define TA_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xF0000000L
++//TA_PERFCOUNTER0_SELECT1
++#define TA_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
++#define TA_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
++#define TA_PERFCOUNTER0_SELECT1__PERF_MODE3__SHIFT 0x18
++#define TA_PERFCOUNTER0_SELECT1__PERF_MODE2__SHIFT 0x1c
++#define TA_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x000000FFL
++#define TA_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0x0003FC00L
++#define TA_PERFCOUNTER0_SELECT1__PERF_MODE3_MASK 0x0F000000L
++#define TA_PERFCOUNTER0_SELECT1__PERF_MODE2_MASK 0xF0000000L
++//TA_PERFCOUNTER1_SELECT
++#define TA_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
++#define TA_PERFCOUNTER1_SELECT__PERF_SEL1__SHIFT 0xa
++#define TA_PERFCOUNTER1_SELECT__CNTR_MODE__SHIFT 0x14
++#define TA_PERFCOUNTER1_SELECT__PERF_MODE1__SHIFT 0x18
++#define TA_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
++#define TA_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x000000FFL
++#define TA_PERFCOUNTER1_SELECT__PERF_SEL1_MASK 0x0003FC00L
++#define TA_PERFCOUNTER1_SELECT__CNTR_MODE_MASK 0x00F00000L
++#define TA_PERFCOUNTER1_SELECT__PERF_MODE1_MASK 0x0F000000L
++#define TA_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xF0000000L
++//TD_PERFCOUNTER0_SELECT
++#define TD_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
++#define TD_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
++#define TD_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
++#define TD_PERFCOUNTER0_SELECT__PERF_MODE1__SHIFT 0x18
++#define TD_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
++#define TD_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x000000FFL
++#define TD_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0x0003FC00L
++#define TD_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0x00F00000L
++#define TD_PERFCOUNTER0_SELECT__PERF_MODE1_MASK 0x0F000000L
++#define TD_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xF0000000L
++//TD_PERFCOUNTER0_SELECT1
++#define TD_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
++#define TD_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
++#define TD_PERFCOUNTER0_SELECT1__PERF_MODE3__SHIFT 0x18
++#define TD_PERFCOUNTER0_SELECT1__PERF_MODE2__SHIFT 0x1c
++#define TD_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x000000FFL
++#define TD_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0x0003FC00L
++#define TD_PERFCOUNTER0_SELECT1__PERF_MODE3_MASK 0x0F000000L
++#define TD_PERFCOUNTER0_SELECT1__PERF_MODE2_MASK 0xF0000000L
++//TD_PERFCOUNTER1_SELECT
++#define TD_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
++#define TD_PERFCOUNTER1_SELECT__PERF_SEL1__SHIFT 0xa
++#define TD_PERFCOUNTER1_SELECT__CNTR_MODE__SHIFT 0x14
++#define TD_PERFCOUNTER1_SELECT__PERF_MODE1__SHIFT 0x18
++#define TD_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
++#define TD_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x000000FFL
++#define TD_PERFCOUNTER1_SELECT__PERF_SEL1_MASK 0x0003FC00L
++#define TD_PERFCOUNTER1_SELECT__CNTR_MODE_MASK 0x00F00000L
++#define TD_PERFCOUNTER1_SELECT__PERF_MODE1_MASK 0x0F000000L
++#define TD_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xF0000000L
++//TCP_PERFCOUNTER0_SELECT
++#define TCP_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
++#define TCP_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
++#define TCP_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
++#define TCP_PERFCOUNTER0_SELECT__PERF_MODE1__SHIFT 0x18
++#define TCP_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
++#define TCP_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x000003FFL
++#define TCP_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0x000FFC00L
++#define TCP_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0x00F00000L
++#define TCP_PERFCOUNTER0_SELECT__PERF_MODE1_MASK 0x0F000000L
++#define TCP_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xF0000000L
++//TCP_PERFCOUNTER0_SELECT1
++#define TCP_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
++#define TCP_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
++#define TCP_PERFCOUNTER0_SELECT1__PERF_MODE3__SHIFT 0x18
++#define TCP_PERFCOUNTER0_SELECT1__PERF_MODE2__SHIFT 0x1c
++#define TCP_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x000003FFL
++#define TCP_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0x000FFC00L
++#define TCP_PERFCOUNTER0_SELECT1__PERF_MODE3_MASK 0x0F000000L
++#define TCP_PERFCOUNTER0_SELECT1__PERF_MODE2_MASK 0xF0000000L
++//TCP_PERFCOUNTER1_SELECT
++#define TCP_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
++#define TCP_PERFCOUNTER1_SELECT__PERF_SEL1__SHIFT 0xa
++#define TCP_PERFCOUNTER1_SELECT__CNTR_MODE__SHIFT 0x14
++#define TCP_PERFCOUNTER1_SELECT__PERF_MODE1__SHIFT 0x18
++#define TCP_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
++#define TCP_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x000003FFL
++#define TCP_PERFCOUNTER1_SELECT__PERF_SEL1_MASK 0x000FFC00L
++#define TCP_PERFCOUNTER1_SELECT__CNTR_MODE_MASK 0x00F00000L
++#define TCP_PERFCOUNTER1_SELECT__PERF_MODE1_MASK 0x0F000000L
++#define TCP_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xF0000000L
++//TCP_PERFCOUNTER1_SELECT1
++#define TCP_PERFCOUNTER1_SELECT1__PERF_SEL2__SHIFT 0x0
++#define TCP_PERFCOUNTER1_SELECT1__PERF_SEL3__SHIFT 0xa
++#define TCP_PERFCOUNTER1_SELECT1__PERF_MODE3__SHIFT 0x18
++#define TCP_PERFCOUNTER1_SELECT1__PERF_MODE2__SHIFT 0x1c
++#define TCP_PERFCOUNTER1_SELECT1__PERF_SEL2_MASK 0x000003FFL
++#define TCP_PERFCOUNTER1_SELECT1__PERF_SEL3_MASK 0x000FFC00L
++#define TCP_PERFCOUNTER1_SELECT1__PERF_MODE3_MASK 0x0F000000L
++#define TCP_PERFCOUNTER1_SELECT1__PERF_MODE2_MASK 0xF0000000L
++//TCP_PERFCOUNTER2_SELECT
++#define TCP_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
++#define TCP_PERFCOUNTER2_SELECT__CNTR_MODE__SHIFT 0x14
++#define TCP_PERFCOUNTER2_SELECT__PERF_MODE__SHIFT 0x1c
++#define TCP_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0x000003FFL
++#define TCP_PERFCOUNTER2_SELECT__CNTR_MODE_MASK 0x00F00000L
++#define TCP_PERFCOUNTER2_SELECT__PERF_MODE_MASK 0xF0000000L
++//TCP_PERFCOUNTER3_SELECT
++#define TCP_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
++#define TCP_PERFCOUNTER3_SELECT__CNTR_MODE__SHIFT 0x14
++#define TCP_PERFCOUNTER3_SELECT__PERF_MODE__SHIFT 0x1c
++#define TCP_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0x000003FFL
++#define TCP_PERFCOUNTER3_SELECT__CNTR_MODE_MASK 0x00F00000L
++#define TCP_PERFCOUNTER3_SELECT__PERF_MODE_MASK 0xF0000000L
++//TCC_PERFCOUNTER0_SELECT
++#define TCC_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
++#define TCC_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
++#define TCC_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
++#define TCC_PERFCOUNTER0_SELECT__PERF_MODE1__SHIFT 0x18
++#define TCC_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
++#define TCC_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x000003FFL
++#define TCC_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0x000FFC00L
++#define TCC_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0x00F00000L
++#define TCC_PERFCOUNTER0_SELECT__PERF_MODE1_MASK 0x0F000000L
++#define TCC_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xF0000000L
++//TCC_PERFCOUNTER0_SELECT1
++#define TCC_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
++#define TCC_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
++#define TCC_PERFCOUNTER0_SELECT1__PERF_MODE2__SHIFT 0x18
++#define TCC_PERFCOUNTER0_SELECT1__PERF_MODE3__SHIFT 0x1c
++#define TCC_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x000003FFL
++#define TCC_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0x000FFC00L
++#define TCC_PERFCOUNTER0_SELECT1__PERF_MODE2_MASK 0x0F000000L
++#define TCC_PERFCOUNTER0_SELECT1__PERF_MODE3_MASK 0xF0000000L
++//TCC_PERFCOUNTER1_SELECT
++#define TCC_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
++#define TCC_PERFCOUNTER1_SELECT__PERF_SEL1__SHIFT 0xa
++#define TCC_PERFCOUNTER1_SELECT__CNTR_MODE__SHIFT 0x14
++#define TCC_PERFCOUNTER1_SELECT__PERF_MODE1__SHIFT 0x18
++#define TCC_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
++#define TCC_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x000003FFL
++#define TCC_PERFCOUNTER1_SELECT__PERF_SEL1_MASK 0x000FFC00L
++#define TCC_PERFCOUNTER1_SELECT__CNTR_MODE_MASK 0x00F00000L
++#define TCC_PERFCOUNTER1_SELECT__PERF_MODE1_MASK 0x0F000000L
++#define TCC_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xF0000000L
++//TCC_PERFCOUNTER1_SELECT1
++#define TCC_PERFCOUNTER1_SELECT1__PERF_SEL2__SHIFT 0x0
++#define TCC_PERFCOUNTER1_SELECT1__PERF_SEL3__SHIFT 0xa
++#define TCC_PERFCOUNTER1_SELECT1__PERF_MODE2__SHIFT 0x18
++#define TCC_PERFCOUNTER1_SELECT1__PERF_MODE3__SHIFT 0x1c
++#define TCC_PERFCOUNTER1_SELECT1__PERF_SEL2_MASK 0x000003FFL
++#define TCC_PERFCOUNTER1_SELECT1__PERF_SEL3_MASK 0x000FFC00L
++#define TCC_PERFCOUNTER1_SELECT1__PERF_MODE2_MASK 0x0F000000L
++#define TCC_PERFCOUNTER1_SELECT1__PERF_MODE3_MASK 0xF0000000L
++//TCC_PERFCOUNTER2_SELECT
++#define TCC_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
++#define TCC_PERFCOUNTER2_SELECT__CNTR_MODE__SHIFT 0x14
++#define TCC_PERFCOUNTER2_SELECT__PERF_MODE__SHIFT 0x1c
++#define TCC_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0x000003FFL
++#define TCC_PERFCOUNTER2_SELECT__CNTR_MODE_MASK 0x00F00000L
++#define TCC_PERFCOUNTER2_SELECT__PERF_MODE_MASK 0xF0000000L
++//TCC_PERFCOUNTER3_SELECT
++#define TCC_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
++#define TCC_PERFCOUNTER3_SELECT__CNTR_MODE__SHIFT 0x14
++#define TCC_PERFCOUNTER3_SELECT__PERF_MODE__SHIFT 0x1c
++#define TCC_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0x000003FFL
++#define TCC_PERFCOUNTER3_SELECT__CNTR_MODE_MASK 0x00F00000L
++#define TCC_PERFCOUNTER3_SELECT__PERF_MODE_MASK 0xF0000000L
++//TCA_PERFCOUNTER0_SELECT
++#define TCA_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
++#define TCA_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
++#define TCA_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
++#define TCA_PERFCOUNTER0_SELECT__PERF_MODE1__SHIFT 0x18
++#define TCA_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
++#define TCA_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x000003FFL
++#define TCA_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0x000FFC00L
++#define TCA_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0x00F00000L
++#define TCA_PERFCOUNTER0_SELECT__PERF_MODE1_MASK 0x0F000000L
++#define TCA_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xF0000000L
++//TCA_PERFCOUNTER0_SELECT1
++#define TCA_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
++#define TCA_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
++#define TCA_PERFCOUNTER0_SELECT1__PERF_MODE2__SHIFT 0x18
++#define TCA_PERFCOUNTER0_SELECT1__PERF_MODE3__SHIFT 0x1c
++#define TCA_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x000003FFL
++#define TCA_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0x000FFC00L
++#define TCA_PERFCOUNTER0_SELECT1__PERF_MODE2_MASK 0x0F000000L
++#define TCA_PERFCOUNTER0_SELECT1__PERF_MODE3_MASK 0xF0000000L
++//TCA_PERFCOUNTER1_SELECT
++#define TCA_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
++#define TCA_PERFCOUNTER1_SELECT__PERF_SEL1__SHIFT 0xa
++#define TCA_PERFCOUNTER1_SELECT__CNTR_MODE__SHIFT 0x14
++#define TCA_PERFCOUNTER1_SELECT__PERF_MODE1__SHIFT 0x18
++#define TCA_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
++#define TCA_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x000003FFL
++#define TCA_PERFCOUNTER1_SELECT__PERF_SEL1_MASK 0x000FFC00L
++#define TCA_PERFCOUNTER1_SELECT__CNTR_MODE_MASK 0x00F00000L
++#define TCA_PERFCOUNTER1_SELECT__PERF_MODE1_MASK 0x0F000000L
++#define TCA_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xF0000000L
++//TCA_PERFCOUNTER1_SELECT1
++#define TCA_PERFCOUNTER1_SELECT1__PERF_SEL2__SHIFT 0x0
++#define TCA_PERFCOUNTER1_SELECT1__PERF_SEL3__SHIFT 0xa
++#define TCA_PERFCOUNTER1_SELECT1__PERF_MODE2__SHIFT 0x18
++#define TCA_PERFCOUNTER1_SELECT1__PERF_MODE3__SHIFT 0x1c
++#define TCA_PERFCOUNTER1_SELECT1__PERF_SEL2_MASK 0x000003FFL
++#define TCA_PERFCOUNTER1_SELECT1__PERF_SEL3_MASK 0x000FFC00L
++#define TCA_PERFCOUNTER1_SELECT1__PERF_MODE2_MASK 0x0F000000L
++#define TCA_PERFCOUNTER1_SELECT1__PERF_MODE3_MASK 0xF0000000L
++//TCA_PERFCOUNTER2_SELECT
++#define TCA_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
++#define TCA_PERFCOUNTER2_SELECT__CNTR_MODE__SHIFT 0x14
++#define TCA_PERFCOUNTER2_SELECT__PERF_MODE__SHIFT 0x1c
++#define TCA_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0x000003FFL
++#define TCA_PERFCOUNTER2_SELECT__CNTR_MODE_MASK 0x00F00000L
++#define TCA_PERFCOUNTER2_SELECT__PERF_MODE_MASK 0xF0000000L
++//TCA_PERFCOUNTER3_SELECT
++#define TCA_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
++#define TCA_PERFCOUNTER3_SELECT__CNTR_MODE__SHIFT 0x14
++#define TCA_PERFCOUNTER3_SELECT__PERF_MODE__SHIFT 0x1c
++#define TCA_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0x000003FFL
++#define TCA_PERFCOUNTER3_SELECT__CNTR_MODE_MASK 0x00F00000L
++#define TCA_PERFCOUNTER3_SELECT__PERF_MODE_MASK 0xF0000000L
++//CB_PERFCOUNTER_FILTER
++#define CB_PERFCOUNTER_FILTER__OP_FILTER_ENABLE__SHIFT 0x0
++#define CB_PERFCOUNTER_FILTER__OP_FILTER_SEL__SHIFT 0x1
++#define CB_PERFCOUNTER_FILTER__FORMAT_FILTER_ENABLE__SHIFT 0x4
++#define CB_PERFCOUNTER_FILTER__FORMAT_FILTER_SEL__SHIFT 0x5
++#define CB_PERFCOUNTER_FILTER__CLEAR_FILTER_ENABLE__SHIFT 0xa
++#define CB_PERFCOUNTER_FILTER__CLEAR_FILTER_SEL__SHIFT 0xb
++#define CB_PERFCOUNTER_FILTER__MRT_FILTER_ENABLE__SHIFT 0xc
++#define CB_PERFCOUNTER_FILTER__MRT_FILTER_SEL__SHIFT 0xd
++#define CB_PERFCOUNTER_FILTER__NUM_SAMPLES_FILTER_ENABLE__SHIFT 0x11
++#define CB_PERFCOUNTER_FILTER__NUM_SAMPLES_FILTER_SEL__SHIFT 0x12
++#define CB_PERFCOUNTER_FILTER__NUM_FRAGMENTS_FILTER_ENABLE__SHIFT 0x15
++#define CB_PERFCOUNTER_FILTER__NUM_FRAGMENTS_FILTER_SEL__SHIFT 0x16
++#define CB_PERFCOUNTER_FILTER__OP_FILTER_ENABLE_MASK 0x00000001L
++#define CB_PERFCOUNTER_FILTER__OP_FILTER_SEL_MASK 0x0000000EL
++#define CB_PERFCOUNTER_FILTER__FORMAT_FILTER_ENABLE_MASK 0x00000010L
++#define CB_PERFCOUNTER_FILTER__FORMAT_FILTER_SEL_MASK 0x000003E0L
++#define CB_PERFCOUNTER_FILTER__CLEAR_FILTER_ENABLE_MASK 0x00000400L
++#define CB_PERFCOUNTER_FILTER__CLEAR_FILTER_SEL_MASK 0x00000800L
++#define CB_PERFCOUNTER_FILTER__MRT_FILTER_ENABLE_MASK 0x00001000L
++#define CB_PERFCOUNTER_FILTER__MRT_FILTER_SEL_MASK 0x0000E000L
++#define CB_PERFCOUNTER_FILTER__NUM_SAMPLES_FILTER_ENABLE_MASK 0x00020000L
++#define CB_PERFCOUNTER_FILTER__NUM_SAMPLES_FILTER_SEL_MASK 0x001C0000L
++#define CB_PERFCOUNTER_FILTER__NUM_FRAGMENTS_FILTER_ENABLE_MASK 0x00200000L
++#define CB_PERFCOUNTER_FILTER__NUM_FRAGMENTS_FILTER_SEL_MASK 0x00C00000L
++//CB_PERFCOUNTER0_SELECT
++#define CB_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
++#define CB_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
++#define CB_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
++#define CB_PERFCOUNTER0_SELECT__PERF_MODE1__SHIFT 0x18
++#define CB_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
++#define CB_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x000001FFL
++#define CB_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0x0007FC00L
++#define CB_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0x00F00000L
++#define CB_PERFCOUNTER0_SELECT__PERF_MODE1_MASK 0x0F000000L
++#define CB_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xF0000000L
++//CB_PERFCOUNTER0_SELECT1
++#define CB_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
++#define CB_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
++#define CB_PERFCOUNTER0_SELECT1__PERF_MODE3__SHIFT 0x18
++#define CB_PERFCOUNTER0_SELECT1__PERF_MODE2__SHIFT 0x1c
++#define CB_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x000001FFL
++#define CB_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0x0007FC00L
++#define CB_PERFCOUNTER0_SELECT1__PERF_MODE3_MASK 0x0F000000L
++#define CB_PERFCOUNTER0_SELECT1__PERF_MODE2_MASK 0xF0000000L
++//CB_PERFCOUNTER1_SELECT
++#define CB_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
++#define CB_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
++#define CB_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x000001FFL
++#define CB_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xF0000000L
++//CB_PERFCOUNTER2_SELECT
++#define CB_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
++#define CB_PERFCOUNTER2_SELECT__PERF_MODE__SHIFT 0x1c
++#define CB_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0x000001FFL
++#define CB_PERFCOUNTER2_SELECT__PERF_MODE_MASK 0xF0000000L
++//CB_PERFCOUNTER3_SELECT
++#define CB_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
++#define CB_PERFCOUNTER3_SELECT__PERF_MODE__SHIFT 0x1c
++#define CB_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0x000001FFL
++#define CB_PERFCOUNTER3_SELECT__PERF_MODE_MASK 0xF0000000L
++//DB_PERFCOUNTER0_SELECT
++#define DB_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
++#define DB_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
++#define DB_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
++#define DB_PERFCOUNTER0_SELECT__PERF_MODE1__SHIFT 0x18
++#define DB_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
++#define DB_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x000003FFL
++#define DB_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0x000FFC00L
++#define DB_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0x00F00000L
++#define DB_PERFCOUNTER0_SELECT__PERF_MODE1_MASK 0x0F000000L
++#define DB_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xF0000000L
++//DB_PERFCOUNTER0_SELECT1
++#define DB_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
++#define DB_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
++#define DB_PERFCOUNTER0_SELECT1__PERF_MODE3__SHIFT 0x18
++#define DB_PERFCOUNTER0_SELECT1__PERF_MODE2__SHIFT 0x1c
++#define DB_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x000003FFL
++#define DB_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0x000FFC00L
++#define DB_PERFCOUNTER0_SELECT1__PERF_MODE3_MASK 0x0F000000L
++#define DB_PERFCOUNTER0_SELECT1__PERF_MODE2_MASK 0xF0000000L
++//DB_PERFCOUNTER1_SELECT
++#define DB_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
++#define DB_PERFCOUNTER1_SELECT__PERF_SEL1__SHIFT 0xa
++#define DB_PERFCOUNTER1_SELECT__CNTR_MODE__SHIFT 0x14
++#define DB_PERFCOUNTER1_SELECT__PERF_MODE1__SHIFT 0x18
++#define DB_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
++#define DB_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x000003FFL
++#define DB_PERFCOUNTER1_SELECT__PERF_SEL1_MASK 0x000FFC00L
++#define DB_PERFCOUNTER1_SELECT__CNTR_MODE_MASK 0x00F00000L
++#define DB_PERFCOUNTER1_SELECT__PERF_MODE1_MASK 0x0F000000L
++#define DB_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xF0000000L
++//DB_PERFCOUNTER1_SELECT1
++#define DB_PERFCOUNTER1_SELECT1__PERF_SEL2__SHIFT 0x0
++#define DB_PERFCOUNTER1_SELECT1__PERF_SEL3__SHIFT 0xa
++#define DB_PERFCOUNTER1_SELECT1__PERF_MODE3__SHIFT 0x18
++#define DB_PERFCOUNTER1_SELECT1__PERF_MODE2__SHIFT 0x1c
++#define DB_PERFCOUNTER1_SELECT1__PERF_SEL2_MASK 0x000003FFL
++#define DB_PERFCOUNTER1_SELECT1__PERF_SEL3_MASK 0x000FFC00L
++#define DB_PERFCOUNTER1_SELECT1__PERF_MODE3_MASK 0x0F000000L
++#define DB_PERFCOUNTER1_SELECT1__PERF_MODE2_MASK 0xF0000000L
++//DB_PERFCOUNTER2_SELECT
++#define DB_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
++#define DB_PERFCOUNTER2_SELECT__PERF_SEL1__SHIFT 0xa
++#define DB_PERFCOUNTER2_SELECT__CNTR_MODE__SHIFT 0x14
++#define DB_PERFCOUNTER2_SELECT__PERF_MODE1__SHIFT 0x18
++#define DB_PERFCOUNTER2_SELECT__PERF_MODE__SHIFT 0x1c
++#define DB_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0x000003FFL
++#define DB_PERFCOUNTER2_SELECT__PERF_SEL1_MASK 0x000FFC00L
++#define DB_PERFCOUNTER2_SELECT__CNTR_MODE_MASK 0x00F00000L
++#define DB_PERFCOUNTER2_SELECT__PERF_MODE1_MASK 0x0F000000L
++#define DB_PERFCOUNTER2_SELECT__PERF_MODE_MASK 0xF0000000L
++//DB_PERFCOUNTER3_SELECT
++#define DB_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
++#define DB_PERFCOUNTER3_SELECT__PERF_SEL1__SHIFT 0xa
++#define DB_PERFCOUNTER3_SELECT__CNTR_MODE__SHIFT 0x14
++#define DB_PERFCOUNTER3_SELECT__PERF_MODE1__SHIFT 0x18
++#define DB_PERFCOUNTER3_SELECT__PERF_MODE__SHIFT 0x1c
++#define DB_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0x000003FFL
++#define DB_PERFCOUNTER3_SELECT__PERF_SEL1_MASK 0x000FFC00L
++#define DB_PERFCOUNTER3_SELECT__CNTR_MODE_MASK 0x00F00000L
++#define DB_PERFCOUNTER3_SELECT__PERF_MODE1_MASK 0x0F000000L
++#define DB_PERFCOUNTER3_SELECT__PERF_MODE_MASK 0xF0000000L
++//RLC_SPM_PERFMON_CNTL
++#define RLC_SPM_PERFMON_CNTL__RESERVED1__SHIFT 0x2
++#define RLC_SPM_PERFMON_CNTL__PERFMON_RING_MODE__SHIFT 0xc
++#define RLC_SPM_PERFMON_CNTL__RESERVED__SHIFT 0xe
++#define RLC_SPM_PERFMON_CNTL__PERFMON_SAMPLE_INTERVAL__SHIFT 0x10
++#define RLC_SPM_PERFMON_CNTL__RESERVED1_MASK 0x00000FFCL
++#define RLC_SPM_PERFMON_CNTL__PERFMON_RING_MODE_MASK 0x00003000L
++#define RLC_SPM_PERFMON_CNTL__RESERVED_MASK 0x0000C000L
++#define RLC_SPM_PERFMON_CNTL__PERFMON_SAMPLE_INTERVAL_MASK 0xFFFF0000L
++//RLC_SPM_PERFMON_RING_BASE_LO
++#define RLC_SPM_PERFMON_RING_BASE_LO__RING_BASE_LO__SHIFT 0x0
++#define RLC_SPM_PERFMON_RING_BASE_LO__RING_BASE_LO_MASK 0xFFFFFFFFL
++//RLC_SPM_PERFMON_RING_BASE_HI
++#define RLC_SPM_PERFMON_RING_BASE_HI__RING_BASE_HI__SHIFT 0x0
++#define RLC_SPM_PERFMON_RING_BASE_HI__RESERVED__SHIFT 0x10
++#define RLC_SPM_PERFMON_RING_BASE_HI__RING_BASE_HI_MASK 0x0000FFFFL
++#define RLC_SPM_PERFMON_RING_BASE_HI__RESERVED_MASK 0xFFFF0000L
++//RLC_SPM_PERFMON_RING_SIZE
++#define RLC_SPM_PERFMON_RING_SIZE__RING_BASE_SIZE__SHIFT 0x0
++#define RLC_SPM_PERFMON_RING_SIZE__RING_BASE_SIZE_MASK 0xFFFFFFFFL
++//RLC_SPM_PERFMON_SEGMENT_SIZE
++#define RLC_SPM_PERFMON_SEGMENT_SIZE__PERFMON_SEGMENT_SIZE__SHIFT 0x0
++#define RLC_SPM_PERFMON_SEGMENT_SIZE__RESERVED1__SHIFT 0x8
++#define RLC_SPM_PERFMON_SEGMENT_SIZE__GLOBAL_NUM_LINE__SHIFT 0xb
++#define RLC_SPM_PERFMON_SEGMENT_SIZE__SE0_NUM_LINE__SHIFT 0x10
++#define RLC_SPM_PERFMON_SEGMENT_SIZE__SE1_NUM_LINE__SHIFT 0x15
++#define RLC_SPM_PERFMON_SEGMENT_SIZE__SE2_NUM_LINE__SHIFT 0x1a
++#define RLC_SPM_PERFMON_SEGMENT_SIZE__RESERVED__SHIFT 0x1f
++#define RLC_SPM_PERFMON_SEGMENT_SIZE__PERFMON_SEGMENT_SIZE_MASK 0x000000FFL
++#define RLC_SPM_PERFMON_SEGMENT_SIZE__RESERVED1_MASK 0x00000700L
++#define RLC_SPM_PERFMON_SEGMENT_SIZE__GLOBAL_NUM_LINE_MASK 0x0000F800L
++#define RLC_SPM_PERFMON_SEGMENT_SIZE__SE0_NUM_LINE_MASK 0x001F0000L
++#define RLC_SPM_PERFMON_SEGMENT_SIZE__SE1_NUM_LINE_MASK 0x03E00000L
++#define RLC_SPM_PERFMON_SEGMENT_SIZE__SE2_NUM_LINE_MASK 0x7C000000L
++#define RLC_SPM_PERFMON_SEGMENT_SIZE__RESERVED_MASK 0x80000000L
++//RLC_SPM_SE_MUXSEL_ADDR
++#define RLC_SPM_SE_MUXSEL_ADDR__PERFMON_SEL_ADDR__SHIFT 0x0
++#define RLC_SPM_SE_MUXSEL_ADDR__PERFMON_SEL_ADDR_MASK 0xFFFFFFFFL
++//RLC_SPM_SE_MUXSEL_DATA
++#define RLC_SPM_SE_MUXSEL_DATA__PERFMON_SEL_DATA__SHIFT 0x0
++#define RLC_SPM_SE_MUXSEL_DATA__PERFMON_SEL_DATA_MASK 0xFFFFFFFFL
++//RLC_SPM_CPG_PERFMON_SAMPLE_DELAY
++#define RLC_SPM_CPG_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
++#define RLC_SPM_CPG_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
++#define RLC_SPM_CPG_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0x000000FFL
++#define RLC_SPM_CPG_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xFFFFFF00L
++//RLC_SPM_CPC_PERFMON_SAMPLE_DELAY
++#define RLC_SPM_CPC_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
++#define RLC_SPM_CPC_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
++#define RLC_SPM_CPC_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0x000000FFL
++#define RLC_SPM_CPC_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xFFFFFF00L
++//RLC_SPM_CPF_PERFMON_SAMPLE_DELAY
++#define RLC_SPM_CPF_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
++#define RLC_SPM_CPF_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
++#define RLC_SPM_CPF_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0x000000FFL
++#define RLC_SPM_CPF_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xFFFFFF00L
++//RLC_SPM_CB_PERFMON_SAMPLE_DELAY
++#define RLC_SPM_CB_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
++#define RLC_SPM_CB_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
++#define RLC_SPM_CB_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0x000000FFL
++#define RLC_SPM_CB_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xFFFFFF00L
++//RLC_SPM_DB_PERFMON_SAMPLE_DELAY
++#define RLC_SPM_DB_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
++#define RLC_SPM_DB_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
++#define RLC_SPM_DB_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0x000000FFL
++#define RLC_SPM_DB_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xFFFFFF00L
++//RLC_SPM_PA_PERFMON_SAMPLE_DELAY
++#define RLC_SPM_PA_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
++#define RLC_SPM_PA_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
++#define RLC_SPM_PA_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0x000000FFL
++#define RLC_SPM_PA_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xFFFFFF00L
++//RLC_SPM_GDS_PERFMON_SAMPLE_DELAY
++#define RLC_SPM_GDS_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
++#define RLC_SPM_GDS_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
++#define RLC_SPM_GDS_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0x000000FFL
++#define RLC_SPM_GDS_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xFFFFFF00L
++//RLC_SPM_IA_PERFMON_SAMPLE_DELAY
++#define RLC_SPM_IA_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
++#define RLC_SPM_IA_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
++#define RLC_SPM_IA_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0x000000FFL
++#define RLC_SPM_IA_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xFFFFFF00L
++//RLC_SPM_SC_PERFMON_SAMPLE_DELAY
++#define RLC_SPM_SC_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
++#define RLC_SPM_SC_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
++#define RLC_SPM_SC_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0x000000FFL
++#define RLC_SPM_SC_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xFFFFFF00L
++//RLC_SPM_TCC_PERFMON_SAMPLE_DELAY
++#define RLC_SPM_TCC_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
++#define RLC_SPM_TCC_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
++#define RLC_SPM_TCC_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0x000000FFL
++#define RLC_SPM_TCC_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xFFFFFF00L
++//RLC_SPM_TCA_PERFMON_SAMPLE_DELAY
++#define RLC_SPM_TCA_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
++#define RLC_SPM_TCA_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
++#define RLC_SPM_TCA_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0x000000FFL
++#define RLC_SPM_TCA_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xFFFFFF00L
++//RLC_SPM_TCP_PERFMON_SAMPLE_DELAY
++#define RLC_SPM_TCP_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
++#define RLC_SPM_TCP_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
++#define RLC_SPM_TCP_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0x000000FFL
++#define RLC_SPM_TCP_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xFFFFFF00L
++//RLC_SPM_TA_PERFMON_SAMPLE_DELAY
++#define RLC_SPM_TA_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
++#define RLC_SPM_TA_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
++#define RLC_SPM_TA_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0x000000FFL
++#define RLC_SPM_TA_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xFFFFFF00L
++//RLC_SPM_TD_PERFMON_SAMPLE_DELAY
++#define RLC_SPM_TD_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
++#define RLC_SPM_TD_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
++#define RLC_SPM_TD_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0x000000FFL
++#define RLC_SPM_TD_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xFFFFFF00L
++//RLC_SPM_VGT_PERFMON_SAMPLE_DELAY
++#define RLC_SPM_VGT_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
++#define RLC_SPM_VGT_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
++#define RLC_SPM_VGT_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0x000000FFL
++#define RLC_SPM_VGT_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xFFFFFF00L
++//RLC_SPM_SPI_PERFMON_SAMPLE_DELAY
++#define RLC_SPM_SPI_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
++#define RLC_SPM_SPI_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
++#define RLC_SPM_SPI_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0x000000FFL
++#define RLC_SPM_SPI_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xFFFFFF00L
++//RLC_SPM_SQG_PERFMON_SAMPLE_DELAY
++#define RLC_SPM_SQG_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
++#define RLC_SPM_SQG_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
++#define RLC_SPM_SQG_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0x000000FFL
++#define RLC_SPM_SQG_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xFFFFFF00L
++//RLC_SPM_SX_PERFMON_SAMPLE_DELAY
++#define RLC_SPM_SX_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
++#define RLC_SPM_SX_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
++#define RLC_SPM_SX_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0x000000FFL
++#define RLC_SPM_SX_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xFFFFFF00L
++//RLC_SPM_GLOBAL_MUXSEL_ADDR
++#define RLC_SPM_GLOBAL_MUXSEL_ADDR__PERFMON_SEL_ADDR__SHIFT 0x0
++#define RLC_SPM_GLOBAL_MUXSEL_ADDR__PERFMON_SEL_ADDR_MASK 0xFFFFFFFFL
++//RLC_SPM_GLOBAL_MUXSEL_DATA
++#define RLC_SPM_GLOBAL_MUXSEL_DATA__PERFMON_SEL_DATA__SHIFT 0x0
++#define RLC_SPM_GLOBAL_MUXSEL_DATA__PERFMON_SEL_DATA_MASK 0xFFFFFFFFL
++//RLC_SPM_RING_RDPTR
++#define RLC_SPM_RING_RDPTR__PERFMON_RING_RDPTR__SHIFT 0x0
++#define RLC_SPM_RING_RDPTR__PERFMON_RING_RDPTR_MASK 0xFFFFFFFFL
++//RLC_SPM_SEGMENT_THRESHOLD
++#define RLC_SPM_SEGMENT_THRESHOLD__NUM_SEGMENT_THRESHOLD__SHIFT 0x0
++#define RLC_SPM_SEGMENT_THRESHOLD__NUM_SEGMENT_THRESHOLD_MASK 0xFFFFFFFFL
++//RLC_SPM_RMI_PERFMON_SAMPLE_DELAY
++#define RLC_SPM_RMI_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY__SHIFT 0x0
++#define RLC_SPM_RMI_PERFMON_SAMPLE_DELAY__RESERVED__SHIFT 0x8
++#define RLC_SPM_RMI_PERFMON_SAMPLE_DELAY__PERFMON_SAMPLE_DELAY_MASK 0x000000FFL
++#define RLC_SPM_RMI_PERFMON_SAMPLE_DELAY__RESERVED_MASK 0xFFFFFF00L
++//RLC_PERFMON_CLK_CNTL
++#define RLC_PERFMON_CLK_CNTL__PERFMON_CLOCK_STATE__SHIFT 0x0
++#define RLC_PERFMON_CLK_CNTL__PERFMON_CLOCK_STATE_MASK 0x00000001L
++//RLC_PERFMON_CNTL
++#define RLC_PERFMON_CNTL__PERFMON_STATE__SHIFT 0x0
++#define RLC_PERFMON_CNTL__PERFMON_SAMPLE_ENABLE__SHIFT 0xa
++#define RLC_PERFMON_CNTL__PERFMON_STATE_MASK 0x00000007L
++#define RLC_PERFMON_CNTL__PERFMON_SAMPLE_ENABLE_MASK 0x00000400L
++//RLC_PERFCOUNTER0_SELECT
++#define RLC_PERFCOUNTER0_SELECT__PERFCOUNTER_SELECT__SHIFT 0x0
++#define RLC_PERFCOUNTER0_SELECT__PERFCOUNTER_SELECT_MASK 0x00FFL
++//RLC_PERFCOUNTER1_SELECT
++#define RLC_PERFCOUNTER1_SELECT__PERFCOUNTER_SELECT__SHIFT 0x0
++#define RLC_PERFCOUNTER1_SELECT__PERFCOUNTER_SELECT_MASK 0x00FFL
++//RLC_GPU_IOV_PERF_CNT_CNTL
++#define RLC_GPU_IOV_PERF_CNT_CNTL__ENABLE__SHIFT 0x0
++#define RLC_GPU_IOV_PERF_CNT_CNTL__MODE_SELECT__SHIFT 0x1
++#define RLC_GPU_IOV_PERF_CNT_CNTL__RESET__SHIFT 0x2
++#define RLC_GPU_IOV_PERF_CNT_CNTL__RESERVED__SHIFT 0x3
++#define RLC_GPU_IOV_PERF_CNT_CNTL__ENABLE_MASK 0x00000001L
++#define RLC_GPU_IOV_PERF_CNT_CNTL__MODE_SELECT_MASK 0x00000002L
++#define RLC_GPU_IOV_PERF_CNT_CNTL__RESET_MASK 0x00000004L
++#define RLC_GPU_IOV_PERF_CNT_CNTL__RESERVED_MASK 0xFFFFFFF8L
++//RLC_GPU_IOV_PERF_CNT_WR_ADDR
++#define RLC_GPU_IOV_PERF_CNT_WR_ADDR__VFID__SHIFT 0x0
++#define RLC_GPU_IOV_PERF_CNT_WR_ADDR__CNT_ID__SHIFT 0x4
++#define RLC_GPU_IOV_PERF_CNT_WR_ADDR__RESERVED__SHIFT 0x6
++#define RLC_GPU_IOV_PERF_CNT_WR_ADDR__VFID_MASK 0x0000000FL
++#define RLC_GPU_IOV_PERF_CNT_WR_ADDR__CNT_ID_MASK 0x00000030L
++#define RLC_GPU_IOV_PERF_CNT_WR_ADDR__RESERVED_MASK 0xFFFFFFC0L
++//RLC_GPU_IOV_PERF_CNT_WR_DATA
++#define RLC_GPU_IOV_PERF_CNT_WR_DATA__DATA__SHIFT 0x0
++#define RLC_GPU_IOV_PERF_CNT_WR_DATA__DATA_MASK 0x0000000FL
++//RLC_GPU_IOV_PERF_CNT_RD_ADDR
++#define RLC_GPU_IOV_PERF_CNT_RD_ADDR__VFID__SHIFT 0x0
++#define RLC_GPU_IOV_PERF_CNT_RD_ADDR__CNT_ID__SHIFT 0x4
++#define RLC_GPU_IOV_PERF_CNT_RD_ADDR__RESERVED__SHIFT 0x6
++#define RLC_GPU_IOV_PERF_CNT_RD_ADDR__VFID_MASK 0x0000000FL
++#define RLC_GPU_IOV_PERF_CNT_RD_ADDR__CNT_ID_MASK 0x00000030L
++#define RLC_GPU_IOV_PERF_CNT_RD_ADDR__RESERVED_MASK 0xFFFFFFC0L
++//RLC_GPU_IOV_PERF_CNT_RD_DATA
++#define RLC_GPU_IOV_PERF_CNT_RD_DATA__DATA__SHIFT 0x0
++#define RLC_GPU_IOV_PERF_CNT_RD_DATA__DATA_MASK 0x0000000FL
++//RMI_PERFCOUNTER0_SELECT
++#define RMI_PERFCOUNTER0_SELECT__PERF_SEL__SHIFT 0x0
++#define RMI_PERFCOUNTER0_SELECT__PERF_SEL1__SHIFT 0xa
++#define RMI_PERFCOUNTER0_SELECT__CNTR_MODE__SHIFT 0x14
++#define RMI_PERFCOUNTER0_SELECT__PERF_MODE1__SHIFT 0x18
++#define RMI_PERFCOUNTER0_SELECT__PERF_MODE__SHIFT 0x1c
++#define RMI_PERFCOUNTER0_SELECT__PERF_SEL_MASK 0x000001FFL
++#define RMI_PERFCOUNTER0_SELECT__PERF_SEL1_MASK 0x0007FC00L
++#define RMI_PERFCOUNTER0_SELECT__CNTR_MODE_MASK 0x00F00000L
++#define RMI_PERFCOUNTER0_SELECT__PERF_MODE1_MASK 0x0F000000L
++#define RMI_PERFCOUNTER0_SELECT__PERF_MODE_MASK 0xF0000000L
++//RMI_PERFCOUNTER0_SELECT1
++#define RMI_PERFCOUNTER0_SELECT1__PERF_SEL2__SHIFT 0x0
++#define RMI_PERFCOUNTER0_SELECT1__PERF_SEL3__SHIFT 0xa
++#define RMI_PERFCOUNTER0_SELECT1__PERF_MODE3__SHIFT 0x18
++#define RMI_PERFCOUNTER0_SELECT1__PERF_MODE2__SHIFT 0x1c
++#define RMI_PERFCOUNTER0_SELECT1__PERF_SEL2_MASK 0x000001FFL
++#define RMI_PERFCOUNTER0_SELECT1__PERF_SEL3_MASK 0x0007FC00L
++#define RMI_PERFCOUNTER0_SELECT1__PERF_MODE3_MASK 0x0F000000L
++#define RMI_PERFCOUNTER0_SELECT1__PERF_MODE2_MASK 0xF0000000L
++//RMI_PERFCOUNTER1_SELECT
++#define RMI_PERFCOUNTER1_SELECT__PERF_SEL__SHIFT 0x0
++#define RMI_PERFCOUNTER1_SELECT__PERF_MODE__SHIFT 0x1c
++#define RMI_PERFCOUNTER1_SELECT__PERF_SEL_MASK 0x000001FFL
++#define RMI_PERFCOUNTER1_SELECT__PERF_MODE_MASK 0xF0000000L
++//RMI_PERFCOUNTER2_SELECT
++#define RMI_PERFCOUNTER2_SELECT__PERF_SEL__SHIFT 0x0
++#define RMI_PERFCOUNTER2_SELECT__PERF_SEL1__SHIFT 0xa
++#define RMI_PERFCOUNTER2_SELECT__CNTR_MODE__SHIFT 0x14
++#define RMI_PERFCOUNTER2_SELECT__PERF_MODE1__SHIFT 0x18
++#define RMI_PERFCOUNTER2_SELECT__PERF_MODE__SHIFT 0x1c
++#define RMI_PERFCOUNTER2_SELECT__PERF_SEL_MASK 0x000001FFL
++#define RMI_PERFCOUNTER2_SELECT__PERF_SEL1_MASK 0x0007FC00L
++#define RMI_PERFCOUNTER2_SELECT__CNTR_MODE_MASK 0x00F00000L
++#define RMI_PERFCOUNTER2_SELECT__PERF_MODE1_MASK 0x0F000000L
++#define RMI_PERFCOUNTER2_SELECT__PERF_MODE_MASK 0xF0000000L
++//RMI_PERFCOUNTER2_SELECT1
++#define RMI_PERFCOUNTER2_SELECT1__PERF_SEL2__SHIFT 0x0
++#define RMI_PERFCOUNTER2_SELECT1__PERF_SEL3__SHIFT 0xa
++#define RMI_PERFCOUNTER2_SELECT1__PERF_MODE3__SHIFT 0x18
++#define RMI_PERFCOUNTER2_SELECT1__PERF_MODE2__SHIFT 0x1c
++#define RMI_PERFCOUNTER2_SELECT1__PERF_SEL2_MASK 0x000001FFL
++#define RMI_PERFCOUNTER2_SELECT1__PERF_SEL3_MASK 0x0007FC00L
++#define RMI_PERFCOUNTER2_SELECT1__PERF_MODE3_MASK 0x0F000000L
++#define RMI_PERFCOUNTER2_SELECT1__PERF_MODE2_MASK 0xF0000000L
++//RMI_PERFCOUNTER3_SELECT
++#define RMI_PERFCOUNTER3_SELECT__PERF_SEL__SHIFT 0x0
++#define RMI_PERFCOUNTER3_SELECT__PERF_MODE__SHIFT 0x1c
++#define RMI_PERFCOUNTER3_SELECT__PERF_SEL_MASK 0x000001FFL
++#define RMI_PERFCOUNTER3_SELECT__PERF_MODE_MASK 0xF0000000L
++//RMI_PERF_COUNTER_CNTL
++#define RMI_PERF_COUNTER_CNTL__TRANS_BASED_PERF_EN_SEL__SHIFT 0x0
++#define RMI_PERF_COUNTER_CNTL__EVENT_BASED_PERF_EN_SEL__SHIFT 0x2
++#define RMI_PERF_COUNTER_CNTL__TC_PERF_EN_SEL__SHIFT 0x4
++#define RMI_PERF_COUNTER_CNTL__PERF_EVENT_WINDOW_MASK0__SHIFT 0x6
++#define RMI_PERF_COUNTER_CNTL__PERF_EVENT_WINDOW_MASK1__SHIFT 0x8
++#define RMI_PERF_COUNTER_CNTL__PERF_COUNTER_CID__SHIFT 0xa
++#define RMI_PERF_COUNTER_CNTL__PERF_COUNTER_VMID__SHIFT 0xe
++#define RMI_PERF_COUNTER_CNTL__PERF_COUNTER_BURST_LENGTH_THRESHOLD__SHIFT 0x13
++#define RMI_PERF_COUNTER_CNTL__PERF_SOFT_RESET__SHIFT 0x19
++#define RMI_PERF_COUNTER_CNTL__PERF_CNTR_SPM_SEL__SHIFT 0x1a
++#define RMI_PERF_COUNTER_CNTL__TRANS_BASED_PERF_EN_SEL_MASK 0x00000003L
++#define RMI_PERF_COUNTER_CNTL__EVENT_BASED_PERF_EN_SEL_MASK 0x0000000CL
++#define RMI_PERF_COUNTER_CNTL__TC_PERF_EN_SEL_MASK 0x00000030L
++#define RMI_PERF_COUNTER_CNTL__PERF_EVENT_WINDOW_MASK0_MASK 0x000000C0L
++#define RMI_PERF_COUNTER_CNTL__PERF_EVENT_WINDOW_MASK1_MASK 0x00000300L
++#define RMI_PERF_COUNTER_CNTL__PERF_COUNTER_CID_MASK 0x00003C00L
++#define RMI_PERF_COUNTER_CNTL__PERF_COUNTER_VMID_MASK 0x0007C000L
++#define RMI_PERF_COUNTER_CNTL__PERF_COUNTER_BURST_LENGTH_THRESHOLD_MASK 0x01F80000L
++#define RMI_PERF_COUNTER_CNTL__PERF_SOFT_RESET_MASK 0x02000000L
++#define RMI_PERF_COUNTER_CNTL__PERF_CNTR_SPM_SEL_MASK 0x04000000L
++
++
++// addressBlock: gc_utcl2_atcl2pfcntldec
++//ATC_L2_PERFCOUNTER0_CFG
++#define ATC_L2_PERFCOUNTER0_CFG__PERF_SEL__SHIFT 0x0
++#define ATC_L2_PERFCOUNTER0_CFG__PERF_SEL_END__SHIFT 0x8
++#define ATC_L2_PERFCOUNTER0_CFG__PERF_MODE__SHIFT 0x18
++#define ATC_L2_PERFCOUNTER0_CFG__ENABLE__SHIFT 0x1c
++#define ATC_L2_PERFCOUNTER0_CFG__CLEAR__SHIFT 0x1d
++#define ATC_L2_PERFCOUNTER0_CFG__PERF_SEL_MASK 0x000000FFL
++#define ATC_L2_PERFCOUNTER0_CFG__PERF_SEL_END_MASK 0x0000FF00L
++#define ATC_L2_PERFCOUNTER0_CFG__PERF_MODE_MASK 0x0F000000L
++#define ATC_L2_PERFCOUNTER0_CFG__ENABLE_MASK 0x10000000L
++#define ATC_L2_PERFCOUNTER0_CFG__CLEAR_MASK 0x20000000L
++//ATC_L2_PERFCOUNTER1_CFG
++#define ATC_L2_PERFCOUNTER1_CFG__PERF_SEL__SHIFT 0x0
++#define ATC_L2_PERFCOUNTER1_CFG__PERF_SEL_END__SHIFT 0x8
++#define ATC_L2_PERFCOUNTER1_CFG__PERF_MODE__SHIFT 0x18
++#define ATC_L2_PERFCOUNTER1_CFG__ENABLE__SHIFT 0x1c
++#define ATC_L2_PERFCOUNTER1_CFG__CLEAR__SHIFT 0x1d
++#define ATC_L2_PERFCOUNTER1_CFG__PERF_SEL_MASK 0x000000FFL
++#define ATC_L2_PERFCOUNTER1_CFG__PERF_SEL_END_MASK 0x0000FF00L
++#define ATC_L2_PERFCOUNTER1_CFG__PERF_MODE_MASK 0x0F000000L
++#define ATC_L2_PERFCOUNTER1_CFG__ENABLE_MASK 0x10000000L
++#define ATC_L2_PERFCOUNTER1_CFG__CLEAR_MASK 0x20000000L
++//ATC_L2_PERFCOUNTER_RSLT_CNTL
++#define ATC_L2_PERFCOUNTER_RSLT_CNTL__PERF_COUNTER_SELECT__SHIFT 0x0
++#define ATC_L2_PERFCOUNTER_RSLT_CNTL__START_TRIGGER__SHIFT 0x8
++#define ATC_L2_PERFCOUNTER_RSLT_CNTL__STOP_TRIGGER__SHIFT 0x10
++#define ATC_L2_PERFCOUNTER_RSLT_CNTL__ENABLE_ANY__SHIFT 0x18
++#define ATC_L2_PERFCOUNTER_RSLT_CNTL__CLEAR_ALL__SHIFT 0x19
++#define ATC_L2_PERFCOUNTER_RSLT_CNTL__STOP_ALL_ON_SATURATE__SHIFT 0x1a
++#define ATC_L2_PERFCOUNTER_RSLT_CNTL__PERF_COUNTER_SELECT_MASK 0x0000000FL
++#define ATC_L2_PERFCOUNTER_RSLT_CNTL__START_TRIGGER_MASK 0x0000FF00L
++#define ATC_L2_PERFCOUNTER_RSLT_CNTL__STOP_TRIGGER_MASK 0x00FF0000L
++#define ATC_L2_PERFCOUNTER_RSLT_CNTL__ENABLE_ANY_MASK 0x01000000L
++#define ATC_L2_PERFCOUNTER_RSLT_CNTL__CLEAR_ALL_MASK 0x02000000L
++#define ATC_L2_PERFCOUNTER_RSLT_CNTL__STOP_ALL_ON_SATURATE_MASK 0x04000000L
++
++
++// addressBlock: gc_utcl2_vml2pldec
++//MC_VM_L2_PERFCOUNTER0_CFG
++#define MC_VM_L2_PERFCOUNTER0_CFG__PERF_SEL__SHIFT 0x0
++#define MC_VM_L2_PERFCOUNTER0_CFG__PERF_SEL_END__SHIFT 0x8
++#define MC_VM_L2_PERFCOUNTER0_CFG__PERF_MODE__SHIFT 0x18
++#define MC_VM_L2_PERFCOUNTER0_CFG__ENABLE__SHIFT 0x1c
++#define MC_VM_L2_PERFCOUNTER0_CFG__CLEAR__SHIFT 0x1d
++#define MC_VM_L2_PERFCOUNTER0_CFG__PERF_SEL_MASK 0x000000FFL
++#define MC_VM_L2_PERFCOUNTER0_CFG__PERF_SEL_END_MASK 0x0000FF00L
++#define MC_VM_L2_PERFCOUNTER0_CFG__PERF_MODE_MASK 0x0F000000L
++#define MC_VM_L2_PERFCOUNTER0_CFG__ENABLE_MASK 0x10000000L
++#define MC_VM_L2_PERFCOUNTER0_CFG__CLEAR_MASK 0x20000000L
++//MC_VM_L2_PERFCOUNTER1_CFG
++#define MC_VM_L2_PERFCOUNTER1_CFG__PERF_SEL__SHIFT 0x0
++#define MC_VM_L2_PERFCOUNTER1_CFG__PERF_SEL_END__SHIFT 0x8
++#define MC_VM_L2_PERFCOUNTER1_CFG__PERF_MODE__SHIFT 0x18
++#define MC_VM_L2_PERFCOUNTER1_CFG__ENABLE__SHIFT 0x1c
++#define MC_VM_L2_PERFCOUNTER1_CFG__CLEAR__SHIFT 0x1d
++#define MC_VM_L2_PERFCOUNTER1_CFG__PERF_SEL_MASK 0x000000FFL
++#define MC_VM_L2_PERFCOUNTER1_CFG__PERF_SEL_END_MASK 0x0000FF00L
++#define MC_VM_L2_PERFCOUNTER1_CFG__PERF_MODE_MASK 0x0F000000L
++#define MC_VM_L2_PERFCOUNTER1_CFG__ENABLE_MASK 0x10000000L
++#define MC_VM_L2_PERFCOUNTER1_CFG__CLEAR_MASK 0x20000000L
++//MC_VM_L2_PERFCOUNTER2_CFG
++#define MC_VM_L2_PERFCOUNTER2_CFG__PERF_SEL__SHIFT 0x0
++#define MC_VM_L2_PERFCOUNTER2_CFG__PERF_SEL_END__SHIFT 0x8
++#define MC_VM_L2_PERFCOUNTER2_CFG__PERF_MODE__SHIFT 0x18
++#define MC_VM_L2_PERFCOUNTER2_CFG__ENABLE__SHIFT 0x1c
++#define MC_VM_L2_PERFCOUNTER2_CFG__CLEAR__SHIFT 0x1d
++#define MC_VM_L2_PERFCOUNTER2_CFG__PERF_SEL_MASK 0x000000FFL
++#define MC_VM_L2_PERFCOUNTER2_CFG__PERF_SEL_END_MASK 0x0000FF00L
++#define MC_VM_L2_PERFCOUNTER2_CFG__PERF_MODE_MASK 0x0F000000L
++#define MC_VM_L2_PERFCOUNTER2_CFG__ENABLE_MASK 0x10000000L
++#define MC_VM_L2_PERFCOUNTER2_CFG__CLEAR_MASK 0x20000000L
++//MC_VM_L2_PERFCOUNTER3_CFG
++#define MC_VM_L2_PERFCOUNTER3_CFG__PERF_SEL__SHIFT 0x0
++#define MC_VM_L2_PERFCOUNTER3_CFG__PERF_SEL_END__SHIFT 0x8
++#define MC_VM_L2_PERFCOUNTER3_CFG__PERF_MODE__SHIFT 0x18
++#define MC_VM_L2_PERFCOUNTER3_CFG__ENABLE__SHIFT 0x1c
++#define MC_VM_L2_PERFCOUNTER3_CFG__CLEAR__SHIFT 0x1d
++#define MC_VM_L2_PERFCOUNTER3_CFG__PERF_SEL_MASK 0x000000FFL
++#define MC_VM_L2_PERFCOUNTER3_CFG__PERF_SEL_END_MASK 0x0000FF00L
++#define MC_VM_L2_PERFCOUNTER3_CFG__PERF_MODE_MASK 0x0F000000L
++#define MC_VM_L2_PERFCOUNTER3_CFG__ENABLE_MASK 0x10000000L
++#define MC_VM_L2_PERFCOUNTER3_CFG__CLEAR_MASK 0x20000000L
++//MC_VM_L2_PERFCOUNTER4_CFG
++#define MC_VM_L2_PERFCOUNTER4_CFG__PERF_SEL__SHIFT 0x0
++#define MC_VM_L2_PERFCOUNTER4_CFG__PERF_SEL_END__SHIFT 0x8
++#define MC_VM_L2_PERFCOUNTER4_CFG__PERF_MODE__SHIFT 0x18
++#define MC_VM_L2_PERFCOUNTER4_CFG__ENABLE__SHIFT 0x1c
++#define MC_VM_L2_PERFCOUNTER4_CFG__CLEAR__SHIFT 0x1d
++#define MC_VM_L2_PERFCOUNTER4_CFG__PERF_SEL_MASK 0x000000FFL
++#define MC_VM_L2_PERFCOUNTER4_CFG__PERF_SEL_END_MASK 0x0000FF00L
++#define MC_VM_L2_PERFCOUNTER4_CFG__PERF_MODE_MASK 0x0F000000L
++#define MC_VM_L2_PERFCOUNTER4_CFG__ENABLE_MASK 0x10000000L
++#define MC_VM_L2_PERFCOUNTER4_CFG__CLEAR_MASK 0x20000000L
++//MC_VM_L2_PERFCOUNTER5_CFG
++#define MC_VM_L2_PERFCOUNTER5_CFG__PERF_SEL__SHIFT 0x0
++#define MC_VM_L2_PERFCOUNTER5_CFG__PERF_SEL_END__SHIFT 0x8
++#define MC_VM_L2_PERFCOUNTER5_CFG__PERF_MODE__SHIFT 0x18
++#define MC_VM_L2_PERFCOUNTER5_CFG__ENABLE__SHIFT 0x1c
++#define MC_VM_L2_PERFCOUNTER5_CFG__CLEAR__SHIFT 0x1d
++#define MC_VM_L2_PERFCOUNTER5_CFG__PERF_SEL_MASK 0x000000FFL
++#define MC_VM_L2_PERFCOUNTER5_CFG__PERF_SEL_END_MASK 0x0000FF00L
++#define MC_VM_L2_PERFCOUNTER5_CFG__PERF_MODE_MASK 0x0F000000L
++#define MC_VM_L2_PERFCOUNTER5_CFG__ENABLE_MASK 0x10000000L
++#define MC_VM_L2_PERFCOUNTER5_CFG__CLEAR_MASK 0x20000000L
++//MC_VM_L2_PERFCOUNTER6_CFG
++#define MC_VM_L2_PERFCOUNTER6_CFG__PERF_SEL__SHIFT 0x0
++#define MC_VM_L2_PERFCOUNTER6_CFG__PERF_SEL_END__SHIFT 0x8
++#define MC_VM_L2_PERFCOUNTER6_CFG__PERF_MODE__SHIFT 0x18
++#define MC_VM_L2_PERFCOUNTER6_CFG__ENABLE__SHIFT 0x1c
++#define MC_VM_L2_PERFCOUNTER6_CFG__CLEAR__SHIFT 0x1d
++#define MC_VM_L2_PERFCOUNTER6_CFG__PERF_SEL_MASK 0x000000FFL
++#define MC_VM_L2_PERFCOUNTER6_CFG__PERF_SEL_END_MASK 0x0000FF00L
++#define MC_VM_L2_PERFCOUNTER6_CFG__PERF_MODE_MASK 0x0F000000L
++#define MC_VM_L2_PERFCOUNTER6_CFG__ENABLE_MASK 0x10000000L
++#define MC_VM_L2_PERFCOUNTER6_CFG__CLEAR_MASK 0x20000000L
++//MC_VM_L2_PERFCOUNTER7_CFG
++#define MC_VM_L2_PERFCOUNTER7_CFG__PERF_SEL__SHIFT 0x0
++#define MC_VM_L2_PERFCOUNTER7_CFG__PERF_SEL_END__SHIFT 0x8
++#define MC_VM_L2_PERFCOUNTER7_CFG__PERF_MODE__SHIFT 0x18
++#define MC_VM_L2_PERFCOUNTER7_CFG__ENABLE__SHIFT 0x1c
++#define MC_VM_L2_PERFCOUNTER7_CFG__CLEAR__SHIFT 0x1d
++#define MC_VM_L2_PERFCOUNTER7_CFG__PERF_SEL_MASK 0x000000FFL
++#define MC_VM_L2_PERFCOUNTER7_CFG__PERF_SEL_END_MASK 0x0000FF00L
++#define MC_VM_L2_PERFCOUNTER7_CFG__PERF_MODE_MASK 0x0F000000L
++#define MC_VM_L2_PERFCOUNTER7_CFG__ENABLE_MASK 0x10000000L
++#define MC_VM_L2_PERFCOUNTER7_CFG__CLEAR_MASK 0x20000000L
++//MC_VM_L2_PERFCOUNTER_RSLT_CNTL
++#define MC_VM_L2_PERFCOUNTER_RSLT_CNTL__PERF_COUNTER_SELECT__SHIFT 0x0
++#define MC_VM_L2_PERFCOUNTER_RSLT_CNTL__START_TRIGGER__SHIFT 0x8
++#define MC_VM_L2_PERFCOUNTER_RSLT_CNTL__STOP_TRIGGER__SHIFT 0x10
++#define MC_VM_L2_PERFCOUNTER_RSLT_CNTL__ENABLE_ANY__SHIFT 0x18
++#define MC_VM_L2_PERFCOUNTER_RSLT_CNTL__CLEAR_ALL__SHIFT 0x19
++#define MC_VM_L2_PERFCOUNTER_RSLT_CNTL__STOP_ALL_ON_SATURATE__SHIFT 0x1a
++#define MC_VM_L2_PERFCOUNTER_RSLT_CNTL__PERF_COUNTER_SELECT_MASK 0x0000000FL
++#define MC_VM_L2_PERFCOUNTER_RSLT_CNTL__START_TRIGGER_MASK 0x0000FF00L
++#define MC_VM_L2_PERFCOUNTER_RSLT_CNTL__STOP_TRIGGER_MASK 0x00FF0000L
++#define MC_VM_L2_PERFCOUNTER_RSLT_CNTL__ENABLE_ANY_MASK 0x01000000L
++#define MC_VM_L2_PERFCOUNTER_RSLT_CNTL__CLEAR_ALL_MASK 0x02000000L
++#define MC_VM_L2_PERFCOUNTER_RSLT_CNTL__STOP_ALL_ON_SATURATE_MASK 0x04000000L
++
++
++// addressBlock: gc_rlcpdec
++//RLC_CNTL
++#define RLC_CNTL__RLC_ENABLE_F32__SHIFT 0x0
++#define RLC_CNTL__FORCE_RETRY__SHIFT 0x1
++#define RLC_CNTL__READ_CACHE_DISABLE__SHIFT 0x2
++#define RLC_CNTL__RLC_STEP_F32__SHIFT 0x3
++#define RLC_CNTL__RESERVED__SHIFT 0x4
++#define RLC_CNTL__RLC_ENABLE_F32_MASK 0x00000001L
++#define RLC_CNTL__FORCE_RETRY_MASK 0x00000002L
++#define RLC_CNTL__READ_CACHE_DISABLE_MASK 0x00000004L
++#define RLC_CNTL__RLC_STEP_F32_MASK 0x00000008L
++#define RLC_CNTL__RESERVED_MASK 0xFFFFFFF0L
++//RLC_STAT
++#define RLC_STAT__RLC_BUSY__SHIFT 0x0
++#define RLC_STAT__RLC_GPM_BUSY__SHIFT 0x1
++#define RLC_STAT__RLC_SPM_BUSY__SHIFT 0x2
++#define RLC_STAT__RLC_SRM_BUSY__SHIFT 0x3
++#define RLC_STAT__MC_BUSY__SHIFT 0x4
++#define RLC_STAT__RLC_THREAD_0_BUSY__SHIFT 0x5
++#define RLC_STAT__RLC_THREAD_1_BUSY__SHIFT 0x6
++#define RLC_STAT__RLC_THREAD_2_BUSY__SHIFT 0x7
++#define RLC_STAT__RESERVED__SHIFT 0x8
++#define RLC_STAT__RLC_BUSY_MASK 0x00000001L
++#define RLC_STAT__RLC_GPM_BUSY_MASK 0x00000002L
++#define RLC_STAT__RLC_SPM_BUSY_MASK 0x00000004L
++#define RLC_STAT__RLC_SRM_BUSY_MASK 0x00000008L
++#define RLC_STAT__MC_BUSY_MASK 0x00000010L
++#define RLC_STAT__RLC_THREAD_0_BUSY_MASK 0x00000020L
++#define RLC_STAT__RLC_THREAD_1_BUSY_MASK 0x00000040L
++#define RLC_STAT__RLC_THREAD_2_BUSY_MASK 0x00000080L
++#define RLC_STAT__RESERVED_MASK 0xFFFFFF00L
++//RLC_SAFE_MODE
++#define RLC_SAFE_MODE__CMD__SHIFT 0x0
++#define RLC_SAFE_MODE__MESSAGE__SHIFT 0x1
++#define RLC_SAFE_MODE__RESERVED1__SHIFT 0x5
++#define RLC_SAFE_MODE__RESPONSE__SHIFT 0x8
++#define RLC_SAFE_MODE__RESERVED__SHIFT 0xc
++#define RLC_SAFE_MODE__CMD_MASK 0x00000001L
++#define RLC_SAFE_MODE__MESSAGE_MASK 0x0000001EL
++#define RLC_SAFE_MODE__RESERVED1_MASK 0x000000E0L
++#define RLC_SAFE_MODE__RESPONSE_MASK 0x00000F00L
++#define RLC_SAFE_MODE__RESERVED_MASK 0xFFFFF000L
++//RLC_MEM_SLP_CNTL
++#define RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN__SHIFT 0x0
++#define RLC_MEM_SLP_CNTL__RLC_MEM_DS_EN__SHIFT 0x1
++#define RLC_MEM_SLP_CNTL__RESERVED__SHIFT 0x2
++#define RLC_MEM_SLP_CNTL__RLC_LS_DS_BUSY_OVERRIDE__SHIFT 0x7
++#define RLC_MEM_SLP_CNTL__RLC_MEM_LS_ON_DELAY__SHIFT 0x8
++#define RLC_MEM_SLP_CNTL__RLC_MEM_LS_OFF_DELAY__SHIFT 0x10
++#define RLC_MEM_SLP_CNTL__RESERVED1__SHIFT 0x18
++#define RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK 0x00000001L
++#define RLC_MEM_SLP_CNTL__RLC_MEM_DS_EN_MASK 0x00000002L
++#define RLC_MEM_SLP_CNTL__RESERVED_MASK 0x0000007CL
++#define RLC_MEM_SLP_CNTL__RLC_LS_DS_BUSY_OVERRIDE_MASK 0x00000080L
++#define RLC_MEM_SLP_CNTL__RLC_MEM_LS_ON_DELAY_MASK 0x0000FF00L
++#define RLC_MEM_SLP_CNTL__RLC_MEM_LS_OFF_DELAY_MASK 0x00FF0000L
++#define RLC_MEM_SLP_CNTL__RESERVED1_MASK 0xFF000000L
++//SMU_RLC_RESPONSE
++#define SMU_RLC_RESPONSE__RESP__SHIFT 0x0
++#define SMU_RLC_RESPONSE__RESP_MASK 0xFFFFFFFFL
++//RLC_RLCV_SAFE_MODE
++#define RLC_RLCV_SAFE_MODE__CMD__SHIFT 0x0
++#define RLC_RLCV_SAFE_MODE__MESSAGE__SHIFT 0x1
++#define RLC_RLCV_SAFE_MODE__RESERVED1__SHIFT 0x5
++#define RLC_RLCV_SAFE_MODE__RESPONSE__SHIFT 0x8
++#define RLC_RLCV_SAFE_MODE__RESERVED__SHIFT 0xc
++#define RLC_RLCV_SAFE_MODE__CMD_MASK 0x00000001L
++#define RLC_RLCV_SAFE_MODE__MESSAGE_MASK 0x0000001EL
++#define RLC_RLCV_SAFE_MODE__RESERVED1_MASK 0x000000E0L
++#define RLC_RLCV_SAFE_MODE__RESPONSE_MASK 0x00000F00L
++#define RLC_RLCV_SAFE_MODE__RESERVED_MASK 0xFFFFF000L
++//RLC_SMU_SAFE_MODE
++#define RLC_SMU_SAFE_MODE__CMD__SHIFT 0x0
++#define RLC_SMU_SAFE_MODE__MESSAGE__SHIFT 0x1
++#define RLC_SMU_SAFE_MODE__RESERVED1__SHIFT 0x5
++#define RLC_SMU_SAFE_MODE__RESPONSE__SHIFT 0x8
++#define RLC_SMU_SAFE_MODE__RESERVED__SHIFT 0xc
++#define RLC_SMU_SAFE_MODE__CMD_MASK 0x00000001L
++#define RLC_SMU_SAFE_MODE__MESSAGE_MASK 0x0000001EL
++#define RLC_SMU_SAFE_MODE__RESERVED1_MASK 0x000000E0L
++#define RLC_SMU_SAFE_MODE__RESPONSE_MASK 0x00000F00L
++#define RLC_SMU_SAFE_MODE__RESERVED_MASK 0xFFFFF000L
++//RLC_RLCV_COMMAND
++#define RLC_RLCV_COMMAND__CMD__SHIFT 0x0
++#define RLC_RLCV_COMMAND__RESERVED__SHIFT 0x4
++#define RLC_RLCV_COMMAND__CMD_MASK 0x0000000FL
++#define RLC_RLCV_COMMAND__RESERVED_MASK 0xFFFFFFF0L
++//RLC_REFCLOCK_TIMESTAMP_LSB
++#define RLC_REFCLOCK_TIMESTAMP_LSB__TIMESTAMP_LSB__SHIFT 0x0
++#define RLC_REFCLOCK_TIMESTAMP_LSB__TIMESTAMP_LSB_MASK 0xFFFFFFFFL
++//RLC_REFCLOCK_TIMESTAMP_MSB
++#define RLC_REFCLOCK_TIMESTAMP_MSB__TIMESTAMP_MSB__SHIFT 0x0
++#define RLC_REFCLOCK_TIMESTAMP_MSB__TIMESTAMP_MSB_MASK 0xFFFFFFFFL
++//RLC_GPM_TIMER_INT_0
++#define RLC_GPM_TIMER_INT_0__TIMER__SHIFT 0x0
++#define RLC_GPM_TIMER_INT_0__TIMER_MASK 0xFFFFFFFFL
++//RLC_GPM_TIMER_INT_1
++#define RLC_GPM_TIMER_INT_1__TIMER__SHIFT 0x0
++#define RLC_GPM_TIMER_INT_1__TIMER_MASK 0xFFFFFFFFL
++//RLC_GPM_TIMER_INT_2
++#define RLC_GPM_TIMER_INT_2__TIMER__SHIFT 0x0
++#define RLC_GPM_TIMER_INT_2__TIMER_MASK 0xFFFFFFFFL
++//RLC_GPM_TIMER_CTRL
++#define RLC_GPM_TIMER_CTRL__TIMER_0_EN__SHIFT 0x0
++#define RLC_GPM_TIMER_CTRL__TIMER_1_EN__SHIFT 0x1
++#define RLC_GPM_TIMER_CTRL__TIMER_2_EN__SHIFT 0x2
++#define RLC_GPM_TIMER_CTRL__TIMER_3_EN__SHIFT 0x3
++#define RLC_GPM_TIMER_CTRL__RESERVED__SHIFT 0x4
++#define RLC_GPM_TIMER_CTRL__TIMER_0_EN_MASK 0x00000001L
++#define RLC_GPM_TIMER_CTRL__TIMER_1_EN_MASK 0x00000002L
++#define RLC_GPM_TIMER_CTRL__TIMER_2_EN_MASK 0x00000004L
++#define RLC_GPM_TIMER_CTRL__TIMER_3_EN_MASK 0x00000008L
++#define RLC_GPM_TIMER_CTRL__RESERVED_MASK 0xFFFFFFF0L
++//RLC_LB_CNTR_MAX
++#define RLC_LB_CNTR_MAX__LB_CNTR_MAX__SHIFT 0x0
++#define RLC_LB_CNTR_MAX__LB_CNTR_MAX_MASK 0xFFFFFFFFL
++//RLC_GPM_TIMER_STAT
++#define RLC_GPM_TIMER_STAT__TIMER_0_STAT__SHIFT 0x0
++#define RLC_GPM_TIMER_STAT__TIMER_1_STAT__SHIFT 0x1
++#define RLC_GPM_TIMER_STAT__TIMER_2_STAT__SHIFT 0x2
++#define RLC_GPM_TIMER_STAT__TIMER_3_STAT__SHIFT 0x3
++#define RLC_GPM_TIMER_STAT__RESERVED__SHIFT 0x4
++#define RLC_GPM_TIMER_STAT__TIMER_0_STAT_MASK 0x00000001L
++#define RLC_GPM_TIMER_STAT__TIMER_1_STAT_MASK 0x00000002L
++#define RLC_GPM_TIMER_STAT__TIMER_2_STAT_MASK 0x00000004L
++#define RLC_GPM_TIMER_STAT__TIMER_3_STAT_MASK 0x00000008L
++#define RLC_GPM_TIMER_STAT__RESERVED_MASK 0xFFFFFFF0L
++//RLC_GPM_TIMER_INT_3
++#define RLC_GPM_TIMER_INT_3__TIMER__SHIFT 0x0
++#define RLC_GPM_TIMER_INT_3__TIMER_MASK 0xFFFFFFFFL
++//RLC_SERDES_WR_NONCU_MASTER_MASK_1
++#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__SE_MASTER_MASK_1__SHIFT 0x0
++#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__GC_MASTER_MASK_1__SHIFT 0x10
++#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__GC_GFX_MASTER_MASK_1__SHIFT 0x11
++#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__TC0_1_MASTER_MASK__SHIFT 0x12
++#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__RESERVED_1__SHIFT 0x13
++#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__SPARE4_MASTER_MASK__SHIFT 0x14
++#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__SPARE5_MASTER_MASK__SHIFT 0x15
++#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__SPARE6_MASTER_MASK__SHIFT 0x16
++#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__SPARE7_MASTER_MASK__SHIFT 0x17
++#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__EA_1_MASTER_MASK__SHIFT 0x18
++#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__RESERVED__SHIFT 0x19
++#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__SE_MASTER_MASK_1_MASK 0x0000FFFFL
++#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__GC_MASTER_MASK_1_MASK 0x00010000L
++#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__GC_GFX_MASTER_MASK_1_MASK 0x00020000L
++#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__TC0_1_MASTER_MASK_MASK 0x00040000L
++#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__RESERVED_1_MASK 0x00080000L
++#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__SPARE4_MASTER_MASK_MASK 0x00100000L
++#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__SPARE5_MASTER_MASK_MASK 0x00200000L
++#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__SPARE6_MASTER_MASK_MASK 0x00400000L
++#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__SPARE7_MASTER_MASK_MASK 0x00800000L
++#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__EA_1_MASTER_MASK_MASK 0x01000000L
++#define RLC_SERDES_WR_NONCU_MASTER_MASK_1__RESERVED_MASK 0xFE000000L
++//RLC_SERDES_NONCU_MASTER_BUSY_1
++#define RLC_SERDES_NONCU_MASTER_BUSY_1__SE_MASTER_BUSY_1__SHIFT 0x0
++#define RLC_SERDES_NONCU_MASTER_BUSY_1__GC_MASTER_BUSY_1__SHIFT 0x10
++#define RLC_SERDES_NONCU_MASTER_BUSY_1__GC_GFX_MASTER_BUSY_1__SHIFT 0x11
++#define RLC_SERDES_NONCU_MASTER_BUSY_1__TC0_MASTER_BUSY_1__SHIFT 0x12
++#define RLC_SERDES_NONCU_MASTER_BUSY_1__RESERVED_1__SHIFT 0x13
++#define RLC_SERDES_NONCU_MASTER_BUSY_1__SPARE4_MASTER_BUSY__SHIFT 0x14
++#define RLC_SERDES_NONCU_MASTER_BUSY_1__SPARE5_MASTER_BUSY__SHIFT 0x15
++#define RLC_SERDES_NONCU_MASTER_BUSY_1__SPARE6_MASTER_BUSY__SHIFT 0x16
++#define RLC_SERDES_NONCU_MASTER_BUSY_1__SPARE7_MASTER_BUSY__SHIFT 0x17
++#define RLC_SERDES_NONCU_MASTER_BUSY_1__EA_1_MASTER_BUSY__SHIFT 0x18
++#define RLC_SERDES_NONCU_MASTER_BUSY_1__RESERVED__SHIFT 0x19
++#define RLC_SERDES_NONCU_MASTER_BUSY_1__SE_MASTER_BUSY_1_MASK 0x0000FFFFL
++#define RLC_SERDES_NONCU_MASTER_BUSY_1__GC_MASTER_BUSY_1_MASK 0x00010000L
++#define RLC_SERDES_NONCU_MASTER_BUSY_1__GC_GFX_MASTER_BUSY_1_MASK 0x00020000L
++#define RLC_SERDES_NONCU_MASTER_BUSY_1__TC0_MASTER_BUSY_1_MASK 0x00040000L
++#define RLC_SERDES_NONCU_MASTER_BUSY_1__RESERVED_1_MASK 0x00080000L
++#define RLC_SERDES_NONCU_MASTER_BUSY_1__SPARE4_MASTER_BUSY_MASK 0x00100000L
++#define RLC_SERDES_NONCU_MASTER_BUSY_1__SPARE5_MASTER_BUSY_MASK 0x00200000L
++#define RLC_SERDES_NONCU_MASTER_BUSY_1__SPARE6_MASTER_BUSY_MASK 0x00400000L
++#define RLC_SERDES_NONCU_MASTER_BUSY_1__SPARE7_MASTER_BUSY_MASK 0x00800000L
++#define RLC_SERDES_NONCU_MASTER_BUSY_1__EA_1_MASTER_BUSY_MASK 0x01000000L
++#define RLC_SERDES_NONCU_MASTER_BUSY_1__RESERVED_MASK 0xFE000000L
++//RLC_INT_STAT
++#define RLC_INT_STAT__LAST_CP_RLC_INT_ID__SHIFT 0x0
++#define RLC_INT_STAT__CP_RLC_INT_PENDING__SHIFT 0x8
++#define RLC_INT_STAT__RESERVED__SHIFT 0x9
++#define RLC_INT_STAT__LAST_CP_RLC_INT_ID_MASK 0x000000FFL
++#define RLC_INT_STAT__CP_RLC_INT_PENDING_MASK 0x00000100L
++#define RLC_INT_STAT__RESERVED_MASK 0xFFFFFE00L
++//RLC_LB_CNTL
++#define RLC_LB_CNTL__LOAD_BALANCE_ENABLE__SHIFT 0x0
++#define RLC_LB_CNTL__LB_CNT_CP_BUSY__SHIFT 0x1
++#define RLC_LB_CNTL__LB_CNT_SPIM_ACTIVE__SHIFT 0x2
++#define RLC_LB_CNTL__LB_CNT_REG_INC__SHIFT 0x3
++#define RLC_LB_CNTL__CU_MASK_USED_OFF_HYST__SHIFT 0x4
++#define RLC_LB_CNTL__RESERVED__SHIFT 0xc
++#define RLC_LB_CNTL__LOAD_BALANCE_ENABLE_MASK 0x00000001L
++#define RLC_LB_CNTL__LB_CNT_CP_BUSY_MASK 0x00000002L
++#define RLC_LB_CNTL__LB_CNT_SPIM_ACTIVE_MASK 0x00000004L
++#define RLC_LB_CNTL__LB_CNT_REG_INC_MASK 0x00000008L
++#define RLC_LB_CNTL__CU_MASK_USED_OFF_HYST_MASK 0x00000FF0L
++#define RLC_LB_CNTL__RESERVED_MASK 0xFFFFF000L
++//RLC_MGCG_CTRL
++#define RLC_MGCG_CTRL__MGCG_EN__SHIFT 0x0
++#define RLC_MGCG_CTRL__SILICON_EN__SHIFT 0x1
++#define RLC_MGCG_CTRL__SIMULATION_EN__SHIFT 0x2
++#define RLC_MGCG_CTRL__ON_DELAY__SHIFT 0x3
++#define RLC_MGCG_CTRL__OFF_HYSTERESIS__SHIFT 0x7
++#define RLC_MGCG_CTRL__GC_CAC_MGCG_CLK_CNTL__SHIFT 0xf
++#define RLC_MGCG_CTRL__SE_CAC_MGCG_CLK_CNTL__SHIFT 0x10
++#define RLC_MGCG_CTRL__SPARE__SHIFT 0x11
++#define RLC_MGCG_CTRL__MGCG_EN_MASK 0x00000001L
++#define RLC_MGCG_CTRL__SILICON_EN_MASK 0x00000002L
++#define RLC_MGCG_CTRL__SIMULATION_EN_MASK 0x00000004L
++#define RLC_MGCG_CTRL__ON_DELAY_MASK 0x00000078L
++#define RLC_MGCG_CTRL__OFF_HYSTERESIS_MASK 0x00007F80L
++#define RLC_MGCG_CTRL__GC_CAC_MGCG_CLK_CNTL_MASK 0x00008000L
++#define RLC_MGCG_CTRL__SE_CAC_MGCG_CLK_CNTL_MASK 0x00010000L
++#define RLC_MGCG_CTRL__SPARE_MASK 0xFFFE0000L
++//RLC_LB_CNTR_INIT
++#define RLC_LB_CNTR_INIT__LB_CNTR_INIT__SHIFT 0x0
++#define RLC_LB_CNTR_INIT__LB_CNTR_INIT_MASK 0xFFFFFFFFL
++//RLC_LOAD_BALANCE_CNTR
++#define RLC_LOAD_BALANCE_CNTR__RLC_LOAD_BALANCE_CNTR__SHIFT 0x0
++#define RLC_LOAD_BALANCE_CNTR__RLC_LOAD_BALANCE_CNTR_MASK 0xFFFFFFFFL
++//RLC_JUMP_TABLE_RESTORE
++#define RLC_JUMP_TABLE_RESTORE__ADDR__SHIFT 0x0
++#define RLC_JUMP_TABLE_RESTORE__ADDR_MASK 0xFFFFFFFFL
++//RLC_PG_DELAY_2
++#define RLC_PG_DELAY_2__SERDES_TIMEOUT_VALUE__SHIFT 0x0
++#define RLC_PG_DELAY_2__SERDES_CMD_DELAY__SHIFT 0x8
++#define RLC_PG_DELAY_2__PERCU_TIMEOUT_VALUE__SHIFT 0x10
++#define RLC_PG_DELAY_2__SERDES_TIMEOUT_VALUE_MASK 0x000000FFL
++#define RLC_PG_DELAY_2__SERDES_CMD_DELAY_MASK 0x0000FF00L
++#define RLC_PG_DELAY_2__PERCU_TIMEOUT_VALUE_MASK 0xFFFF0000L
++//RLC_GPU_CLOCK_COUNT_LSB
++#define RLC_GPU_CLOCK_COUNT_LSB__GPU_CLOCKS_LSB__SHIFT 0x0
++#define RLC_GPU_CLOCK_COUNT_LSB__GPU_CLOCKS_LSB_MASK 0xFFFFFFFFL
++//RLC_GPU_CLOCK_COUNT_MSB
++#define RLC_GPU_CLOCK_COUNT_MSB__GPU_CLOCKS_MSB__SHIFT 0x0
++#define RLC_GPU_CLOCK_COUNT_MSB__GPU_CLOCKS_MSB_MASK 0xFFFFFFFFL
++//RLC_CAPTURE_GPU_CLOCK_COUNT
++#define RLC_CAPTURE_GPU_CLOCK_COUNT__CAPTURE__SHIFT 0x0
++#define RLC_CAPTURE_GPU_CLOCK_COUNT__RESERVED__SHIFT 0x1
++#define RLC_CAPTURE_GPU_CLOCK_COUNT__CAPTURE_MASK 0x00000001L
++#define RLC_CAPTURE_GPU_CLOCK_COUNT__RESERVED_MASK 0xFFFFFFFEL
++//RLC_UCODE_CNTL
++#define RLC_UCODE_CNTL__RLC_UCODE_FLAGS__SHIFT 0x0
++#define RLC_UCODE_CNTL__RLC_UCODE_FLAGS_MASK 0xFFFFFFFFL
++//RLC_GPM_THREAD_RESET
++#define RLC_GPM_THREAD_RESET__THREAD0_RESET__SHIFT 0x0
++#define RLC_GPM_THREAD_RESET__THREAD1_RESET__SHIFT 0x1
++#define RLC_GPM_THREAD_RESET__THREAD2_RESET__SHIFT 0x2
++#define RLC_GPM_THREAD_RESET__THREAD3_RESET__SHIFT 0x3
++#define RLC_GPM_THREAD_RESET__RESERVED__SHIFT 0x4
++#define RLC_GPM_THREAD_RESET__THREAD0_RESET_MASK 0x00000001L
++#define RLC_GPM_THREAD_RESET__THREAD1_RESET_MASK 0x00000002L
++#define RLC_GPM_THREAD_RESET__THREAD2_RESET_MASK 0x00000004L
++#define RLC_GPM_THREAD_RESET__THREAD3_RESET_MASK 0x00000008L
++#define RLC_GPM_THREAD_RESET__RESERVED_MASK 0xFFFFFFF0L
++//RLC_GPM_CP_DMA_COMPLETE_T0
++#define RLC_GPM_CP_DMA_COMPLETE_T0__DATA__SHIFT 0x0
++#define RLC_GPM_CP_DMA_COMPLETE_T0__RESERVED__SHIFT 0x1
++#define RLC_GPM_CP_DMA_COMPLETE_T0__DATA_MASK 0x00000001L
++#define RLC_GPM_CP_DMA_COMPLETE_T0__RESERVED_MASK 0xFFFFFFFEL
++//RLC_GPM_CP_DMA_COMPLETE_T1
++#define RLC_GPM_CP_DMA_COMPLETE_T1__DATA__SHIFT 0x0
++#define RLC_GPM_CP_DMA_COMPLETE_T1__RESERVED__SHIFT 0x1
++#define RLC_GPM_CP_DMA_COMPLETE_T1__DATA_MASK 0x00000001L
++#define RLC_GPM_CP_DMA_COMPLETE_T1__RESERVED_MASK 0xFFFFFFFEL
++//RLC_FIREWALL_VIOLATION
++#define RLC_FIREWALL_VIOLATION__ADDR__SHIFT 0x0
++#define RLC_FIREWALL_VIOLATION__ADDR_MASK 0xFFFFFFFFL
++//RLC_GPM_STAT
++#define RLC_GPM_STAT__RLC_BUSY__SHIFT 0x0
++#define RLC_GPM_STAT__GFX_POWER_STATUS__SHIFT 0x1
++#define RLC_GPM_STAT__GFX_CLOCK_STATUS__SHIFT 0x2
++#define RLC_GPM_STAT__GFX_LS_STATUS__SHIFT 0x3
++#define RLC_GPM_STAT__GFX_PIPELINE_POWER_STATUS__SHIFT 0x4
++#define RLC_GPM_STAT__CNTX_IDLE_BEING_PROCESSED__SHIFT 0x5
++#define RLC_GPM_STAT__CNTX_BUSY_BEING_PROCESSED__SHIFT 0x6
++#define RLC_GPM_STAT__GFX_IDLE_BEING_PROCESSED__SHIFT 0x7
++#define RLC_GPM_STAT__CMP_BUSY_BEING_PROCESSED__SHIFT 0x8
++#define RLC_GPM_STAT__SAVING_REGISTERS__SHIFT 0x9
++#define RLC_GPM_STAT__RESTORING_REGISTERS__SHIFT 0xa
++#define RLC_GPM_STAT__GFX3D_BLOCKS_CHANGING_POWER_STATE__SHIFT 0xb
++#define RLC_GPM_STAT__CMP_BLOCKS_CHANGING_POWER_STATE__SHIFT 0xc
++#define RLC_GPM_STAT__STATIC_CU_POWERING_UP__SHIFT 0xd
++#define RLC_GPM_STAT__STATIC_CU_POWERING_DOWN__SHIFT 0xe
++#define RLC_GPM_STAT__DYN_CU_POWERING_UP__SHIFT 0xf
++#define RLC_GPM_STAT__DYN_CU_POWERING_DOWN__SHIFT 0x10
++#define RLC_GPM_STAT__ABORTED_PD_SEQUENCE__SHIFT 0x11
++#define RLC_GPM_STAT__CMP_power_status__SHIFT 0x12
++#define RLC_GPM_STAT__GFX_LS_STATUS_3D__SHIFT 0x13
++#define RLC_GPM_STAT__GFX_CLOCK_STATUS_3D__SHIFT 0x14
++#define RLC_GPM_STAT__MGCG_OVERRIDE_STATUS__SHIFT 0x15
++#define RLC_GPM_STAT__RLC_EXEC_ROM_CODE__SHIFT 0x16
++#define RLC_GPM_STAT__RESERVED__SHIFT 0x17
++#define RLC_GPM_STAT__PG_ERROR_STATUS__SHIFT 0x18
++#define RLC_GPM_STAT__RLC_BUSY_MASK 0x00000001L
++#define RLC_GPM_STAT__GFX_POWER_STATUS_MASK 0x00000002L
++#define RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK 0x00000004L
++#define RLC_GPM_STAT__GFX_LS_STATUS_MASK 0x00000008L
++#define RLC_GPM_STAT__GFX_PIPELINE_POWER_STATUS_MASK 0x00000010L
++#define RLC_GPM_STAT__CNTX_IDLE_BEING_PROCESSED_MASK 0x00000020L
++#define RLC_GPM_STAT__CNTX_BUSY_BEING_PROCESSED_MASK 0x00000040L
++#define RLC_GPM_STAT__GFX_IDLE_BEING_PROCESSED_MASK 0x00000080L
++#define RLC_GPM_STAT__CMP_BUSY_BEING_PROCESSED_MASK 0x00000100L
++#define RLC_GPM_STAT__SAVING_REGISTERS_MASK 0x00000200L
++#define RLC_GPM_STAT__RESTORING_REGISTERS_MASK 0x00000400L
++#define RLC_GPM_STAT__GFX3D_BLOCKS_CHANGING_POWER_STATE_MASK 0x00000800L
++#define RLC_GPM_STAT__CMP_BLOCKS_CHANGING_POWER_STATE_MASK 0x00001000L
++#define RLC_GPM_STAT__STATIC_CU_POWERING_UP_MASK 0x00002000L
++#define RLC_GPM_STAT__STATIC_CU_POWERING_DOWN_MASK 0x00004000L
++#define RLC_GPM_STAT__DYN_CU_POWERING_UP_MASK 0x00008000L
++#define RLC_GPM_STAT__DYN_CU_POWERING_DOWN_MASK 0x00010000L
++#define RLC_GPM_STAT__ABORTED_PD_SEQUENCE_MASK 0x00020000L
++#define RLC_GPM_STAT__CMP_power_status_MASK 0x00040000L
++#define RLC_GPM_STAT__GFX_LS_STATUS_3D_MASK 0x00080000L
++#define RLC_GPM_STAT__GFX_CLOCK_STATUS_3D_MASK 0x00100000L
++#define RLC_GPM_STAT__MGCG_OVERRIDE_STATUS_MASK 0x00200000L
++#define RLC_GPM_STAT__RLC_EXEC_ROM_CODE_MASK 0x00400000L
++#define RLC_GPM_STAT__RESERVED_MASK 0x00800000L
++#define RLC_GPM_STAT__PG_ERROR_STATUS_MASK 0xFF000000L
++//RLC_GPU_CLOCK_32_RES_SEL
++#define RLC_GPU_CLOCK_32_RES_SEL__RES_SEL__SHIFT 0x0
++#define RLC_GPU_CLOCK_32_RES_SEL__RESERVED__SHIFT 0x6
++#define RLC_GPU_CLOCK_32_RES_SEL__RES_SEL_MASK 0x0000003FL
++#define RLC_GPU_CLOCK_32_RES_SEL__RESERVED_MASK 0xFFFFFFC0L
++//RLC_GPU_CLOCK_32
++#define RLC_GPU_CLOCK_32__GPU_CLOCK_32__SHIFT 0x0
++#define RLC_GPU_CLOCK_32__GPU_CLOCK_32_MASK 0xFFFFFFFFL
++//RLC_PG_CNTL
++#define RLC_PG_CNTL__GFX_POWER_GATING_ENABLE__SHIFT 0x0
++#define RLC_PG_CNTL__GFX_POWER_GATING_SRC__SHIFT 0x1
++#define RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE__SHIFT 0x2
++#define RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE__SHIFT 0x3
++#define RLC_PG_CNTL__GFX_PIPELINE_PG_ENABLE__SHIFT 0x4
++#define RLC_PG_CNTL__RESERVED__SHIFT 0x5
++#define RLC_PG_CNTL__PG_OVERRIDE__SHIFT 0xe
++#define RLC_PG_CNTL__CP_PG_DISABLE__SHIFT 0xf
++#define RLC_PG_CNTL__CHUB_HANDSHAKE_ENABLE__SHIFT 0x10
++#define RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE__SHIFT 0x11
++#define RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE__SHIFT 0x12
++#define RLC_PG_CNTL__SMU_HANDSHAKE_ENABLE__SHIFT 0x13
++#define RLC_PG_CNTL__RESERVED1__SHIFT 0x14
++#define RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK 0x00000001L
++#define RLC_PG_CNTL__GFX_POWER_GATING_SRC_MASK 0x00000002L
++#define RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK 0x00000004L
++#define RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK 0x00000008L
++#define RLC_PG_CNTL__GFX_PIPELINE_PG_ENABLE_MASK 0x00000010L
++#define RLC_PG_CNTL__RESERVED_MASK 0x00003FE0L
++#define RLC_PG_CNTL__PG_OVERRIDE_MASK 0x00004000L
++#define RLC_PG_CNTL__CP_PG_DISABLE_MASK 0x00008000L
++#define RLC_PG_CNTL__CHUB_HANDSHAKE_ENABLE_MASK 0x00010000L
++#define RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK 0x00020000L
++#define RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK 0x00040000L
++#define RLC_PG_CNTL__SMU_HANDSHAKE_ENABLE_MASK 0x00080000L
++#define RLC_PG_CNTL__RESERVED1_MASK 0x00F00000L
++//RLC_GPM_THREAD_PRIORITY
++#define RLC_GPM_THREAD_PRIORITY__THREAD0_PRIORITY__SHIFT 0x0
++#define RLC_GPM_THREAD_PRIORITY__THREAD1_PRIORITY__SHIFT 0x8
++#define RLC_GPM_THREAD_PRIORITY__THREAD2_PRIORITY__SHIFT 0x10
++#define RLC_GPM_THREAD_PRIORITY__THREAD3_PRIORITY__SHIFT 0x18
++#define RLC_GPM_THREAD_PRIORITY__THREAD0_PRIORITY_MASK 0x000000FFL
++#define RLC_GPM_THREAD_PRIORITY__THREAD1_PRIORITY_MASK 0x0000FF00L
++#define RLC_GPM_THREAD_PRIORITY__THREAD2_PRIORITY_MASK 0x00FF0000L
++#define RLC_GPM_THREAD_PRIORITY__THREAD3_PRIORITY_MASK 0xFF000000L
++//RLC_GPM_THREAD_ENABLE
++#define RLC_GPM_THREAD_ENABLE__THREAD0_ENABLE__SHIFT 0x0
++#define RLC_GPM_THREAD_ENABLE__THREAD1_ENABLE__SHIFT 0x1
++#define RLC_GPM_THREAD_ENABLE__THREAD2_ENABLE__SHIFT 0x2
++#define RLC_GPM_THREAD_ENABLE__THREAD3_ENABLE__SHIFT 0x3
++#define RLC_GPM_THREAD_ENABLE__RESERVED__SHIFT 0x4
++#define RLC_GPM_THREAD_ENABLE__THREAD0_ENABLE_MASK 0x00000001L
++#define RLC_GPM_THREAD_ENABLE__THREAD1_ENABLE_MASK 0x00000002L
++#define RLC_GPM_THREAD_ENABLE__THREAD2_ENABLE_MASK 0x00000004L
++#define RLC_GPM_THREAD_ENABLE__THREAD3_ENABLE_MASK 0x00000008L
++#define RLC_GPM_THREAD_ENABLE__RESERVED_MASK 0xFFFFFFF0L
++//RLC_CGTT_MGCG_OVERRIDE
++#define RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE__SHIFT 0x0
++#define RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE__SHIFT 0x1
++#define RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE__SHIFT 0x2
++#define RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGCG_OVERRIDE__SHIFT 0x3
++#define RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE__SHIFT 0x4
++#define RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE__SHIFT 0x5
++#define RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE__SHIFT 0x6
++#define RLC_CGTT_MGCG_OVERRIDE__GFXIP_GFX3D_CG_OVERRIDE__SHIFT 0x7
++#define RLC_CGTT_MGCG_OVERRIDE__RESERVED__SHIFT 0x8
++#define RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK 0x00000001L
++#define RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK 0x00000002L
++#define RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK 0x00000004L
++#define RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGCG_OVERRIDE_MASK 0x00000008L
++#define RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK 0x00000010L
++#define RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK 0x00000020L
++#define RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK 0x00000040L
++#define RLC_CGTT_MGCG_OVERRIDE__GFXIP_GFX3D_CG_OVERRIDE_MASK 0x00000080L
++#define RLC_CGTT_MGCG_OVERRIDE__RESERVED_MASK 0xFFFFFF00L
++//RLC_CGCG_CGLS_CTRL
++#define RLC_CGCG_CGLS_CTRL__CGCG_EN__SHIFT 0x0
++#define RLC_CGCG_CGLS_CTRL__CGLS_EN__SHIFT 0x1
++#define RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY__SHIFT 0x2
++#define RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD__SHIFT 0x8
++#define RLC_CGCG_CGLS_CTRL__CGCG_CONTROLLER__SHIFT 0x1b
++#define RLC_CGCG_CGLS_CTRL__CGCG_REG_CTRL__SHIFT 0x1c
++#define RLC_CGCG_CGLS_CTRL__SLEEP_MODE__SHIFT 0x1d
++#define RLC_CGCG_CGLS_CTRL__SIM_SILICON_EN__SHIFT 0x1f
++#define RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK 0x00000001L
++#define RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK 0x00000002L
++#define RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY_MASK 0x000000FCL
++#define RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD_MASK 0x07FFFF00L
++#define RLC_CGCG_CGLS_CTRL__CGCG_CONTROLLER_MASK 0x08000000L
++#define RLC_CGCG_CGLS_CTRL__CGCG_REG_CTRL_MASK 0x10000000L
++#define RLC_CGCG_CGLS_CTRL__SLEEP_MODE_MASK 0x60000000L
++#define RLC_CGCG_CGLS_CTRL__SIM_SILICON_EN_MASK 0x80000000L
++//RLC_CGCG_RAMP_CTRL
++#define RLC_CGCG_RAMP_CTRL__DOWN_DIV_START_UNIT__SHIFT 0x0
++#define RLC_CGCG_RAMP_CTRL__DOWN_DIV_STEP_UNIT__SHIFT 0x4
++#define RLC_CGCG_RAMP_CTRL__UP_DIV_START_UNIT__SHIFT 0x8
++#define RLC_CGCG_RAMP_CTRL__UP_DIV_STEP_UNIT__SHIFT 0xc
++#define RLC_CGCG_RAMP_CTRL__STEP_DELAY_CNT__SHIFT 0x10
++#define RLC_CGCG_RAMP_CTRL__STEP_DELAY_UNIT__SHIFT 0x1c
++#define RLC_CGCG_RAMP_CTRL__DOWN_DIV_START_UNIT_MASK 0x0000000FL
++#define RLC_CGCG_RAMP_CTRL__DOWN_DIV_STEP_UNIT_MASK 0x000000F0L
++#define RLC_CGCG_RAMP_CTRL__UP_DIV_START_UNIT_MASK 0x00000F00L
++#define RLC_CGCG_RAMP_CTRL__UP_DIV_STEP_UNIT_MASK 0x0000F000L
++#define RLC_CGCG_RAMP_CTRL__STEP_DELAY_CNT_MASK 0x0FFF0000L
++#define RLC_CGCG_RAMP_CTRL__STEP_DELAY_UNIT_MASK 0xF0000000L
++//RLC_DYN_PG_STATUS
++#define RLC_DYN_PG_STATUS__PG_STATUS_CU_MASK__SHIFT 0x0
++#define RLC_DYN_PG_STATUS__PG_STATUS_CU_MASK_MASK 0xFFFFFFFFL
++//RLC_DYN_PG_REQUEST
++#define RLC_DYN_PG_REQUEST__PG_REQUEST_CU_MASK__SHIFT 0x0
++#define RLC_DYN_PG_REQUEST__PG_REQUEST_CU_MASK_MASK 0xFFFFFFFFL
++//RLC_PG_DELAY
++#define RLC_PG_DELAY__POWER_UP_DELAY__SHIFT 0x0
++#define RLC_PG_DELAY__POWER_DOWN_DELAY__SHIFT 0x8
++#define RLC_PG_DELAY__CMD_PROPAGATE_DELAY__SHIFT 0x10
++#define RLC_PG_DELAY__MEM_SLEEP_DELAY__SHIFT 0x18
++#define RLC_PG_DELAY__POWER_UP_DELAY_MASK 0x000000FFL
++#define RLC_PG_DELAY__POWER_DOWN_DELAY_MASK 0x0000FF00L
++#define RLC_PG_DELAY__CMD_PROPAGATE_DELAY_MASK 0x00FF0000L
++#define RLC_PG_DELAY__MEM_SLEEP_DELAY_MASK 0xFF000000L
++//RLC_CU_STATUS
++#define RLC_CU_STATUS__WORK_PENDING__SHIFT 0x0
++#define RLC_CU_STATUS__WORK_PENDING_MASK 0xFFFFFFFFL
++//RLC_LB_INIT_CU_MASK
++#define RLC_LB_INIT_CU_MASK__INIT_CU_MASK__SHIFT 0x0
++#define RLC_LB_INIT_CU_MASK__INIT_CU_MASK_MASK 0xFFFFFFFFL
++//RLC_LB_ALWAYS_ACTIVE_CU_MASK
++#define RLC_LB_ALWAYS_ACTIVE_CU_MASK__ALWAYS_ACTIVE_CU_MASK__SHIFT 0x0
++#define RLC_LB_ALWAYS_ACTIVE_CU_MASK__ALWAYS_ACTIVE_CU_MASK_MASK 0xFFFFFFFFL
++//RLC_LB_PARAMS
++#define RLC_LB_PARAMS__SKIP_L2_CHECK__SHIFT 0x0
++#define RLC_LB_PARAMS__FIFO_SAMPLES__SHIFT 0x1
++#define RLC_LB_PARAMS__PG_IDLE_SAMPLES__SHIFT 0x8
++#define RLC_LB_PARAMS__PG_IDLE_SAMPLE_INTERVAL__SHIFT 0x10
++#define RLC_LB_PARAMS__SKIP_L2_CHECK_MASK 0x00000001L
++#define RLC_LB_PARAMS__FIFO_SAMPLES_MASK 0x000000FEL
++#define RLC_LB_PARAMS__PG_IDLE_SAMPLES_MASK 0x0000FF00L
++#define RLC_LB_PARAMS__PG_IDLE_SAMPLE_INTERVAL_MASK 0xFFFF0000L
++//RLC_THREAD1_DELAY
++#define RLC_THREAD1_DELAY__CU_IDEL_DELAY__SHIFT 0x0
++#define RLC_THREAD1_DELAY__LBPW_INNER_LOOP_DELAY__SHIFT 0x8
++#define RLC_THREAD1_DELAY__LBPW_OUTER_LOOP_DELAY__SHIFT 0x10
++#define RLC_THREAD1_DELAY__SPARE__SHIFT 0x18
++#define RLC_THREAD1_DELAY__CU_IDEL_DELAY_MASK 0x000000FFL
++#define RLC_THREAD1_DELAY__LBPW_INNER_LOOP_DELAY_MASK 0x0000FF00L
++#define RLC_THREAD1_DELAY__LBPW_OUTER_LOOP_DELAY_MASK 0x00FF0000L
++#define RLC_THREAD1_DELAY__SPARE_MASK 0xFF000000L
++//RLC_PG_ALWAYS_ON_CU_MASK
++#define RLC_PG_ALWAYS_ON_CU_MASK__AON_CU_MASK__SHIFT 0x0
++#define RLC_PG_ALWAYS_ON_CU_MASK__AON_CU_MASK_MASK 0xFFFFFFFFL
++//RLC_MAX_PG_CU
++#define RLC_MAX_PG_CU__MAX_POWERED_UP_CU__SHIFT 0x0
++#define RLC_MAX_PG_CU__SPARE__SHIFT 0x8
++#define RLC_MAX_PG_CU__MAX_POWERED_UP_CU_MASK 0x000000FFL
++#define RLC_MAX_PG_CU__SPARE_MASK 0xFFFFFF00L
++//RLC_AUTO_PG_CTRL
++#define RLC_AUTO_PG_CTRL__AUTO_PG_EN__SHIFT 0x0
++#define RLC_AUTO_PG_CTRL__AUTO_GRBM_REG_SAVE_ON_IDLE_EN__SHIFT 0x1
++#define RLC_AUTO_PG_CTRL__AUTO_WAKE_UP_EN__SHIFT 0x2
++#define RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT 0x3
++#define RLC_AUTO_PG_CTRL__PG_AFTER_GRBM_REG_SAVE_THRESHOLD__SHIFT 0x13
++#define RLC_AUTO_PG_CTRL__AUTO_PG_EN_MASK 0x00000001L
++#define RLC_AUTO_PG_CTRL__AUTO_GRBM_REG_SAVE_ON_IDLE_EN_MASK 0x00000002L
++#define RLC_AUTO_PG_CTRL__AUTO_WAKE_UP_EN_MASK 0x00000004L
++#define RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK 0x0007FFF8L
++#define RLC_AUTO_PG_CTRL__PG_AFTER_GRBM_REG_SAVE_THRESHOLD_MASK 0xFFF80000L
++//RLC_SMU_GRBM_REG_SAVE_CTRL
++#define RLC_SMU_GRBM_REG_SAVE_CTRL__START_GRBM_REG_SAVE__SHIFT 0x0
++#define RLC_SMU_GRBM_REG_SAVE_CTRL__SPARE__SHIFT 0x1
++#define RLC_SMU_GRBM_REG_SAVE_CTRL__START_GRBM_REG_SAVE_MASK 0x00000001L
++#define RLC_SMU_GRBM_REG_SAVE_CTRL__SPARE_MASK 0xFFFFFFFEL
++//RLC_SERDES_RD_MASTER_INDEX
++#define RLC_SERDES_RD_MASTER_INDEX__CU_ID__SHIFT 0x0
++#define RLC_SERDES_RD_MASTER_INDEX__SH_ID__SHIFT 0x4
++#define RLC_SERDES_RD_MASTER_INDEX__SE_ID__SHIFT 0x6
++#define RLC_SERDES_RD_MASTER_INDEX__SE_NONCU_ID__SHIFT 0x9
++#define RLC_SERDES_RD_MASTER_INDEX__SE_NONCU__SHIFT 0xc
++#define RLC_SERDES_RD_MASTER_INDEX__NON_SE__SHIFT 0xd
++#define RLC_SERDES_RD_MASTER_INDEX__DATA_REG_ID__SHIFT 0x11
++#define RLC_SERDES_RD_MASTER_INDEX__SPARE__SHIFT 0x13
++#define RLC_SERDES_RD_MASTER_INDEX__CU_ID_MASK 0x0000000FL
++#define RLC_SERDES_RD_MASTER_INDEX__SH_ID_MASK 0x00000030L
++#define RLC_SERDES_RD_MASTER_INDEX__SE_ID_MASK 0x000001C0L
++#define RLC_SERDES_RD_MASTER_INDEX__SE_NONCU_ID_MASK 0x00000E00L
++#define RLC_SERDES_RD_MASTER_INDEX__SE_NONCU_MASK 0x00001000L
++#define RLC_SERDES_RD_MASTER_INDEX__NON_SE_MASK 0x0001E000L
++#define RLC_SERDES_RD_MASTER_INDEX__DATA_REG_ID_MASK 0x00060000L
++#define RLC_SERDES_RD_MASTER_INDEX__SPARE_MASK 0xFFF80000L
++//RLC_SERDES_RD_DATA_0
++#define RLC_SERDES_RD_DATA_0__DATA__SHIFT 0x0
++#define RLC_SERDES_RD_DATA_0__DATA_MASK 0xFFFFFFFFL
++//RLC_SERDES_RD_DATA_1
++#define RLC_SERDES_RD_DATA_1__DATA__SHIFT 0x0
++#define RLC_SERDES_RD_DATA_1__DATA_MASK 0xFFFFFFFFL
++//RLC_SERDES_RD_DATA_2
++#define RLC_SERDES_RD_DATA_2__DATA__SHIFT 0x0
++#define RLC_SERDES_RD_DATA_2__DATA_MASK 0xFFFFFFFFL
++//RLC_SERDES_WR_CU_MASTER_MASK
++#define RLC_SERDES_WR_CU_MASTER_MASK__MASTER_MASK__SHIFT 0x0
++#define RLC_SERDES_WR_CU_MASTER_MASK__MASTER_MASK_MASK 0xFFFFFFFFL
++//RLC_SERDES_WR_NONCU_MASTER_MASK
++#define RLC_SERDES_WR_NONCU_MASTER_MASK__SE_MASTER_MASK__SHIFT 0x0
++#define RLC_SERDES_WR_NONCU_MASTER_MASK__GC_MASTER_MASK__SHIFT 0x10
++#define RLC_SERDES_WR_NONCU_MASTER_MASK__GC_GFX_MASTER_MASK__SHIFT 0x11
++#define RLC_SERDES_WR_NONCU_MASTER_MASK__TC0_MASTER_MASK__SHIFT 0x12
++#define RLC_SERDES_WR_NONCU_MASTER_MASK__TC1_MASTER_MASK__SHIFT 0x13
++#define RLC_SERDES_WR_NONCU_MASTER_MASK__SPARE0_MASTER_MASK__SHIFT 0x14
++#define RLC_SERDES_WR_NONCU_MASTER_MASK__SPARE1_MASTER_MASK__SHIFT 0x15
++#define RLC_SERDES_WR_NONCU_MASTER_MASK__SPARE2_MASTER_MASK__SHIFT 0x16
++#define RLC_SERDES_WR_NONCU_MASTER_MASK__SPARE3_MASTER_MASK__SHIFT 0x17
++#define RLC_SERDES_WR_NONCU_MASTER_MASK__EA_0_MASTER_MASK__SHIFT 0x18
++#define RLC_SERDES_WR_NONCU_MASTER_MASK__TC2_MASTER_MASK__SHIFT 0x19
++#define RLC_SERDES_WR_NONCU_MASTER_MASK__RESERVED__SHIFT 0x1a
++#define RLC_SERDES_WR_NONCU_MASTER_MASK__SE_MASTER_MASK_MASK 0x0000FFFFL
++#define RLC_SERDES_WR_NONCU_MASTER_MASK__GC_MASTER_MASK_MASK 0x00010000L
++#define RLC_SERDES_WR_NONCU_MASTER_MASK__GC_GFX_MASTER_MASK_MASK 0x00020000L
++#define RLC_SERDES_WR_NONCU_MASTER_MASK__TC0_MASTER_MASK_MASK 0x00040000L
++#define RLC_SERDES_WR_NONCU_MASTER_MASK__TC1_MASTER_MASK_MASK 0x00080000L
++#define RLC_SERDES_WR_NONCU_MASTER_MASK__SPARE0_MASTER_MASK_MASK 0x00100000L
++#define RLC_SERDES_WR_NONCU_MASTER_MASK__SPARE1_MASTER_MASK_MASK 0x00200000L
++#define RLC_SERDES_WR_NONCU_MASTER_MASK__SPARE2_MASTER_MASK_MASK 0x00400000L
++#define RLC_SERDES_WR_NONCU_MASTER_MASK__SPARE3_MASTER_MASK_MASK 0x00800000L
++#define RLC_SERDES_WR_NONCU_MASTER_MASK__EA_0_MASTER_MASK_MASK 0x01000000L
++#define RLC_SERDES_WR_NONCU_MASTER_MASK__TC2_MASTER_MASK_MASK 0x02000000L
++#define RLC_SERDES_WR_NONCU_MASTER_MASK__RESERVED_MASK 0xFC000000L
++//RLC_SERDES_WR_CTRL
++#define RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT 0x0
++#define RLC_SERDES_WR_CTRL__POWER_DOWN__SHIFT 0x8
++#define RLC_SERDES_WR_CTRL__POWER_UP__SHIFT 0x9
++#define RLC_SERDES_WR_CTRL__P1_SELECT__SHIFT 0xa
++#define RLC_SERDES_WR_CTRL__P2_SELECT__SHIFT 0xb
++#define RLC_SERDES_WR_CTRL__WRITE_COMMAND__SHIFT 0xc
++#define RLC_SERDES_WR_CTRL__READ_COMMAND__SHIFT 0xd
++#define RLC_SERDES_WR_CTRL__RDDATA_RESET__SHIFT 0xe
++#define RLC_SERDES_WR_CTRL__SHORT_FORMAT__SHIFT 0xf
++#define RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT 0x10
++#define RLC_SERDES_WR_CTRL__SRBM_OVERRIDE__SHIFT 0x1a
++#define RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR__SHIFT 0x1b
++#define RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT 0x1c
++#define RLC_SERDES_WR_CTRL__BPM_ADDR_MASK 0x000000FFL
++#define RLC_SERDES_WR_CTRL__POWER_DOWN_MASK 0x00000100L
++#define RLC_SERDES_WR_CTRL__POWER_UP_MASK 0x00000200L
++#define RLC_SERDES_WR_CTRL__P1_SELECT_MASK 0x00000400L
++#define RLC_SERDES_WR_CTRL__P2_SELECT_MASK 0x00000800L
++#define RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK 0x00001000L
++#define RLC_SERDES_WR_CTRL__READ_COMMAND_MASK 0x00002000L
++#define RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK 0x00004000L
++#define RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK 0x00008000L
++#define RLC_SERDES_WR_CTRL__BPM_DATA_MASK 0x03FF0000L
++#define RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK 0x04000000L
++#define RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK 0x08000000L
++#define RLC_SERDES_WR_CTRL__REG_ADDR_MASK 0xF0000000L
++//RLC_SERDES_WR_DATA
++#define RLC_SERDES_WR_DATA__DATA__SHIFT 0x0
++#define RLC_SERDES_WR_DATA__DATA_MASK 0xFFFFFFFFL
++//RLC_SERDES_CU_MASTER_BUSY
++#define RLC_SERDES_CU_MASTER_BUSY__BUSY_BUSY__SHIFT 0x0
++#define RLC_SERDES_CU_MASTER_BUSY__BUSY_BUSY_MASK 0xFFFFFFFFL
++//RLC_SERDES_NONCU_MASTER_BUSY
++#define RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY__SHIFT 0x0
++#define RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY__SHIFT 0x10
++#define RLC_SERDES_NONCU_MASTER_BUSY__GC_GFX_MASTER_BUSY__SHIFT 0x11
++#define RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY__SHIFT 0x12
++#define RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY__SHIFT 0x13
++#define RLC_SERDES_NONCU_MASTER_BUSY__SPARE0_MASTER_BUSY__SHIFT 0x14
++#define RLC_SERDES_NONCU_MASTER_BUSY__SPARE1_MASTER_BUSY__SHIFT 0x15
++#define RLC_SERDES_NONCU_MASTER_BUSY__SPARE2_MASTER_BUSY__SHIFT 0x16
++#define RLC_SERDES_NONCU_MASTER_BUSY__SPARE3_MASTER_BUSY__SHIFT 0x17
++#define RLC_SERDES_NONCU_MASTER_BUSY__EA_0_MASTER_BUSY__SHIFT 0x18
++#define RLC_SERDES_NONCU_MASTER_BUSY__TC2_MASTER_BUSY__SHIFT 0x19
++#define RLC_SERDES_NONCU_MASTER_BUSY__RESERVED__SHIFT 0x1a
++#define RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK 0x0000FFFFL
++#define RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK 0x00010000L
++#define RLC_SERDES_NONCU_MASTER_BUSY__GC_GFX_MASTER_BUSY_MASK 0x00020000L
++#define RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK 0x00040000L
++#define RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK 0x00080000L
++#define RLC_SERDES_NONCU_MASTER_BUSY__SPARE0_MASTER_BUSY_MASK 0x00100000L
++#define RLC_SERDES_NONCU_MASTER_BUSY__SPARE1_MASTER_BUSY_MASK 0x00200000L
++#define RLC_SERDES_NONCU_MASTER_BUSY__SPARE2_MASTER_BUSY_MASK 0x00400000L
++#define RLC_SERDES_NONCU_MASTER_BUSY__SPARE3_MASTER_BUSY_MASK 0x00800000L
++#define RLC_SERDES_NONCU_MASTER_BUSY__EA_0_MASTER_BUSY_MASK 0x01000000L
++#define RLC_SERDES_NONCU_MASTER_BUSY__TC2_MASTER_BUSY_MASK 0x02000000L
++#define RLC_SERDES_NONCU_MASTER_BUSY__RESERVED_MASK 0xFC000000L
++//RLC_GPM_GENERAL_0
++#define RLC_GPM_GENERAL_0__DATA__SHIFT 0x0
++#define RLC_GPM_GENERAL_0__DATA_MASK 0xFFFFFFFFL
++//RLC_GPM_GENERAL_1
++#define RLC_GPM_GENERAL_1__DATA__SHIFT 0x0
++#define RLC_GPM_GENERAL_1__DATA_MASK 0xFFFFFFFFL
++//RLC_GPM_GENERAL_2
++#define RLC_GPM_GENERAL_2__DATA__SHIFT 0x0
++#define RLC_GPM_GENERAL_2__DATA_MASK 0xFFFFFFFFL
++//RLC_GPM_GENERAL_3
++#define RLC_GPM_GENERAL_3__DATA__SHIFT 0x0
++#define RLC_GPM_GENERAL_3__DATA_MASK 0xFFFFFFFFL
++//RLC_GPM_GENERAL_4
++#define RLC_GPM_GENERAL_4__DATA__SHIFT 0x0
++#define RLC_GPM_GENERAL_4__DATA_MASK 0xFFFFFFFFL
++//RLC_GPM_GENERAL_5
++#define RLC_GPM_GENERAL_5__DATA__SHIFT 0x0
++#define RLC_GPM_GENERAL_5__DATA_MASK 0xFFFFFFFFL
++//RLC_GPM_GENERAL_6
++#define RLC_GPM_GENERAL_6__DATA__SHIFT 0x0
++#define RLC_GPM_GENERAL_6__DATA_MASK 0xFFFFFFFFL
++//RLC_GPM_GENERAL_7
++#define RLC_GPM_GENERAL_7__DATA__SHIFT 0x0
++#define RLC_GPM_GENERAL_7__DATA_MASK 0xFFFFFFFFL
++//RLC_GPM_SCRATCH_ADDR
++#define RLC_GPM_SCRATCH_ADDR__ADDR__SHIFT 0x0
++#define RLC_GPM_SCRATCH_ADDR__RESERVED__SHIFT 0x9
++#define RLC_GPM_SCRATCH_ADDR__ADDR_MASK 0x000001FFL
++#define RLC_GPM_SCRATCH_ADDR__RESERVED_MASK 0xFFFFFE00L
++//RLC_GPM_SCRATCH_DATA
++#define RLC_GPM_SCRATCH_DATA__DATA__SHIFT 0x0
++#define RLC_GPM_SCRATCH_DATA__DATA_MASK 0xFFFFFFFFL
++//RLC_STATIC_PG_STATUS
++#define RLC_STATIC_PG_STATUS__PG_STATUS_CU_MASK__SHIFT 0x0
++#define RLC_STATIC_PG_STATUS__PG_STATUS_CU_MASK_MASK 0xFFFFFFFFL
++//RLC_SPM_MC_CNTL
++#define RLC_SPM_MC_CNTL__RLC_SPM_VMID__SHIFT 0x0
++#define RLC_SPM_MC_CNTL__RLC_SPM_POLICY__SHIFT 0x4
++#define RLC_SPM_MC_CNTL__RLC_SPM_PERF_CNTR__SHIFT 0x5
++#define RLC_SPM_MC_CNTL__RLC_SPM_FED__SHIFT 0x6
++#define RLC_SPM_MC_CNTL__RLC_SPM_MTYPE_OVER__SHIFT 0x7
++#define RLC_SPM_MC_CNTL__RLC_SPM_MTYPE__SHIFT 0x8
++#define RLC_SPM_MC_CNTL__RESERVED__SHIFT 0xa
++#define RLC_SPM_MC_CNTL__RLC_SPM_VMID_MASK 0x0000000FL
++#define RLC_SPM_MC_CNTL__RLC_SPM_POLICY_MASK 0x00000010L
++#define RLC_SPM_MC_CNTL__RLC_SPM_PERF_CNTR_MASK 0x00000020L
++#define RLC_SPM_MC_CNTL__RLC_SPM_FED_MASK 0x00000040L
++#define RLC_SPM_MC_CNTL__RLC_SPM_MTYPE_OVER_MASK 0x00000080L
++#define RLC_SPM_MC_CNTL__RLC_SPM_MTYPE_MASK 0x00000300L
++#define RLC_SPM_MC_CNTL__RESERVED_MASK 0xFFFFFC00L
++//RLC_SPM_INT_CNTL
++#define RLC_SPM_INT_CNTL__RLC_SPM_INT_CNTL__SHIFT 0x0
++#define RLC_SPM_INT_CNTL__RESERVED__SHIFT 0x1
++#define RLC_SPM_INT_CNTL__RLC_SPM_INT_CNTL_MASK 0x00000001L
++#define RLC_SPM_INT_CNTL__RESERVED_MASK 0xFFFFFFFEL
++//RLC_SPM_INT_STATUS
++#define RLC_SPM_INT_STATUS__RLC_SPM_INT_STATUS__SHIFT 0x0
++#define RLC_SPM_INT_STATUS__RESERVED__SHIFT 0x1
++#define RLC_SPM_INT_STATUS__RLC_SPM_INT_STATUS_MASK 0x00000001L
++#define RLC_SPM_INT_STATUS__RESERVED_MASK 0xFFFFFFFEL
++//RLC_SMU_MESSAGE
++#define RLC_SMU_MESSAGE__CMD__SHIFT 0x0
++#define RLC_SMU_MESSAGE__CMD_MASK 0xFFFFFFFFL
++//RLC_GPM_LOG_SIZE
++#define RLC_GPM_LOG_SIZE__SIZE__SHIFT 0x0
++#define RLC_GPM_LOG_SIZE__SIZE_MASK 0xFFFFFFFFL
++//RLC_PG_DELAY_3
++#define RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG__SHIFT 0x0
++#define RLC_PG_DELAY_3__RESERVED__SHIFT 0x8
++#define RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG_MASK 0x000000FFL
++#define RLC_PG_DELAY_3__RESERVED_MASK 0xFFFFFF00L
++//RLC_GPR_REG1
++#define RLC_GPR_REG1__DATA__SHIFT 0x0
++#define RLC_GPR_REG1__DATA_MASK 0xFFFFFFFFL
++//RLC_GPR_REG2
++#define RLC_GPR_REG2__DATA__SHIFT 0x0
++#define RLC_GPR_REG2__DATA_MASK 0xFFFFFFFFL
++//RLC_GPM_LOG_CONT
++#define RLC_GPM_LOG_CONT__CONT__SHIFT 0x0
++#define RLC_GPM_LOG_CONT__CONT_MASK 0xFFFFFFFFL
++//RLC_GPM_INT_DISABLE_TH0
++#define RLC_GPM_INT_DISABLE_TH0__DISABLE__SHIFT 0x0
++#define RLC_GPM_INT_DISABLE_TH0__DISABLE_MASK 0xFFFFFFFFL
++//RLC_GPM_INT_DISABLE_TH1
++#define RLC_GPM_INT_DISABLE_TH1__DISABLE__SHIFT 0x0
++#define RLC_GPM_INT_DISABLE_TH1__DISABLE_MASK 0xFFFFFFFFL
++//RLC_GPM_INT_FORCE_TH0
++#define RLC_GPM_INT_FORCE_TH0__FORCE__SHIFT 0x0
++#define RLC_GPM_INT_FORCE_TH0__FORCE_MASK 0xFFFFFFFFL
++//RLC_GPM_INT_FORCE_TH1
++#define RLC_GPM_INT_FORCE_TH1__FORCE__SHIFT 0x0
++#define RLC_GPM_INT_FORCE_TH1__FORCE_MASK 0xFFFFFFFFL
++//RLC_SRM_CNTL
++#define RLC_SRM_CNTL__SRM_ENABLE__SHIFT 0x0
++#define RLC_SRM_CNTL__AUTO_INCR_ADDR__SHIFT 0x1
++#define RLC_SRM_CNTL__RESERVED__SHIFT 0x2
++#define RLC_SRM_CNTL__SRM_ENABLE_MASK 0x00000001L
++#define RLC_SRM_CNTL__AUTO_INCR_ADDR_MASK 0x00000002L
++#define RLC_SRM_CNTL__RESERVED_MASK 0xFFFFFFFCL
++//RLC_SRM_ARAM_ADDR
++#define RLC_SRM_ARAM_ADDR__ADDR__SHIFT 0x0
++#define RLC_SRM_ARAM_ADDR__RESERVED__SHIFT 0xc
++#define RLC_SRM_ARAM_ADDR__ADDR_MASK 0x00000FFFL
++#define RLC_SRM_ARAM_ADDR__RESERVED_MASK 0xFFFFF000L
++//RLC_SRM_ARAM_DATA
++#define RLC_SRM_ARAM_DATA__DATA__SHIFT 0x0
++#define RLC_SRM_ARAM_DATA__DATA_MASK 0xFFFFFFFFL
++//RLC_SRM_DRAM_ADDR
++#define RLC_SRM_DRAM_ADDR__ADDR__SHIFT 0x0
++#define RLC_SRM_DRAM_ADDR__RESERVED__SHIFT 0xc
++#define RLC_SRM_DRAM_ADDR__ADDR_MASK 0x00000FFFL
++#define RLC_SRM_DRAM_ADDR__RESERVED_MASK 0xFFFFF000L
++//RLC_SRM_DRAM_DATA
++#define RLC_SRM_DRAM_DATA__DATA__SHIFT 0x0
++#define RLC_SRM_DRAM_DATA__DATA_MASK 0xFFFFFFFFL
++//RLC_SRM_GPM_COMMAND
++#define RLC_SRM_GPM_COMMAND__OP__SHIFT 0x0
++#define RLC_SRM_GPM_COMMAND__INDEX_CNTL__SHIFT 0x1
++#define RLC_SRM_GPM_COMMAND__INDEX_CNTL_NUM__SHIFT 0x2
++#define RLC_SRM_GPM_COMMAND__SIZE__SHIFT 0x5
++#define RLC_SRM_GPM_COMMAND__START_OFFSET__SHIFT 0x11
++#define RLC_SRM_GPM_COMMAND__RESERVED1__SHIFT 0x1d
++#define RLC_SRM_GPM_COMMAND__DEST_MEMORY__SHIFT 0x1f
++#define RLC_SRM_GPM_COMMAND__OP_MASK 0x00000001L
++#define RLC_SRM_GPM_COMMAND__INDEX_CNTL_MASK 0x00000002L
++#define RLC_SRM_GPM_COMMAND__INDEX_CNTL_NUM_MASK 0x0000001CL
++#define RLC_SRM_GPM_COMMAND__SIZE_MASK 0x0001FFE0L
++#define RLC_SRM_GPM_COMMAND__START_OFFSET_MASK 0x1FFE0000L
++#define RLC_SRM_GPM_COMMAND__RESERVED1_MASK 0x60000000L
++#define RLC_SRM_GPM_COMMAND__DEST_MEMORY_MASK 0x80000000L
++//RLC_SRM_GPM_COMMAND_STATUS
++#define RLC_SRM_GPM_COMMAND_STATUS__FIFO_EMPTY__SHIFT 0x0
++#define RLC_SRM_GPM_COMMAND_STATUS__FIFO_FULL__SHIFT 0x1
++#define RLC_SRM_GPM_COMMAND_STATUS__RESERVED__SHIFT 0x2
++#define RLC_SRM_GPM_COMMAND_STATUS__FIFO_EMPTY_MASK 0x00000001L
++#define RLC_SRM_GPM_COMMAND_STATUS__FIFO_FULL_MASK 0x00000002L
++#define RLC_SRM_GPM_COMMAND_STATUS__RESERVED_MASK 0xFFFFFFFCL
++//RLC_SRM_RLCV_COMMAND
++#define RLC_SRM_RLCV_COMMAND__OP__SHIFT 0x0
++#define RLC_SRM_RLCV_COMMAND__RESERVED__SHIFT 0x1
++#define RLC_SRM_RLCV_COMMAND__SIZE__SHIFT 0x4
++#define RLC_SRM_RLCV_COMMAND__START_OFFSET__SHIFT 0x10
++#define RLC_SRM_RLCV_COMMAND__RESERVED1__SHIFT 0x1c
++#define RLC_SRM_RLCV_COMMAND__DEST_MEMORY__SHIFT 0x1f
++#define RLC_SRM_RLCV_COMMAND__OP_MASK 0x00000001L
++#define RLC_SRM_RLCV_COMMAND__RESERVED_MASK 0x0000000EL
++#define RLC_SRM_RLCV_COMMAND__SIZE_MASK 0x0000FFF0L
++#define RLC_SRM_RLCV_COMMAND__START_OFFSET_MASK 0x0FFF0000L
++#define RLC_SRM_RLCV_COMMAND__RESERVED1_MASK 0x70000000L
++#define RLC_SRM_RLCV_COMMAND__DEST_MEMORY_MASK 0x80000000L
++//RLC_SRM_RLCV_COMMAND_STATUS
++#define RLC_SRM_RLCV_COMMAND_STATUS__FIFO_EMPTY__SHIFT 0x0
++#define RLC_SRM_RLCV_COMMAND_STATUS__FIFO_FULL__SHIFT 0x1
++#define RLC_SRM_RLCV_COMMAND_STATUS__RESERVED__SHIFT 0x2
++#define RLC_SRM_RLCV_COMMAND_STATUS__FIFO_EMPTY_MASK 0x00000001L
++#define RLC_SRM_RLCV_COMMAND_STATUS__FIFO_FULL_MASK 0x00000002L
++#define RLC_SRM_RLCV_COMMAND_STATUS__RESERVED_MASK 0xFFFFFFFCL
++//RLC_SRM_INDEX_CNTL_ADDR_0
++#define RLC_SRM_INDEX_CNTL_ADDR_0__ADDRESS__SHIFT 0x0
++#define RLC_SRM_INDEX_CNTL_ADDR_0__RESERVED__SHIFT 0x10
++#define RLC_SRM_INDEX_CNTL_ADDR_0__ADDRESS_MASK 0x0000FFFFL
++#define RLC_SRM_INDEX_CNTL_ADDR_0__RESERVED_MASK 0xFFFF0000L
++//RLC_SRM_INDEX_CNTL_ADDR_1
++#define RLC_SRM_INDEX_CNTL_ADDR_1__ADDRESS__SHIFT 0x0
++#define RLC_SRM_INDEX_CNTL_ADDR_1__RESERVED__SHIFT 0x10
++#define RLC_SRM_INDEX_CNTL_ADDR_1__ADDRESS_MASK 0x0000FFFFL
++#define RLC_SRM_INDEX_CNTL_ADDR_1__RESERVED_MASK 0xFFFF0000L
++//RLC_SRM_INDEX_CNTL_ADDR_2
++#define RLC_SRM_INDEX_CNTL_ADDR_2__ADDRESS__SHIFT 0x0
++#define RLC_SRM_INDEX_CNTL_ADDR_2__RESERVED__SHIFT 0x10
++#define RLC_SRM_INDEX_CNTL_ADDR_2__ADDRESS_MASK 0x0000FFFFL
++#define RLC_SRM_INDEX_CNTL_ADDR_2__RESERVED_MASK 0xFFFF0000L
++//RLC_SRM_INDEX_CNTL_ADDR_3
++#define RLC_SRM_INDEX_CNTL_ADDR_3__ADDRESS__SHIFT 0x0
++#define RLC_SRM_INDEX_CNTL_ADDR_3__RESERVED__SHIFT 0x10
++#define RLC_SRM_INDEX_CNTL_ADDR_3__ADDRESS_MASK 0x0000FFFFL
++#define RLC_SRM_INDEX_CNTL_ADDR_3__RESERVED_MASK 0xFFFF0000L
++//RLC_SRM_INDEX_CNTL_ADDR_4
++#define RLC_SRM_INDEX_CNTL_ADDR_4__ADDRESS__SHIFT 0x0
++#define RLC_SRM_INDEX_CNTL_ADDR_4__RESERVED__SHIFT 0x10
++#define RLC_SRM_INDEX_CNTL_ADDR_4__ADDRESS_MASK 0x0000FFFFL
++#define RLC_SRM_INDEX_CNTL_ADDR_4__RESERVED_MASK 0xFFFF0000L
++//RLC_SRM_INDEX_CNTL_ADDR_5
++#define RLC_SRM_INDEX_CNTL_ADDR_5__ADDRESS__SHIFT 0x0
++#define RLC_SRM_INDEX_CNTL_ADDR_5__RESERVED__SHIFT 0x10
++#define RLC_SRM_INDEX_CNTL_ADDR_5__ADDRESS_MASK 0x0000FFFFL
++#define RLC_SRM_INDEX_CNTL_ADDR_5__RESERVED_MASK 0xFFFF0000L
++//RLC_SRM_INDEX_CNTL_ADDR_6
++#define RLC_SRM_INDEX_CNTL_ADDR_6__ADDRESS__SHIFT 0x0
++#define RLC_SRM_INDEX_CNTL_ADDR_6__RESERVED__SHIFT 0x10
++#define RLC_SRM_INDEX_CNTL_ADDR_6__ADDRESS_MASK 0x0000FFFFL
++#define RLC_SRM_INDEX_CNTL_ADDR_6__RESERVED_MASK 0xFFFF0000L
++//RLC_SRM_INDEX_CNTL_ADDR_7
++#define RLC_SRM_INDEX_CNTL_ADDR_7__ADDRESS__SHIFT 0x0
++#define RLC_SRM_INDEX_CNTL_ADDR_7__RESERVED__SHIFT 0x10
++#define RLC_SRM_INDEX_CNTL_ADDR_7__ADDRESS_MASK 0x0000FFFFL
++#define RLC_SRM_INDEX_CNTL_ADDR_7__RESERVED_MASK 0xFFFF0000L
++//RLC_SRM_INDEX_CNTL_DATA_0
++#define RLC_SRM_INDEX_CNTL_DATA_0__DATA__SHIFT 0x0
++#define RLC_SRM_INDEX_CNTL_DATA_0__DATA_MASK 0xFFFFFFFFL
++//RLC_SRM_INDEX_CNTL_DATA_1
++#define RLC_SRM_INDEX_CNTL_DATA_1__DATA__SHIFT 0x0
++#define RLC_SRM_INDEX_CNTL_DATA_1__DATA_MASK 0xFFFFFFFFL
++//RLC_SRM_INDEX_CNTL_DATA_2
++#define RLC_SRM_INDEX_CNTL_DATA_2__DATA__SHIFT 0x0
++#define RLC_SRM_INDEX_CNTL_DATA_2__DATA_MASK 0xFFFFFFFFL
++//RLC_SRM_INDEX_CNTL_DATA_3
++#define RLC_SRM_INDEX_CNTL_DATA_3__DATA__SHIFT 0x0
++#define RLC_SRM_INDEX_CNTL_DATA_3__DATA_MASK 0xFFFFFFFFL
++//RLC_SRM_INDEX_CNTL_DATA_4
++#define RLC_SRM_INDEX_CNTL_DATA_4__DATA__SHIFT 0x0
++#define RLC_SRM_INDEX_CNTL_DATA_4__DATA_MASK 0xFFFFFFFFL
++//RLC_SRM_INDEX_CNTL_DATA_5
++#define RLC_SRM_INDEX_CNTL_DATA_5__DATA__SHIFT 0x0
++#define RLC_SRM_INDEX_CNTL_DATA_5__DATA_MASK 0xFFFFFFFFL
++//RLC_SRM_INDEX_CNTL_DATA_6
++#define RLC_SRM_INDEX_CNTL_DATA_6__DATA__SHIFT 0x0
++#define RLC_SRM_INDEX_CNTL_DATA_6__DATA_MASK 0xFFFFFFFFL
++//RLC_SRM_INDEX_CNTL_DATA_7
++#define RLC_SRM_INDEX_CNTL_DATA_7__DATA__SHIFT 0x0
++#define RLC_SRM_INDEX_CNTL_DATA_7__DATA_MASK 0xFFFFFFFFL
++//RLC_SRM_STAT
++#define RLC_SRM_STAT__SRM_BUSY__SHIFT 0x0
++#define RLC_SRM_STAT__SRM_BUSY_DELAY__SHIFT 0x1
++#define RLC_SRM_STAT__RESERVED__SHIFT 0x2
++#define RLC_SRM_STAT__SRM_BUSY_MASK 0x00000001L
++#define RLC_SRM_STAT__SRM_BUSY_DELAY_MASK 0x00000002L
++#define RLC_SRM_STAT__RESERVED_MASK 0xFFFFFFFCL
++//RLC_SRM_GPM_ABORT
++#define RLC_SRM_GPM_ABORT__ABORT__SHIFT 0x0
++#define RLC_SRM_GPM_ABORT__RESERVED__SHIFT 0x1
++#define RLC_SRM_GPM_ABORT__ABORT_MASK 0x00000001L
++#define RLC_SRM_GPM_ABORT__RESERVED_MASK 0xFFFFFFFEL
++//RLC_CSIB_ADDR_LO
++#define RLC_CSIB_ADDR_LO__ADDRESS__SHIFT 0x0
++#define RLC_CSIB_ADDR_LO__ADDRESS_MASK 0xFFFFFFFFL
++//RLC_CSIB_ADDR_HI
++#define RLC_CSIB_ADDR_HI__ADDRESS__SHIFT 0x0
++#define RLC_CSIB_ADDR_HI__ADDRESS_MASK 0x0000FFFFL
++//RLC_CSIB_LENGTH
++#define RLC_CSIB_LENGTH__LENGTH__SHIFT 0x0
++#define RLC_CSIB_LENGTH__LENGTH_MASK 0xFFFFFFFFL
++//RLC_SMU_COMMAND
++#define RLC_SMU_COMMAND__CMD__SHIFT 0x0
++#define RLC_SMU_COMMAND__CMD_MASK 0xFFFFFFFFL
++//RLC_CP_SCHEDULERS
++#define RLC_CP_SCHEDULERS__scheduler0__SHIFT 0x0
++#define RLC_CP_SCHEDULERS__scheduler1__SHIFT 0x8
++#define RLC_CP_SCHEDULERS__scheduler2__SHIFT 0x10
++#define RLC_CP_SCHEDULERS__scheduler3__SHIFT 0x18
++#define RLC_CP_SCHEDULERS__scheduler0_MASK 0x000000FFL
++#define RLC_CP_SCHEDULERS__scheduler1_MASK 0x0000FF00L
++#define RLC_CP_SCHEDULERS__scheduler2_MASK 0x00FF0000L
++#define RLC_CP_SCHEDULERS__scheduler3_MASK 0xFF000000L
++//RLC_SMU_ARGUMENT_1
++#define RLC_SMU_ARGUMENT_1__ARG__SHIFT 0x0
++#define RLC_SMU_ARGUMENT_1__ARG_MASK 0xFFFFFFFFL
++//RLC_SMU_ARGUMENT_2
++#define RLC_SMU_ARGUMENT_2__ARG__SHIFT 0x0
++#define RLC_SMU_ARGUMENT_2__ARG_MASK 0xFFFFFFFFL
++//RLC_GPM_GENERAL_8
++#define RLC_GPM_GENERAL_8__DATA__SHIFT 0x0
++#define RLC_GPM_GENERAL_8__DATA_MASK 0xFFFFFFFFL
++//RLC_GPM_GENERAL_9
++#define RLC_GPM_GENERAL_9__DATA__SHIFT 0x0
++#define RLC_GPM_GENERAL_9__DATA_MASK 0xFFFFFFFFL
++//RLC_GPM_GENERAL_10
++#define RLC_GPM_GENERAL_10__DATA__SHIFT 0x0
++#define RLC_GPM_GENERAL_10__DATA_MASK 0xFFFFFFFFL
++//RLC_GPM_GENERAL_11
++#define RLC_GPM_GENERAL_11__DATA__SHIFT 0x0
++#define RLC_GPM_GENERAL_11__DATA_MASK 0xFFFFFFFFL
++//RLC_GPM_GENERAL_12
++#define RLC_GPM_GENERAL_12__DATA__SHIFT 0x0
++#define RLC_GPM_GENERAL_12__DATA_MASK 0xFFFFFFFFL
++//RLC_GPM_UTCL1_CNTL_0
++#define RLC_GPM_UTCL1_CNTL_0__XNACK_REDO_TIMER_CNT__SHIFT 0x0
++#define RLC_GPM_UTCL1_CNTL_0__DROP_MODE__SHIFT 0x18
++#define RLC_GPM_UTCL1_CNTL_0__BYPASS__SHIFT 0x19
++#define RLC_GPM_UTCL1_CNTL_0__INVALIDATE__SHIFT 0x1a
++#define RLC_GPM_UTCL1_CNTL_0__FRAG_LIMIT_MODE__SHIFT 0x1b
++#define RLC_GPM_UTCL1_CNTL_0__FORCE_SNOOP__SHIFT 0x1c
++#define RLC_GPM_UTCL1_CNTL_0__FORCE_SD_VMID_DIRTY__SHIFT 0x1d
++#define RLC_GPM_UTCL1_CNTL_0__RESERVED__SHIFT 0x1e
++#define RLC_GPM_UTCL1_CNTL_0__XNACK_REDO_TIMER_CNT_MASK 0x000FFFFFL
++#define RLC_GPM_UTCL1_CNTL_0__DROP_MODE_MASK 0x01000000L
++#define RLC_GPM_UTCL1_CNTL_0__BYPASS_MASK 0x02000000L
++#define RLC_GPM_UTCL1_CNTL_0__INVALIDATE_MASK 0x04000000L
++#define RLC_GPM_UTCL1_CNTL_0__FRAG_LIMIT_MODE_MASK 0x08000000L
++#define RLC_GPM_UTCL1_CNTL_0__FORCE_SNOOP_MASK 0x10000000L
++#define RLC_GPM_UTCL1_CNTL_0__FORCE_SD_VMID_DIRTY_MASK 0x20000000L
++#define RLC_GPM_UTCL1_CNTL_0__RESERVED_MASK 0xC0000000L
++//RLC_GPM_UTCL1_CNTL_1
++#define RLC_GPM_UTCL1_CNTL_1__XNACK_REDO_TIMER_CNT__SHIFT 0x0
++#define RLC_GPM_UTCL1_CNTL_1__DROP_MODE__SHIFT 0x18
++#define RLC_GPM_UTCL1_CNTL_1__BYPASS__SHIFT 0x19
++#define RLC_GPM_UTCL1_CNTL_1__INVALIDATE__SHIFT 0x1a
++#define RLC_GPM_UTCL1_CNTL_1__FRAG_LIMIT_MODE__SHIFT 0x1b
++#define RLC_GPM_UTCL1_CNTL_1__FORCE_SNOOP__SHIFT 0x1c
++#define RLC_GPM_UTCL1_CNTL_1__FORCE_SD_VMID_DIRTY__SHIFT 0x1d
++#define RLC_GPM_UTCL1_CNTL_1__RESERVED__SHIFT 0x1e
++#define RLC_GPM_UTCL1_CNTL_1__XNACK_REDO_TIMER_CNT_MASK 0x000FFFFFL
++#define RLC_GPM_UTCL1_CNTL_1__DROP_MODE_MASK 0x01000000L
++#define RLC_GPM_UTCL1_CNTL_1__BYPASS_MASK 0x02000000L
++#define RLC_GPM_UTCL1_CNTL_1__INVALIDATE_MASK 0x04000000L
++#define RLC_GPM_UTCL1_CNTL_1__FRAG_LIMIT_MODE_MASK 0x08000000L
++#define RLC_GPM_UTCL1_CNTL_1__FORCE_SNOOP_MASK 0x10000000L
++#define RLC_GPM_UTCL1_CNTL_1__FORCE_SD_VMID_DIRTY_MASK 0x20000000L
++#define RLC_GPM_UTCL1_CNTL_1__RESERVED_MASK 0xC0000000L
++//RLC_GPM_UTCL1_CNTL_2
++#define RLC_GPM_UTCL1_CNTL_2__XNACK_REDO_TIMER_CNT__SHIFT 0x0
++#define RLC_GPM_UTCL1_CNTL_2__DROP_MODE__SHIFT 0x18
++#define RLC_GPM_UTCL1_CNTL_2__BYPASS__SHIFT 0x19
++#define RLC_GPM_UTCL1_CNTL_2__INVALIDATE__SHIFT 0x1a
++#define RLC_GPM_UTCL1_CNTL_2__FRAG_LIMIT_MODE__SHIFT 0x1b
++#define RLC_GPM_UTCL1_CNTL_2__FORCE_SNOOP__SHIFT 0x1c
++#define RLC_GPM_UTCL1_CNTL_2__FORCE_SD_VMID_DIRTY__SHIFT 0x1d
++#define RLC_GPM_UTCL1_CNTL_2__RESERVED__SHIFT 0x1e
++#define RLC_GPM_UTCL1_CNTL_2__XNACK_REDO_TIMER_CNT_MASK 0x000FFFFFL
++#define RLC_GPM_UTCL1_CNTL_2__DROP_MODE_MASK 0x01000000L
++#define RLC_GPM_UTCL1_CNTL_2__BYPASS_MASK 0x02000000L
++#define RLC_GPM_UTCL1_CNTL_2__INVALIDATE_MASK 0x04000000L
++#define RLC_GPM_UTCL1_CNTL_2__FRAG_LIMIT_MODE_MASK 0x08000000L
++#define RLC_GPM_UTCL1_CNTL_2__FORCE_SNOOP_MASK 0x10000000L
++#define RLC_GPM_UTCL1_CNTL_2__FORCE_SD_VMID_DIRTY_MASK 0x20000000L
++#define RLC_GPM_UTCL1_CNTL_2__RESERVED_MASK 0xC0000000L
++//RLC_SPM_UTCL1_CNTL
++#define RLC_SPM_UTCL1_CNTL__XNACK_REDO_TIMER_CNT__SHIFT 0x0
++#define RLC_SPM_UTCL1_CNTL__DROP_MODE__SHIFT 0x18
++#define RLC_SPM_UTCL1_CNTL__BYPASS__SHIFT 0x19
++#define RLC_SPM_UTCL1_CNTL__INVALIDATE__SHIFT 0x1a
++#define RLC_SPM_UTCL1_CNTL__FRAG_LIMIT_MODE__SHIFT 0x1b
++#define RLC_SPM_UTCL1_CNTL__FORCE_SNOOP__SHIFT 0x1c
++#define RLC_SPM_UTCL1_CNTL__FORCE_SD_VMID_DIRTY__SHIFT 0x1d
++#define RLC_SPM_UTCL1_CNTL__RESERVED__SHIFT 0x1e
++#define RLC_SPM_UTCL1_CNTL__XNACK_REDO_TIMER_CNT_MASK 0x000FFFFFL
++#define RLC_SPM_UTCL1_CNTL__DROP_MODE_MASK 0x01000000L
++#define RLC_SPM_UTCL1_CNTL__BYPASS_MASK 0x02000000L
++#define RLC_SPM_UTCL1_CNTL__INVALIDATE_MASK 0x04000000L
++#define RLC_SPM_UTCL1_CNTL__FRAG_LIMIT_MODE_MASK 0x08000000L
++#define RLC_SPM_UTCL1_CNTL__FORCE_SNOOP_MASK 0x10000000L
++#define RLC_SPM_UTCL1_CNTL__FORCE_SD_VMID_DIRTY_MASK 0x20000000L
++#define RLC_SPM_UTCL1_CNTL__RESERVED_MASK 0xC0000000L
++//RLC_UTCL1_STATUS_2
++#define RLC_UTCL1_STATUS_2__GPM_TH0_UTCL1_BUSY__SHIFT 0x0
++#define RLC_UTCL1_STATUS_2__GPM_TH1_UTCL1_BUSY__SHIFT 0x1
++#define RLC_UTCL1_STATUS_2__GPM_TH2_UTCL1_BUSY__SHIFT 0x2
++#define RLC_UTCL1_STATUS_2__SPM_UTCL1_BUSY__SHIFT 0x3
++#define RLC_UTCL1_STATUS_2__PREWALKER_UTCL1_BUSY__SHIFT 0x4
++#define RLC_UTCL1_STATUS_2__GPM_TH0_UTCL1_StallOnTrans__SHIFT 0x5
++#define RLC_UTCL1_STATUS_2__GPM_TH1_UTCL1_StallOnTrans__SHIFT 0x6
++#define RLC_UTCL1_STATUS_2__GPM_TH2_UTCL1_StallOnTrans__SHIFT 0x7
++#define RLC_UTCL1_STATUS_2__SPM_UTCL1_StallOnTrans__SHIFT 0x8
++#define RLC_UTCL1_STATUS_2__PREWALKER_UTCL1_StallOnTrans__SHIFT 0x9
++#define RLC_UTCL1_STATUS_2__RESERVED__SHIFT 0xa
++#define RLC_UTCL1_STATUS_2__GPM_TH0_UTCL1_BUSY_MASK 0x00000001L
++#define RLC_UTCL1_STATUS_2__GPM_TH1_UTCL1_BUSY_MASK 0x00000002L
++#define RLC_UTCL1_STATUS_2__GPM_TH2_UTCL1_BUSY_MASK 0x00000004L
++#define RLC_UTCL1_STATUS_2__SPM_UTCL1_BUSY_MASK 0x00000008L
++#define RLC_UTCL1_STATUS_2__PREWALKER_UTCL1_BUSY_MASK 0x00000010L
++#define RLC_UTCL1_STATUS_2__GPM_TH0_UTCL1_StallOnTrans_MASK 0x00000020L
++#define RLC_UTCL1_STATUS_2__GPM_TH1_UTCL1_StallOnTrans_MASK 0x00000040L
++#define RLC_UTCL1_STATUS_2__GPM_TH2_UTCL1_StallOnTrans_MASK 0x00000080L
++#define RLC_UTCL1_STATUS_2__SPM_UTCL1_StallOnTrans_MASK 0x00000100L
++#define RLC_UTCL1_STATUS_2__PREWALKER_UTCL1_StallOnTrans_MASK 0x00000200L
++#define RLC_UTCL1_STATUS_2__RESERVED_MASK 0xFFFFFC00L
++//RLC_LB_THR_CONFIG_2
++#define RLC_LB_THR_CONFIG_2__DATA__SHIFT 0x0
++#define RLC_LB_THR_CONFIG_2__DATA_MASK 0xFFFFFFFFL
++//RLC_LB_THR_CONFIG_3
++#define RLC_LB_THR_CONFIG_3__DATA__SHIFT 0x0
++#define RLC_LB_THR_CONFIG_3__DATA_MASK 0xFFFFFFFFL
++//RLC_LB_THR_CONFIG_4
++#define RLC_LB_THR_CONFIG_4__DATA__SHIFT 0x0
++#define RLC_LB_THR_CONFIG_4__DATA_MASK 0xFFFFFFFFL
++//RLC_SPM_UTCL1_ERROR_1
++#define RLC_SPM_UTCL1_ERROR_1__Translated_ReqError__SHIFT 0x0
++#define RLC_SPM_UTCL1_ERROR_1__Translated_ReqErrorVmid__SHIFT 0x2
++#define RLC_SPM_UTCL1_ERROR_1__Translated_ReqErrorAddr_MSB__SHIFT 0x6
++#define RLC_SPM_UTCL1_ERROR_1__Translated_ReqError_MASK 0x00000003L
++#define RLC_SPM_UTCL1_ERROR_1__Translated_ReqErrorVmid_MASK 0x0000003CL
++#define RLC_SPM_UTCL1_ERROR_1__Translated_ReqErrorAddr_MSB_MASK 0x000003C0L
++//RLC_SPM_UTCL1_ERROR_2
++#define RLC_SPM_UTCL1_ERROR_2__Translated_ReqErrorAddr_LSB__SHIFT 0x0
++#define RLC_SPM_UTCL1_ERROR_2__Translated_ReqErrorAddr_LSB_MASK 0xFFFFFFFFL
++//RLC_GPM_UTCL1_TH0_ERROR_1
++#define RLC_GPM_UTCL1_TH0_ERROR_1__Translated_ReqError__SHIFT 0x0
++#define RLC_GPM_UTCL1_TH0_ERROR_1__Translated_ReqErrorVmid__SHIFT 0x2
++#define RLC_GPM_UTCL1_TH0_ERROR_1__Translated_ReqErrorAddr_MSB__SHIFT 0x6
++#define RLC_GPM_UTCL1_TH0_ERROR_1__Translated_ReqError_MASK 0x00000003L
++#define RLC_GPM_UTCL1_TH0_ERROR_1__Translated_ReqErrorVmid_MASK 0x0000003CL
++#define RLC_GPM_UTCL1_TH0_ERROR_1__Translated_ReqErrorAddr_MSB_MASK 0x000003C0L
++//RLC_LB_THR_CONFIG_1
++#define RLC_LB_THR_CONFIG_1__DATA__SHIFT 0x0
++#define RLC_LB_THR_CONFIG_1__DATA_MASK 0xFFFFFFFFL
++//RLC_GPM_UTCL1_TH0_ERROR_2
++#define RLC_GPM_UTCL1_TH0_ERROR_2__Translated_ReqErrorAddr_LSB__SHIFT 0x0
++#define RLC_GPM_UTCL1_TH0_ERROR_2__Translated_ReqErrorAddr_LSB_MASK 0xFFFFFFFFL
++//RLC_GPM_UTCL1_TH1_ERROR_1
++#define RLC_GPM_UTCL1_TH1_ERROR_1__Translated_ReqError__SHIFT 0x0
++#define RLC_GPM_UTCL1_TH1_ERROR_1__Translated_ReqErrorVmid__SHIFT 0x2
++#define RLC_GPM_UTCL1_TH1_ERROR_1__Translated_ReqErrorAddr_MSB__SHIFT 0x6
++#define RLC_GPM_UTCL1_TH1_ERROR_1__Translated_ReqError_MASK 0x00000003L
++#define RLC_GPM_UTCL1_TH1_ERROR_1__Translated_ReqErrorVmid_MASK 0x0000003CL
++#define RLC_GPM_UTCL1_TH1_ERROR_1__Translated_ReqErrorAddr_MSB_MASK 0x000003C0L
++//RLC_GPM_UTCL1_TH1_ERROR_2
++#define RLC_GPM_UTCL1_TH1_ERROR_2__Translated_ReqErrorAddr_LSB__SHIFT 0x0
++#define RLC_GPM_UTCL1_TH1_ERROR_2__Translated_ReqErrorAddr_LSB_MASK 0xFFFFFFFFL
++//RLC_GPM_UTCL1_TH2_ERROR_1
++#define RLC_GPM_UTCL1_TH2_ERROR_1__Translated_ReqError__SHIFT 0x0
++#define RLC_GPM_UTCL1_TH2_ERROR_1__Translated_ReqErrorVmid__SHIFT 0x2
++#define RLC_GPM_UTCL1_TH2_ERROR_1__Translated_ReqErrorAddr_MSB__SHIFT 0x6
++#define RLC_GPM_UTCL1_TH2_ERROR_1__Translated_ReqError_MASK 0x00000003L
++#define RLC_GPM_UTCL1_TH2_ERROR_1__Translated_ReqErrorVmid_MASK 0x0000003CL
++#define RLC_GPM_UTCL1_TH2_ERROR_1__Translated_ReqErrorAddr_MSB_MASK 0x000003C0L
++//RLC_GPM_UTCL1_TH2_ERROR_2
++#define RLC_GPM_UTCL1_TH2_ERROR_2__Translated_ReqErrorAddr_LSB__SHIFT 0x0
++#define RLC_GPM_UTCL1_TH2_ERROR_2__Translated_ReqErrorAddr_LSB_MASK 0xFFFFFFFFL
++//RLC_CGCG_CGLS_CTRL_3D
++#define RLC_CGCG_CGLS_CTRL_3D__CGCG_EN__SHIFT 0x0
++#define RLC_CGCG_CGLS_CTRL_3D__CGLS_EN__SHIFT 0x1
++#define RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY__SHIFT 0x2
++#define RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD__SHIFT 0x8
++#define RLC_CGCG_CGLS_CTRL_3D__CGCG_CONTROLLER__SHIFT 0x1b
++#define RLC_CGCG_CGLS_CTRL_3D__CGCG_REG_CTRL__SHIFT 0x1c
++#define RLC_CGCG_CGLS_CTRL_3D__SLEEP_MODE__SHIFT 0x1d
++#define RLC_CGCG_CGLS_CTRL_3D__SIM_SILICON_EN__SHIFT 0x1f
++#define RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK 0x00000001L
++#define RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK 0x00000002L
++#define RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY_MASK 0x000000FCL
++#define RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD_MASK 0x07FFFF00L
++#define RLC_CGCG_CGLS_CTRL_3D__CGCG_CONTROLLER_MASK 0x08000000L
++#define RLC_CGCG_CGLS_CTRL_3D__CGCG_REG_CTRL_MASK 0x10000000L
++#define RLC_CGCG_CGLS_CTRL_3D__SLEEP_MODE_MASK 0x60000000L
++#define RLC_CGCG_CGLS_CTRL_3D__SIM_SILICON_EN_MASK 0x80000000L
++//RLC_CGCG_RAMP_CTRL_3D
++#define RLC_CGCG_RAMP_CTRL_3D__DOWN_DIV_START_UNIT__SHIFT 0x0
++#define RLC_CGCG_RAMP_CTRL_3D__DOWN_DIV_STEP_UNIT__SHIFT 0x4
++#define RLC_CGCG_RAMP_CTRL_3D__UP_DIV_START_UNIT__SHIFT 0x8
++#define RLC_CGCG_RAMP_CTRL_3D__UP_DIV_STEP_UNIT__SHIFT 0xc
++#define RLC_CGCG_RAMP_CTRL_3D__STEP_DELAY_CNT__SHIFT 0x10
++#define RLC_CGCG_RAMP_CTRL_3D__STEP_DELAY_UNIT__SHIFT 0x1c
++#define RLC_CGCG_RAMP_CTRL_3D__DOWN_DIV_START_UNIT_MASK 0x0000000FL
++#define RLC_CGCG_RAMP_CTRL_3D__DOWN_DIV_STEP_UNIT_MASK 0x000000F0L
++#define RLC_CGCG_RAMP_CTRL_3D__UP_DIV_START_UNIT_MASK 0x00000F00L
++#define RLC_CGCG_RAMP_CTRL_3D__UP_DIV_STEP_UNIT_MASK 0x0000F000L
++#define RLC_CGCG_RAMP_CTRL_3D__STEP_DELAY_CNT_MASK 0x0FFF0000L
++#define RLC_CGCG_RAMP_CTRL_3D__STEP_DELAY_UNIT_MASK 0xF0000000L
++//RLC_SEMAPHORE_0
++#define RLC_SEMAPHORE_0__CLIENT_ID__SHIFT 0x0
++#define RLC_SEMAPHORE_0__RESERVED__SHIFT 0x5
++#define RLC_SEMAPHORE_0__CLIENT_ID_MASK 0x0000001FL
++#define RLC_SEMAPHORE_0__RESERVED_MASK 0xFFFFFFE0L
++//RLC_SEMAPHORE_1
++#define RLC_SEMAPHORE_1__CLIENT_ID__SHIFT 0x0
++#define RLC_SEMAPHORE_1__RESERVED__SHIFT 0x5
++#define RLC_SEMAPHORE_1__CLIENT_ID_MASK 0x0000001FL
++#define RLC_SEMAPHORE_1__RESERVED_MASK 0xFFFFFFE0L
++//RLC_CP_EOF_INT
++#define RLC_CP_EOF_INT__INTERRUPT__SHIFT 0x0
++#define RLC_CP_EOF_INT__RESERVED__SHIFT 0x1
++#define RLC_CP_EOF_INT__INTERRUPT_MASK 0x00000001L
++#define RLC_CP_EOF_INT__RESERVED_MASK 0xFFFFFFFEL
++//RLC_CP_EOF_INT_CNT
++#define RLC_CP_EOF_INT_CNT__CNT__SHIFT 0x0
++#define RLC_CP_EOF_INT_CNT__CNT_MASK 0xFFFFFFFFL
++//RLC_SPARE_INT
++#define RLC_SPARE_INT__INTERRUPT__SHIFT 0x0
++#define RLC_SPARE_INT__RESERVED__SHIFT 0x1
++#define RLC_SPARE_INT__INTERRUPT_MASK 0x00000001L
++#define RLC_SPARE_INT__RESERVED_MASK 0xFFFFFFFEL
++//RLC_PREWALKER_UTCL1_CNTL
++#define RLC_PREWALKER_UTCL1_CNTL__XNACK_REDO_TIMER_CNT__SHIFT 0x0
++#define RLC_PREWALKER_UTCL1_CNTL__DROP_MODE__SHIFT 0x18
++#define RLC_PREWALKER_UTCL1_CNTL__BYPASS__SHIFT 0x19
++#define RLC_PREWALKER_UTCL1_CNTL__INVALIDATE__SHIFT 0x1a
++#define RLC_PREWALKER_UTCL1_CNTL__FRAG_LIMIT_MODE__SHIFT 0x1b
++#define RLC_PREWALKER_UTCL1_CNTL__FORCE_SNOOP__SHIFT 0x1c
++#define RLC_PREWALKER_UTCL1_CNTL__FORCE_SD_VMID_DIRTY__SHIFT 0x1d
++#define RLC_PREWALKER_UTCL1_CNTL__RESERVED__SHIFT 0x1e
++#define RLC_PREWALKER_UTCL1_CNTL__XNACK_REDO_TIMER_CNT_MASK 0x000FFFFFL
++#define RLC_PREWALKER_UTCL1_CNTL__DROP_MODE_MASK 0x01000000L
++#define RLC_PREWALKER_UTCL1_CNTL__BYPASS_MASK 0x02000000L
++#define RLC_PREWALKER_UTCL1_CNTL__INVALIDATE_MASK 0x04000000L
++#define RLC_PREWALKER_UTCL1_CNTL__FRAG_LIMIT_MODE_MASK 0x08000000L
++#define RLC_PREWALKER_UTCL1_CNTL__FORCE_SNOOP_MASK 0x10000000L
++#define RLC_PREWALKER_UTCL1_CNTL__FORCE_SD_VMID_DIRTY_MASK 0x20000000L
++#define RLC_PREWALKER_UTCL1_CNTL__RESERVED_MASK 0xC0000000L
++//RLC_PREWALKER_UTCL1_TRIG
++#define RLC_PREWALKER_UTCL1_TRIG__VALID__SHIFT 0x0
++#define RLC_PREWALKER_UTCL1_TRIG__VMID__SHIFT 0x1
++#define RLC_PREWALKER_UTCL1_TRIG__PRIME_MODE__SHIFT 0x5
++#define RLC_PREWALKER_UTCL1_TRIG__READ_PERM__SHIFT 0x6
++#define RLC_PREWALKER_UTCL1_TRIG__WRITE_PERM__SHIFT 0x7
++#define RLC_PREWALKER_UTCL1_TRIG__EXEC_PERM__SHIFT 0x8
++#define RLC_PREWALKER_UTCL1_TRIG__RESERVED__SHIFT 0x9
++#define RLC_PREWALKER_UTCL1_TRIG__READY__SHIFT 0x1f
++#define RLC_PREWALKER_UTCL1_TRIG__VALID_MASK 0x00000001L
++#define RLC_PREWALKER_UTCL1_TRIG__VMID_MASK 0x0000001EL
++#define RLC_PREWALKER_UTCL1_TRIG__PRIME_MODE_MASK 0x00000020L
++#define RLC_PREWALKER_UTCL1_TRIG__READ_PERM_MASK 0x00000040L
++#define RLC_PREWALKER_UTCL1_TRIG__WRITE_PERM_MASK 0x00000080L
++#define RLC_PREWALKER_UTCL1_TRIG__EXEC_PERM_MASK 0x00000100L
++#define RLC_PREWALKER_UTCL1_TRIG__RESERVED_MASK 0x7FFFFE00L
++#define RLC_PREWALKER_UTCL1_TRIG__READY_MASK 0x80000000L
++//RLC_PREWALKER_UTCL1_ADDR_LSB
++#define RLC_PREWALKER_UTCL1_ADDR_LSB__ADDR_LSB__SHIFT 0x0
++#define RLC_PREWALKER_UTCL1_ADDR_LSB__ADDR_LSB_MASK 0xFFFFFFFFL
++//RLC_PREWALKER_UTCL1_ADDR_MSB
++#define RLC_PREWALKER_UTCL1_ADDR_MSB__ADDR_MSB__SHIFT 0x0
++#define RLC_PREWALKER_UTCL1_ADDR_MSB__ADDR_MSB_MASK 0x0000FFFFL
++//RLC_PREWALKER_UTCL1_SIZE_LSB
++#define RLC_PREWALKER_UTCL1_SIZE_LSB__SIZE_LSB__SHIFT 0x0
++#define RLC_PREWALKER_UTCL1_SIZE_LSB__SIZE_LSB_MASK 0xFFFFFFFFL
++//RLC_PREWALKER_UTCL1_SIZE_MSB
++#define RLC_PREWALKER_UTCL1_SIZE_MSB__SIZE_MSB__SHIFT 0x0
++#define RLC_PREWALKER_UTCL1_SIZE_MSB__SIZE_MSB_MASK 0x00000003L
++//RLC_DSM_TRIG
++//RLC_UTCL1_STATUS
++#define RLC_UTCL1_STATUS__FAULT_DETECTED__SHIFT 0x0
++#define RLC_UTCL1_STATUS__RETRY_DETECTED__SHIFT 0x1
++#define RLC_UTCL1_STATUS__PRT_DETECTED__SHIFT 0x2
++#define RLC_UTCL1_STATUS__RESERVED__SHIFT 0x3
++#define RLC_UTCL1_STATUS__FAULT_UTCL1ID__SHIFT 0x8
++#define RLC_UTCL1_STATUS__RESERVED_1__SHIFT 0xe
++#define RLC_UTCL1_STATUS__RETRY_UTCL1ID__SHIFT 0x10
++#define RLC_UTCL1_STATUS__RESERVED_2__SHIFT 0x16
++#define RLC_UTCL1_STATUS__PRT_UTCL1ID__SHIFT 0x18
++#define RLC_UTCL1_STATUS__RESERVED_3__SHIFT 0x1e
++#define RLC_UTCL1_STATUS__FAULT_DETECTED_MASK 0x00000001L
++#define RLC_UTCL1_STATUS__RETRY_DETECTED_MASK 0x00000002L
++#define RLC_UTCL1_STATUS__PRT_DETECTED_MASK 0x00000004L
++#define RLC_UTCL1_STATUS__RESERVED_MASK 0x000000F8L
++#define RLC_UTCL1_STATUS__FAULT_UTCL1ID_MASK 0x00003F00L
++#define RLC_UTCL1_STATUS__RESERVED_1_MASK 0x0000C000L
++#define RLC_UTCL1_STATUS__RETRY_UTCL1ID_MASK 0x003F0000L
++#define RLC_UTCL1_STATUS__RESERVED_2_MASK 0x00C00000L
++#define RLC_UTCL1_STATUS__PRT_UTCL1ID_MASK 0x3F000000L
++#define RLC_UTCL1_STATUS__RESERVED_3_MASK 0xC0000000L
++//RLC_R2I_CNTL_0
++#define RLC_R2I_CNTL_0__Data__SHIFT 0x0
++#define RLC_R2I_CNTL_0__Data_MASK 0xFFFFFFFFL
++//RLC_R2I_CNTL_1
++#define RLC_R2I_CNTL_1__Data__SHIFT 0x0
++#define RLC_R2I_CNTL_1__Data_MASK 0xFFFFFFFFL
++//RLC_R2I_CNTL_2
++#define RLC_R2I_CNTL_2__Data__SHIFT 0x0
++#define RLC_R2I_CNTL_2__Data_MASK 0xFFFFFFFFL
++//RLC_R2I_CNTL_3
++#define RLC_R2I_CNTL_3__Data__SHIFT 0x0
++#define RLC_R2I_CNTL_3__Data_MASK 0xFFFFFFFFL
++//RLC_UTCL2_CNTL
++#define RLC_UTCL2_CNTL__MTYPE_NO_PTE_MODE__SHIFT 0x0
++#define RLC_UTCL2_CNTL__RESERVED__SHIFT 0x1
++#define RLC_UTCL2_CNTL__MTYPE_NO_PTE_MODE_MASK 0x00000001L
++#define RLC_UTCL2_CNTL__RESERVED_MASK 0xFFFFFFFEL
++//RLC_LBPW_CU_STAT
++#define RLC_LBPW_CU_STAT__MAX_CU__SHIFT 0x0
++#define RLC_LBPW_CU_STAT__ON_CU__SHIFT 0x10
++#define RLC_LBPW_CU_STAT__MAX_CU_MASK 0x0000FFFFL
++#define RLC_LBPW_CU_STAT__ON_CU_MASK 0xFFFF0000L
++//RLC_DS_CNTL
++#define RLC_DS_CNTL__GFX_CLK_DS_RLC_BUSY_MASK__SHIFT 0x0
++#define RLC_DS_CNTL__GFX_CLK_DS_CP_BUSY_MASK__SHIFT 0x1
++#define RLC_DS_CNTL__RESRVED__SHIFT 0x2
++#define RLC_DS_CNTL__SOC_CLK_DS_RLC_BUSY_MASK__SHIFT 0x10
++#define RLC_DS_CNTL__SOC_CLK_DS_CP_BUSY_MASK__SHIFT 0x11
++#define RLC_DS_CNTL__RESRVED_1__SHIFT 0x12
++#define RLC_DS_CNTL__GFX_CLK_DS_RLC_BUSY_MASK_MASK 0x00000001L
++#define RLC_DS_CNTL__GFX_CLK_DS_CP_BUSY_MASK_MASK 0x00000002L
++#define RLC_DS_CNTL__RESRVED_MASK 0x0000FFFCL
++#define RLC_DS_CNTL__SOC_CLK_DS_RLC_BUSY_MASK_MASK 0x00010000L
++#define RLC_DS_CNTL__SOC_CLK_DS_CP_BUSY_MASK_MASK 0x00020000L
++#define RLC_DS_CNTL__RESRVED_1_MASK 0xFFFC0000L
++//RLC_RLCV_SPARE_INT
++#define RLC_RLCV_SPARE_INT__INTERRUPT__SHIFT 0x0
++#define RLC_RLCV_SPARE_INT__RESERVED__SHIFT 0x1
++#define RLC_RLCV_SPARE_INT__INTERRUPT_MASK 0x00000001L
++#define RLC_RLCV_SPARE_INT__RESERVED_MASK 0xFFFFFFFEL
++
++
++// addressBlock: gc_pwrdec
++//CGTS_SM_CTRL_REG
++#define CGTS_SM_CTRL_REG__ON_SEQ_DELAY__SHIFT 0x0
++#define CGTS_SM_CTRL_REG__OFF_SEQ_DELAY__SHIFT 0x4
++#define CGTS_SM_CTRL_REG__MGCG_ENABLED__SHIFT 0xc
++#define CGTS_SM_CTRL_REG__BASE_MODE__SHIFT 0x10
++#define CGTS_SM_CTRL_REG__SM_MODE__SHIFT 0x11
++#define CGTS_SM_CTRL_REG__SM_MODE_ENABLE__SHIFT 0x14
++#define CGTS_SM_CTRL_REG__OVERRIDE__SHIFT 0x15
++#define CGTS_SM_CTRL_REG__LS_OVERRIDE__SHIFT 0x16
++#define CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN__SHIFT 0x17
++#define CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT 0x18
++#define CGTS_SM_CTRL_REG__ON_SEQ_DELAY_MASK 0x0000000FL
++#define CGTS_SM_CTRL_REG__OFF_SEQ_DELAY_MASK 0x00000FF0L
++#define CGTS_SM_CTRL_REG__MGCG_ENABLED_MASK 0x00001000L
++#define CGTS_SM_CTRL_REG__BASE_MODE_MASK 0x00010000L
++#define CGTS_SM_CTRL_REG__SM_MODE_MASK 0x000E0000L
++#define CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK 0x00100000L
++#define CGTS_SM_CTRL_REG__OVERRIDE_MASK 0x00200000L
++#define CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK 0x00400000L
++#define CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK 0x00800000L
++#define CGTS_SM_CTRL_REG__ON_MONITOR_ADD_MASK 0xFF000000L
++//CGTS_RD_CTRL_REG
++#define CGTS_RD_CTRL_REG__ROW_MUX_SEL__SHIFT 0x0
++#define CGTS_RD_CTRL_REG__REG_MUX_SEL__SHIFT 0x8
++#define CGTS_RD_CTRL_REG__ROW_MUX_SEL_MASK 0x0000001FL
++#define CGTS_RD_CTRL_REG__REG_MUX_SEL_MASK 0x00001F00L
++//CGTS_RD_REG
++#define CGTS_RD_REG__READ_DATA__SHIFT 0x0
++#define CGTS_RD_REG__READ_DATA_MASK 0x00003FFFL
++//CGTS_TCC_DISABLE
++#define CGTS_TCC_DISABLE__TCC_DISABLE__SHIFT 0x10
++#define CGTS_TCC_DISABLE__TCC_DISABLE_MASK 0xFFFF0000L
++//CGTS_USER_TCC_DISABLE
++#define CGTS_USER_TCC_DISABLE__TCC_DISABLE__SHIFT 0x10
++#define CGTS_USER_TCC_DISABLE__TCC_DISABLE_MASK 0xFFFF0000L
++//CGTS_CU0_SP0_CTRL_REG
++#define CGTS_CU0_SP0_CTRL_REG__SP00__SHIFT 0x0
++#define CGTS_CU0_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
++#define CGTS_CU0_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU0_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU0_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU0_SP0_CTRL_REG__SP01__SHIFT 0x10
++#define CGTS_CU0_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
++#define CGTS_CU0_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU0_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU0_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU0_SP0_CTRL_REG__SP00_MASK 0x0000007FL
++#define CGTS_CU0_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU0_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU0_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU0_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU0_SP0_CTRL_REG__SP01_MASK 0x007F0000L
++#define CGTS_CU0_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU0_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU0_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU0_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU0_LDS_SQ_CTRL_REG
++#define CGTS_CU0_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
++#define CGTS_CU0_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
++#define CGTS_CU0_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU0_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU0_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU0_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
++#define CGTS_CU0_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
++#define CGTS_CU0_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU0_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU0_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU0_LDS_SQ_CTRL_REG__LDS_MASK 0x0000007FL
++#define CGTS_CU0_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU0_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU0_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU0_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU0_LDS_SQ_CTRL_REG__SQ_MASK 0x007F0000L
++#define CGTS_CU0_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU0_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU0_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU0_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU0_TA_SQC_CTRL_REG
++#define CGTS_CU0_TA_SQC_CTRL_REG__TA__SHIFT 0x0
++#define CGTS_CU0_TA_SQC_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
++#define CGTS_CU0_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU0_TA_SQC_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU0_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU0_TA_SQC_CTRL_REG__SQC__SHIFT 0x10
++#define CGTS_CU0_TA_SQC_CTRL_REG__SQC_OVERRIDE__SHIFT 0x17
++#define CGTS_CU0_TA_SQC_CTRL_REG__SQC_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU0_TA_SQC_CTRL_REG__SQC_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU0_TA_SQC_CTRL_REG__SQC_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU0_TA_SQC_CTRL_REG__TA_MASK 0x0000007FL
++#define CGTS_CU0_TA_SQC_CTRL_REG__TA_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU0_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU0_TA_SQC_CTRL_REG__TA_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU0_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU0_TA_SQC_CTRL_REG__SQC_MASK 0x007F0000L
++#define CGTS_CU0_TA_SQC_CTRL_REG__SQC_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU0_TA_SQC_CTRL_REG__SQC_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU0_TA_SQC_CTRL_REG__SQC_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU0_TA_SQC_CTRL_REG__SQC_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU0_SP1_CTRL_REG
++#define CGTS_CU0_SP1_CTRL_REG__SP10__SHIFT 0x0
++#define CGTS_CU0_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
++#define CGTS_CU0_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU0_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU0_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU0_SP1_CTRL_REG__SP11__SHIFT 0x10
++#define CGTS_CU0_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
++#define CGTS_CU0_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU0_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU0_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU0_SP1_CTRL_REG__SP10_MASK 0x0000007FL
++#define CGTS_CU0_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU0_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU0_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU0_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU0_SP1_CTRL_REG__SP11_MASK 0x007F0000L
++#define CGTS_CU0_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU0_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU0_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU0_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU0_TD_TCP_CTRL_REG
++#define CGTS_CU0_TD_TCP_CTRL_REG__TD__SHIFT 0x0
++#define CGTS_CU0_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
++#define CGTS_CU0_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU0_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU0_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU0_TD_TCP_CTRL_REG__TCPF__SHIFT 0x10
++#define CGTS_CU0_TD_TCP_CTRL_REG__TCPF_OVERRIDE__SHIFT 0x17
++#define CGTS_CU0_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU0_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU0_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU0_TD_TCP_CTRL_REG__TD_MASK 0x0000007FL
++#define CGTS_CU0_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU0_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU0_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU0_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU0_TD_TCP_CTRL_REG__TCPF_MASK 0x007F0000L
++#define CGTS_CU0_TD_TCP_CTRL_REG__TCPF_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU0_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU0_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU0_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU1_SP0_CTRL_REG
++#define CGTS_CU1_SP0_CTRL_REG__SP00__SHIFT 0x0
++#define CGTS_CU1_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
++#define CGTS_CU1_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU1_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU1_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU1_SP0_CTRL_REG__SP01__SHIFT 0x10
++#define CGTS_CU1_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
++#define CGTS_CU1_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU1_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU1_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU1_SP0_CTRL_REG__SP00_MASK 0x0000007FL
++#define CGTS_CU1_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU1_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU1_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU1_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU1_SP0_CTRL_REG__SP01_MASK 0x007F0000L
++#define CGTS_CU1_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU1_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU1_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU1_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU1_LDS_SQ_CTRL_REG
++#define CGTS_CU1_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
++#define CGTS_CU1_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
++#define CGTS_CU1_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU1_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU1_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU1_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
++#define CGTS_CU1_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
++#define CGTS_CU1_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU1_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU1_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU1_LDS_SQ_CTRL_REG__LDS_MASK 0x0000007FL
++#define CGTS_CU1_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU1_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU1_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU1_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU1_LDS_SQ_CTRL_REG__SQ_MASK 0x007F0000L
++#define CGTS_CU1_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU1_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU1_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU1_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU1_TA_SQC_CTRL_REG
++#define CGTS_CU1_TA_SQC_CTRL_REG__TA__SHIFT 0x0
++#define CGTS_CU1_TA_SQC_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
++#define CGTS_CU1_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU1_TA_SQC_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU1_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU1_TA_SQC_CTRL_REG__TA_MASK 0x0000007FL
++#define CGTS_CU1_TA_SQC_CTRL_REG__TA_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU1_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU1_TA_SQC_CTRL_REG__TA_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU1_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++//CGTS_CU1_SP1_CTRL_REG
++#define CGTS_CU1_SP1_CTRL_REG__SP10__SHIFT 0x0
++#define CGTS_CU1_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
++#define CGTS_CU1_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU1_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU1_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU1_SP1_CTRL_REG__SP11__SHIFT 0x10
++#define CGTS_CU1_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
++#define CGTS_CU1_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU1_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU1_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU1_SP1_CTRL_REG__SP10_MASK 0x0000007FL
++#define CGTS_CU1_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU1_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU1_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU1_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU1_SP1_CTRL_REG__SP11_MASK 0x007F0000L
++#define CGTS_CU1_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU1_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU1_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU1_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU1_TD_TCP_CTRL_REG
++#define CGTS_CU1_TD_TCP_CTRL_REG__TD__SHIFT 0x0
++#define CGTS_CU1_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
++#define CGTS_CU1_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU1_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU1_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU1_TD_TCP_CTRL_REG__TCPF__SHIFT 0x10
++#define CGTS_CU1_TD_TCP_CTRL_REG__TCPF_OVERRIDE__SHIFT 0x17
++#define CGTS_CU1_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU1_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU1_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU1_TD_TCP_CTRL_REG__TD_MASK 0x0000007FL
++#define CGTS_CU1_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU1_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU1_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU1_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU1_TD_TCP_CTRL_REG__TCPF_MASK 0x007F0000L
++#define CGTS_CU1_TD_TCP_CTRL_REG__TCPF_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU1_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU1_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU1_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU2_SP0_CTRL_REG
++#define CGTS_CU2_SP0_CTRL_REG__SP00__SHIFT 0x0
++#define CGTS_CU2_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
++#define CGTS_CU2_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU2_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU2_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU2_SP0_CTRL_REG__SP01__SHIFT 0x10
++#define CGTS_CU2_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
++#define CGTS_CU2_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU2_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU2_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU2_SP0_CTRL_REG__SP00_MASK 0x0000007FL
++#define CGTS_CU2_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU2_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU2_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU2_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU2_SP0_CTRL_REG__SP01_MASK 0x007F0000L
++#define CGTS_CU2_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU2_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU2_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU2_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU2_LDS_SQ_CTRL_REG
++#define CGTS_CU2_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
++#define CGTS_CU2_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
++#define CGTS_CU2_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU2_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU2_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU2_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
++#define CGTS_CU2_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
++#define CGTS_CU2_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU2_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU2_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU2_LDS_SQ_CTRL_REG__LDS_MASK 0x0000007FL
++#define CGTS_CU2_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU2_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU2_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU2_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU2_LDS_SQ_CTRL_REG__SQ_MASK 0x007F0000L
++#define CGTS_CU2_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU2_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU2_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU2_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU2_TA_SQC_CTRL_REG
++#define CGTS_CU2_TA_SQC_CTRL_REG__TA__SHIFT 0x0
++#define CGTS_CU2_TA_SQC_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
++#define CGTS_CU2_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU2_TA_SQC_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU2_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU2_TA_SQC_CTRL_REG__TA_MASK 0x0000007FL
++#define CGTS_CU2_TA_SQC_CTRL_REG__TA_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU2_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU2_TA_SQC_CTRL_REG__TA_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU2_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++//CGTS_CU2_SP1_CTRL_REG
++#define CGTS_CU2_SP1_CTRL_REG__SP10__SHIFT 0x0
++#define CGTS_CU2_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
++#define CGTS_CU2_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU2_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU2_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU2_SP1_CTRL_REG__SP11__SHIFT 0x10
++#define CGTS_CU2_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
++#define CGTS_CU2_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU2_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU2_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU2_SP1_CTRL_REG__SP10_MASK 0x0000007FL
++#define CGTS_CU2_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU2_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU2_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU2_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU2_SP1_CTRL_REG__SP11_MASK 0x007F0000L
++#define CGTS_CU2_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU2_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU2_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU2_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU2_TD_TCP_CTRL_REG
++#define CGTS_CU2_TD_TCP_CTRL_REG__TD__SHIFT 0x0
++#define CGTS_CU2_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
++#define CGTS_CU2_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU2_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU2_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU2_TD_TCP_CTRL_REG__TCPF__SHIFT 0x10
++#define CGTS_CU2_TD_TCP_CTRL_REG__TCPF_OVERRIDE__SHIFT 0x17
++#define CGTS_CU2_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU2_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU2_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU2_TD_TCP_CTRL_REG__TD_MASK 0x0000007FL
++#define CGTS_CU2_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU2_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU2_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU2_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU2_TD_TCP_CTRL_REG__TCPF_MASK 0x007F0000L
++#define CGTS_CU2_TD_TCP_CTRL_REG__TCPF_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU2_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU2_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU2_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU3_SP0_CTRL_REG
++#define CGTS_CU3_SP0_CTRL_REG__SP00__SHIFT 0x0
++#define CGTS_CU3_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
++#define CGTS_CU3_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU3_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU3_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU3_SP0_CTRL_REG__SP01__SHIFT 0x10
++#define CGTS_CU3_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
++#define CGTS_CU3_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU3_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU3_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU3_SP0_CTRL_REG__SP00_MASK 0x0000007FL
++#define CGTS_CU3_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU3_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU3_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU3_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU3_SP0_CTRL_REG__SP01_MASK 0x007F0000L
++#define CGTS_CU3_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU3_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU3_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU3_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU3_LDS_SQ_CTRL_REG
++#define CGTS_CU3_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
++#define CGTS_CU3_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
++#define CGTS_CU3_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU3_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU3_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU3_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
++#define CGTS_CU3_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
++#define CGTS_CU3_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU3_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU3_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU3_LDS_SQ_CTRL_REG__LDS_MASK 0x0000007FL
++#define CGTS_CU3_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU3_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU3_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU3_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU3_LDS_SQ_CTRL_REG__SQ_MASK 0x007F0000L
++#define CGTS_CU3_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU3_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU3_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU3_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU3_TA_SQC_CTRL_REG
++#define CGTS_CU3_TA_SQC_CTRL_REG__TA__SHIFT 0x0
++#define CGTS_CU3_TA_SQC_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
++#define CGTS_CU3_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU3_TA_SQC_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU3_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU3_TA_SQC_CTRL_REG__SQC__SHIFT 0x10
++#define CGTS_CU3_TA_SQC_CTRL_REG__SQC_OVERRIDE__SHIFT 0x17
++#define CGTS_CU3_TA_SQC_CTRL_REG__SQC_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU3_TA_SQC_CTRL_REG__SQC_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU3_TA_SQC_CTRL_REG__SQC_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU3_TA_SQC_CTRL_REG__TA_MASK 0x0000007FL
++#define CGTS_CU3_TA_SQC_CTRL_REG__TA_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU3_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU3_TA_SQC_CTRL_REG__TA_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU3_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU3_TA_SQC_CTRL_REG__SQC_MASK 0x007F0000L
++#define CGTS_CU3_TA_SQC_CTRL_REG__SQC_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU3_TA_SQC_CTRL_REG__SQC_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU3_TA_SQC_CTRL_REG__SQC_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU3_TA_SQC_CTRL_REG__SQC_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU3_SP1_CTRL_REG
++#define CGTS_CU3_SP1_CTRL_REG__SP10__SHIFT 0x0
++#define CGTS_CU3_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
++#define CGTS_CU3_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU3_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU3_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU3_SP1_CTRL_REG__SP11__SHIFT 0x10
++#define CGTS_CU3_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
++#define CGTS_CU3_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU3_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU3_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU3_SP1_CTRL_REG__SP10_MASK 0x0000007FL
++#define CGTS_CU3_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU3_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU3_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU3_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU3_SP1_CTRL_REG__SP11_MASK 0x007F0000L
++#define CGTS_CU3_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU3_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU3_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU3_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU3_TD_TCP_CTRL_REG
++#define CGTS_CU3_TD_TCP_CTRL_REG__TD__SHIFT 0x0
++#define CGTS_CU3_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
++#define CGTS_CU3_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU3_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU3_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU3_TD_TCP_CTRL_REG__TCPF__SHIFT 0x10
++#define CGTS_CU3_TD_TCP_CTRL_REG__TCPF_OVERRIDE__SHIFT 0x17
++#define CGTS_CU3_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU3_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU3_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU3_TD_TCP_CTRL_REG__TD_MASK 0x0000007FL
++#define CGTS_CU3_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU3_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU3_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU3_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU3_TD_TCP_CTRL_REG__TCPF_MASK 0x007F0000L
++#define CGTS_CU3_TD_TCP_CTRL_REG__TCPF_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU3_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU3_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU3_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU4_SP0_CTRL_REG
++#define CGTS_CU4_SP0_CTRL_REG__SP00__SHIFT 0x0
++#define CGTS_CU4_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
++#define CGTS_CU4_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU4_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU4_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU4_SP0_CTRL_REG__SP01__SHIFT 0x10
++#define CGTS_CU4_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
++#define CGTS_CU4_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU4_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU4_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU4_SP0_CTRL_REG__SP00_MASK 0x0000007FL
++#define CGTS_CU4_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU4_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU4_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU4_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU4_SP0_CTRL_REG__SP01_MASK 0x007F0000L
++#define CGTS_CU4_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU4_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU4_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU4_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU4_LDS_SQ_CTRL_REG
++#define CGTS_CU4_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
++#define CGTS_CU4_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
++#define CGTS_CU4_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU4_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU4_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU4_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
++#define CGTS_CU4_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
++#define CGTS_CU4_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU4_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU4_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU4_LDS_SQ_CTRL_REG__LDS_MASK 0x0000007FL
++#define CGTS_CU4_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU4_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU4_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU4_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU4_LDS_SQ_CTRL_REG__SQ_MASK 0x007F0000L
++#define CGTS_CU4_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU4_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU4_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU4_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU4_TA_SQC_CTRL_REG
++#define CGTS_CU4_TA_SQC_CTRL_REG__TA__SHIFT 0x0
++#define CGTS_CU4_TA_SQC_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
++#define CGTS_CU4_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU4_TA_SQC_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU4_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU4_TA_SQC_CTRL_REG__TA_MASK 0x0000007FL
++#define CGTS_CU4_TA_SQC_CTRL_REG__TA_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU4_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU4_TA_SQC_CTRL_REG__TA_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU4_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++//CGTS_CU4_SP1_CTRL_REG
++#define CGTS_CU4_SP1_CTRL_REG__SP10__SHIFT 0x0
++#define CGTS_CU4_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
++#define CGTS_CU4_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU4_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU4_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU4_SP1_CTRL_REG__SP11__SHIFT 0x10
++#define CGTS_CU4_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
++#define CGTS_CU4_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU4_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU4_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU4_SP1_CTRL_REG__SP10_MASK 0x0000007FL
++#define CGTS_CU4_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU4_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU4_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU4_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU4_SP1_CTRL_REG__SP11_MASK 0x007F0000L
++#define CGTS_CU4_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU4_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU4_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU4_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU4_TD_TCP_CTRL_REG
++#define CGTS_CU4_TD_TCP_CTRL_REG__TD__SHIFT 0x0
++#define CGTS_CU4_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
++#define CGTS_CU4_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU4_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU4_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU4_TD_TCP_CTRL_REG__TCPF__SHIFT 0x10
++#define CGTS_CU4_TD_TCP_CTRL_REG__TCPF_OVERRIDE__SHIFT 0x17
++#define CGTS_CU4_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU4_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU4_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU4_TD_TCP_CTRL_REG__TD_MASK 0x0000007FL
++#define CGTS_CU4_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU4_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU4_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU4_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU4_TD_TCP_CTRL_REG__TCPF_MASK 0x007F0000L
++#define CGTS_CU4_TD_TCP_CTRL_REG__TCPF_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU4_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU4_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU4_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU5_SP0_CTRL_REG
++#define CGTS_CU5_SP0_CTRL_REG__SP00__SHIFT 0x0
++#define CGTS_CU5_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
++#define CGTS_CU5_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU5_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU5_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU5_SP0_CTRL_REG__SP01__SHIFT 0x10
++#define CGTS_CU5_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
++#define CGTS_CU5_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU5_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU5_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU5_SP0_CTRL_REG__SP00_MASK 0x0000007FL
++#define CGTS_CU5_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU5_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU5_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU5_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU5_SP0_CTRL_REG__SP01_MASK 0x007F0000L
++#define CGTS_CU5_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU5_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU5_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU5_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU5_LDS_SQ_CTRL_REG
++#define CGTS_CU5_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
++#define CGTS_CU5_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
++#define CGTS_CU5_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU5_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU5_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU5_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
++#define CGTS_CU5_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
++#define CGTS_CU5_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU5_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU5_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU5_LDS_SQ_CTRL_REG__LDS_MASK 0x0000007FL
++#define CGTS_CU5_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU5_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU5_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU5_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU5_LDS_SQ_CTRL_REG__SQ_MASK 0x007F0000L
++#define CGTS_CU5_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU5_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU5_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU5_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU5_TA_SQC_CTRL_REG
++#define CGTS_CU5_TA_SQC_CTRL_REG__TA__SHIFT 0x0
++#define CGTS_CU5_TA_SQC_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
++#define CGTS_CU5_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU5_TA_SQC_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU5_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU5_TA_SQC_CTRL_REG__TA_MASK 0x0000007FL
++#define CGTS_CU5_TA_SQC_CTRL_REG__TA_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU5_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU5_TA_SQC_CTRL_REG__TA_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU5_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++//CGTS_CU5_SP1_CTRL_REG
++#define CGTS_CU5_SP1_CTRL_REG__SP10__SHIFT 0x0
++#define CGTS_CU5_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
++#define CGTS_CU5_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU5_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU5_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU5_SP1_CTRL_REG__SP11__SHIFT 0x10
++#define CGTS_CU5_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
++#define CGTS_CU5_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU5_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU5_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU5_SP1_CTRL_REG__SP10_MASK 0x0000007FL
++#define CGTS_CU5_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU5_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU5_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU5_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU5_SP1_CTRL_REG__SP11_MASK 0x007F0000L
++#define CGTS_CU5_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU5_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU5_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU5_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU5_TD_TCP_CTRL_REG
++#define CGTS_CU5_TD_TCP_CTRL_REG__TD__SHIFT 0x0
++#define CGTS_CU5_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
++#define CGTS_CU5_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU5_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU5_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU5_TD_TCP_CTRL_REG__TCPF__SHIFT 0x10
++#define CGTS_CU5_TD_TCP_CTRL_REG__TCPF_OVERRIDE__SHIFT 0x17
++#define CGTS_CU5_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU5_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU5_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU5_TD_TCP_CTRL_REG__TD_MASK 0x0000007FL
++#define CGTS_CU5_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU5_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU5_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU5_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU5_TD_TCP_CTRL_REG__TCPF_MASK 0x007F0000L
++#define CGTS_CU5_TD_TCP_CTRL_REG__TCPF_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU5_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU5_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU5_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU6_SP0_CTRL_REG
++#define CGTS_CU6_SP0_CTRL_REG__SP00__SHIFT 0x0
++#define CGTS_CU6_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
++#define CGTS_CU6_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU6_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU6_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU6_SP0_CTRL_REG__SP01__SHIFT 0x10
++#define CGTS_CU6_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
++#define CGTS_CU6_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU6_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU6_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU6_SP0_CTRL_REG__SP00_MASK 0x0000007FL
++#define CGTS_CU6_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU6_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU6_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU6_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU6_SP0_CTRL_REG__SP01_MASK 0x007F0000L
++#define CGTS_CU6_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU6_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU6_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU6_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU6_LDS_SQ_CTRL_REG
++#define CGTS_CU6_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
++#define CGTS_CU6_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
++#define CGTS_CU6_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU6_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU6_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU6_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
++#define CGTS_CU6_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
++#define CGTS_CU6_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU6_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU6_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU6_LDS_SQ_CTRL_REG__LDS_MASK 0x0000007FL
++#define CGTS_CU6_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU6_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU6_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU6_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU6_LDS_SQ_CTRL_REG__SQ_MASK 0x007F0000L
++#define CGTS_CU6_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU6_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU6_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU6_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU6_TA_SQC_CTRL_REG
++#define CGTS_CU6_TA_SQC_CTRL_REG__TA__SHIFT 0x0
++#define CGTS_CU6_TA_SQC_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
++#define CGTS_CU6_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU6_TA_SQC_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU6_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU6_TA_SQC_CTRL_REG__SQC__SHIFT 0x10
++#define CGTS_CU6_TA_SQC_CTRL_REG__SQC_OVERRIDE__SHIFT 0x17
++#define CGTS_CU6_TA_SQC_CTRL_REG__SQC_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU6_TA_SQC_CTRL_REG__SQC_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU6_TA_SQC_CTRL_REG__SQC_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU6_TA_SQC_CTRL_REG__TA_MASK 0x0000007FL
++#define CGTS_CU6_TA_SQC_CTRL_REG__TA_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU6_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU6_TA_SQC_CTRL_REG__TA_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU6_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU6_TA_SQC_CTRL_REG__SQC_MASK 0x007F0000L
++#define CGTS_CU6_TA_SQC_CTRL_REG__SQC_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU6_TA_SQC_CTRL_REG__SQC_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU6_TA_SQC_CTRL_REG__SQC_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU6_TA_SQC_CTRL_REG__SQC_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU6_SP1_CTRL_REG
++#define CGTS_CU6_SP1_CTRL_REG__SP10__SHIFT 0x0
++#define CGTS_CU6_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
++#define CGTS_CU6_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU6_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU6_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU6_SP1_CTRL_REG__SP11__SHIFT 0x10
++#define CGTS_CU6_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
++#define CGTS_CU6_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU6_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU6_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU6_SP1_CTRL_REG__SP10_MASK 0x0000007FL
++#define CGTS_CU6_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU6_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU6_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU6_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU6_SP1_CTRL_REG__SP11_MASK 0x007F0000L
++#define CGTS_CU6_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU6_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU6_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU6_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU6_TD_TCP_CTRL_REG
++#define CGTS_CU6_TD_TCP_CTRL_REG__TD__SHIFT 0x0
++#define CGTS_CU6_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
++#define CGTS_CU6_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU6_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU6_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU6_TD_TCP_CTRL_REG__TCPF__SHIFT 0x10
++#define CGTS_CU6_TD_TCP_CTRL_REG__TCPF_OVERRIDE__SHIFT 0x17
++#define CGTS_CU6_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU6_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU6_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU6_TD_TCP_CTRL_REG__TD_MASK 0x0000007FL
++#define CGTS_CU6_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU6_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU6_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU6_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU6_TD_TCP_CTRL_REG__TCPF_MASK 0x007F0000L
++#define CGTS_CU6_TD_TCP_CTRL_REG__TCPF_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU6_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU6_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU6_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU7_SP0_CTRL_REG
++#define CGTS_CU7_SP0_CTRL_REG__SP00__SHIFT 0x0
++#define CGTS_CU7_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
++#define CGTS_CU7_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU7_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU7_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU7_SP0_CTRL_REG__SP01__SHIFT 0x10
++#define CGTS_CU7_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
++#define CGTS_CU7_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU7_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU7_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU7_SP0_CTRL_REG__SP00_MASK 0x0000007FL
++#define CGTS_CU7_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU7_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU7_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU7_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU7_SP0_CTRL_REG__SP01_MASK 0x007F0000L
++#define CGTS_CU7_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU7_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU7_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU7_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU7_LDS_SQ_CTRL_REG
++#define CGTS_CU7_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
++#define CGTS_CU7_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
++#define CGTS_CU7_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU7_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU7_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU7_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
++#define CGTS_CU7_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
++#define CGTS_CU7_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU7_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU7_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU7_LDS_SQ_CTRL_REG__LDS_MASK 0x0000007FL
++#define CGTS_CU7_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU7_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU7_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU7_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU7_LDS_SQ_CTRL_REG__SQ_MASK 0x007F0000L
++#define CGTS_CU7_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU7_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU7_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU7_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU7_TA_SQC_CTRL_REG
++#define CGTS_CU7_TA_SQC_CTRL_REG__TA__SHIFT 0x0
++#define CGTS_CU7_TA_SQC_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
++#define CGTS_CU7_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU7_TA_SQC_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU7_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU7_TA_SQC_CTRL_REG__TA_MASK 0x0000007FL
++#define CGTS_CU7_TA_SQC_CTRL_REG__TA_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU7_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU7_TA_SQC_CTRL_REG__TA_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU7_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++//CGTS_CU7_SP1_CTRL_REG
++#define CGTS_CU7_SP1_CTRL_REG__SP10__SHIFT 0x0
++#define CGTS_CU7_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
++#define CGTS_CU7_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU7_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU7_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU7_SP1_CTRL_REG__SP11__SHIFT 0x10
++#define CGTS_CU7_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
++#define CGTS_CU7_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU7_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU7_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU7_SP1_CTRL_REG__SP10_MASK 0x0000007FL
++#define CGTS_CU7_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU7_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU7_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU7_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU7_SP1_CTRL_REG__SP11_MASK 0x007F0000L
++#define CGTS_CU7_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU7_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU7_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU7_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU7_TD_TCP_CTRL_REG
++#define CGTS_CU7_TD_TCP_CTRL_REG__TD__SHIFT 0x0
++#define CGTS_CU7_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
++#define CGTS_CU7_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU7_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU7_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU7_TD_TCP_CTRL_REG__TCPF__SHIFT 0x10
++#define CGTS_CU7_TD_TCP_CTRL_REG__TCPF_OVERRIDE__SHIFT 0x17
++#define CGTS_CU7_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU7_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU7_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU7_TD_TCP_CTRL_REG__TD_MASK 0x0000007FL
++#define CGTS_CU7_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU7_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU7_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU7_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU7_TD_TCP_CTRL_REG__TCPF_MASK 0x007F0000L
++#define CGTS_CU7_TD_TCP_CTRL_REG__TCPF_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU7_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU7_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU7_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU8_SP0_CTRL_REG
++#define CGTS_CU8_SP0_CTRL_REG__SP00__SHIFT 0x0
++#define CGTS_CU8_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
++#define CGTS_CU8_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU8_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU8_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU8_SP0_CTRL_REG__SP01__SHIFT 0x10
++#define CGTS_CU8_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
++#define CGTS_CU8_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU8_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU8_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU8_SP0_CTRL_REG__SP00_MASK 0x0000007FL
++#define CGTS_CU8_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU8_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU8_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU8_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU8_SP0_CTRL_REG__SP01_MASK 0x007F0000L
++#define CGTS_CU8_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU8_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU8_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU8_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU8_LDS_SQ_CTRL_REG
++#define CGTS_CU8_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
++#define CGTS_CU8_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
++#define CGTS_CU8_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU8_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU8_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU8_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
++#define CGTS_CU8_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
++#define CGTS_CU8_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU8_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU8_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU8_LDS_SQ_CTRL_REG__LDS_MASK 0x0000007FL
++#define CGTS_CU8_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU8_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU8_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU8_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU8_LDS_SQ_CTRL_REG__SQ_MASK 0x007F0000L
++#define CGTS_CU8_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU8_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU8_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU8_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU8_TA_SQC_CTRL_REG
++#define CGTS_CU8_TA_SQC_CTRL_REG__TA__SHIFT 0x0
++#define CGTS_CU8_TA_SQC_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
++#define CGTS_CU8_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU8_TA_SQC_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU8_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU8_TA_SQC_CTRL_REG__TA_MASK 0x0000007FL
++#define CGTS_CU8_TA_SQC_CTRL_REG__TA_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU8_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU8_TA_SQC_CTRL_REG__TA_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU8_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++//CGTS_CU8_SP1_CTRL_REG
++#define CGTS_CU8_SP1_CTRL_REG__SP10__SHIFT 0x0
++#define CGTS_CU8_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
++#define CGTS_CU8_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU8_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU8_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU8_SP1_CTRL_REG__SP11__SHIFT 0x10
++#define CGTS_CU8_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
++#define CGTS_CU8_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU8_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU8_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU8_SP1_CTRL_REG__SP10_MASK 0x0000007FL
++#define CGTS_CU8_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU8_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU8_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU8_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU8_SP1_CTRL_REG__SP11_MASK 0x007F0000L
++#define CGTS_CU8_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU8_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU8_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU8_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU8_TD_TCP_CTRL_REG
++#define CGTS_CU8_TD_TCP_CTRL_REG__TD__SHIFT 0x0
++#define CGTS_CU8_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
++#define CGTS_CU8_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU8_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU8_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU8_TD_TCP_CTRL_REG__TCPF__SHIFT 0x10
++#define CGTS_CU8_TD_TCP_CTRL_REG__TCPF_OVERRIDE__SHIFT 0x17
++#define CGTS_CU8_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU8_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU8_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU8_TD_TCP_CTRL_REG__TD_MASK 0x0000007FL
++#define CGTS_CU8_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU8_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU8_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU8_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU8_TD_TCP_CTRL_REG__TCPF_MASK 0x007F0000L
++#define CGTS_CU8_TD_TCP_CTRL_REG__TCPF_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU8_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU8_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU8_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU9_SP0_CTRL_REG
++#define CGTS_CU9_SP0_CTRL_REG__SP00__SHIFT 0x0
++#define CGTS_CU9_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
++#define CGTS_CU9_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU9_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU9_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU9_SP0_CTRL_REG__SP01__SHIFT 0x10
++#define CGTS_CU9_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
++#define CGTS_CU9_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU9_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU9_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU9_SP0_CTRL_REG__SP00_MASK 0x0000007FL
++#define CGTS_CU9_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU9_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU9_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU9_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU9_SP0_CTRL_REG__SP01_MASK 0x007F0000L
++#define CGTS_CU9_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU9_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU9_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU9_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU9_LDS_SQ_CTRL_REG
++#define CGTS_CU9_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
++#define CGTS_CU9_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
++#define CGTS_CU9_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU9_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU9_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU9_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
++#define CGTS_CU9_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
++#define CGTS_CU9_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU9_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU9_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU9_LDS_SQ_CTRL_REG__LDS_MASK 0x0000007FL
++#define CGTS_CU9_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU9_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU9_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU9_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU9_LDS_SQ_CTRL_REG__SQ_MASK 0x007F0000L
++#define CGTS_CU9_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU9_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU9_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU9_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU9_TA_SQC_CTRL_REG
++#define CGTS_CU9_TA_SQC_CTRL_REG__TA__SHIFT 0x0
++#define CGTS_CU9_TA_SQC_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
++#define CGTS_CU9_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU9_TA_SQC_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU9_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU9_TA_SQC_CTRL_REG__SQC__SHIFT 0x10
++#define CGTS_CU9_TA_SQC_CTRL_REG__SQC_OVERRIDE__SHIFT 0x17
++#define CGTS_CU9_TA_SQC_CTRL_REG__SQC_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU9_TA_SQC_CTRL_REG__SQC_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU9_TA_SQC_CTRL_REG__SQC_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU9_TA_SQC_CTRL_REG__TA_MASK 0x0000007FL
++#define CGTS_CU9_TA_SQC_CTRL_REG__TA_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU9_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU9_TA_SQC_CTRL_REG__TA_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU9_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU9_TA_SQC_CTRL_REG__SQC_MASK 0x007F0000L
++#define CGTS_CU9_TA_SQC_CTRL_REG__SQC_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU9_TA_SQC_CTRL_REG__SQC_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU9_TA_SQC_CTRL_REG__SQC_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU9_TA_SQC_CTRL_REG__SQC_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU9_SP1_CTRL_REG
++#define CGTS_CU9_SP1_CTRL_REG__SP10__SHIFT 0x0
++#define CGTS_CU9_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
++#define CGTS_CU9_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU9_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU9_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU9_SP1_CTRL_REG__SP11__SHIFT 0x10
++#define CGTS_CU9_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
++#define CGTS_CU9_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU9_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU9_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU9_SP1_CTRL_REG__SP10_MASK 0x0000007FL
++#define CGTS_CU9_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU9_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU9_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU9_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU9_SP1_CTRL_REG__SP11_MASK 0x007F0000L
++#define CGTS_CU9_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU9_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU9_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU9_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU9_TD_TCP_CTRL_REG
++#define CGTS_CU9_TD_TCP_CTRL_REG__TD__SHIFT 0x0
++#define CGTS_CU9_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
++#define CGTS_CU9_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU9_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU9_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU9_TD_TCP_CTRL_REG__TCPF__SHIFT 0x10
++#define CGTS_CU9_TD_TCP_CTRL_REG__TCPF_OVERRIDE__SHIFT 0x17
++#define CGTS_CU9_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU9_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU9_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU9_TD_TCP_CTRL_REG__TD_MASK 0x0000007FL
++#define CGTS_CU9_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU9_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU9_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU9_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU9_TD_TCP_CTRL_REG__TCPF_MASK 0x007F0000L
++#define CGTS_CU9_TD_TCP_CTRL_REG__TCPF_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU9_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU9_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU9_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU10_SP0_CTRL_REG
++#define CGTS_CU10_SP0_CTRL_REG__SP00__SHIFT 0x0
++#define CGTS_CU10_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
++#define CGTS_CU10_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU10_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU10_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU10_SP0_CTRL_REG__SP01__SHIFT 0x10
++#define CGTS_CU10_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
++#define CGTS_CU10_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU10_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU10_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU10_SP0_CTRL_REG__SP00_MASK 0x0000007FL
++#define CGTS_CU10_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU10_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU10_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU10_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU10_SP0_CTRL_REG__SP01_MASK 0x007F0000L
++#define CGTS_CU10_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU10_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU10_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU10_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU10_LDS_SQ_CTRL_REG
++#define CGTS_CU10_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
++#define CGTS_CU10_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
++#define CGTS_CU10_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU10_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU10_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU10_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
++#define CGTS_CU10_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
++#define CGTS_CU10_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU10_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU10_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU10_LDS_SQ_CTRL_REG__LDS_MASK 0x0000007FL
++#define CGTS_CU10_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU10_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU10_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU10_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU10_LDS_SQ_CTRL_REG__SQ_MASK 0x007F0000L
++#define CGTS_CU10_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU10_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU10_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU10_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU10_TA_SQC_CTRL_REG
++#define CGTS_CU10_TA_SQC_CTRL_REG__TA__SHIFT 0x0
++#define CGTS_CU10_TA_SQC_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
++#define CGTS_CU10_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU10_TA_SQC_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU10_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU10_TA_SQC_CTRL_REG__TA_MASK 0x0000007FL
++#define CGTS_CU10_TA_SQC_CTRL_REG__TA_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU10_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU10_TA_SQC_CTRL_REG__TA_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU10_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++//CGTS_CU10_SP1_CTRL_REG
++#define CGTS_CU10_SP1_CTRL_REG__SP10__SHIFT 0x0
++#define CGTS_CU10_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
++#define CGTS_CU10_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU10_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU10_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU10_SP1_CTRL_REG__SP11__SHIFT 0x10
++#define CGTS_CU10_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
++#define CGTS_CU10_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU10_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU10_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU10_SP1_CTRL_REG__SP10_MASK 0x0000007FL
++#define CGTS_CU10_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU10_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU10_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU10_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU10_SP1_CTRL_REG__SP11_MASK 0x007F0000L
++#define CGTS_CU10_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU10_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU10_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU10_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU10_TD_TCP_CTRL_REG
++#define CGTS_CU10_TD_TCP_CTRL_REG__TD__SHIFT 0x0
++#define CGTS_CU10_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
++#define CGTS_CU10_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU10_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU10_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU10_TD_TCP_CTRL_REG__TCPF__SHIFT 0x10
++#define CGTS_CU10_TD_TCP_CTRL_REG__TCPF_OVERRIDE__SHIFT 0x17
++#define CGTS_CU10_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU10_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU10_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU10_TD_TCP_CTRL_REG__TD_MASK 0x0000007FL
++#define CGTS_CU10_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU10_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU10_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU10_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU10_TD_TCP_CTRL_REG__TCPF_MASK 0x007F0000L
++#define CGTS_CU10_TD_TCP_CTRL_REG__TCPF_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU10_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU10_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU10_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU11_SP0_CTRL_REG
++#define CGTS_CU11_SP0_CTRL_REG__SP00__SHIFT 0x0
++#define CGTS_CU11_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
++#define CGTS_CU11_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU11_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU11_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU11_SP0_CTRL_REG__SP01__SHIFT 0x10
++#define CGTS_CU11_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
++#define CGTS_CU11_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU11_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU11_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU11_SP0_CTRL_REG__SP00_MASK 0x0000007FL
++#define CGTS_CU11_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU11_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU11_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU11_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU11_SP0_CTRL_REG__SP01_MASK 0x007F0000L
++#define CGTS_CU11_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU11_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU11_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU11_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU11_LDS_SQ_CTRL_REG
++#define CGTS_CU11_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
++#define CGTS_CU11_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
++#define CGTS_CU11_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU11_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU11_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU11_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
++#define CGTS_CU11_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
++#define CGTS_CU11_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU11_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU11_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU11_LDS_SQ_CTRL_REG__LDS_MASK 0x0000007FL
++#define CGTS_CU11_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU11_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU11_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU11_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU11_LDS_SQ_CTRL_REG__SQ_MASK 0x007F0000L
++#define CGTS_CU11_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU11_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU11_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU11_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU11_TA_SQC_CTRL_REG
++#define CGTS_CU11_TA_SQC_CTRL_REG__TA__SHIFT 0x0
++#define CGTS_CU11_TA_SQC_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
++#define CGTS_CU11_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU11_TA_SQC_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU11_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU11_TA_SQC_CTRL_REG__TA_MASK 0x0000007FL
++#define CGTS_CU11_TA_SQC_CTRL_REG__TA_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU11_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU11_TA_SQC_CTRL_REG__TA_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU11_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++//CGTS_CU11_SP1_CTRL_REG
++#define CGTS_CU11_SP1_CTRL_REG__SP10__SHIFT 0x0
++#define CGTS_CU11_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
++#define CGTS_CU11_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU11_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU11_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU11_SP1_CTRL_REG__SP11__SHIFT 0x10
++#define CGTS_CU11_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
++#define CGTS_CU11_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU11_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU11_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU11_SP1_CTRL_REG__SP10_MASK 0x0000007FL
++#define CGTS_CU11_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU11_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU11_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU11_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU11_SP1_CTRL_REG__SP11_MASK 0x007F0000L
++#define CGTS_CU11_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU11_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU11_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU11_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU11_TD_TCP_CTRL_REG
++#define CGTS_CU11_TD_TCP_CTRL_REG__TD__SHIFT 0x0
++#define CGTS_CU11_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
++#define CGTS_CU11_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU11_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU11_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU11_TD_TCP_CTRL_REG__TCPF__SHIFT 0x10
++#define CGTS_CU11_TD_TCP_CTRL_REG__TCPF_OVERRIDE__SHIFT 0x17
++#define CGTS_CU11_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU11_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU11_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU11_TD_TCP_CTRL_REG__TD_MASK 0x0000007FL
++#define CGTS_CU11_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU11_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU11_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU11_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU11_TD_TCP_CTRL_REG__TCPF_MASK 0x007F0000L
++#define CGTS_CU11_TD_TCP_CTRL_REG__TCPF_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU11_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU11_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU11_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU12_SP0_CTRL_REG
++#define CGTS_CU12_SP0_CTRL_REG__SP00__SHIFT 0x0
++#define CGTS_CU12_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
++#define CGTS_CU12_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU12_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU12_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU12_SP0_CTRL_REG__SP01__SHIFT 0x10
++#define CGTS_CU12_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
++#define CGTS_CU12_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU12_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU12_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU12_SP0_CTRL_REG__SP00_MASK 0x0000007FL
++#define CGTS_CU12_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU12_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU12_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU12_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU12_SP0_CTRL_REG__SP01_MASK 0x007F0000L
++#define CGTS_CU12_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU12_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU12_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU12_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU12_LDS_SQ_CTRL_REG
++#define CGTS_CU12_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
++#define CGTS_CU12_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
++#define CGTS_CU12_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU12_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU12_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU12_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
++#define CGTS_CU12_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
++#define CGTS_CU12_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU12_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU12_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU12_LDS_SQ_CTRL_REG__LDS_MASK 0x0000007FL
++#define CGTS_CU12_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU12_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU12_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU12_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU12_LDS_SQ_CTRL_REG__SQ_MASK 0x007F0000L
++#define CGTS_CU12_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU12_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU12_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU12_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU12_TA_SQC_CTRL_REG
++#define CGTS_CU12_TA_SQC_CTRL_REG__TA__SHIFT 0x0
++#define CGTS_CU12_TA_SQC_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
++#define CGTS_CU12_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU12_TA_SQC_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU12_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU12_TA_SQC_CTRL_REG__SQC__SHIFT 0x10
++#define CGTS_CU12_TA_SQC_CTRL_REG__SQC_OVERRIDE__SHIFT 0x17
++#define CGTS_CU12_TA_SQC_CTRL_REG__SQC_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU12_TA_SQC_CTRL_REG__SQC_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU12_TA_SQC_CTRL_REG__SQC_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU12_TA_SQC_CTRL_REG__TA_MASK 0x0000007FL
++#define CGTS_CU12_TA_SQC_CTRL_REG__TA_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU12_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU12_TA_SQC_CTRL_REG__TA_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU12_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU12_TA_SQC_CTRL_REG__SQC_MASK 0x007F0000L
++#define CGTS_CU12_TA_SQC_CTRL_REG__SQC_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU12_TA_SQC_CTRL_REG__SQC_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU12_TA_SQC_CTRL_REG__SQC_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU12_TA_SQC_CTRL_REG__SQC_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU12_SP1_CTRL_REG
++#define CGTS_CU12_SP1_CTRL_REG__SP10__SHIFT 0x0
++#define CGTS_CU12_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
++#define CGTS_CU12_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU12_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU12_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU12_SP1_CTRL_REG__SP11__SHIFT 0x10
++#define CGTS_CU12_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
++#define CGTS_CU12_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU12_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU12_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU12_SP1_CTRL_REG__SP10_MASK 0x0000007FL
++#define CGTS_CU12_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU12_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU12_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU12_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU12_SP1_CTRL_REG__SP11_MASK 0x007F0000L
++#define CGTS_CU12_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU12_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU12_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU12_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU12_TD_TCP_CTRL_REG
++#define CGTS_CU12_TD_TCP_CTRL_REG__TD__SHIFT 0x0
++#define CGTS_CU12_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
++#define CGTS_CU12_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU12_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU12_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU12_TD_TCP_CTRL_REG__TCPF__SHIFT 0x10
++#define CGTS_CU12_TD_TCP_CTRL_REG__TCPF_OVERRIDE__SHIFT 0x17
++#define CGTS_CU12_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU12_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU12_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU12_TD_TCP_CTRL_REG__TD_MASK 0x0000007FL
++#define CGTS_CU12_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU12_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU12_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU12_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU12_TD_TCP_CTRL_REG__TCPF_MASK 0x007F0000L
++#define CGTS_CU12_TD_TCP_CTRL_REG__TCPF_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU12_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU12_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU12_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU13_SP0_CTRL_REG
++#define CGTS_CU13_SP0_CTRL_REG__SP00__SHIFT 0x0
++#define CGTS_CU13_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
++#define CGTS_CU13_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU13_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU13_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU13_SP0_CTRL_REG__SP01__SHIFT 0x10
++#define CGTS_CU13_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
++#define CGTS_CU13_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU13_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU13_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU13_SP0_CTRL_REG__SP00_MASK 0x0000007FL
++#define CGTS_CU13_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU13_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU13_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU13_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU13_SP0_CTRL_REG__SP01_MASK 0x007F0000L
++#define CGTS_CU13_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU13_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU13_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU13_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU13_LDS_SQ_CTRL_REG
++#define CGTS_CU13_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
++#define CGTS_CU13_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
++#define CGTS_CU13_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU13_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU13_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU13_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
++#define CGTS_CU13_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
++#define CGTS_CU13_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU13_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU13_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU13_LDS_SQ_CTRL_REG__LDS_MASK 0x0000007FL
++#define CGTS_CU13_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU13_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU13_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU13_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU13_LDS_SQ_CTRL_REG__SQ_MASK 0x007F0000L
++#define CGTS_CU13_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU13_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU13_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU13_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU13_TA_SQC_CTRL_REG
++#define CGTS_CU13_TA_SQC_CTRL_REG__TA__SHIFT 0x0
++#define CGTS_CU13_TA_SQC_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
++#define CGTS_CU13_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU13_TA_SQC_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU13_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU13_TA_SQC_CTRL_REG__TA_MASK 0x0000007FL
++#define CGTS_CU13_TA_SQC_CTRL_REG__TA_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU13_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU13_TA_SQC_CTRL_REG__TA_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU13_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++//CGTS_CU13_SP1_CTRL_REG
++#define CGTS_CU13_SP1_CTRL_REG__SP10__SHIFT 0x0
++#define CGTS_CU13_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
++#define CGTS_CU13_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU13_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU13_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU13_SP1_CTRL_REG__SP11__SHIFT 0x10
++#define CGTS_CU13_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
++#define CGTS_CU13_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU13_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU13_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU13_SP1_CTRL_REG__SP10_MASK 0x0000007FL
++#define CGTS_CU13_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU13_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU13_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU13_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU13_SP1_CTRL_REG__SP11_MASK 0x007F0000L
++#define CGTS_CU13_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU13_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU13_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU13_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU13_TD_TCP_CTRL_REG
++#define CGTS_CU13_TD_TCP_CTRL_REG__TD__SHIFT 0x0
++#define CGTS_CU13_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
++#define CGTS_CU13_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU13_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU13_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU13_TD_TCP_CTRL_REG__TCPF__SHIFT 0x10
++#define CGTS_CU13_TD_TCP_CTRL_REG__TCPF_OVERRIDE__SHIFT 0x17
++#define CGTS_CU13_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU13_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU13_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU13_TD_TCP_CTRL_REG__TD_MASK 0x0000007FL
++#define CGTS_CU13_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU13_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU13_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU13_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU13_TD_TCP_CTRL_REG__TCPF_MASK 0x007F0000L
++#define CGTS_CU13_TD_TCP_CTRL_REG__TCPF_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU13_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU13_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU13_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU14_SP0_CTRL_REG
++#define CGTS_CU14_SP0_CTRL_REG__SP00__SHIFT 0x0
++#define CGTS_CU14_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
++#define CGTS_CU14_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU14_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU14_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU14_SP0_CTRL_REG__SP01__SHIFT 0x10
++#define CGTS_CU14_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
++#define CGTS_CU14_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU14_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU14_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU14_SP0_CTRL_REG__SP00_MASK 0x0000007FL
++#define CGTS_CU14_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU14_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU14_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU14_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU14_SP0_CTRL_REG__SP01_MASK 0x007F0000L
++#define CGTS_CU14_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU14_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU14_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU14_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU14_LDS_SQ_CTRL_REG
++#define CGTS_CU14_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
++#define CGTS_CU14_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
++#define CGTS_CU14_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU14_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU14_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU14_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
++#define CGTS_CU14_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
++#define CGTS_CU14_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU14_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU14_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU14_LDS_SQ_CTRL_REG__LDS_MASK 0x0000007FL
++#define CGTS_CU14_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU14_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU14_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU14_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU14_LDS_SQ_CTRL_REG__SQ_MASK 0x007F0000L
++#define CGTS_CU14_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU14_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU14_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU14_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU14_TA_SQC_CTRL_REG
++#define CGTS_CU14_TA_SQC_CTRL_REG__TA__SHIFT 0x0
++#define CGTS_CU14_TA_SQC_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
++#define CGTS_CU14_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU14_TA_SQC_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU14_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU14_TA_SQC_CTRL_REG__TA_MASK 0x0000007FL
++#define CGTS_CU14_TA_SQC_CTRL_REG__TA_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU14_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU14_TA_SQC_CTRL_REG__TA_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU14_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++//CGTS_CU14_SP1_CTRL_REG
++#define CGTS_CU14_SP1_CTRL_REG__SP10__SHIFT 0x0
++#define CGTS_CU14_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
++#define CGTS_CU14_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU14_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU14_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU14_SP1_CTRL_REG__SP11__SHIFT 0x10
++#define CGTS_CU14_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
++#define CGTS_CU14_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU14_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU14_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU14_SP1_CTRL_REG__SP10_MASK 0x0000007FL
++#define CGTS_CU14_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU14_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU14_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU14_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU14_SP1_CTRL_REG__SP11_MASK 0x007F0000L
++#define CGTS_CU14_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU14_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU14_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU14_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU14_TD_TCP_CTRL_REG
++#define CGTS_CU14_TD_TCP_CTRL_REG__TD__SHIFT 0x0
++#define CGTS_CU14_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
++#define CGTS_CU14_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU14_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU14_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU14_TD_TCP_CTRL_REG__TCPF__SHIFT 0x10
++#define CGTS_CU14_TD_TCP_CTRL_REG__TCPF_OVERRIDE__SHIFT 0x17
++#define CGTS_CU14_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU14_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU14_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU14_TD_TCP_CTRL_REG__TD_MASK 0x0000007FL
++#define CGTS_CU14_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU14_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU14_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU14_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU14_TD_TCP_CTRL_REG__TCPF_MASK 0x007F0000L
++#define CGTS_CU14_TD_TCP_CTRL_REG__TCPF_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU14_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU14_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU14_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU15_SP0_CTRL_REG
++#define CGTS_CU15_SP0_CTRL_REG__SP00__SHIFT 0x0
++#define CGTS_CU15_SP0_CTRL_REG__SP00_OVERRIDE__SHIFT 0x7
++#define CGTS_CU15_SP0_CTRL_REG__SP00_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU15_SP0_CTRL_REG__SP00_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU15_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU15_SP0_CTRL_REG__SP01__SHIFT 0x10
++#define CGTS_CU15_SP0_CTRL_REG__SP01_OVERRIDE__SHIFT 0x17
++#define CGTS_CU15_SP0_CTRL_REG__SP01_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU15_SP0_CTRL_REG__SP01_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU15_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU15_SP0_CTRL_REG__SP00_MASK 0x0000007FL
++#define CGTS_CU15_SP0_CTRL_REG__SP00_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU15_SP0_CTRL_REG__SP00_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU15_SP0_CTRL_REG__SP00_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU15_SP0_CTRL_REG__SP00_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU15_SP0_CTRL_REG__SP01_MASK 0x007F0000L
++#define CGTS_CU15_SP0_CTRL_REG__SP01_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU15_SP0_CTRL_REG__SP01_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU15_SP0_CTRL_REG__SP01_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU15_SP0_CTRL_REG__SP01_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU15_LDS_SQ_CTRL_REG
++#define CGTS_CU15_LDS_SQ_CTRL_REG__LDS__SHIFT 0x0
++#define CGTS_CU15_LDS_SQ_CTRL_REG__LDS_OVERRIDE__SHIFT 0x7
++#define CGTS_CU15_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU15_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU15_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU15_LDS_SQ_CTRL_REG__SQ__SHIFT 0x10
++#define CGTS_CU15_LDS_SQ_CTRL_REG__SQ_OVERRIDE__SHIFT 0x17
++#define CGTS_CU15_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU15_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU15_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU15_LDS_SQ_CTRL_REG__LDS_MASK 0x0000007FL
++#define CGTS_CU15_LDS_SQ_CTRL_REG__LDS_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU15_LDS_SQ_CTRL_REG__LDS_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU15_LDS_SQ_CTRL_REG__LDS_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU15_LDS_SQ_CTRL_REG__LDS_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU15_LDS_SQ_CTRL_REG__SQ_MASK 0x007F0000L
++#define CGTS_CU15_LDS_SQ_CTRL_REG__SQ_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU15_LDS_SQ_CTRL_REG__SQ_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU15_LDS_SQ_CTRL_REG__SQ_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU15_LDS_SQ_CTRL_REG__SQ_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU15_TA_SQC_CTRL_REG
++#define CGTS_CU15_TA_SQC_CTRL_REG__TA__SHIFT 0x0
++#define CGTS_CU15_TA_SQC_CTRL_REG__TA_OVERRIDE__SHIFT 0x7
++#define CGTS_CU15_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU15_TA_SQC_CTRL_REG__TA_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU15_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU15_TA_SQC_CTRL_REG__SQC__SHIFT 0x10
++#define CGTS_CU15_TA_SQC_CTRL_REG__SQC_OVERRIDE__SHIFT 0x17
++#define CGTS_CU15_TA_SQC_CTRL_REG__SQC_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU15_TA_SQC_CTRL_REG__SQC_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU15_TA_SQC_CTRL_REG__SQC_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU15_TA_SQC_CTRL_REG__TA_MASK 0x0000007FL
++#define CGTS_CU15_TA_SQC_CTRL_REG__TA_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU15_TA_SQC_CTRL_REG__TA_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU15_TA_SQC_CTRL_REG__TA_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU15_TA_SQC_CTRL_REG__TA_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU15_TA_SQC_CTRL_REG__SQC_MASK 0x007F0000L
++#define CGTS_CU15_TA_SQC_CTRL_REG__SQC_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU15_TA_SQC_CTRL_REG__SQC_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU15_TA_SQC_CTRL_REG__SQC_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU15_TA_SQC_CTRL_REG__SQC_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU15_SP1_CTRL_REG
++#define CGTS_CU15_SP1_CTRL_REG__SP10__SHIFT 0x0
++#define CGTS_CU15_SP1_CTRL_REG__SP10_OVERRIDE__SHIFT 0x7
++#define CGTS_CU15_SP1_CTRL_REG__SP10_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU15_SP1_CTRL_REG__SP10_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU15_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU15_SP1_CTRL_REG__SP11__SHIFT 0x10
++#define CGTS_CU15_SP1_CTRL_REG__SP11_OVERRIDE__SHIFT 0x17
++#define CGTS_CU15_SP1_CTRL_REG__SP11_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU15_SP1_CTRL_REG__SP11_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU15_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU15_SP1_CTRL_REG__SP10_MASK 0x0000007FL
++#define CGTS_CU15_SP1_CTRL_REG__SP10_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU15_SP1_CTRL_REG__SP10_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU15_SP1_CTRL_REG__SP10_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU15_SP1_CTRL_REG__SP10_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU15_SP1_CTRL_REG__SP11_MASK 0x007F0000L
++#define CGTS_CU15_SP1_CTRL_REG__SP11_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU15_SP1_CTRL_REG__SP11_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU15_SP1_CTRL_REG__SP11_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU15_SP1_CTRL_REG__SP11_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU15_TD_TCP_CTRL_REG
++#define CGTS_CU15_TD_TCP_CTRL_REG__TD__SHIFT 0x0
++#define CGTS_CU15_TD_TCP_CTRL_REG__TD_OVERRIDE__SHIFT 0x7
++#define CGTS_CU15_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU15_TD_TCP_CTRL_REG__TD_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU15_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU15_TD_TCP_CTRL_REG__TCPF__SHIFT 0x10
++#define CGTS_CU15_TD_TCP_CTRL_REG__TCPF_OVERRIDE__SHIFT 0x17
++#define CGTS_CU15_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE__SHIFT 0x18
++#define CGTS_CU15_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE__SHIFT 0x1a
++#define CGTS_CU15_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE__SHIFT 0x1b
++#define CGTS_CU15_TD_TCP_CTRL_REG__TD_MASK 0x0000007FL
++#define CGTS_CU15_TD_TCP_CTRL_REG__TD_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU15_TD_TCP_CTRL_REG__TD_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU15_TD_TCP_CTRL_REG__TD_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU15_TD_TCP_CTRL_REG__TD_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU15_TD_TCP_CTRL_REG__TCPF_MASK 0x007F0000L
++#define CGTS_CU15_TD_TCP_CTRL_REG__TCPF_OVERRIDE_MASK 0x00800000L
++#define CGTS_CU15_TD_TCP_CTRL_REG__TCPF_BUSY_OVERRIDE_MASK 0x03000000L
++#define CGTS_CU15_TD_TCP_CTRL_REG__TCPF_LS_OVERRIDE_MASK 0x04000000L
++#define CGTS_CU15_TD_TCP_CTRL_REG__TCPF_SIMDBUSY_OVERRIDE_MASK 0x08000000L
++//CGTS_CU0_TCPI_CTRL_REG
++#define CGTS_CU0_TCPI_CTRL_REG__TCPI__SHIFT 0x0
++#define CGTS_CU0_TCPI_CTRL_REG__TCPI_OVERRIDE__SHIFT 0x7
++#define CGTS_CU0_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU0_TCPI_CTRL_REG__TCPI_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU0_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU0_TCPI_CTRL_REG__RESERVED__SHIFT 0xc
++#define CGTS_CU0_TCPI_CTRL_REG__TCPI_MASK 0x0000007FL
++#define CGTS_CU0_TCPI_CTRL_REG__TCPI_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU0_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU0_TCPI_CTRL_REG__TCPI_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU0_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU0_TCPI_CTRL_REG__RESERVED_MASK 0xFFFFF000L
++//CGTS_CU1_TCPI_CTRL_REG
++#define CGTS_CU1_TCPI_CTRL_REG__TCPI__SHIFT 0x0
++#define CGTS_CU1_TCPI_CTRL_REG__TCPI_OVERRIDE__SHIFT 0x7
++#define CGTS_CU1_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU1_TCPI_CTRL_REG__TCPI_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU1_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU1_TCPI_CTRL_REG__RESERVED__SHIFT 0xc
++#define CGTS_CU1_TCPI_CTRL_REG__TCPI_MASK 0x0000007FL
++#define CGTS_CU1_TCPI_CTRL_REG__TCPI_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU1_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU1_TCPI_CTRL_REG__TCPI_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU1_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU1_TCPI_CTRL_REG__RESERVED_MASK 0xFFFFF000L
++//CGTS_CU2_TCPI_CTRL_REG
++#define CGTS_CU2_TCPI_CTRL_REG__TCPI__SHIFT 0x0
++#define CGTS_CU2_TCPI_CTRL_REG__TCPI_OVERRIDE__SHIFT 0x7
++#define CGTS_CU2_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU2_TCPI_CTRL_REG__TCPI_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU2_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU2_TCPI_CTRL_REG__RESERVED__SHIFT 0xc
++#define CGTS_CU2_TCPI_CTRL_REG__TCPI_MASK 0x0000007FL
++#define CGTS_CU2_TCPI_CTRL_REG__TCPI_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU2_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU2_TCPI_CTRL_REG__TCPI_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU2_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU2_TCPI_CTRL_REG__RESERVED_MASK 0xFFFFF000L
++//CGTS_CU3_TCPI_CTRL_REG
++#define CGTS_CU3_TCPI_CTRL_REG__TCPI__SHIFT 0x0
++#define CGTS_CU3_TCPI_CTRL_REG__TCPI_OVERRIDE__SHIFT 0x7
++#define CGTS_CU3_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU3_TCPI_CTRL_REG__TCPI_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU3_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU3_TCPI_CTRL_REG__RESERVED__SHIFT 0xc
++#define CGTS_CU3_TCPI_CTRL_REG__TCPI_MASK 0x0000007FL
++#define CGTS_CU3_TCPI_CTRL_REG__TCPI_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU3_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU3_TCPI_CTRL_REG__TCPI_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU3_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU3_TCPI_CTRL_REG__RESERVED_MASK 0xFFFFF000L
++//CGTS_CU4_TCPI_CTRL_REG
++#define CGTS_CU4_TCPI_CTRL_REG__TCPI__SHIFT 0x0
++#define CGTS_CU4_TCPI_CTRL_REG__TCPI_OVERRIDE__SHIFT 0x7
++#define CGTS_CU4_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU4_TCPI_CTRL_REG__TCPI_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU4_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU4_TCPI_CTRL_REG__RESERVED__SHIFT 0xc
++#define CGTS_CU4_TCPI_CTRL_REG__TCPI_MASK 0x0000007FL
++#define CGTS_CU4_TCPI_CTRL_REG__TCPI_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU4_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU4_TCPI_CTRL_REG__TCPI_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU4_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU4_TCPI_CTRL_REG__RESERVED_MASK 0xFFFFF000L
++//CGTS_CU5_TCPI_CTRL_REG
++#define CGTS_CU5_TCPI_CTRL_REG__TCPI__SHIFT 0x0
++#define CGTS_CU5_TCPI_CTRL_REG__TCPI_OVERRIDE__SHIFT 0x7
++#define CGTS_CU5_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU5_TCPI_CTRL_REG__TCPI_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU5_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU5_TCPI_CTRL_REG__RESERVED__SHIFT 0xc
++#define CGTS_CU5_TCPI_CTRL_REG__TCPI_MASK 0x0000007FL
++#define CGTS_CU5_TCPI_CTRL_REG__TCPI_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU5_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU5_TCPI_CTRL_REG__TCPI_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU5_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU5_TCPI_CTRL_REG__RESERVED_MASK 0xFFFFF000L
++//CGTS_CU6_TCPI_CTRL_REG
++#define CGTS_CU6_TCPI_CTRL_REG__TCPI__SHIFT 0x0
++#define CGTS_CU6_TCPI_CTRL_REG__TCPI_OVERRIDE__SHIFT 0x7
++#define CGTS_CU6_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU6_TCPI_CTRL_REG__TCPI_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU6_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU6_TCPI_CTRL_REG__RESERVED__SHIFT 0xc
++#define CGTS_CU6_TCPI_CTRL_REG__TCPI_MASK 0x0000007FL
++#define CGTS_CU6_TCPI_CTRL_REG__TCPI_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU6_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU6_TCPI_CTRL_REG__TCPI_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU6_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU6_TCPI_CTRL_REG__RESERVED_MASK 0xFFFFF000L
++//CGTS_CU7_TCPI_CTRL_REG
++#define CGTS_CU7_TCPI_CTRL_REG__TCPI__SHIFT 0x0
++#define CGTS_CU7_TCPI_CTRL_REG__TCPI_OVERRIDE__SHIFT 0x7
++#define CGTS_CU7_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU7_TCPI_CTRL_REG__TCPI_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU7_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU7_TCPI_CTRL_REG__RESERVED__SHIFT 0xc
++#define CGTS_CU7_TCPI_CTRL_REG__TCPI_MASK 0x0000007FL
++#define CGTS_CU7_TCPI_CTRL_REG__TCPI_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU7_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU7_TCPI_CTRL_REG__TCPI_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU7_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU7_TCPI_CTRL_REG__RESERVED_MASK 0xFFFFF000L
++//CGTS_CU8_TCPI_CTRL_REG
++#define CGTS_CU8_TCPI_CTRL_REG__TCPI__SHIFT 0x0
++#define CGTS_CU8_TCPI_CTRL_REG__TCPI_OVERRIDE__SHIFT 0x7
++#define CGTS_CU8_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU8_TCPI_CTRL_REG__TCPI_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU8_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU8_TCPI_CTRL_REG__RESERVED__SHIFT 0xc
++#define CGTS_CU8_TCPI_CTRL_REG__TCPI_MASK 0x0000007FL
++#define CGTS_CU8_TCPI_CTRL_REG__TCPI_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU8_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU8_TCPI_CTRL_REG__TCPI_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU8_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU8_TCPI_CTRL_REG__RESERVED_MASK 0xFFFFF000L
++//CGTS_CU9_TCPI_CTRL_REG
++#define CGTS_CU9_TCPI_CTRL_REG__TCPI__SHIFT 0x0
++#define CGTS_CU9_TCPI_CTRL_REG__TCPI_OVERRIDE__SHIFT 0x7
++#define CGTS_CU9_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU9_TCPI_CTRL_REG__TCPI_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU9_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU9_TCPI_CTRL_REG__RESERVED__SHIFT 0xc
++#define CGTS_CU9_TCPI_CTRL_REG__TCPI_MASK 0x0000007FL
++#define CGTS_CU9_TCPI_CTRL_REG__TCPI_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU9_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU9_TCPI_CTRL_REG__TCPI_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU9_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU9_TCPI_CTRL_REG__RESERVED_MASK 0xFFFFF000L
++//CGTS_CU10_TCPI_CTRL_REG
++#define CGTS_CU10_TCPI_CTRL_REG__TCPI__SHIFT 0x0
++#define CGTS_CU10_TCPI_CTRL_REG__TCPI_OVERRIDE__SHIFT 0x7
++#define CGTS_CU10_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU10_TCPI_CTRL_REG__TCPI_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU10_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU10_TCPI_CTRL_REG__RESERVED__SHIFT 0xc
++#define CGTS_CU10_TCPI_CTRL_REG__TCPI_MASK 0x0000007FL
++#define CGTS_CU10_TCPI_CTRL_REG__TCPI_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU10_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU10_TCPI_CTRL_REG__TCPI_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU10_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU10_TCPI_CTRL_REG__RESERVED_MASK 0xFFFFF000L
++//CGTS_CU11_TCPI_CTRL_REG
++#define CGTS_CU11_TCPI_CTRL_REG__TCPI__SHIFT 0x0
++#define CGTS_CU11_TCPI_CTRL_REG__TCPI_OVERRIDE__SHIFT 0x7
++#define CGTS_CU11_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU11_TCPI_CTRL_REG__TCPI_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU11_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU11_TCPI_CTRL_REG__RESERVED__SHIFT 0xc
++#define CGTS_CU11_TCPI_CTRL_REG__TCPI_MASK 0x0000007FL
++#define CGTS_CU11_TCPI_CTRL_REG__TCPI_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU11_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU11_TCPI_CTRL_REG__TCPI_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU11_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU11_TCPI_CTRL_REG__RESERVED_MASK 0xFFFFF000L
++//CGTS_CU12_TCPI_CTRL_REG
++#define CGTS_CU12_TCPI_CTRL_REG__TCPI__SHIFT 0x0
++#define CGTS_CU12_TCPI_CTRL_REG__TCPI_OVERRIDE__SHIFT 0x7
++#define CGTS_CU12_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU12_TCPI_CTRL_REG__TCPI_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU12_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU12_TCPI_CTRL_REG__RESERVED__SHIFT 0xc
++#define CGTS_CU12_TCPI_CTRL_REG__TCPI_MASK 0x0000007FL
++#define CGTS_CU12_TCPI_CTRL_REG__TCPI_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU12_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU12_TCPI_CTRL_REG__TCPI_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU12_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU12_TCPI_CTRL_REG__RESERVED_MASK 0xFFFFF000L
++//CGTS_CU13_TCPI_CTRL_REG
++#define CGTS_CU13_TCPI_CTRL_REG__TCPI__SHIFT 0x0
++#define CGTS_CU13_TCPI_CTRL_REG__TCPI_OVERRIDE__SHIFT 0x7
++#define CGTS_CU13_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU13_TCPI_CTRL_REG__TCPI_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU13_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU13_TCPI_CTRL_REG__RESERVED__SHIFT 0xc
++#define CGTS_CU13_TCPI_CTRL_REG__TCPI_MASK 0x0000007FL
++#define CGTS_CU13_TCPI_CTRL_REG__TCPI_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU13_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU13_TCPI_CTRL_REG__TCPI_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU13_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU13_TCPI_CTRL_REG__RESERVED_MASK 0xFFFFF000L
++//CGTS_CU14_TCPI_CTRL_REG
++#define CGTS_CU14_TCPI_CTRL_REG__TCPI__SHIFT 0x0
++#define CGTS_CU14_TCPI_CTRL_REG__TCPI_OVERRIDE__SHIFT 0x7
++#define CGTS_CU14_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU14_TCPI_CTRL_REG__TCPI_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU14_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU14_TCPI_CTRL_REG__RESERVED__SHIFT 0xc
++#define CGTS_CU14_TCPI_CTRL_REG__TCPI_MASK 0x0000007FL
++#define CGTS_CU14_TCPI_CTRL_REG__TCPI_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU14_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU14_TCPI_CTRL_REG__TCPI_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU14_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU14_TCPI_CTRL_REG__RESERVED_MASK 0xFFFFF000L
++//CGTS_CU15_TCPI_CTRL_REG
++#define CGTS_CU15_TCPI_CTRL_REG__TCPI__SHIFT 0x0
++#define CGTS_CU15_TCPI_CTRL_REG__TCPI_OVERRIDE__SHIFT 0x7
++#define CGTS_CU15_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE__SHIFT 0x8
++#define CGTS_CU15_TCPI_CTRL_REG__TCPI_LS_OVERRIDE__SHIFT 0xa
++#define CGTS_CU15_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE__SHIFT 0xb
++#define CGTS_CU15_TCPI_CTRL_REG__RESERVED__SHIFT 0xc
++#define CGTS_CU15_TCPI_CTRL_REG__TCPI_MASK 0x0000007FL
++#define CGTS_CU15_TCPI_CTRL_REG__TCPI_OVERRIDE_MASK 0x00000080L
++#define CGTS_CU15_TCPI_CTRL_REG__TCPI_BUSY_OVERRIDE_MASK 0x00000300L
++#define CGTS_CU15_TCPI_CTRL_REG__TCPI_LS_OVERRIDE_MASK 0x00000400L
++#define CGTS_CU15_TCPI_CTRL_REG__TCPI_SIMDBUSY_OVERRIDE_MASK 0x00000800L
++#define CGTS_CU15_TCPI_CTRL_REG__RESERVED_MASK 0xFFFFF000L
++//CGTT_SPI_CLK_CTRL
++#define CGTT_SPI_CLK_CTRL__ON_DELAY__SHIFT 0x0
++#define CGTT_SPI_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
++#define CGTT_SPI_CLK_CTRL__GRP5_CG_OFF_HYST__SHIFT 0x12
++#define CGTT_SPI_CLK_CTRL__GRP5_CG_OVERRIDE__SHIFT 0x18
++#define CGTT_SPI_CLK_CTRL__ALL_CLK_ON_OVERRIDE__SHIFT 0x1a
++#define CGTT_SPI_CLK_CTRL__GRP3_OVERRIDE__SHIFT 0x1b
++#define CGTT_SPI_CLK_CTRL__GRP2_OVERRIDE__SHIFT 0x1c
++#define CGTT_SPI_CLK_CTRL__GRP1_OVERRIDE__SHIFT 0x1d
++#define CGTT_SPI_CLK_CTRL__GRP0_OVERRIDE__SHIFT 0x1e
++#define CGTT_SPI_CLK_CTRL__REG_OVERRIDE__SHIFT 0x1f
++#define CGTT_SPI_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
++#define CGTT_SPI_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define CGTT_SPI_CLK_CTRL__GRP5_CG_OFF_HYST_MASK 0x00FC0000L
++#define CGTT_SPI_CLK_CTRL__GRP5_CG_OVERRIDE_MASK 0x01000000L
++#define CGTT_SPI_CLK_CTRL__ALL_CLK_ON_OVERRIDE_MASK 0x04000000L
++#define CGTT_SPI_CLK_CTRL__GRP3_OVERRIDE_MASK 0x08000000L
++#define CGTT_SPI_CLK_CTRL__GRP2_OVERRIDE_MASK 0x10000000L
++#define CGTT_SPI_CLK_CTRL__GRP1_OVERRIDE_MASK 0x20000000L
++#define CGTT_SPI_CLK_CTRL__GRP0_OVERRIDE_MASK 0x40000000L
++#define CGTT_SPI_CLK_CTRL__REG_OVERRIDE_MASK 0x80000000L
++//CGTT_PC_CLK_CTRL
++#define CGTT_PC_CLK_CTRL__ON_DELAY__SHIFT 0x0
++#define CGTT_PC_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
++#define CGTT_PC_CLK_CTRL__GRP5_CG_OFF_HYST__SHIFT 0x12
++#define CGTT_PC_CLK_CTRL__GRP5_CG_OVERRIDE__SHIFT 0x18
++#define CGTT_PC_CLK_CTRL__PC_WRITE_CLK_EN_OVERRIDE__SHIFT 0x19
++#define CGTT_PC_CLK_CTRL__PC_READ_CLK_EN_OVERRIDE__SHIFT 0x1a
++#define CGTT_PC_CLK_CTRL__CORE3_OVERRIDE__SHIFT 0x1b
++#define CGTT_PC_CLK_CTRL__CORE2_OVERRIDE__SHIFT 0x1c
++#define CGTT_PC_CLK_CTRL__CORE1_OVERRIDE__SHIFT 0x1d
++#define CGTT_PC_CLK_CTRL__CORE0_OVERRIDE__SHIFT 0x1e
++#define CGTT_PC_CLK_CTRL__REG_OVERRIDE__SHIFT 0x1f
++#define CGTT_PC_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
++#define CGTT_PC_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define CGTT_PC_CLK_CTRL__GRP5_CG_OFF_HYST_MASK 0x00FC0000L
++#define CGTT_PC_CLK_CTRL__GRP5_CG_OVERRIDE_MASK 0x01000000L
++#define CGTT_PC_CLK_CTRL__PC_WRITE_CLK_EN_OVERRIDE_MASK 0x02000000L
++#define CGTT_PC_CLK_CTRL__PC_READ_CLK_EN_OVERRIDE_MASK 0x04000000L
++#define CGTT_PC_CLK_CTRL__CORE3_OVERRIDE_MASK 0x08000000L
++#define CGTT_PC_CLK_CTRL__CORE2_OVERRIDE_MASK 0x10000000L
++#define CGTT_PC_CLK_CTRL__CORE1_OVERRIDE_MASK 0x20000000L
++#define CGTT_PC_CLK_CTRL__CORE0_OVERRIDE_MASK 0x40000000L
++#define CGTT_PC_CLK_CTRL__REG_OVERRIDE_MASK 0x80000000L
++//CGTT_BCI_CLK_CTRL
++#define CGTT_BCI_CLK_CTRL__ON_DELAY__SHIFT 0x0
++#define CGTT_BCI_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
++#define CGTT_BCI_CLK_CTRL__RESERVED__SHIFT 0xc
++#define CGTT_BCI_CLK_CTRL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
++#define CGTT_BCI_CLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
++#define CGTT_BCI_CLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
++#define CGTT_BCI_CLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
++#define CGTT_BCI_CLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
++#define CGTT_BCI_CLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
++#define CGTT_BCI_CLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
++#define CGTT_BCI_CLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
++#define CGTT_BCI_CLK_CTRL__CORE6_OVERRIDE__SHIFT 0x18
++#define CGTT_BCI_CLK_CTRL__CORE5_OVERRIDE__SHIFT 0x19
++#define CGTT_BCI_CLK_CTRL__CORE4_OVERRIDE__SHIFT 0x1a
++#define CGTT_BCI_CLK_CTRL__CORE3_OVERRIDE__SHIFT 0x1b
++#define CGTT_BCI_CLK_CTRL__CORE2_OVERRIDE__SHIFT 0x1c
++#define CGTT_BCI_CLK_CTRL__CORE1_OVERRIDE__SHIFT 0x1d
++#define CGTT_BCI_CLK_CTRL__CORE0_OVERRIDE__SHIFT 0x1e
++#define CGTT_BCI_CLK_CTRL__REG_OVERRIDE__SHIFT 0x1f
++#define CGTT_BCI_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
++#define CGTT_BCI_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define CGTT_BCI_CLK_CTRL__RESERVED_MASK 0x0000F000L
++#define CGTT_BCI_CLK_CTRL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
++#define CGTT_BCI_CLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
++#define CGTT_BCI_CLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
++#define CGTT_BCI_CLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
++#define CGTT_BCI_CLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
++#define CGTT_BCI_CLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
++#define CGTT_BCI_CLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
++#define CGTT_BCI_CLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
++#define CGTT_BCI_CLK_CTRL__CORE6_OVERRIDE_MASK 0x01000000L
++#define CGTT_BCI_CLK_CTRL__CORE5_OVERRIDE_MASK 0x02000000L
++#define CGTT_BCI_CLK_CTRL__CORE4_OVERRIDE_MASK 0x04000000L
++#define CGTT_BCI_CLK_CTRL__CORE3_OVERRIDE_MASK 0x08000000L
++#define CGTT_BCI_CLK_CTRL__CORE2_OVERRIDE_MASK 0x10000000L
++#define CGTT_BCI_CLK_CTRL__CORE1_OVERRIDE_MASK 0x20000000L
++#define CGTT_BCI_CLK_CTRL__CORE0_OVERRIDE_MASK 0x40000000L
++#define CGTT_BCI_CLK_CTRL__REG_OVERRIDE_MASK 0x80000000L
++//CGTT_VGT_CLK_CTRL
++#define CGTT_VGT_CLK_CTRL__ON_DELAY__SHIFT 0x0
++#define CGTT_VGT_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
++#define CGTT_VGT_CLK_CTRL__PERF_ENABLE__SHIFT 0xf
++#define CGTT_VGT_CLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
++#define CGTT_VGT_CLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
++#define CGTT_VGT_CLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
++#define CGTT_VGT_CLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
++#define CGTT_VGT_CLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
++#define CGTT_VGT_CLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
++#define CGTT_VGT_CLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
++#define CGTT_VGT_CLK_CTRL__SOFT_OVERRIDE9__SHIFT 0x18
++#define CGTT_VGT_CLK_CTRL__SOFT_OVERRIDE8__SHIFT 0x19
++#define CGTT_VGT_CLK_CTRL__SOFT_OVERRIDE7__SHIFT 0x1a
++#define CGTT_VGT_CLK_CTRL__PRIMGEN_OVERRIDE__SHIFT 0x1b
++#define CGTT_VGT_CLK_CTRL__TESS_OVERRIDE__SHIFT 0x1c
++#define CGTT_VGT_CLK_CTRL__GS_OVERRIDE__SHIFT 0x1d
++#define CGTT_VGT_CLK_CTRL__CORE_OVERRIDE__SHIFT 0x1e
++#define CGTT_VGT_CLK_CTRL__REG_OVERRIDE__SHIFT 0x1f
++#define CGTT_VGT_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
++#define CGTT_VGT_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define CGTT_VGT_CLK_CTRL__PERF_ENABLE_MASK 0x00008000L
++#define CGTT_VGT_CLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
++#define CGTT_VGT_CLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
++#define CGTT_VGT_CLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
++#define CGTT_VGT_CLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
++#define CGTT_VGT_CLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
++#define CGTT_VGT_CLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
++#define CGTT_VGT_CLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
++#define CGTT_VGT_CLK_CTRL__SOFT_OVERRIDE9_MASK 0x01000000L
++#define CGTT_VGT_CLK_CTRL__SOFT_OVERRIDE8_MASK 0x02000000L
++#define CGTT_VGT_CLK_CTRL__SOFT_OVERRIDE7_MASK 0x04000000L
++#define CGTT_VGT_CLK_CTRL__PRIMGEN_OVERRIDE_MASK 0x08000000L
++#define CGTT_VGT_CLK_CTRL__TESS_OVERRIDE_MASK 0x10000000L
++#define CGTT_VGT_CLK_CTRL__GS_OVERRIDE_MASK 0x20000000L
++#define CGTT_VGT_CLK_CTRL__CORE_OVERRIDE_MASK 0x40000000L
++#define CGTT_VGT_CLK_CTRL__REG_OVERRIDE_MASK 0x80000000L
++//CGTT_IA_CLK_CTRL
++#define CGTT_IA_CLK_CTRL__ON_DELAY__SHIFT 0x0
++#define CGTT_IA_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
++#define CGTT_IA_CLK_CTRL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
++#define CGTT_IA_CLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
++#define CGTT_IA_CLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
++#define CGTT_IA_CLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
++#define CGTT_IA_CLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
++#define CGTT_IA_CLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
++#define CGTT_IA_CLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
++#define CGTT_IA_CLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
++#define CGTT_IA_CLK_CTRL__SOFT_OVERRIDE7__SHIFT 0x18
++#define CGTT_IA_CLK_CTRL__PERF_ENABLE__SHIFT 0x19
++#define CGTT_IA_CLK_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
++#define CGTT_IA_CLK_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
++#define CGTT_IA_CLK_CTRL__SOFT_OVERRIDE2__SHIFT 0x1d
++#define CGTT_IA_CLK_CTRL__CORE_OVERRIDE__SHIFT 0x1e
++#define CGTT_IA_CLK_CTRL__REG_OVERRIDE__SHIFT 0x1f
++#define CGTT_IA_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
++#define CGTT_IA_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define CGTT_IA_CLK_CTRL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
++#define CGTT_IA_CLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
++#define CGTT_IA_CLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
++#define CGTT_IA_CLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
++#define CGTT_IA_CLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
++#define CGTT_IA_CLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
++#define CGTT_IA_CLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
++#define CGTT_IA_CLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
++#define CGTT_IA_CLK_CTRL__SOFT_OVERRIDE7_MASK 0x01000000L
++#define CGTT_IA_CLK_CTRL__PERF_ENABLE_MASK 0x02000000L
++#define CGTT_IA_CLK_CTRL__SOFT_OVERRIDE4_MASK 0x08000000L
++#define CGTT_IA_CLK_CTRL__SOFT_OVERRIDE3_MASK 0x10000000L
++#define CGTT_IA_CLK_CTRL__SOFT_OVERRIDE2_MASK 0x20000000L
++#define CGTT_IA_CLK_CTRL__CORE_OVERRIDE_MASK 0x40000000L
++#define CGTT_IA_CLK_CTRL__REG_OVERRIDE_MASK 0x80000000L
++//CGTT_WD_CLK_CTRL
++#define CGTT_WD_CLK_CTRL__ON_DELAY__SHIFT 0x0
++#define CGTT_WD_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
++#define CGTT_WD_CLK_CTRL__PERF_ENABLE__SHIFT 0xf
++#define CGTT_WD_CLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
++#define CGTT_WD_CLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
++#define CGTT_WD_CLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
++#define CGTT_WD_CLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
++#define CGTT_WD_CLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
++#define CGTT_WD_CLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
++#define CGTT_WD_CLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
++#define CGTT_WD_CLK_CTRL__SOFT_OVERRIDE8__SHIFT 0x19
++#define CGTT_WD_CLK_CTRL__SOFT_OVERRIDE7__SHIFT 0x1a
++#define CGTT_WD_CLK_CTRL__PRIMGEN_OVERRIDE__SHIFT 0x1b
++#define CGTT_WD_CLK_CTRL__TESS_OVERRIDE__SHIFT 0x1c
++#define CGTT_WD_CLK_CTRL__CORE_OVERRIDE__SHIFT 0x1d
++#define CGTT_WD_CLK_CTRL__RBIU_INPUT_OVERRIDE__SHIFT 0x1e
++#define CGTT_WD_CLK_CTRL__REG_OVERRIDE__SHIFT 0x1f
++#define CGTT_WD_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
++#define CGTT_WD_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define CGTT_WD_CLK_CTRL__PERF_ENABLE_MASK 0x00008000L
++#define CGTT_WD_CLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
++#define CGTT_WD_CLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
++#define CGTT_WD_CLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
++#define CGTT_WD_CLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
++#define CGTT_WD_CLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
++#define CGTT_WD_CLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
++#define CGTT_WD_CLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
++#define CGTT_WD_CLK_CTRL__SOFT_OVERRIDE8_MASK 0x02000000L
++#define CGTT_WD_CLK_CTRL__SOFT_OVERRIDE7_MASK 0x04000000L
++#define CGTT_WD_CLK_CTRL__PRIMGEN_OVERRIDE_MASK 0x08000000L
++#define CGTT_WD_CLK_CTRL__TESS_OVERRIDE_MASK 0x10000000L
++#define CGTT_WD_CLK_CTRL__CORE_OVERRIDE_MASK 0x20000000L
++#define CGTT_WD_CLK_CTRL__RBIU_INPUT_OVERRIDE_MASK 0x40000000L
++#define CGTT_WD_CLK_CTRL__REG_OVERRIDE_MASK 0x80000000L
++//CGTT_PA_CLK_CTRL
++#define CGTT_PA_CLK_CTRL__ON_DELAY__SHIFT 0x0
++#define CGTT_PA_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
++#define CGTT_PA_CLK_CTRL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
++#define CGTT_PA_CLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
++#define CGTT_PA_CLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
++#define CGTT_PA_CLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
++#define CGTT_PA_CLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
++#define CGTT_PA_CLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
++#define CGTT_PA_CLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
++#define CGTT_PA_CLK_CTRL__SOFT_OVERRIDE7__SHIFT 0x18
++#define CGTT_PA_CLK_CTRL__SOFT_OVERRIDE6__SHIFT 0x19
++#define CGTT_PA_CLK_CTRL__SOFT_OVERRIDE5__SHIFT 0x1a
++#define CGTT_PA_CLK_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
++#define CGTT_PA_CLK_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
++#define CGTT_PA_CLK_CTRL__SU_CLK_OVERRIDE__SHIFT 0x1d
++#define CGTT_PA_CLK_CTRL__CL_CLK_OVERRIDE__SHIFT 0x1e
++#define CGTT_PA_CLK_CTRL__REG_CLK_OVERRIDE__SHIFT 0x1f
++#define CGTT_PA_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
++#define CGTT_PA_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define CGTT_PA_CLK_CTRL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
++#define CGTT_PA_CLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
++#define CGTT_PA_CLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
++#define CGTT_PA_CLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
++#define CGTT_PA_CLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
++#define CGTT_PA_CLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
++#define CGTT_PA_CLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
++#define CGTT_PA_CLK_CTRL__SOFT_OVERRIDE7_MASK 0x01000000L
++#define CGTT_PA_CLK_CTRL__SOFT_OVERRIDE6_MASK 0x02000000L
++#define CGTT_PA_CLK_CTRL__SOFT_OVERRIDE5_MASK 0x04000000L
++#define CGTT_PA_CLK_CTRL__SOFT_OVERRIDE4_MASK 0x08000000L
++#define CGTT_PA_CLK_CTRL__SOFT_OVERRIDE3_MASK 0x10000000L
++#define CGTT_PA_CLK_CTRL__SU_CLK_OVERRIDE_MASK 0x20000000L
++#define CGTT_PA_CLK_CTRL__CL_CLK_OVERRIDE_MASK 0x40000000L
++#define CGTT_PA_CLK_CTRL__REG_CLK_OVERRIDE_MASK 0x80000000L
++//CGTT_SC_CLK_CTRL0
++#define CGTT_SC_CLK_CTRL0__ON_DELAY__SHIFT 0x0
++#define CGTT_SC_CLK_CTRL0__OFF_HYSTERESIS__SHIFT 0x4
++#define CGTT_SC_CLK_CTRL0__PFF_ZFF_MEM_CLK_STALL_OVERRIDE__SHIFT 0x10
++#define CGTT_SC_CLK_CTRL0__SOFT_STALL_OVERRIDE5__SHIFT 0x11
++#define CGTT_SC_CLK_CTRL0__SOFT_STALL_OVERRIDE4__SHIFT 0x12
++#define CGTT_SC_CLK_CTRL0__SOFT_STALL_OVERRIDE3__SHIFT 0x13
++#define CGTT_SC_CLK_CTRL0__SOFT_STALL_OVERRIDE2__SHIFT 0x14
++#define CGTT_SC_CLK_CTRL0__SOFT_STALL_OVERRIDE1__SHIFT 0x15
++#define CGTT_SC_CLK_CTRL0__SOFT_STALL_OVERRIDE0__SHIFT 0x16
++#define CGTT_SC_CLK_CTRL0__REG_CLK_STALL_OVERRIDE__SHIFT 0x17
++#define CGTT_SC_CLK_CTRL0__PFF_ZFF_MEM_CLK_OVERRIDE__SHIFT 0x18
++#define CGTT_SC_CLK_CTRL0__SOFT_OVERRIDE5__SHIFT 0x19
++#define CGTT_SC_CLK_CTRL0__SOFT_OVERRIDE4__SHIFT 0x1a
++#define CGTT_SC_CLK_CTRL0__SOFT_OVERRIDE3__SHIFT 0x1b
++#define CGTT_SC_CLK_CTRL0__SOFT_OVERRIDE2__SHIFT 0x1c
++#define CGTT_SC_CLK_CTRL0__SOFT_OVERRIDE1__SHIFT 0x1d
++#define CGTT_SC_CLK_CTRL0__SOFT_OVERRIDE0__SHIFT 0x1e
++#define CGTT_SC_CLK_CTRL0__REG_CLK_OVERRIDE__SHIFT 0x1f
++#define CGTT_SC_CLK_CTRL0__ON_DELAY_MASK 0x0000000FL
++#define CGTT_SC_CLK_CTRL0__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define CGTT_SC_CLK_CTRL0__PFF_ZFF_MEM_CLK_STALL_OVERRIDE_MASK 0x00010000L
++#define CGTT_SC_CLK_CTRL0__SOFT_STALL_OVERRIDE5_MASK 0x00020000L
++#define CGTT_SC_CLK_CTRL0__SOFT_STALL_OVERRIDE4_MASK 0x00040000L
++#define CGTT_SC_CLK_CTRL0__SOFT_STALL_OVERRIDE3_MASK 0x00080000L
++#define CGTT_SC_CLK_CTRL0__SOFT_STALL_OVERRIDE2_MASK 0x00100000L
++#define CGTT_SC_CLK_CTRL0__SOFT_STALL_OVERRIDE1_MASK 0x00200000L
++#define CGTT_SC_CLK_CTRL0__SOFT_STALL_OVERRIDE0_MASK 0x00400000L
++#define CGTT_SC_CLK_CTRL0__REG_CLK_STALL_OVERRIDE_MASK 0x00800000L
++#define CGTT_SC_CLK_CTRL0__PFF_ZFF_MEM_CLK_OVERRIDE_MASK 0x01000000L
++#define CGTT_SC_CLK_CTRL0__SOFT_OVERRIDE5_MASK 0x02000000L
++#define CGTT_SC_CLK_CTRL0__SOFT_OVERRIDE4_MASK 0x04000000L
++#define CGTT_SC_CLK_CTRL0__SOFT_OVERRIDE3_MASK 0x08000000L
++#define CGTT_SC_CLK_CTRL0__SOFT_OVERRIDE2_MASK 0x10000000L
++#define CGTT_SC_CLK_CTRL0__SOFT_OVERRIDE1_MASK 0x20000000L
++#define CGTT_SC_CLK_CTRL0__SOFT_OVERRIDE0_MASK 0x40000000L
++#define CGTT_SC_CLK_CTRL0__REG_CLK_OVERRIDE_MASK 0x80000000L
++//CGTT_SC_CLK_CTRL1
++#define CGTT_SC_CLK_CTRL1__ON_DELAY__SHIFT 0x0
++#define CGTT_SC_CLK_CTRL1__OFF_HYSTERESIS__SHIFT 0x4
++#define CGTT_SC_CLK_CTRL1__PBB_BINNING_CLK_STALL_OVERRIDE__SHIFT 0x11
++#define CGTT_SC_CLK_CTRL1__PBB_SCISSOR_CLK_STALL_OVERRIDE__SHIFT 0x12
++#define CGTT_SC_CLK_CTRL1__OTHER_SPECIAL_SC_REG_CLK_STALL_OVERRIDE__SHIFT 0x13
++#define CGTT_SC_CLK_CTRL1__SCREEN_EXT_REG_CLK_STALL_OVERRIDE__SHIFT 0x14
++#define CGTT_SC_CLK_CTRL1__VPORT_REG_MEM_CLK_STALL_OVERRIDE__SHIFT 0x15
++#define CGTT_SC_CLK_CTRL1__PBB_CLK_STALL_OVERRIDE__SHIFT 0x16
++#define CGTT_SC_CLK_CTRL1__PBB_BINNING_CLK_OVERRIDE__SHIFT 0x19
++#define CGTT_SC_CLK_CTRL1__PBB_SCISSOR_CLK_OVERRIDE__SHIFT 0x1a
++#define CGTT_SC_CLK_CTRL1__OTHER_SPECIAL_SC_REG_CLK_OVERRIDE__SHIFT 0x1b
++#define CGTT_SC_CLK_CTRL1__SCREEN_EXT_REG_CLK_OVERRIDE__SHIFT 0x1c
++#define CGTT_SC_CLK_CTRL1__VPORT_REG_MEM_CLK_OVERRIDE__SHIFT 0x1d
++#define CGTT_SC_CLK_CTRL1__PBB_CLK_OVERRIDE__SHIFT 0x1e
++#define CGTT_SC_CLK_CTRL1__ON_DELAY_MASK 0x0000000FL
++#define CGTT_SC_CLK_CTRL1__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define CGTT_SC_CLK_CTRL1__PBB_BINNING_CLK_STALL_OVERRIDE_MASK 0x00020000L
++#define CGTT_SC_CLK_CTRL1__PBB_SCISSOR_CLK_STALL_OVERRIDE_MASK 0x00040000L
++#define CGTT_SC_CLK_CTRL1__OTHER_SPECIAL_SC_REG_CLK_STALL_OVERRIDE_MASK 0x00080000L
++#define CGTT_SC_CLK_CTRL1__SCREEN_EXT_REG_CLK_STALL_OVERRIDE_MASK 0x00100000L
++#define CGTT_SC_CLK_CTRL1__VPORT_REG_MEM_CLK_STALL_OVERRIDE_MASK 0x00200000L
++#define CGTT_SC_CLK_CTRL1__PBB_CLK_STALL_OVERRIDE_MASK 0x00400000L
++#define CGTT_SC_CLK_CTRL1__PBB_BINNING_CLK_OVERRIDE_MASK 0x02000000L
++#define CGTT_SC_CLK_CTRL1__PBB_SCISSOR_CLK_OVERRIDE_MASK 0x04000000L
++#define CGTT_SC_CLK_CTRL1__OTHER_SPECIAL_SC_REG_CLK_OVERRIDE_MASK 0x08000000L
++#define CGTT_SC_CLK_CTRL1__SCREEN_EXT_REG_CLK_OVERRIDE_MASK 0x10000000L
++#define CGTT_SC_CLK_CTRL1__VPORT_REG_MEM_CLK_OVERRIDE_MASK 0x20000000L
++#define CGTT_SC_CLK_CTRL1__PBB_CLK_OVERRIDE_MASK 0x40000000L
++//CGTT_SQ_CLK_CTRL
++#define CGTT_SQ_CLK_CTRL__ON_DELAY__SHIFT 0x0
++#define CGTT_SQ_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
++#define CGTT_SQ_CLK_CTRL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
++#define CGTT_SQ_CLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
++#define CGTT_SQ_CLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
++#define CGTT_SQ_CLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
++#define CGTT_SQ_CLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
++#define CGTT_SQ_CLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
++#define CGTT_SQ_CLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
++#define CGTT_SQ_CLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
++#define CGTT_SQ_CLK_CTRL__PERFMON_OVERRIDE__SHIFT 0x1d
++#define CGTT_SQ_CLK_CTRL__CORE_OVERRIDE__SHIFT 0x1e
++#define CGTT_SQ_CLK_CTRL__REG_OVERRIDE__SHIFT 0x1f
++#define CGTT_SQ_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
++#define CGTT_SQ_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define CGTT_SQ_CLK_CTRL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
++#define CGTT_SQ_CLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
++#define CGTT_SQ_CLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
++#define CGTT_SQ_CLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
++#define CGTT_SQ_CLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
++#define CGTT_SQ_CLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
++#define CGTT_SQ_CLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
++#define CGTT_SQ_CLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
++#define CGTT_SQ_CLK_CTRL__PERFMON_OVERRIDE_MASK 0x20000000L
++#define CGTT_SQ_CLK_CTRL__CORE_OVERRIDE_MASK 0x40000000L
++#define CGTT_SQ_CLK_CTRL__REG_OVERRIDE_MASK 0x80000000L
++//CGTT_SQG_CLK_CTRL
++#define CGTT_SQG_CLK_CTRL__ON_DELAY__SHIFT 0x0
++#define CGTT_SQG_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
++#define CGTT_SQG_CLK_CTRL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
++#define CGTT_SQG_CLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
++#define CGTT_SQG_CLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
++#define CGTT_SQG_CLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
++#define CGTT_SQG_CLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
++#define CGTT_SQG_CLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
++#define CGTT_SQG_CLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
++#define CGTT_SQG_CLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
++#define CGTT_SQG_CLK_CTRL__TTRACE_OVERRIDE__SHIFT 0x1c
++#define CGTT_SQG_CLK_CTRL__PERFMON_OVERRIDE__SHIFT 0x1d
++#define CGTT_SQG_CLK_CTRL__CORE_OVERRIDE__SHIFT 0x1e
++#define CGTT_SQG_CLK_CTRL__REG_OVERRIDE__SHIFT 0x1f
++#define CGTT_SQG_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
++#define CGTT_SQG_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define CGTT_SQG_CLK_CTRL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
++#define CGTT_SQG_CLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
++#define CGTT_SQG_CLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
++#define CGTT_SQG_CLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
++#define CGTT_SQG_CLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
++#define CGTT_SQG_CLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
++#define CGTT_SQG_CLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
++#define CGTT_SQG_CLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
++#define CGTT_SQG_CLK_CTRL__TTRACE_OVERRIDE_MASK 0x10000000L
++#define CGTT_SQG_CLK_CTRL__PERFMON_OVERRIDE_MASK 0x20000000L
++#define CGTT_SQG_CLK_CTRL__CORE_OVERRIDE_MASK 0x40000000L
++#define CGTT_SQG_CLK_CTRL__REG_OVERRIDE_MASK 0x80000000L
++//SQ_ALU_CLK_CTRL
++#define SQ_ALU_CLK_CTRL__FORCE_CU_ON_SH0__SHIFT 0x0
++#define SQ_ALU_CLK_CTRL__FORCE_CU_ON_SH1__SHIFT 0x10
++#define SQ_ALU_CLK_CTRL__FORCE_CU_ON_SH0_MASK 0x0000FFFFL
++#define SQ_ALU_CLK_CTRL__FORCE_CU_ON_SH1_MASK 0xFFFF0000L
++//SQ_TEX_CLK_CTRL
++#define SQ_TEX_CLK_CTRL__FORCE_CU_ON_SH0__SHIFT 0x0
++#define SQ_TEX_CLK_CTRL__FORCE_CU_ON_SH1__SHIFT 0x10
++#define SQ_TEX_CLK_CTRL__FORCE_CU_ON_SH0_MASK 0x0000FFFFL
++#define SQ_TEX_CLK_CTRL__FORCE_CU_ON_SH1_MASK 0xFFFF0000L
++//SQ_LDS_CLK_CTRL
++#define SQ_LDS_CLK_CTRL__FORCE_CU_ON_SH0__SHIFT 0x0
++#define SQ_LDS_CLK_CTRL__FORCE_CU_ON_SH1__SHIFT 0x10
++#define SQ_LDS_CLK_CTRL__FORCE_CU_ON_SH0_MASK 0x0000FFFFL
++#define SQ_LDS_CLK_CTRL__FORCE_CU_ON_SH1_MASK 0xFFFF0000L
++//SQ_POWER_THROTTLE
++#define SQ_POWER_THROTTLE__MIN_POWER__SHIFT 0x0
++#define SQ_POWER_THROTTLE__MAX_POWER__SHIFT 0x10
++#define SQ_POWER_THROTTLE__PHASE_OFFSET__SHIFT 0x1e
++#define SQ_POWER_THROTTLE__MIN_POWER_MASK 0x00003FFFL
++#define SQ_POWER_THROTTLE__MAX_POWER_MASK 0x3FFF0000L
++#define SQ_POWER_THROTTLE__PHASE_OFFSET_MASK 0xC0000000L
++//SQ_POWER_THROTTLE2
++#define SQ_POWER_THROTTLE2__MAX_POWER_DELTA__SHIFT 0x0
++#define SQ_POWER_THROTTLE2__SHORT_TERM_INTERVAL_SIZE__SHIFT 0x10
++#define SQ_POWER_THROTTLE2__LONG_TERM_INTERVAL_RATIO__SHIFT 0x1b
++#define SQ_POWER_THROTTLE2__USE_REF_CLOCK__SHIFT 0x1f
++#define SQ_POWER_THROTTLE2__MAX_POWER_DELTA_MASK 0x00003FFFL
++#define SQ_POWER_THROTTLE2__SHORT_TERM_INTERVAL_SIZE_MASK 0x03FF0000L
++#define SQ_POWER_THROTTLE2__LONG_TERM_INTERVAL_RATIO_MASK 0x78000000L
++#define SQ_POWER_THROTTLE2__USE_REF_CLOCK_MASK 0x80000000L
++//CGTT_SX_CLK_CTRL0
++#define CGTT_SX_CLK_CTRL0__ON_DELAY__SHIFT 0x0
++#define CGTT_SX_CLK_CTRL0__OFF_HYSTERESIS__SHIFT 0x4
++#define CGTT_SX_CLK_CTRL0__RESERVED__SHIFT 0xc
++#define CGTT_SX_CLK_CTRL0__SOFT_STALL_OVERRIDE7__SHIFT 0x10
++#define CGTT_SX_CLK_CTRL0__SOFT_STALL_OVERRIDE6__SHIFT 0x11
++#define CGTT_SX_CLK_CTRL0__SOFT_STALL_OVERRIDE5__SHIFT 0x12
++#define CGTT_SX_CLK_CTRL0__SOFT_STALL_OVERRIDE4__SHIFT 0x13
++#define CGTT_SX_CLK_CTRL0__SOFT_STALL_OVERRIDE3__SHIFT 0x14
++#define CGTT_SX_CLK_CTRL0__SOFT_STALL_OVERRIDE2__SHIFT 0x15
++#define CGTT_SX_CLK_CTRL0__SOFT_STALL_OVERRIDE1__SHIFT 0x16
++#define CGTT_SX_CLK_CTRL0__SOFT_STALL_OVERRIDE0__SHIFT 0x17
++#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE7__SHIFT 0x18
++#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE6__SHIFT 0x19
++#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE5__SHIFT 0x1a
++#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE4__SHIFT 0x1b
++#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE3__SHIFT 0x1c
++#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE2__SHIFT 0x1d
++#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE1__SHIFT 0x1e
++#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE0__SHIFT 0x1f
++#define CGTT_SX_CLK_CTRL0__ON_DELAY_MASK 0x0000000FL
++#define CGTT_SX_CLK_CTRL0__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define CGTT_SX_CLK_CTRL0__RESERVED_MASK 0x0000F000L
++#define CGTT_SX_CLK_CTRL0__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
++#define CGTT_SX_CLK_CTRL0__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
++#define CGTT_SX_CLK_CTRL0__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
++#define CGTT_SX_CLK_CTRL0__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
++#define CGTT_SX_CLK_CTRL0__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
++#define CGTT_SX_CLK_CTRL0__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
++#define CGTT_SX_CLK_CTRL0__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
++#define CGTT_SX_CLK_CTRL0__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
++#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE7_MASK 0x01000000L
++#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE6_MASK 0x02000000L
++#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE5_MASK 0x04000000L
++#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE4_MASK 0x08000000L
++#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE3_MASK 0x10000000L
++#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE2_MASK 0x20000000L
++#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE1_MASK 0x40000000L
++#define CGTT_SX_CLK_CTRL0__SOFT_OVERRIDE0_MASK 0x80000000L
++//CGTT_SX_CLK_CTRL1
++#define CGTT_SX_CLK_CTRL1__ON_DELAY__SHIFT 0x0
++#define CGTT_SX_CLK_CTRL1__OFF_HYSTERESIS__SHIFT 0x4
++#define CGTT_SX_CLK_CTRL1__RESERVED__SHIFT 0xc
++#define CGTT_SX_CLK_CTRL1__SOFT_STALL_OVERRIDE7__SHIFT 0x10
++#define CGTT_SX_CLK_CTRL1__SOFT_STALL_OVERRIDE6__SHIFT 0x11
++#define CGTT_SX_CLK_CTRL1__SOFT_STALL_OVERRIDE5__SHIFT 0x12
++#define CGTT_SX_CLK_CTRL1__SOFT_STALL_OVERRIDE4__SHIFT 0x13
++#define CGTT_SX_CLK_CTRL1__SOFT_STALL_OVERRIDE3__SHIFT 0x14
++#define CGTT_SX_CLK_CTRL1__SOFT_STALL_OVERRIDE2__SHIFT 0x15
++#define CGTT_SX_CLK_CTRL1__SOFT_STALL_OVERRIDE1__SHIFT 0x16
++#define CGTT_SX_CLK_CTRL1__SOFT_STALL_OVERRIDE0__SHIFT 0x17
++#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE6__SHIFT 0x19
++#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE5__SHIFT 0x1a
++#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE4__SHIFT 0x1b
++#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE3__SHIFT 0x1c
++#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE2__SHIFT 0x1d
++#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE1__SHIFT 0x1e
++#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE0__SHIFT 0x1f
++#define CGTT_SX_CLK_CTRL1__ON_DELAY_MASK 0x0000000FL
++#define CGTT_SX_CLK_CTRL1__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define CGTT_SX_CLK_CTRL1__RESERVED_MASK 0x0000F000L
++#define CGTT_SX_CLK_CTRL1__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
++#define CGTT_SX_CLK_CTRL1__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
++#define CGTT_SX_CLK_CTRL1__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
++#define CGTT_SX_CLK_CTRL1__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
++#define CGTT_SX_CLK_CTRL1__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
++#define CGTT_SX_CLK_CTRL1__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
++#define CGTT_SX_CLK_CTRL1__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
++#define CGTT_SX_CLK_CTRL1__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
++#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE6_MASK 0x02000000L
++#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE5_MASK 0x04000000L
++#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE4_MASK 0x08000000L
++#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE3_MASK 0x10000000L
++#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE2_MASK 0x20000000L
++#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE1_MASK 0x40000000L
++#define CGTT_SX_CLK_CTRL1__SOFT_OVERRIDE0_MASK 0x80000000L
++//CGTT_SX_CLK_CTRL2
++#define CGTT_SX_CLK_CTRL2__ON_DELAY__SHIFT 0x0
++#define CGTT_SX_CLK_CTRL2__OFF_HYSTERESIS__SHIFT 0x4
++#define CGTT_SX_CLK_CTRL2__RESERVED__SHIFT 0xd
++#define CGTT_SX_CLK_CTRL2__SOFT_STALL_OVERRIDE7__SHIFT 0x10
++#define CGTT_SX_CLK_CTRL2__SOFT_STALL_OVERRIDE6__SHIFT 0x11
++#define CGTT_SX_CLK_CTRL2__SOFT_STALL_OVERRIDE5__SHIFT 0x12
++#define CGTT_SX_CLK_CTRL2__SOFT_STALL_OVERRIDE4__SHIFT 0x13
++#define CGTT_SX_CLK_CTRL2__SOFT_STALL_OVERRIDE3__SHIFT 0x14
++#define CGTT_SX_CLK_CTRL2__SOFT_STALL_OVERRIDE2__SHIFT 0x15
++#define CGTT_SX_CLK_CTRL2__SOFT_STALL_OVERRIDE1__SHIFT 0x16
++#define CGTT_SX_CLK_CTRL2__SOFT_STALL_OVERRIDE0__SHIFT 0x17
++#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE6__SHIFT 0x19
++#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE5__SHIFT 0x1a
++#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE4__SHIFT 0x1b
++#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE3__SHIFT 0x1c
++#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE2__SHIFT 0x1d
++#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE1__SHIFT 0x1e
++#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE0__SHIFT 0x1f
++#define CGTT_SX_CLK_CTRL2__ON_DELAY_MASK 0x0000000FL
++#define CGTT_SX_CLK_CTRL2__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define CGTT_SX_CLK_CTRL2__RESERVED_MASK 0x0000E000L
++#define CGTT_SX_CLK_CTRL2__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
++#define CGTT_SX_CLK_CTRL2__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
++#define CGTT_SX_CLK_CTRL2__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
++#define CGTT_SX_CLK_CTRL2__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
++#define CGTT_SX_CLK_CTRL2__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
++#define CGTT_SX_CLK_CTRL2__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
++#define CGTT_SX_CLK_CTRL2__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
++#define CGTT_SX_CLK_CTRL2__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
++#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE6_MASK 0x02000000L
++#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE5_MASK 0x04000000L
++#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE4_MASK 0x08000000L
++#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE3_MASK 0x10000000L
++#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE2_MASK 0x20000000L
++#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE1_MASK 0x40000000L
++#define CGTT_SX_CLK_CTRL2__SOFT_OVERRIDE0_MASK 0x80000000L
++//CGTT_SX_CLK_CTRL3
++#define CGTT_SX_CLK_CTRL3__ON_DELAY__SHIFT 0x0
++#define CGTT_SX_CLK_CTRL3__OFF_HYSTERESIS__SHIFT 0x4
++#define CGTT_SX_CLK_CTRL3__RESERVED__SHIFT 0xd
++#define CGTT_SX_CLK_CTRL3__SOFT_STALL_OVERRIDE7__SHIFT 0x10
++#define CGTT_SX_CLK_CTRL3__SOFT_STALL_OVERRIDE6__SHIFT 0x11
++#define CGTT_SX_CLK_CTRL3__SOFT_STALL_OVERRIDE5__SHIFT 0x12
++#define CGTT_SX_CLK_CTRL3__SOFT_STALL_OVERRIDE4__SHIFT 0x13
++#define CGTT_SX_CLK_CTRL3__SOFT_STALL_OVERRIDE3__SHIFT 0x14
++#define CGTT_SX_CLK_CTRL3__SOFT_STALL_OVERRIDE2__SHIFT 0x15
++#define CGTT_SX_CLK_CTRL3__SOFT_STALL_OVERRIDE1__SHIFT 0x16
++#define CGTT_SX_CLK_CTRL3__SOFT_STALL_OVERRIDE0__SHIFT 0x17
++#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE6__SHIFT 0x19
++#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE5__SHIFT 0x1a
++#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE4__SHIFT 0x1b
++#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE3__SHIFT 0x1c
++#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE2__SHIFT 0x1d
++#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE1__SHIFT 0x1e
++#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE0__SHIFT 0x1f
++#define CGTT_SX_CLK_CTRL3__ON_DELAY_MASK 0x0000000FL
++#define CGTT_SX_CLK_CTRL3__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define CGTT_SX_CLK_CTRL3__RESERVED_MASK 0x0000E000L
++#define CGTT_SX_CLK_CTRL3__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
++#define CGTT_SX_CLK_CTRL3__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
++#define CGTT_SX_CLK_CTRL3__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
++#define CGTT_SX_CLK_CTRL3__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
++#define CGTT_SX_CLK_CTRL3__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
++#define CGTT_SX_CLK_CTRL3__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
++#define CGTT_SX_CLK_CTRL3__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
++#define CGTT_SX_CLK_CTRL3__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
++#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE6_MASK 0x02000000L
++#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE5_MASK 0x04000000L
++#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE4_MASK 0x08000000L
++#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE3_MASK 0x10000000L
++#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE2_MASK 0x20000000L
++#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE1_MASK 0x40000000L
++#define CGTT_SX_CLK_CTRL3__SOFT_OVERRIDE0_MASK 0x80000000L
++//CGTT_SX_CLK_CTRL4
++#define CGTT_SX_CLK_CTRL4__ON_DELAY__SHIFT 0x0
++#define CGTT_SX_CLK_CTRL4__OFF_HYSTERESIS__SHIFT 0x4
++#define CGTT_SX_CLK_CTRL4__RESERVED__SHIFT 0xc
++#define CGTT_SX_CLK_CTRL4__SOFT_STALL_OVERRIDE7__SHIFT 0x10
++#define CGTT_SX_CLK_CTRL4__SOFT_STALL_OVERRIDE6__SHIFT 0x11
++#define CGTT_SX_CLK_CTRL4__SOFT_STALL_OVERRIDE5__SHIFT 0x12
++#define CGTT_SX_CLK_CTRL4__SOFT_STALL_OVERRIDE4__SHIFT 0x13
++#define CGTT_SX_CLK_CTRL4__SOFT_STALL_OVERRIDE3__SHIFT 0x14
++#define CGTT_SX_CLK_CTRL4__SOFT_STALL_OVERRIDE2__SHIFT 0x15
++#define CGTT_SX_CLK_CTRL4__SOFT_STALL_OVERRIDE1__SHIFT 0x16
++#define CGTT_SX_CLK_CTRL4__SOFT_STALL_OVERRIDE0__SHIFT 0x17
++#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE6__SHIFT 0x19
++#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE5__SHIFT 0x1a
++#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE4__SHIFT 0x1b
++#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE3__SHIFT 0x1c
++#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE2__SHIFT 0x1d
++#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE1__SHIFT 0x1e
++#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE0__SHIFT 0x1f
++#define CGTT_SX_CLK_CTRL4__ON_DELAY_MASK 0x0000000FL
++#define CGTT_SX_CLK_CTRL4__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define CGTT_SX_CLK_CTRL4__RESERVED_MASK 0x0000F000L
++#define CGTT_SX_CLK_CTRL4__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
++#define CGTT_SX_CLK_CTRL4__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
++#define CGTT_SX_CLK_CTRL4__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
++#define CGTT_SX_CLK_CTRL4__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
++#define CGTT_SX_CLK_CTRL4__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
++#define CGTT_SX_CLK_CTRL4__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
++#define CGTT_SX_CLK_CTRL4__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
++#define CGTT_SX_CLK_CTRL4__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
++#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE6_MASK 0x02000000L
++#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE5_MASK 0x04000000L
++#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE4_MASK 0x08000000L
++#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE3_MASK 0x10000000L
++#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE2_MASK 0x20000000L
++#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE1_MASK 0x40000000L
++#define CGTT_SX_CLK_CTRL4__SOFT_OVERRIDE0_MASK 0x80000000L
++//TD_CGTT_CTRL
++#define TD_CGTT_CTRL__ON_DELAY__SHIFT 0x0
++#define TD_CGTT_CTRL__OFF_HYSTERESIS__SHIFT 0x4
++#define TD_CGTT_CTRL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
++#define TD_CGTT_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
++#define TD_CGTT_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
++#define TD_CGTT_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
++#define TD_CGTT_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
++#define TD_CGTT_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
++#define TD_CGTT_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
++#define TD_CGTT_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
++#define TD_CGTT_CTRL__SOFT_OVERRIDE7__SHIFT 0x18
++#define TD_CGTT_CTRL__SOFT_OVERRIDE6__SHIFT 0x19
++#define TD_CGTT_CTRL__SOFT_OVERRIDE5__SHIFT 0x1a
++#define TD_CGTT_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
++#define TD_CGTT_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
++#define TD_CGTT_CTRL__SOFT_OVERRIDE2__SHIFT 0x1d
++#define TD_CGTT_CTRL__SOFT_OVERRIDE1__SHIFT 0x1e
++#define TD_CGTT_CTRL__SOFT_OVERRIDE0__SHIFT 0x1f
++#define TD_CGTT_CTRL__ON_DELAY_MASK 0x0000000FL
++#define TD_CGTT_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define TD_CGTT_CTRL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
++#define TD_CGTT_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
++#define TD_CGTT_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
++#define TD_CGTT_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
++#define TD_CGTT_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
++#define TD_CGTT_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
++#define TD_CGTT_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
++#define TD_CGTT_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
++#define TD_CGTT_CTRL__SOFT_OVERRIDE7_MASK 0x01000000L
++#define TD_CGTT_CTRL__SOFT_OVERRIDE6_MASK 0x02000000L
++#define TD_CGTT_CTRL__SOFT_OVERRIDE5_MASK 0x04000000L
++#define TD_CGTT_CTRL__SOFT_OVERRIDE4_MASK 0x08000000L
++#define TD_CGTT_CTRL__SOFT_OVERRIDE3_MASK 0x10000000L
++#define TD_CGTT_CTRL__SOFT_OVERRIDE2_MASK 0x20000000L
++#define TD_CGTT_CTRL__SOFT_OVERRIDE1_MASK 0x40000000L
++#define TD_CGTT_CTRL__SOFT_OVERRIDE0_MASK 0x80000000L
++//TA_CGTT_CTRL
++#define TA_CGTT_CTRL__ON_DELAY__SHIFT 0x0
++#define TA_CGTT_CTRL__OFF_HYSTERESIS__SHIFT 0x4
++#define TA_CGTT_CTRL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
++#define TA_CGTT_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
++#define TA_CGTT_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
++#define TA_CGTT_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
++#define TA_CGTT_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
++#define TA_CGTT_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
++#define TA_CGTT_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
++#define TA_CGTT_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
++#define TA_CGTT_CTRL__SOFT_OVERRIDE7__SHIFT 0x18
++#define TA_CGTT_CTRL__SOFT_OVERRIDE6__SHIFT 0x19
++#define TA_CGTT_CTRL__SOFT_OVERRIDE5__SHIFT 0x1a
++#define TA_CGTT_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
++#define TA_CGTT_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
++#define TA_CGTT_CTRL__SOFT_OVERRIDE2__SHIFT 0x1d
++#define TA_CGTT_CTRL__SOFT_OVERRIDE1__SHIFT 0x1e
++#define TA_CGTT_CTRL__SOFT_OVERRIDE0__SHIFT 0x1f
++#define TA_CGTT_CTRL__ON_DELAY_MASK 0x0000000FL
++#define TA_CGTT_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define TA_CGTT_CTRL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
++#define TA_CGTT_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
++#define TA_CGTT_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
++#define TA_CGTT_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
++#define TA_CGTT_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
++#define TA_CGTT_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
++#define TA_CGTT_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
++#define TA_CGTT_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
++#define TA_CGTT_CTRL__SOFT_OVERRIDE7_MASK 0x01000000L
++#define TA_CGTT_CTRL__SOFT_OVERRIDE6_MASK 0x02000000L
++#define TA_CGTT_CTRL__SOFT_OVERRIDE5_MASK 0x04000000L
++#define TA_CGTT_CTRL__SOFT_OVERRIDE4_MASK 0x08000000L
++#define TA_CGTT_CTRL__SOFT_OVERRIDE3_MASK 0x10000000L
++#define TA_CGTT_CTRL__SOFT_OVERRIDE2_MASK 0x20000000L
++#define TA_CGTT_CTRL__SOFT_OVERRIDE1_MASK 0x40000000L
++#define TA_CGTT_CTRL__SOFT_OVERRIDE0_MASK 0x80000000L
++//CGTT_TCPI_CLK_CTRL
++#define CGTT_TCPI_CLK_CTRL__ON_DELAY__SHIFT 0x0
++#define CGTT_TCPI_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
++#define CGTT_TCPI_CLK_CTRL__SPARE__SHIFT 0xc
++#define CGTT_TCPI_CLK_CTRL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
++#define CGTT_TCPI_CLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
++#define CGTT_TCPI_CLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
++#define CGTT_TCPI_CLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
++#define CGTT_TCPI_CLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
++#define CGTT_TCPI_CLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
++#define CGTT_TCPI_CLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
++#define CGTT_TCPI_CLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
++#define CGTT_TCPI_CLK_CTRL__SOFT_OVERRIDE7__SHIFT 0x18
++#define CGTT_TCPI_CLK_CTRL__SOFT_OVERRIDE6__SHIFT 0x19
++#define CGTT_TCPI_CLK_CTRL__SOFT_OVERRIDE5__SHIFT 0x1a
++#define CGTT_TCPI_CLK_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
++#define CGTT_TCPI_CLK_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
++#define CGTT_TCPI_CLK_CTRL__SOFT_OVERRIDE2__SHIFT 0x1d
++#define CGTT_TCPI_CLK_CTRL__SOFT_OVERRIDE1__SHIFT 0x1e
++#define CGTT_TCPI_CLK_CTRL__SOFT_OVERRIDE0__SHIFT 0x1f
++#define CGTT_TCPI_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
++#define CGTT_TCPI_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define CGTT_TCPI_CLK_CTRL__SPARE_MASK 0x0000F000L
++#define CGTT_TCPI_CLK_CTRL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
++#define CGTT_TCPI_CLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
++#define CGTT_TCPI_CLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
++#define CGTT_TCPI_CLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
++#define CGTT_TCPI_CLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
++#define CGTT_TCPI_CLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
++#define CGTT_TCPI_CLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
++#define CGTT_TCPI_CLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
++#define CGTT_TCPI_CLK_CTRL__SOFT_OVERRIDE7_MASK 0x01000000L
++#define CGTT_TCPI_CLK_CTRL__SOFT_OVERRIDE6_MASK 0x02000000L
++#define CGTT_TCPI_CLK_CTRL__SOFT_OVERRIDE5_MASK 0x04000000L
++#define CGTT_TCPI_CLK_CTRL__SOFT_OVERRIDE4_MASK 0x08000000L
++#define CGTT_TCPI_CLK_CTRL__SOFT_OVERRIDE3_MASK 0x10000000L
++#define CGTT_TCPI_CLK_CTRL__SOFT_OVERRIDE2_MASK 0x20000000L
++#define CGTT_TCPI_CLK_CTRL__SOFT_OVERRIDE1_MASK 0x40000000L
++#define CGTT_TCPI_CLK_CTRL__SOFT_OVERRIDE0_MASK 0x80000000L
++//CGTT_TCI_CLK_CTRL
++#define CGTT_TCI_CLK_CTRL__ON_DELAY__SHIFT 0x0
++#define CGTT_TCI_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
++#define CGTT_TCI_CLK_CTRL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
++#define CGTT_TCI_CLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
++#define CGTT_TCI_CLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
++#define CGTT_TCI_CLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
++#define CGTT_TCI_CLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
++#define CGTT_TCI_CLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
++#define CGTT_TCI_CLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
++#define CGTT_TCI_CLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
++#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE7__SHIFT 0x18
++#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE6__SHIFT 0x19
++#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE5__SHIFT 0x1a
++#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
++#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
++#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE2__SHIFT 0x1d
++#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE1__SHIFT 0x1e
++#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE0__SHIFT 0x1f
++#define CGTT_TCI_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
++#define CGTT_TCI_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define CGTT_TCI_CLK_CTRL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
++#define CGTT_TCI_CLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
++#define CGTT_TCI_CLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
++#define CGTT_TCI_CLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
++#define CGTT_TCI_CLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
++#define CGTT_TCI_CLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
++#define CGTT_TCI_CLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
++#define CGTT_TCI_CLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
++#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE7_MASK 0x01000000L
++#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE6_MASK 0x02000000L
++#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE5_MASK 0x04000000L
++#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE4_MASK 0x08000000L
++#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE3_MASK 0x10000000L
++#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE2_MASK 0x20000000L
++#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE1_MASK 0x40000000L
++#define CGTT_TCI_CLK_CTRL__SOFT_OVERRIDE0_MASK 0x80000000L
++//CGTT_GDS_CLK_CTRL
++#define CGTT_GDS_CLK_CTRL__ON_DELAY__SHIFT 0x0
++#define CGTT_GDS_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
++#define CGTT_GDS_CLK_CTRL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
++#define CGTT_GDS_CLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
++#define CGTT_GDS_CLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
++#define CGTT_GDS_CLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
++#define CGTT_GDS_CLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
++#define CGTT_GDS_CLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
++#define CGTT_GDS_CLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
++#define CGTT_GDS_CLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
++#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE7__SHIFT 0x18
++#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE6__SHIFT 0x19
++#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE5__SHIFT 0x1a
++#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
++#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
++#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE2__SHIFT 0x1d
++#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE1__SHIFT 0x1e
++#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE0__SHIFT 0x1f
++#define CGTT_GDS_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
++#define CGTT_GDS_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define CGTT_GDS_CLK_CTRL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
++#define CGTT_GDS_CLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
++#define CGTT_GDS_CLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
++#define CGTT_GDS_CLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
++#define CGTT_GDS_CLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
++#define CGTT_GDS_CLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
++#define CGTT_GDS_CLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
++#define CGTT_GDS_CLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
++#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE7_MASK 0x01000000L
++#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE6_MASK 0x02000000L
++#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE5_MASK 0x04000000L
++#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE4_MASK 0x08000000L
++#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE3_MASK 0x10000000L
++#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE2_MASK 0x20000000L
++#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE1_MASK 0x40000000L
++#define CGTT_GDS_CLK_CTRL__SOFT_OVERRIDE0_MASK 0x80000000L
++//DB_CGTT_CLK_CTRL_0
++#define DB_CGTT_CLK_CTRL_0__ON_DELAY__SHIFT 0x0
++#define DB_CGTT_CLK_CTRL_0__OFF_HYSTERESIS__SHIFT 0x4
++#define DB_CGTT_CLK_CTRL_0__RESERVED__SHIFT 0xc
++#define DB_CGTT_CLK_CTRL_0__SOFT_STALL_OVERRIDE7__SHIFT 0x10
++#define DB_CGTT_CLK_CTRL_0__SOFT_STALL_OVERRIDE6__SHIFT 0x11
++#define DB_CGTT_CLK_CTRL_0__SOFT_STALL_OVERRIDE5__SHIFT 0x12
++#define DB_CGTT_CLK_CTRL_0__SOFT_STALL_OVERRIDE4__SHIFT 0x13
++#define DB_CGTT_CLK_CTRL_0__SOFT_STALL_OVERRIDE3__SHIFT 0x14
++#define DB_CGTT_CLK_CTRL_0__SOFT_STALL_OVERRIDE2__SHIFT 0x15
++#define DB_CGTT_CLK_CTRL_0__SOFT_STALL_OVERRIDE1__SHIFT 0x16
++#define DB_CGTT_CLK_CTRL_0__SOFT_STALL_OVERRIDE0__SHIFT 0x17
++#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE7__SHIFT 0x18
++#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE6__SHIFT 0x19
++#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE5__SHIFT 0x1a
++#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE4__SHIFT 0x1b
++#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE3__SHIFT 0x1c
++#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE2__SHIFT 0x1d
++#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE1__SHIFT 0x1e
++#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE0__SHIFT 0x1f
++#define DB_CGTT_CLK_CTRL_0__ON_DELAY_MASK 0x0000000FL
++#define DB_CGTT_CLK_CTRL_0__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define DB_CGTT_CLK_CTRL_0__RESERVED_MASK 0x0000F000L
++#define DB_CGTT_CLK_CTRL_0__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
++#define DB_CGTT_CLK_CTRL_0__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
++#define DB_CGTT_CLK_CTRL_0__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
++#define DB_CGTT_CLK_CTRL_0__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
++#define DB_CGTT_CLK_CTRL_0__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
++#define DB_CGTT_CLK_CTRL_0__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
++#define DB_CGTT_CLK_CTRL_0__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
++#define DB_CGTT_CLK_CTRL_0__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
++#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE7_MASK 0x01000000L
++#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE6_MASK 0x02000000L
++#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE5_MASK 0x04000000L
++#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE4_MASK 0x08000000L
++#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE3_MASK 0x10000000L
++#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE2_MASK 0x20000000L
++#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE1_MASK 0x40000000L
++#define DB_CGTT_CLK_CTRL_0__SOFT_OVERRIDE0_MASK 0x80000000L
++//CB_CGTT_SCLK_CTRL
++#define CB_CGTT_SCLK_CTRL__ON_DELAY__SHIFT 0x0
++#define CB_CGTT_SCLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
++#define CB_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
++#define CB_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
++#define CB_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
++#define CB_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
++#define CB_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
++#define CB_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
++#define CB_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
++#define CB_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
++#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE7__SHIFT 0x18
++#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE6__SHIFT 0x19
++#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE5__SHIFT 0x1a
++#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
++#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
++#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE2__SHIFT 0x1d
++#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE1__SHIFT 0x1e
++#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE0__SHIFT 0x1f
++#define CB_CGTT_SCLK_CTRL__ON_DELAY_MASK 0x0000000FL
++#define CB_CGTT_SCLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define CB_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
++#define CB_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
++#define CB_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
++#define CB_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
++#define CB_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
++#define CB_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
++#define CB_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
++#define CB_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
++#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE7_MASK 0x01000000L
++#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE6_MASK 0x02000000L
++#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE5_MASK 0x04000000L
++#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE4_MASK 0x08000000L
++#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE3_MASK 0x10000000L
++#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE2_MASK 0x20000000L
++#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE1_MASK 0x40000000L
++#define CB_CGTT_SCLK_CTRL__SOFT_OVERRIDE0_MASK 0x80000000L
++//TCC_CGTT_SCLK_CTRL
++#define TCC_CGTT_SCLK_CTRL__ON_DELAY__SHIFT 0x0
++#define TCC_CGTT_SCLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
++#define TCC_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
++#define TCC_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
++#define TCC_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
++#define TCC_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
++#define TCC_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
++#define TCC_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
++#define TCC_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
++#define TCC_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
++#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE7__SHIFT 0x18
++#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE6__SHIFT 0x19
++#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE5__SHIFT 0x1a
++#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
++#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
++#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE2__SHIFT 0x1d
++#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE1__SHIFT 0x1e
++#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE0__SHIFT 0x1f
++#define TCC_CGTT_SCLK_CTRL__ON_DELAY_MASK 0x0000000FL
++#define TCC_CGTT_SCLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define TCC_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
++#define TCC_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
++#define TCC_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
++#define TCC_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
++#define TCC_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
++#define TCC_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
++#define TCC_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
++#define TCC_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
++#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE7_MASK 0x01000000L
++#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE6_MASK 0x02000000L
++#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE5_MASK 0x04000000L
++#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE4_MASK 0x08000000L
++#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE3_MASK 0x10000000L
++#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE2_MASK 0x20000000L
++#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE1_MASK 0x40000000L
++#define TCC_CGTT_SCLK_CTRL__SOFT_OVERRIDE0_MASK 0x80000000L
++//TCA_CGTT_SCLK_CTRL
++#define TCA_CGTT_SCLK_CTRL__ON_DELAY__SHIFT 0x0
++#define TCA_CGTT_SCLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
++#define TCA_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
++#define TCA_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
++#define TCA_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
++#define TCA_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
++#define TCA_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
++#define TCA_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
++#define TCA_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
++#define TCA_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
++#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE7__SHIFT 0x18
++#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE6__SHIFT 0x19
++#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE5__SHIFT 0x1a
++#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
++#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
++#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE2__SHIFT 0x1d
++#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE1__SHIFT 0x1e
++#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE0__SHIFT 0x1f
++#define TCA_CGTT_SCLK_CTRL__ON_DELAY_MASK 0x0000000FL
++#define TCA_CGTT_SCLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define TCA_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
++#define TCA_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
++#define TCA_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
++#define TCA_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
++#define TCA_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
++#define TCA_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
++#define TCA_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
++#define TCA_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
++#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE7_MASK 0x01000000L
++#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE6_MASK 0x02000000L
++#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE5_MASK 0x04000000L
++#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE4_MASK 0x08000000L
++#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE3_MASK 0x10000000L
++#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE2_MASK 0x20000000L
++#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE1_MASK 0x40000000L
++#define TCA_CGTT_SCLK_CTRL__SOFT_OVERRIDE0_MASK 0x80000000L
++//CGTT_CP_CLK_CTRL
++#define CGTT_CP_CLK_CTRL__ON_DELAY__SHIFT 0x0
++#define CGTT_CP_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
++#define CGTT_CP_CLK_CTRL__MGLS_OVERRIDE__SHIFT 0xf
++#define CGTT_CP_CLK_CTRL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
++#define CGTT_CP_CLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
++#define CGTT_CP_CLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
++#define CGTT_CP_CLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
++#define CGTT_CP_CLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
++#define CGTT_CP_CLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
++#define CGTT_CP_CLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
++#define CGTT_CP_CLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
++#define CGTT_CP_CLK_CTRL__SOFT_OVERRIDE_PERFMON__SHIFT 0x1d
++#define CGTT_CP_CLK_CTRL__SOFT_OVERRIDE_DYN__SHIFT 0x1e
++#define CGTT_CP_CLK_CTRL__SOFT_OVERRIDE_REG__SHIFT 0x1f
++#define CGTT_CP_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
++#define CGTT_CP_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define CGTT_CP_CLK_CTRL__MGLS_OVERRIDE_MASK 0x00008000L
++#define CGTT_CP_CLK_CTRL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
++#define CGTT_CP_CLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
++#define CGTT_CP_CLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
++#define CGTT_CP_CLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
++#define CGTT_CP_CLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
++#define CGTT_CP_CLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
++#define CGTT_CP_CLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
++#define CGTT_CP_CLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
++#define CGTT_CP_CLK_CTRL__SOFT_OVERRIDE_PERFMON_MASK 0x20000000L
++#define CGTT_CP_CLK_CTRL__SOFT_OVERRIDE_DYN_MASK 0x40000000L
++#define CGTT_CP_CLK_CTRL__SOFT_OVERRIDE_REG_MASK 0x80000000L
++//CGTT_CPF_CLK_CTRL
++#define CGTT_CPF_CLK_CTRL__ON_DELAY__SHIFT 0x0
++#define CGTT_CPF_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
++#define CGTT_CPF_CLK_CTRL__MGLS_OVERRIDE__SHIFT 0xf
++#define CGTT_CPF_CLK_CTRL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
++#define CGTT_CPF_CLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
++#define CGTT_CPF_CLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
++#define CGTT_CPF_CLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
++#define CGTT_CPF_CLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
++#define CGTT_CPF_CLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
++#define CGTT_CPF_CLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
++#define CGTT_CPF_CLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
++#define CGTT_CPF_CLK_CTRL__SOFT_OVERRIDE_PERFMON__SHIFT 0x1d
++#define CGTT_CPF_CLK_CTRL__SOFT_OVERRIDE_DYN__SHIFT 0x1e
++#define CGTT_CPF_CLK_CTRL__SOFT_OVERRIDE_REG__SHIFT 0x1f
++#define CGTT_CPF_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
++#define CGTT_CPF_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define CGTT_CPF_CLK_CTRL__MGLS_OVERRIDE_MASK 0x00008000L
++#define CGTT_CPF_CLK_CTRL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
++#define CGTT_CPF_CLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
++#define CGTT_CPF_CLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
++#define CGTT_CPF_CLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
++#define CGTT_CPF_CLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
++#define CGTT_CPF_CLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
++#define CGTT_CPF_CLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
++#define CGTT_CPF_CLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
++#define CGTT_CPF_CLK_CTRL__SOFT_OVERRIDE_PERFMON_MASK 0x20000000L
++#define CGTT_CPF_CLK_CTRL__SOFT_OVERRIDE_DYN_MASK 0x40000000L
++#define CGTT_CPF_CLK_CTRL__SOFT_OVERRIDE_REG_MASK 0x80000000L
++//CGTT_CPC_CLK_CTRL
++#define CGTT_CPC_CLK_CTRL__ON_DELAY__SHIFT 0x0
++#define CGTT_CPC_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
++#define CGTT_CPC_CLK_CTRL__MGLS_OVERRIDE__SHIFT 0xf
++#define CGTT_CPC_CLK_CTRL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
++#define CGTT_CPC_CLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
++#define CGTT_CPC_CLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
++#define CGTT_CPC_CLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
++#define CGTT_CPC_CLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
++#define CGTT_CPC_CLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
++#define CGTT_CPC_CLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
++#define CGTT_CPC_CLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
++#define CGTT_CPC_CLK_CTRL__SOFT_OVERRIDE_PERFMON__SHIFT 0x1d
++#define CGTT_CPC_CLK_CTRL__SOFT_OVERRIDE_DYN__SHIFT 0x1e
++#define CGTT_CPC_CLK_CTRL__SOFT_OVERRIDE_REG__SHIFT 0x1f
++#define CGTT_CPC_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
++#define CGTT_CPC_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define CGTT_CPC_CLK_CTRL__MGLS_OVERRIDE_MASK 0x00008000L
++#define CGTT_CPC_CLK_CTRL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
++#define CGTT_CPC_CLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
++#define CGTT_CPC_CLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
++#define CGTT_CPC_CLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
++#define CGTT_CPC_CLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
++#define CGTT_CPC_CLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
++#define CGTT_CPC_CLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
++#define CGTT_CPC_CLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
++#define CGTT_CPC_CLK_CTRL__SOFT_OVERRIDE_PERFMON_MASK 0x20000000L
++#define CGTT_CPC_CLK_CTRL__SOFT_OVERRIDE_DYN_MASK 0x40000000L
++#define CGTT_CPC_CLK_CTRL__SOFT_OVERRIDE_REG_MASK 0x80000000L
++//RLC_PWR_CTRL
++#define RLC_PWR_CTRL__MON_CGPG_RTN_EN__SHIFT 0x0
++#define RLC_PWR_CTRL__RESERVED__SHIFT 0x1
++#define RLC_PWR_CTRL__DLDO_STATUS__SHIFT 0x8
++#define RLC_PWR_CTRL__MON_CGPG_RTN_EN_MASK 0x00000001L
++#define RLC_PWR_CTRL__RESERVED_MASK 0x000000FEL
++#define RLC_PWR_CTRL__DLDO_STATUS_MASK 0x00000100L
++//CGTT_RLC_CLK_CTRL
++#define CGTT_RLC_CLK_CTRL__ON_DELAY__SHIFT 0x0
++#define CGTT_RLC_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
++#define CGTT_RLC_CLK_CTRL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
++#define CGTT_RLC_CLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
++#define CGTT_RLC_CLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
++#define CGTT_RLC_CLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
++#define CGTT_RLC_CLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
++#define CGTT_RLC_CLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
++#define CGTT_RLC_CLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
++#define CGTT_RLC_CLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
++#define CGTT_RLC_CLK_CTRL__SOFT_OVERRIDE_DYN__SHIFT 0x1e
++#define CGTT_RLC_CLK_CTRL__SOFT_OVERRIDE_REG__SHIFT 0x1f
++#define CGTT_RLC_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
++#define CGTT_RLC_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define CGTT_RLC_CLK_CTRL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
++#define CGTT_RLC_CLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
++#define CGTT_RLC_CLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
++#define CGTT_RLC_CLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
++#define CGTT_RLC_CLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
++#define CGTT_RLC_CLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
++#define CGTT_RLC_CLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
++#define CGTT_RLC_CLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
++#define CGTT_RLC_CLK_CTRL__SOFT_OVERRIDE_DYN_MASK 0x40000000L
++#define CGTT_RLC_CLK_CTRL__SOFT_OVERRIDE_REG_MASK 0x80000000L
++//RLC_GFX_RM_CNTL
++#define RLC_GFX_RM_CNTL__RLC_GFX_RM_VALID__SHIFT 0x0
++#define RLC_GFX_RM_CNTL__RESERVED__SHIFT 0x1
++#define RLC_GFX_RM_CNTL__RLC_GFX_RM_VALID_MASK 0x00000001L
++#define RLC_GFX_RM_CNTL__RESERVED_MASK 0xFFFFFFFEL
++//RMI_CGTT_SCLK_CTRL
++#define RMI_CGTT_SCLK_CTRL__ON_DELAY__SHIFT 0x0
++#define RMI_CGTT_SCLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
++#define RMI_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
++#define RMI_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
++#define RMI_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
++#define RMI_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
++#define RMI_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
++#define RMI_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
++#define RMI_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
++#define RMI_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
++#define RMI_CGTT_SCLK_CTRL__SOFT_OVERRIDE6__SHIFT 0x19
++#define RMI_CGTT_SCLK_CTRL__SOFT_OVERRIDE5__SHIFT 0x1a
++#define RMI_CGTT_SCLK_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
++#define RMI_CGTT_SCLK_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
++#define RMI_CGTT_SCLK_CTRL__SOFT_OVERRIDE2__SHIFT 0x1d
++#define RMI_CGTT_SCLK_CTRL__SOFT_OVERRIDE1__SHIFT 0x1e
++#define RMI_CGTT_SCLK_CTRL__SOFT_OVERRIDE0__SHIFT 0x1f
++#define RMI_CGTT_SCLK_CTRL__ON_DELAY_MASK 0x0000000FL
++#define RMI_CGTT_SCLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define RMI_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
++#define RMI_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
++#define RMI_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
++#define RMI_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
++#define RMI_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
++#define RMI_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
++#define RMI_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
++#define RMI_CGTT_SCLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
++#define RMI_CGTT_SCLK_CTRL__SOFT_OVERRIDE6_MASK 0x02000000L
++#define RMI_CGTT_SCLK_CTRL__SOFT_OVERRIDE5_MASK 0x04000000L
++#define RMI_CGTT_SCLK_CTRL__SOFT_OVERRIDE4_MASK 0x08000000L
++#define RMI_CGTT_SCLK_CTRL__SOFT_OVERRIDE3_MASK 0x10000000L
++#define RMI_CGTT_SCLK_CTRL__SOFT_OVERRIDE2_MASK 0x20000000L
++#define RMI_CGTT_SCLK_CTRL__SOFT_OVERRIDE1_MASK 0x40000000L
++#define RMI_CGTT_SCLK_CTRL__SOFT_OVERRIDE0_MASK 0x80000000L
++//CGTT_TCPF_CLK_CTRL
++#define CGTT_TCPF_CLK_CTRL__ON_DELAY__SHIFT 0x0
++#define CGTT_TCPF_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
++#define CGTT_TCPF_CLK_CTRL__SPARE__SHIFT 0xc
++#define CGTT_TCPF_CLK_CTRL__SOFT_STALL_OVERRIDE7__SHIFT 0x10
++#define CGTT_TCPF_CLK_CTRL__SOFT_STALL_OVERRIDE6__SHIFT 0x11
++#define CGTT_TCPF_CLK_CTRL__SOFT_STALL_OVERRIDE5__SHIFT 0x12
++#define CGTT_TCPF_CLK_CTRL__SOFT_STALL_OVERRIDE4__SHIFT 0x13
++#define CGTT_TCPF_CLK_CTRL__SOFT_STALL_OVERRIDE3__SHIFT 0x14
++#define CGTT_TCPF_CLK_CTRL__SOFT_STALL_OVERRIDE2__SHIFT 0x15
++#define CGTT_TCPF_CLK_CTRL__SOFT_STALL_OVERRIDE1__SHIFT 0x16
++#define CGTT_TCPF_CLK_CTRL__SOFT_STALL_OVERRIDE0__SHIFT 0x17
++#define CGTT_TCPF_CLK_CTRL__SOFT_OVERRIDE7__SHIFT 0x18
++#define CGTT_TCPF_CLK_CTRL__SOFT_OVERRIDE6__SHIFT 0x19
++#define CGTT_TCPF_CLK_CTRL__SOFT_OVERRIDE5__SHIFT 0x1a
++#define CGTT_TCPF_CLK_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
++#define CGTT_TCPF_CLK_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
++#define CGTT_TCPF_CLK_CTRL__SOFT_OVERRIDE2__SHIFT 0x1d
++#define CGTT_TCPF_CLK_CTRL__SOFT_OVERRIDE1__SHIFT 0x1e
++#define CGTT_TCPF_CLK_CTRL__SOFT_OVERRIDE0__SHIFT 0x1f
++#define CGTT_TCPF_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
++#define CGTT_TCPF_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define CGTT_TCPF_CLK_CTRL__SPARE_MASK 0x0000F000L
++#define CGTT_TCPF_CLK_CTRL__SOFT_STALL_OVERRIDE7_MASK 0x00010000L
++#define CGTT_TCPF_CLK_CTRL__SOFT_STALL_OVERRIDE6_MASK 0x00020000L
++#define CGTT_TCPF_CLK_CTRL__SOFT_STALL_OVERRIDE5_MASK 0x00040000L
++#define CGTT_TCPF_CLK_CTRL__SOFT_STALL_OVERRIDE4_MASK 0x00080000L
++#define CGTT_TCPF_CLK_CTRL__SOFT_STALL_OVERRIDE3_MASK 0x00100000L
++#define CGTT_TCPF_CLK_CTRL__SOFT_STALL_OVERRIDE2_MASK 0x00200000L
++#define CGTT_TCPF_CLK_CTRL__SOFT_STALL_OVERRIDE1_MASK 0x00400000L
++#define CGTT_TCPF_CLK_CTRL__SOFT_STALL_OVERRIDE0_MASK 0x00800000L
++#define CGTT_TCPF_CLK_CTRL__SOFT_OVERRIDE7_MASK 0x01000000L
++#define CGTT_TCPF_CLK_CTRL__SOFT_OVERRIDE6_MASK 0x02000000L
++#define CGTT_TCPF_CLK_CTRL__SOFT_OVERRIDE5_MASK 0x04000000L
++#define CGTT_TCPF_CLK_CTRL__SOFT_OVERRIDE4_MASK 0x08000000L
++#define CGTT_TCPF_CLK_CTRL__SOFT_OVERRIDE3_MASK 0x10000000L
++#define CGTT_TCPF_CLK_CTRL__SOFT_OVERRIDE2_MASK 0x20000000L
++#define CGTT_TCPF_CLK_CTRL__SOFT_OVERRIDE1_MASK 0x40000000L
++#define CGTT_TCPF_CLK_CTRL__SOFT_OVERRIDE0_MASK 0x80000000L
++
++
++// addressBlock: gc_ea_pwrdec
++//GCEA_CGTT_CLK_CTRL
++#define GCEA_CGTT_CLK_CTRL__ON_DELAY__SHIFT 0x0
++#define GCEA_CGTT_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
++#define GCEA_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE__SHIFT 0x16
++#define GCEA_CGTT_CLK_CTRL__SOFT_OVERRIDE_RETURN__SHIFT 0x1e
++#define GCEA_CGTT_CLK_CTRL__SOFT_OVERRIDE_REGISTER__SHIFT 0x1f
++#define GCEA_CGTT_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
++#define GCEA_CGTT_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define GCEA_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE_MASK 0x00400000L
++#define GCEA_CGTT_CLK_CTRL__SOFT_OVERRIDE_RETURN_MASK 0x40000000L
++#define GCEA_CGTT_CLK_CTRL__SOFT_OVERRIDE_REGISTER_MASK 0x80000000L
++
++
++// addressBlock: gc_utcl2_vmsharedhvdec
++//MC_VM_FB_SIZE_OFFSET_VF0
++#define MC_VM_FB_SIZE_OFFSET_VF0__VF_FB_SIZE__SHIFT 0x0
++#define MC_VM_FB_SIZE_OFFSET_VF0__VF_FB_OFFSET__SHIFT 0x10
++#define MC_VM_FB_SIZE_OFFSET_VF0__VF_FB_SIZE_MASK 0x0000FFFFL
++#define MC_VM_FB_SIZE_OFFSET_VF0__VF_FB_OFFSET_MASK 0xFFFF0000L
++//MC_VM_FB_SIZE_OFFSET_VF1
++#define MC_VM_FB_SIZE_OFFSET_VF1__VF_FB_SIZE__SHIFT 0x0
++#define MC_VM_FB_SIZE_OFFSET_VF1__VF_FB_OFFSET__SHIFT 0x10
++#define MC_VM_FB_SIZE_OFFSET_VF1__VF_FB_SIZE_MASK 0x0000FFFFL
++#define MC_VM_FB_SIZE_OFFSET_VF1__VF_FB_OFFSET_MASK 0xFFFF0000L
++//MC_VM_FB_SIZE_OFFSET_VF2
++#define MC_VM_FB_SIZE_OFFSET_VF2__VF_FB_SIZE__SHIFT 0x0
++#define MC_VM_FB_SIZE_OFFSET_VF2__VF_FB_OFFSET__SHIFT 0x10
++#define MC_VM_FB_SIZE_OFFSET_VF2__VF_FB_SIZE_MASK 0x0000FFFFL
++#define MC_VM_FB_SIZE_OFFSET_VF2__VF_FB_OFFSET_MASK 0xFFFF0000L
++//MC_VM_FB_SIZE_OFFSET_VF3
++#define MC_VM_FB_SIZE_OFFSET_VF3__VF_FB_SIZE__SHIFT 0x0
++#define MC_VM_FB_SIZE_OFFSET_VF3__VF_FB_OFFSET__SHIFT 0x10
++#define MC_VM_FB_SIZE_OFFSET_VF3__VF_FB_SIZE_MASK 0x0000FFFFL
++#define MC_VM_FB_SIZE_OFFSET_VF3__VF_FB_OFFSET_MASK 0xFFFF0000L
++//MC_VM_FB_SIZE_OFFSET_VF4
++#define MC_VM_FB_SIZE_OFFSET_VF4__VF_FB_SIZE__SHIFT 0x0
++#define MC_VM_FB_SIZE_OFFSET_VF4__VF_FB_OFFSET__SHIFT 0x10
++#define MC_VM_FB_SIZE_OFFSET_VF4__VF_FB_SIZE_MASK 0x0000FFFFL
++#define MC_VM_FB_SIZE_OFFSET_VF4__VF_FB_OFFSET_MASK 0xFFFF0000L
++//MC_VM_FB_SIZE_OFFSET_VF5
++#define MC_VM_FB_SIZE_OFFSET_VF5__VF_FB_SIZE__SHIFT 0x0
++#define MC_VM_FB_SIZE_OFFSET_VF5__VF_FB_OFFSET__SHIFT 0x10
++#define MC_VM_FB_SIZE_OFFSET_VF5__VF_FB_SIZE_MASK 0x0000FFFFL
++#define MC_VM_FB_SIZE_OFFSET_VF5__VF_FB_OFFSET_MASK 0xFFFF0000L
++//MC_VM_FB_SIZE_OFFSET_VF6
++#define MC_VM_FB_SIZE_OFFSET_VF6__VF_FB_SIZE__SHIFT 0x0
++#define MC_VM_FB_SIZE_OFFSET_VF6__VF_FB_OFFSET__SHIFT 0x10
++#define MC_VM_FB_SIZE_OFFSET_VF6__VF_FB_SIZE_MASK 0x0000FFFFL
++#define MC_VM_FB_SIZE_OFFSET_VF6__VF_FB_OFFSET_MASK 0xFFFF0000L
++//MC_VM_FB_SIZE_OFFSET_VF7
++#define MC_VM_FB_SIZE_OFFSET_VF7__VF_FB_SIZE__SHIFT 0x0
++#define MC_VM_FB_SIZE_OFFSET_VF7__VF_FB_OFFSET__SHIFT 0x10
++#define MC_VM_FB_SIZE_OFFSET_VF7__VF_FB_SIZE_MASK 0x0000FFFFL
++#define MC_VM_FB_SIZE_OFFSET_VF7__VF_FB_OFFSET_MASK 0xFFFF0000L
++//MC_VM_FB_SIZE_OFFSET_VF8
++#define MC_VM_FB_SIZE_OFFSET_VF8__VF_FB_SIZE__SHIFT 0x0
++#define MC_VM_FB_SIZE_OFFSET_VF8__VF_FB_OFFSET__SHIFT 0x10
++#define MC_VM_FB_SIZE_OFFSET_VF8__VF_FB_SIZE_MASK 0x0000FFFFL
++#define MC_VM_FB_SIZE_OFFSET_VF8__VF_FB_OFFSET_MASK 0xFFFF0000L
++//MC_VM_FB_SIZE_OFFSET_VF9
++#define MC_VM_FB_SIZE_OFFSET_VF9__VF_FB_SIZE__SHIFT 0x0
++#define MC_VM_FB_SIZE_OFFSET_VF9__VF_FB_OFFSET__SHIFT 0x10
++#define MC_VM_FB_SIZE_OFFSET_VF9__VF_FB_SIZE_MASK 0x0000FFFFL
++#define MC_VM_FB_SIZE_OFFSET_VF9__VF_FB_OFFSET_MASK 0xFFFF0000L
++//MC_VM_FB_SIZE_OFFSET_VF10
++#define MC_VM_FB_SIZE_OFFSET_VF10__VF_FB_SIZE__SHIFT 0x0
++#define MC_VM_FB_SIZE_OFFSET_VF10__VF_FB_OFFSET__SHIFT 0x10
++#define MC_VM_FB_SIZE_OFFSET_VF10__VF_FB_SIZE_MASK 0x0000FFFFL
++#define MC_VM_FB_SIZE_OFFSET_VF10__VF_FB_OFFSET_MASK 0xFFFF0000L
++//MC_VM_FB_SIZE_OFFSET_VF11
++#define MC_VM_FB_SIZE_OFFSET_VF11__VF_FB_SIZE__SHIFT 0x0
++#define MC_VM_FB_SIZE_OFFSET_VF11__VF_FB_OFFSET__SHIFT 0x10
++#define MC_VM_FB_SIZE_OFFSET_VF11__VF_FB_SIZE_MASK 0x0000FFFFL
++#define MC_VM_FB_SIZE_OFFSET_VF11__VF_FB_OFFSET_MASK 0xFFFF0000L
++//MC_VM_FB_SIZE_OFFSET_VF12
++#define MC_VM_FB_SIZE_OFFSET_VF12__VF_FB_SIZE__SHIFT 0x0
++#define MC_VM_FB_SIZE_OFFSET_VF12__VF_FB_OFFSET__SHIFT 0x10
++#define MC_VM_FB_SIZE_OFFSET_VF12__VF_FB_SIZE_MASK 0x0000FFFFL
++#define MC_VM_FB_SIZE_OFFSET_VF12__VF_FB_OFFSET_MASK 0xFFFF0000L
++//MC_VM_FB_SIZE_OFFSET_VF13
++#define MC_VM_FB_SIZE_OFFSET_VF13__VF_FB_SIZE__SHIFT 0x0
++#define MC_VM_FB_SIZE_OFFSET_VF13__VF_FB_OFFSET__SHIFT 0x10
++#define MC_VM_FB_SIZE_OFFSET_VF13__VF_FB_SIZE_MASK 0x0000FFFFL
++#define MC_VM_FB_SIZE_OFFSET_VF13__VF_FB_OFFSET_MASK 0xFFFF0000L
++//MC_VM_FB_SIZE_OFFSET_VF14
++#define MC_VM_FB_SIZE_OFFSET_VF14__VF_FB_SIZE__SHIFT 0x0
++#define MC_VM_FB_SIZE_OFFSET_VF14__VF_FB_OFFSET__SHIFT 0x10
++#define MC_VM_FB_SIZE_OFFSET_VF14__VF_FB_SIZE_MASK 0x0000FFFFL
++#define MC_VM_FB_SIZE_OFFSET_VF14__VF_FB_OFFSET_MASK 0xFFFF0000L
++//MC_VM_FB_SIZE_OFFSET_VF15
++#define MC_VM_FB_SIZE_OFFSET_VF15__VF_FB_SIZE__SHIFT 0x0
++#define MC_VM_FB_SIZE_OFFSET_VF15__VF_FB_OFFSET__SHIFT 0x10
++#define MC_VM_FB_SIZE_OFFSET_VF15__VF_FB_SIZE_MASK 0x0000FFFFL
++#define MC_VM_FB_SIZE_OFFSET_VF15__VF_FB_OFFSET_MASK 0xFFFF0000L
++//VM_IOMMU_MMIO_CNTRL_1
++#define VM_IOMMU_MMIO_CNTRL_1__MARC_EN__SHIFT 0x8
++#define VM_IOMMU_MMIO_CNTRL_1__MARC_EN_MASK 0x00000100L
++//MC_VM_MARC_BASE_LO_0
++#define MC_VM_MARC_BASE_LO_0__MARC_BASE_LO_0__SHIFT 0xc
++#define MC_VM_MARC_BASE_LO_0__MARC_BASE_LO_0_MASK 0xFFFFF000L
++//MC_VM_MARC_BASE_LO_1
++#define MC_VM_MARC_BASE_LO_1__MARC_BASE_LO_1__SHIFT 0xc
++#define MC_VM_MARC_BASE_LO_1__MARC_BASE_LO_1_MASK 0xFFFFF000L
++//MC_VM_MARC_BASE_LO_2
++#define MC_VM_MARC_BASE_LO_2__MARC_BASE_LO_2__SHIFT 0xc
++#define MC_VM_MARC_BASE_LO_2__MARC_BASE_LO_2_MASK 0xFFFFF000L
++//MC_VM_MARC_BASE_LO_3
++#define MC_VM_MARC_BASE_LO_3__MARC_BASE_LO_3__SHIFT 0xc
++#define MC_VM_MARC_BASE_LO_3__MARC_BASE_LO_3_MASK 0xFFFFF000L
++//MC_VM_MARC_BASE_HI_0
++#define MC_VM_MARC_BASE_HI_0__MARC_BASE_HI_0__SHIFT 0x0
++#define MC_VM_MARC_BASE_HI_0__MARC_BASE_HI_0_MASK 0x000FFFFFL
++//MC_VM_MARC_BASE_HI_1
++#define MC_VM_MARC_BASE_HI_1__MARC_BASE_HI_1__SHIFT 0x0
++#define MC_VM_MARC_BASE_HI_1__MARC_BASE_HI_1_MASK 0x000FFFFFL
++//MC_VM_MARC_BASE_HI_2
++#define MC_VM_MARC_BASE_HI_2__MARC_BASE_HI_2__SHIFT 0x0
++#define MC_VM_MARC_BASE_HI_2__MARC_BASE_HI_2_MASK 0x000FFFFFL
++//MC_VM_MARC_BASE_HI_3
++#define MC_VM_MARC_BASE_HI_3__MARC_BASE_HI_3__SHIFT 0x0
++#define MC_VM_MARC_BASE_HI_3__MARC_BASE_HI_3_MASK 0x000FFFFFL
++//MC_VM_MARC_RELOC_LO_0
++#define MC_VM_MARC_RELOC_LO_0__MARC_ENABLE_0__SHIFT 0x0
++#define MC_VM_MARC_RELOC_LO_0__MARC_READONLY_0__SHIFT 0x1
++#define MC_VM_MARC_RELOC_LO_0__MARC_RELOC_LO_0__SHIFT 0xc
++#define MC_VM_MARC_RELOC_LO_0__MARC_ENABLE_0_MASK 0x00000001L
++#define MC_VM_MARC_RELOC_LO_0__MARC_READONLY_0_MASK 0x00000002L
++#define MC_VM_MARC_RELOC_LO_0__MARC_RELOC_LO_0_MASK 0xFFFFF000L
++//MC_VM_MARC_RELOC_LO_1
++#define MC_VM_MARC_RELOC_LO_1__MARC_ENABLE_1__SHIFT 0x0
++#define MC_VM_MARC_RELOC_LO_1__MARC_READONLY_1__SHIFT 0x1
++#define MC_VM_MARC_RELOC_LO_1__MARC_RELOC_LO_1__SHIFT 0xc
++#define MC_VM_MARC_RELOC_LO_1__MARC_ENABLE_1_MASK 0x00000001L
++#define MC_VM_MARC_RELOC_LO_1__MARC_READONLY_1_MASK 0x00000002L
++#define MC_VM_MARC_RELOC_LO_1__MARC_RELOC_LO_1_MASK 0xFFFFF000L
++//MC_VM_MARC_RELOC_LO_2
++#define MC_VM_MARC_RELOC_LO_2__MARC_ENABLE_2__SHIFT 0x0
++#define MC_VM_MARC_RELOC_LO_2__MARC_READONLY_2__SHIFT 0x1
++#define MC_VM_MARC_RELOC_LO_2__MARC_RELOC_LO_2__SHIFT 0xc
++#define MC_VM_MARC_RELOC_LO_2__MARC_ENABLE_2_MASK 0x00000001L
++#define MC_VM_MARC_RELOC_LO_2__MARC_READONLY_2_MASK 0x00000002L
++#define MC_VM_MARC_RELOC_LO_2__MARC_RELOC_LO_2_MASK 0xFFFFF000L
++//MC_VM_MARC_RELOC_LO_3
++#define MC_VM_MARC_RELOC_LO_3__MARC_ENABLE_3__SHIFT 0x0
++#define MC_VM_MARC_RELOC_LO_3__MARC_READONLY_3__SHIFT 0x1
++#define MC_VM_MARC_RELOC_LO_3__MARC_RELOC_LO_3__SHIFT 0xc
++#define MC_VM_MARC_RELOC_LO_3__MARC_ENABLE_3_MASK 0x00000001L
++#define MC_VM_MARC_RELOC_LO_3__MARC_READONLY_3_MASK 0x00000002L
++#define MC_VM_MARC_RELOC_LO_3__MARC_RELOC_LO_3_MASK 0xFFFFF000L
++//MC_VM_MARC_RELOC_HI_0
++#define MC_VM_MARC_RELOC_HI_0__MARC_RELOC_HI_0__SHIFT 0x0
++#define MC_VM_MARC_RELOC_HI_0__MARC_RELOC_HI_0_MASK 0x000FFFFFL
++//MC_VM_MARC_RELOC_HI_1
++#define MC_VM_MARC_RELOC_HI_1__MARC_RELOC_HI_1__SHIFT 0x0
++#define MC_VM_MARC_RELOC_HI_1__MARC_RELOC_HI_1_MASK 0x000FFFFFL
++//MC_VM_MARC_RELOC_HI_2
++#define MC_VM_MARC_RELOC_HI_2__MARC_RELOC_HI_2__SHIFT 0x0
++#define MC_VM_MARC_RELOC_HI_2__MARC_RELOC_HI_2_MASK 0x000FFFFFL
++//MC_VM_MARC_RELOC_HI_3
++#define MC_VM_MARC_RELOC_HI_3__MARC_RELOC_HI_3__SHIFT 0x0
++#define MC_VM_MARC_RELOC_HI_3__MARC_RELOC_HI_3_MASK 0x000FFFFFL
++//MC_VM_MARC_LEN_LO_0
++#define MC_VM_MARC_LEN_LO_0__MARC_LEN_LO_0__SHIFT 0xc
++#define MC_VM_MARC_LEN_LO_0__MARC_LEN_LO_0_MASK 0xFFFFF000L
++//MC_VM_MARC_LEN_LO_1
++#define MC_VM_MARC_LEN_LO_1__MARC_LEN_LO_1__SHIFT 0xc
++#define MC_VM_MARC_LEN_LO_1__MARC_LEN_LO_1_MASK 0xFFFFF000L
++//MC_VM_MARC_LEN_LO_2
++#define MC_VM_MARC_LEN_LO_2__MARC_LEN_LO_2__SHIFT 0xc
++#define MC_VM_MARC_LEN_LO_2__MARC_LEN_LO_2_MASK 0xFFFFF000L
++//MC_VM_MARC_LEN_LO_3
++#define MC_VM_MARC_LEN_LO_3__MARC_LEN_LO_3__SHIFT 0xc
++#define MC_VM_MARC_LEN_LO_3__MARC_LEN_LO_3_MASK 0xFFFFF000L
++//MC_VM_MARC_LEN_HI_0
++#define MC_VM_MARC_LEN_HI_0__MARC_LEN_HI_0__SHIFT 0x0
++#define MC_VM_MARC_LEN_HI_0__MARC_LEN_HI_0_MASK 0x000FFFFFL
++//MC_VM_MARC_LEN_HI_1
++#define MC_VM_MARC_LEN_HI_1__MARC_LEN_HI_1__SHIFT 0x0
++#define MC_VM_MARC_LEN_HI_1__MARC_LEN_HI_1_MASK 0x000FFFFFL
++//MC_VM_MARC_LEN_HI_2
++#define MC_VM_MARC_LEN_HI_2__MARC_LEN_HI_2__SHIFT 0x0
++#define MC_VM_MARC_LEN_HI_2__MARC_LEN_HI_2_MASK 0x000FFFFFL
++//MC_VM_MARC_LEN_HI_3
++#define MC_VM_MARC_LEN_HI_3__MARC_LEN_HI_3__SHIFT 0x0
++#define MC_VM_MARC_LEN_HI_3__MARC_LEN_HI_3_MASK 0x000FFFFFL
++//VM_IOMMU_CONTROL_REGISTER
++#define VM_IOMMU_CONTROL_REGISTER__IOMMUEN__SHIFT 0x0
++#define VM_IOMMU_CONTROL_REGISTER__IOMMUEN_MASK 0x00000001L
++//VM_IOMMU_PERFORMANCE_OPTIMIZATION_CONTROL_REGISTER
++#define VM_IOMMU_PERFORMANCE_OPTIMIZATION_CONTROL_REGISTER__PERFOPTEN__SHIFT 0xd
++#define VM_IOMMU_PERFORMANCE_OPTIMIZATION_CONTROL_REGISTER__PERFOPTEN_MASK 0x00002000L
++//VM_PCIE_ATS_CNTL
++#define VM_PCIE_ATS_CNTL__STU__SHIFT 0x10
++#define VM_PCIE_ATS_CNTL__ATC_ENABLE__SHIFT 0x1f
++#define VM_PCIE_ATS_CNTL__STU_MASK 0x001F0000L
++#define VM_PCIE_ATS_CNTL__ATC_ENABLE_MASK 0x80000000L
++//VM_PCIE_ATS_CNTL_VF_0
++#define VM_PCIE_ATS_CNTL_VF_0__ATC_ENABLE__SHIFT 0x1f
++#define VM_PCIE_ATS_CNTL_VF_0__ATC_ENABLE_MASK 0x80000000L
++//VM_PCIE_ATS_CNTL_VF_1
++#define VM_PCIE_ATS_CNTL_VF_1__ATC_ENABLE__SHIFT 0x1f
++#define VM_PCIE_ATS_CNTL_VF_1__ATC_ENABLE_MASK 0x80000000L
++//VM_PCIE_ATS_CNTL_VF_2
++#define VM_PCIE_ATS_CNTL_VF_2__ATC_ENABLE__SHIFT 0x1f
++#define VM_PCIE_ATS_CNTL_VF_2__ATC_ENABLE_MASK 0x80000000L
++//VM_PCIE_ATS_CNTL_VF_3
++#define VM_PCIE_ATS_CNTL_VF_3__ATC_ENABLE__SHIFT 0x1f
++#define VM_PCIE_ATS_CNTL_VF_3__ATC_ENABLE_MASK 0x80000000L
++//VM_PCIE_ATS_CNTL_VF_4
++#define VM_PCIE_ATS_CNTL_VF_4__ATC_ENABLE__SHIFT 0x1f
++#define VM_PCIE_ATS_CNTL_VF_4__ATC_ENABLE_MASK 0x80000000L
++//VM_PCIE_ATS_CNTL_VF_5
++#define VM_PCIE_ATS_CNTL_VF_5__ATC_ENABLE__SHIFT 0x1f
++#define VM_PCIE_ATS_CNTL_VF_5__ATC_ENABLE_MASK 0x80000000L
++//VM_PCIE_ATS_CNTL_VF_6
++#define VM_PCIE_ATS_CNTL_VF_6__ATC_ENABLE__SHIFT 0x1f
++#define VM_PCIE_ATS_CNTL_VF_6__ATC_ENABLE_MASK 0x80000000L
++//VM_PCIE_ATS_CNTL_VF_7
++#define VM_PCIE_ATS_CNTL_VF_7__ATC_ENABLE__SHIFT 0x1f
++#define VM_PCIE_ATS_CNTL_VF_7__ATC_ENABLE_MASK 0x80000000L
++//VM_PCIE_ATS_CNTL_VF_8
++#define VM_PCIE_ATS_CNTL_VF_8__ATC_ENABLE__SHIFT 0x1f
++#define VM_PCIE_ATS_CNTL_VF_8__ATC_ENABLE_MASK 0x80000000L
++//VM_PCIE_ATS_CNTL_VF_9
++#define VM_PCIE_ATS_CNTL_VF_9__ATC_ENABLE__SHIFT 0x1f
++#define VM_PCIE_ATS_CNTL_VF_9__ATC_ENABLE_MASK 0x80000000L
++//VM_PCIE_ATS_CNTL_VF_10
++#define VM_PCIE_ATS_CNTL_VF_10__ATC_ENABLE__SHIFT 0x1f
++#define VM_PCIE_ATS_CNTL_VF_10__ATC_ENABLE_MASK 0x80000000L
++//VM_PCIE_ATS_CNTL_VF_11
++#define VM_PCIE_ATS_CNTL_VF_11__ATC_ENABLE__SHIFT 0x1f
++#define VM_PCIE_ATS_CNTL_VF_11__ATC_ENABLE_MASK 0x80000000L
++//VM_PCIE_ATS_CNTL_VF_12
++#define VM_PCIE_ATS_CNTL_VF_12__ATC_ENABLE__SHIFT 0x1f
++#define VM_PCIE_ATS_CNTL_VF_12__ATC_ENABLE_MASK 0x80000000L
++//VM_PCIE_ATS_CNTL_VF_13
++#define VM_PCIE_ATS_CNTL_VF_13__ATC_ENABLE__SHIFT 0x1f
++#define VM_PCIE_ATS_CNTL_VF_13__ATC_ENABLE_MASK 0x80000000L
++//VM_PCIE_ATS_CNTL_VF_14
++#define VM_PCIE_ATS_CNTL_VF_14__ATC_ENABLE__SHIFT 0x1f
++#define VM_PCIE_ATS_CNTL_VF_14__ATC_ENABLE_MASK 0x80000000L
++//VM_PCIE_ATS_CNTL_VF_15
++#define VM_PCIE_ATS_CNTL_VF_15__ATC_ENABLE__SHIFT 0x1f
++#define VM_PCIE_ATS_CNTL_VF_15__ATC_ENABLE_MASK 0x80000000L
++//UTCL2_CGTT_CLK_CTRL
++#define UTCL2_CGTT_CLK_CTRL__ON_DELAY__SHIFT 0x0
++#define UTCL2_CGTT_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
++#define UTCL2_CGTT_CLK_CTRL__SOFT_OVERRIDE_EXTRA__SHIFT 0xc
++#define UTCL2_CGTT_CLK_CTRL__MGLS_OVERRIDE__SHIFT 0xf
++#define UTCL2_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE__SHIFT 0x10
++#define UTCL2_CGTT_CLK_CTRL__SOFT_OVERRIDE__SHIFT 0x18
++#define UTCL2_CGTT_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
++#define UTCL2_CGTT_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define UTCL2_CGTT_CLK_CTRL__SOFT_OVERRIDE_EXTRA_MASK 0x00007000L
++#define UTCL2_CGTT_CLK_CTRL__MGLS_OVERRIDE_MASK 0x00008000L
++#define UTCL2_CGTT_CLK_CTRL__SOFT_STALL_OVERRIDE_MASK 0x00FF0000L
++#define UTCL2_CGTT_CLK_CTRL__SOFT_OVERRIDE_MASK 0xFF000000L
++
++
++// addressBlock: gc_hypdec
++//CP_HYP_PFP_UCODE_ADDR
++#define CP_HYP_PFP_UCODE_ADDR__UCODE_ADDR__SHIFT 0x0
++#define CP_HYP_PFP_UCODE_ADDR__UCODE_ADDR_MASK 0x00003FFFL
++//CP_PFP_UCODE_ADDR
++#define CP_PFP_UCODE_ADDR__UCODE_ADDR__SHIFT 0x0
++#define CP_PFP_UCODE_ADDR__UCODE_ADDR_MASK 0x00003FFFL
++//CP_HYP_PFP_UCODE_DATA
++#define CP_HYP_PFP_UCODE_DATA__UCODE_DATA__SHIFT 0x0
++#define CP_HYP_PFP_UCODE_DATA__UCODE_DATA_MASK 0xFFFFFFFFL
++//CP_PFP_UCODE_DATA
++#define CP_PFP_UCODE_DATA__UCODE_DATA__SHIFT 0x0
++#define CP_PFP_UCODE_DATA__UCODE_DATA_MASK 0xFFFFFFFFL
++//CP_HYP_ME_UCODE_ADDR
++#define CP_HYP_ME_UCODE_ADDR__UCODE_ADDR__SHIFT 0x0
++#define CP_HYP_ME_UCODE_ADDR__UCODE_ADDR_MASK 0x00001FFFL
++//CP_ME_RAM_RADDR
++#define CP_ME_RAM_RADDR__ME_RAM_RADDR__SHIFT 0x0
++#define CP_ME_RAM_RADDR__ME_RAM_RADDR_MASK 0x00001FFFL
++//CP_ME_RAM_WADDR
++#define CP_ME_RAM_WADDR__ME_RAM_WADDR__SHIFT 0x0
++#define CP_ME_RAM_WADDR__ME_RAM_WADDR_MASK 0x00001FFFL
++//CP_HYP_ME_UCODE_DATA
++#define CP_HYP_ME_UCODE_DATA__UCODE_DATA__SHIFT 0x0
++#define CP_HYP_ME_UCODE_DATA__UCODE_DATA_MASK 0xFFFFFFFFL
++//CP_ME_RAM_DATA
++#define CP_ME_RAM_DATA__ME_RAM_DATA__SHIFT 0x0
++#define CP_ME_RAM_DATA__ME_RAM_DATA_MASK 0xFFFFFFFFL
++//CP_CE_UCODE_ADDR
++#define CP_CE_UCODE_ADDR__UCODE_ADDR__SHIFT 0x0
++#define CP_CE_UCODE_ADDR__UCODE_ADDR_MASK 0x00000FFFL
++//CP_HYP_CE_UCODE_ADDR
++#define CP_HYP_CE_UCODE_ADDR__UCODE_ADDR__SHIFT 0x0
++#define CP_HYP_CE_UCODE_ADDR__UCODE_ADDR_MASK 0x00000FFFL
++//CP_CE_UCODE_DATA
++#define CP_CE_UCODE_DATA__UCODE_DATA__SHIFT 0x0
++#define CP_CE_UCODE_DATA__UCODE_DATA_MASK 0xFFFFFFFFL
++//CP_HYP_CE_UCODE_DATA
++#define CP_HYP_CE_UCODE_DATA__UCODE_DATA__SHIFT 0x0
++#define CP_HYP_CE_UCODE_DATA__UCODE_DATA_MASK 0xFFFFFFFFL
++//CP_HYP_MEC1_UCODE_ADDR
++#define CP_HYP_MEC1_UCODE_ADDR__UCODE_ADDR__SHIFT 0x0
++#define CP_HYP_MEC1_UCODE_ADDR__UCODE_ADDR_MASK 0x0001FFFFL
++//CP_MEC_ME1_UCODE_ADDR
++#define CP_MEC_ME1_UCODE_ADDR__UCODE_ADDR__SHIFT 0x0
++#define CP_MEC_ME1_UCODE_ADDR__UCODE_ADDR_MASK 0x0001FFFFL
++//CP_HYP_MEC1_UCODE_DATA
++#define CP_HYP_MEC1_UCODE_DATA__UCODE_DATA__SHIFT 0x0
++#define CP_HYP_MEC1_UCODE_DATA__UCODE_DATA_MASK 0xFFFFFFFFL
++//CP_MEC_ME1_UCODE_DATA
++#define CP_MEC_ME1_UCODE_DATA__UCODE_DATA__SHIFT 0x0
++#define CP_MEC_ME1_UCODE_DATA__UCODE_DATA_MASK 0xFFFFFFFFL
++//CP_HYP_MEC2_UCODE_ADDR
++#define CP_HYP_MEC2_UCODE_ADDR__UCODE_ADDR__SHIFT 0x0
++#define CP_HYP_MEC2_UCODE_ADDR__UCODE_ADDR_MASK 0x0001FFFFL
++//CP_MEC_ME2_UCODE_ADDR
++#define CP_MEC_ME2_UCODE_ADDR__UCODE_ADDR__SHIFT 0x0
++#define CP_MEC_ME2_UCODE_ADDR__UCODE_ADDR_MASK 0x0001FFFFL
++//CP_HYP_MEC2_UCODE_DATA
++#define CP_HYP_MEC2_UCODE_DATA__UCODE_DATA__SHIFT 0x0
++#define CP_HYP_MEC2_UCODE_DATA__UCODE_DATA_MASK 0xFFFFFFFFL
++//CP_MEC_ME2_UCODE_DATA
++#define CP_MEC_ME2_UCODE_DATA__UCODE_DATA__SHIFT 0x0
++#define CP_MEC_ME2_UCODE_DATA__UCODE_DATA_MASK 0xFFFFFFFFL
++//RLC_GPM_UCODE_ADDR
++#define RLC_GPM_UCODE_ADDR__UCODE_ADDR__SHIFT 0x0
++#define RLC_GPM_UCODE_ADDR__RESERVED__SHIFT 0xe
++#define RLC_GPM_UCODE_ADDR__UCODE_ADDR_MASK 0x00003FFFL
++#define RLC_GPM_UCODE_ADDR__RESERVED_MASK 0xFFFFC000L
++//RLC_GPM_UCODE_DATA
++#define RLC_GPM_UCODE_DATA__UCODE_DATA__SHIFT 0x0
++#define RLC_GPM_UCODE_DATA__UCODE_DATA_MASK 0xFFFFFFFFL
++//GRBM_GFX_INDEX_SR_SELECT
++#define GRBM_GFX_INDEX_SR_SELECT__INDEX__SHIFT 0x0
++#define GRBM_GFX_INDEX_SR_SELECT__INDEX_MASK 0x00000007L
++//GRBM_GFX_INDEX_SR_DATA
++#define GRBM_GFX_INDEX_SR_DATA__INSTANCE_INDEX__SHIFT 0x0
++#define GRBM_GFX_INDEX_SR_DATA__SH_INDEX__SHIFT 0x8
++#define GRBM_GFX_INDEX_SR_DATA__SE_INDEX__SHIFT 0x10
++#define GRBM_GFX_INDEX_SR_DATA__SH_BROADCAST_WRITES__SHIFT 0x1d
++#define GRBM_GFX_INDEX_SR_DATA__INSTANCE_BROADCAST_WRITES__SHIFT 0x1e
++#define GRBM_GFX_INDEX_SR_DATA__SE_BROADCAST_WRITES__SHIFT 0x1f
++#define GRBM_GFX_INDEX_SR_DATA__INSTANCE_INDEX_MASK 0x000000FFL
++#define GRBM_GFX_INDEX_SR_DATA__SH_INDEX_MASK 0x0000FF00L
++#define GRBM_GFX_INDEX_SR_DATA__SE_INDEX_MASK 0x00FF0000L
++#define GRBM_GFX_INDEX_SR_DATA__SH_BROADCAST_WRITES_MASK 0x20000000L
++#define GRBM_GFX_INDEX_SR_DATA__INSTANCE_BROADCAST_WRITES_MASK 0x40000000L
++#define GRBM_GFX_INDEX_SR_DATA__SE_BROADCAST_WRITES_MASK 0x80000000L
++//GRBM_GFX_CNTL_SR_SELECT
++#define GRBM_GFX_CNTL_SR_SELECT__INDEX__SHIFT 0x0
++#define GRBM_GFX_CNTL_SR_SELECT__INDEX_MASK 0x00000007L
++//GRBM_GFX_CNTL_SR_DATA
++#define GRBM_GFX_CNTL_SR_DATA__PIPEID__SHIFT 0x0
++#define GRBM_GFX_CNTL_SR_DATA__MEID__SHIFT 0x2
++#define GRBM_GFX_CNTL_SR_DATA__VMID__SHIFT 0x4
++#define GRBM_GFX_CNTL_SR_DATA__QUEUEID__SHIFT 0x8
++#define GRBM_GFX_CNTL_SR_DATA__PIPEID_MASK 0x00000003L
++#define GRBM_GFX_CNTL_SR_DATA__MEID_MASK 0x0000000CL
++#define GRBM_GFX_CNTL_SR_DATA__VMID_MASK 0x000000F0L
++#define GRBM_GFX_CNTL_SR_DATA__QUEUEID_MASK 0x00000700L
++//GRBM_CAM_INDEX
++#define GRBM_CAM_INDEX__CAM_INDEX__SHIFT 0x0
++#define GRBM_CAM_INDEX__CAM_INDEX_MASK 0x00000007L
++//GRBM_HYP_CAM_INDEX
++#define GRBM_HYP_CAM_INDEX__CAM_INDEX__SHIFT 0x0
++#define GRBM_HYP_CAM_INDEX__CAM_INDEX_MASK 0x00000007L
++//GRBM_CAM_DATA
++#define GRBM_CAM_DATA__CAM_ADDR__SHIFT 0x0
++#define GRBM_CAM_DATA__CAM_REMAPADDR__SHIFT 0x10
++#define GRBM_CAM_DATA__CAM_ADDR_MASK 0x0000FFFFL
++#define GRBM_CAM_DATA__CAM_REMAPADDR_MASK 0xFFFF0000L
++//GRBM_HYP_CAM_DATA
++#define GRBM_HYP_CAM_DATA__CAM_ADDR__SHIFT 0x0
++#define GRBM_HYP_CAM_DATA__CAM_REMAPADDR__SHIFT 0x10
++#define GRBM_HYP_CAM_DATA__CAM_ADDR_MASK 0x0000FFFFL
++#define GRBM_HYP_CAM_DATA__CAM_REMAPADDR_MASK 0xFFFF0000L
++//RLC_GPU_IOV_VF_ENABLE
++#define RLC_GPU_IOV_VF_ENABLE__VF_ENABLE__SHIFT 0x0
++#define RLC_GPU_IOV_VF_ENABLE__RESERVED__SHIFT 0x1
++#define RLC_GPU_IOV_VF_ENABLE__VF_NUM__SHIFT 0x10
++#define RLC_GPU_IOV_VF_ENABLE__VF_ENABLE_MASK 0x00000001L
++#define RLC_GPU_IOV_VF_ENABLE__RESERVED_MASK 0x0000FFFEL
++#define RLC_GPU_IOV_VF_ENABLE__VF_NUM_MASK 0xFFFF0000L
++//RLC_GFX_RM_CNTL_ADJ
++#define RLC_GFX_RM_CNTL_ADJ__RLC_GFX_RM_VALID__SHIFT 0x0
++#define RLC_GFX_RM_CNTL_ADJ__RESERVED__SHIFT 0x1
++#define RLC_GFX_RM_CNTL_ADJ__RLC_GFX_RM_VALID_MASK 0x00000001L
++#define RLC_GFX_RM_CNTL_ADJ__RESERVED_MASK 0xFFFFFFFEL
++//RLC_GPU_IOV_CFG_REG6
++#define RLC_GPU_IOV_CFG_REG6__CNTXT_SIZE__SHIFT 0x0
++#define RLC_GPU_IOV_CFG_REG6__CNTXT_LOCATION__SHIFT 0x7
++#define RLC_GPU_IOV_CFG_REG6__RESERVED__SHIFT 0x8
++#define RLC_GPU_IOV_CFG_REG6__CNTXT_OFFSET__SHIFT 0xa
++#define RLC_GPU_IOV_CFG_REG6__CNTXT_SIZE_MASK 0x0000007FL
++#define RLC_GPU_IOV_CFG_REG6__CNTXT_LOCATION_MASK 0x00000080L
++#define RLC_GPU_IOV_CFG_REG6__RESERVED_MASK 0x00000300L
++#define RLC_GPU_IOV_CFG_REG6__CNTXT_OFFSET_MASK 0xFFFFFC00L
++//RLC_GPU_IOV_CFG_REG8
++#define RLC_GPU_IOV_CFG_REG8__VM_BUSY_STATUS__SHIFT 0x0
++#define RLC_GPU_IOV_CFG_REG8__VM_BUSY_STATUS_MASK 0xFFFFFFFFL
++//RLC_RLCV_TIMER_INT_0
++#define RLC_RLCV_TIMER_INT_0__TIMER__SHIFT 0x0
++#define RLC_RLCV_TIMER_INT_0__TIMER_MASK 0xFFFFFFFFL
++//RLC_RLCV_TIMER_CTRL
++#define RLC_RLCV_TIMER_CTRL__TIMER_0_EN__SHIFT 0x0
++#define RLC_RLCV_TIMER_CTRL__RESERVED__SHIFT 0x1
++#define RLC_RLCV_TIMER_CTRL__TIMER_0_EN_MASK 0x00000001L
++#define RLC_RLCV_TIMER_CTRL__RESERVED_MASK 0xFFFFFFFEL
++//RLC_RLCV_TIMER_STAT
++#define RLC_RLCV_TIMER_STAT__TIMER_0_STAT__SHIFT 0x0
++#define RLC_RLCV_TIMER_STAT__RESERVED__SHIFT 0x1
++#define RLC_RLCV_TIMER_STAT__TIMER_0_STAT_MASK 0x00000001L
++#define RLC_RLCV_TIMER_STAT__RESERVED_MASK 0xFFFFFFFEL
++//RLC_GPU_IOV_VF_DOORBELL_STATUS
++#define RLC_GPU_IOV_VF_DOORBELL_STATUS__VF_DOORBELL_STATUS__SHIFT 0x0
++#define RLC_GPU_IOV_VF_DOORBELL_STATUS__RESERVED__SHIFT 0x10
++#define RLC_GPU_IOV_VF_DOORBELL_STATUS__PF_DOORBELL_STATUS__SHIFT 0x1f
++#define RLC_GPU_IOV_VF_DOORBELL_STATUS__VF_DOORBELL_STATUS_MASK 0x0000FFFFL
++#define RLC_GPU_IOV_VF_DOORBELL_STATUS__RESERVED_MASK 0x7FFF0000L
++#define RLC_GPU_IOV_VF_DOORBELL_STATUS__PF_DOORBELL_STATUS_MASK 0x80000000L
++//RLC_GPU_IOV_VF_DOORBELL_STATUS_SET
++#define RLC_GPU_IOV_VF_DOORBELL_STATUS_SET__VF_DOORBELL_STATUS_SET__SHIFT 0x0
++#define RLC_GPU_IOV_VF_DOORBELL_STATUS_SET__RESERVED__SHIFT 0x10
++#define RLC_GPU_IOV_VF_DOORBELL_STATUS_SET__PF_DOORBELL_STATUS_SET__SHIFT 0x1f
++#define RLC_GPU_IOV_VF_DOORBELL_STATUS_SET__VF_DOORBELL_STATUS_SET_MASK 0x0000FFFFL
++#define RLC_GPU_IOV_VF_DOORBELL_STATUS_SET__RESERVED_MASK 0x7FFF0000L
++#define RLC_GPU_IOV_VF_DOORBELL_STATUS_SET__PF_DOORBELL_STATUS_SET_MASK 0x80000000L
++//RLC_GPU_IOV_VF_DOORBELL_STATUS_CLR
++#define RLC_GPU_IOV_VF_DOORBELL_STATUS_CLR__VF_DOORBELL_STATUS_CLR__SHIFT 0x0
++#define RLC_GPU_IOV_VF_DOORBELL_STATUS_CLR__RESERVED__SHIFT 0x10
++#define RLC_GPU_IOV_VF_DOORBELL_STATUS_CLR__PF_DOORBELL_STATUS_CLR__SHIFT 0x1f
++#define RLC_GPU_IOV_VF_DOORBELL_STATUS_CLR__VF_DOORBELL_STATUS_CLR_MASK 0x0000FFFFL
++#define RLC_GPU_IOV_VF_DOORBELL_STATUS_CLR__RESERVED_MASK 0x7FFF0000L
++#define RLC_GPU_IOV_VF_DOORBELL_STATUS_CLR__PF_DOORBELL_STATUS_CLR_MASK 0x80000000L
++//RLC_GPU_IOV_VF_MASK
++#define RLC_GPU_IOV_VF_MASK__VF_MASK__SHIFT 0x0
++#define RLC_GPU_IOV_VF_MASK__RESERVED__SHIFT 0x10
++#define RLC_GPU_IOV_VF_MASK__VF_MASK_MASK 0x0000FFFFL
++#define RLC_GPU_IOV_VF_MASK__RESERVED_MASK 0xFFFF0000L
++//RLC_HYP_SEMAPHORE_2
++#define RLC_HYP_SEMAPHORE_2__CLIENT_ID__SHIFT 0x0
++#define RLC_HYP_SEMAPHORE_2__RESERVED__SHIFT 0x5
++#define RLC_HYP_SEMAPHORE_2__CLIENT_ID_MASK 0x0000001FL
++#define RLC_HYP_SEMAPHORE_2__RESERVED_MASK 0xFFFFFFE0L
++//RLC_HYP_SEMAPHORE_3
++#define RLC_HYP_SEMAPHORE_3__CLIENT_ID__SHIFT 0x0
++#define RLC_HYP_SEMAPHORE_3__RESERVED__SHIFT 0x5
++#define RLC_HYP_SEMAPHORE_3__CLIENT_ID_MASK 0x0000001FL
++#define RLC_HYP_SEMAPHORE_3__RESERVED_MASK 0xFFFFFFE0L
++//RLC_CLK_CNTL
++#define RLC_CLK_CNTL__RLC_SRM_CLK_CNTL__SHIFT 0x0
++#define RLC_CLK_CNTL__RLC_SPM_CLK_CNTL__SHIFT 0x1
++#define RLC_CLK_CNTL__RESERVED__SHIFT 0x2
++#define RLC_CLK_CNTL__RLC_SRM_CLK_CNTL_MASK 0x00000001L
++#define RLC_CLK_CNTL__RLC_SPM_CLK_CNTL_MASK 0x00000002L
++#define RLC_CLK_CNTL__RESERVED_MASK 0xFFFFFFFCL
++//RLC_GPU_IOV_SCH_BLOCK
++#define RLC_GPU_IOV_SCH_BLOCK__Sch_Block_ID__SHIFT 0x0
++#define RLC_GPU_IOV_SCH_BLOCK__Sch_Block_Ver__SHIFT 0x4
++#define RLC_GPU_IOV_SCH_BLOCK__Sch_Block_Size__SHIFT 0x8
++#define RLC_GPU_IOV_SCH_BLOCK__RESERVED__SHIFT 0x10
++#define RLC_GPU_IOV_SCH_BLOCK__Sch_Block_ID_MASK 0x0000000FL
++#define RLC_GPU_IOV_SCH_BLOCK__Sch_Block_Ver_MASK 0x000000F0L
++#define RLC_GPU_IOV_SCH_BLOCK__Sch_Block_Size_MASK 0x00007F00L
++#define RLC_GPU_IOV_SCH_BLOCK__RESERVED_MASK 0x7FFF0000L
++//RLC_GPU_IOV_CFG_REG1
++#define RLC_GPU_IOV_CFG_REG1__CMD_TYPE__SHIFT 0x0
++#define RLC_GPU_IOV_CFG_REG1__CMD_EXECUTE__SHIFT 0x4
++#define RLC_GPU_IOV_CFG_REG1__CMD_EXECUTE_INTR_EN__SHIFT 0x5
++#define RLC_GPU_IOV_CFG_REG1__RESERVED__SHIFT 0x6
++#define RLC_GPU_IOV_CFG_REG1__FCN_ID__SHIFT 0x8
++#define RLC_GPU_IOV_CFG_REG1__NEXT_FCN_ID__SHIFT 0x10
++#define RLC_GPU_IOV_CFG_REG1__RESERVED1__SHIFT 0x18
++#define RLC_GPU_IOV_CFG_REG1__CMD_TYPE_MASK 0x0000000FL
++#define RLC_GPU_IOV_CFG_REG1__CMD_EXECUTE_MASK 0x00000010L
++#define RLC_GPU_IOV_CFG_REG1__CMD_EXECUTE_INTR_EN_MASK 0x00000020L
++#define RLC_GPU_IOV_CFG_REG1__RESERVED_MASK 0x000000C0L
++#define RLC_GPU_IOV_CFG_REG1__FCN_ID_MASK 0x0000FF00L
++#define RLC_GPU_IOV_CFG_REG1__NEXT_FCN_ID_MASK 0x00FF0000L
++#define RLC_GPU_IOV_CFG_REG1__RESERVED1_MASK 0xFF000000L
++//RLC_GPU_IOV_CFG_REG2
++#define RLC_GPU_IOV_CFG_REG2__CMD_STATUS__SHIFT 0x0
++#define RLC_GPU_IOV_CFG_REG2__RESERVED__SHIFT 0x4
++#define RLC_GPU_IOV_CFG_REG2__CMD_STATUS_MASK 0x0000000FL
++#define RLC_GPU_IOV_CFG_REG2__RESERVED_MASK 0xFFFFFFF0L
++//RLC_GPU_IOV_VM_BUSY_STATUS
++#define RLC_GPU_IOV_VM_BUSY_STATUS__VM_BUSY_STATUS__SHIFT 0x0
++#define RLC_GPU_IOV_VM_BUSY_STATUS__VM_BUSY_STATUS_MASK 0xFFFFFFFFL
++//RLC_GPU_IOV_SCH_0
++#define RLC_GPU_IOV_SCH_0__ACTIVE_FUNCTIONS__SHIFT 0x0
++#define RLC_GPU_IOV_SCH_0__ACTIVE_FUNCTIONS_MASK 0xFFFFFFFFL
++//RLC_GPU_IOV_ACTIVE_FCN_ID
++#define RLC_GPU_IOV_ACTIVE_FCN_ID__VF_ID__SHIFT 0x0
++#define RLC_GPU_IOV_ACTIVE_FCN_ID__RESERVED__SHIFT 0x4
++#define RLC_GPU_IOV_ACTIVE_FCN_ID__PF_VF__SHIFT 0x1f
++#define RLC_GPU_IOV_ACTIVE_FCN_ID__VF_ID_MASK 0x0000000FL
++#define RLC_GPU_IOV_ACTIVE_FCN_ID__RESERVED_MASK 0x7FFFFFF0L
++#define RLC_GPU_IOV_ACTIVE_FCN_ID__PF_VF_MASK 0x80000000L
++//RLC_GPU_IOV_SCH_3
++#define RLC_GPU_IOV_SCH_3__Time_Quanta_Def__SHIFT 0x0
++#define RLC_GPU_IOV_SCH_3__Time_Quanta_Def_MASK 0xFFFFFFFFL
++//RLC_GPU_IOV_SCH_1
++#define RLC_GPU_IOV_SCH_1__DATA__SHIFT 0x0
++#define RLC_GPU_IOV_SCH_1__DATA_MASK 0xFFFFFFFFL
++//RLC_GPU_IOV_SCH_2
++#define RLC_GPU_IOV_SCH_2__DATA__SHIFT 0x0
++#define RLC_GPU_IOV_SCH_2__DATA_MASK 0xFFFFFFFFL
++//RLC_GPU_IOV_UCODE_ADDR
++#define RLC_GPU_IOV_UCODE_ADDR__UCODE_ADDR__SHIFT 0x0
++#define RLC_GPU_IOV_UCODE_ADDR__RESERVED__SHIFT 0xc
++#define RLC_GPU_IOV_UCODE_ADDR__UCODE_ADDR_MASK 0x00000FFFL
++#define RLC_GPU_IOV_UCODE_ADDR__RESERVED_MASK 0xFFFFF000L
++//RLC_GPU_IOV_UCODE_DATA
++#define RLC_GPU_IOV_UCODE_DATA__UCODE_DATA__SHIFT 0x0
++#define RLC_GPU_IOV_UCODE_DATA__UCODE_DATA_MASK 0xFFFFFFFFL
++//RLC_GPU_IOV_SCRATCH_ADDR
++#define RLC_GPU_IOV_SCRATCH_ADDR__ADDR__SHIFT 0x0
++#define RLC_GPU_IOV_SCRATCH_ADDR__RESERVED__SHIFT 0x9
++#define RLC_GPU_IOV_SCRATCH_ADDR__ADDR_MASK 0x000001FFL
++#define RLC_GPU_IOV_SCRATCH_ADDR__RESERVED_MASK 0xFFFFFE00L
++//RLC_GPU_IOV_SCRATCH_DATA
++#define RLC_GPU_IOV_SCRATCH_DATA__DATA__SHIFT 0x0
++#define RLC_GPU_IOV_SCRATCH_DATA__DATA_MASK 0xFFFFFFFFL
++//RLC_GPU_IOV_F32_CNTL
++#define RLC_GPU_IOV_F32_CNTL__ENABLE__SHIFT 0x0
++#define RLC_GPU_IOV_F32_CNTL__RESERVED__SHIFT 0x1
++#define RLC_GPU_IOV_F32_CNTL__ENABLE_MASK 0x00000001L
++#define RLC_GPU_IOV_F32_CNTL__RESERVED_MASK 0xFFFFFFFEL
++//RLC_GPU_IOV_F32_RESET
++#define RLC_GPU_IOV_F32_RESET__RESET__SHIFT 0x0
++#define RLC_GPU_IOV_F32_RESET__RESERVED__SHIFT 0x1
++#define RLC_GPU_IOV_F32_RESET__RESET_MASK 0x00000001L
++#define RLC_GPU_IOV_F32_RESET__RESERVED_MASK 0xFFFFFFFEL
++//RLC_GPU_IOV_SDMA0_STATUS
++#define RLC_GPU_IOV_SDMA0_STATUS__PREEMPTED__SHIFT 0x0
++#define RLC_GPU_IOV_SDMA0_STATUS__RESERVED__SHIFT 0x1
++#define RLC_GPU_IOV_SDMA0_STATUS__SAVED__SHIFT 0x8
++#define RLC_GPU_IOV_SDMA0_STATUS__RESERVED1__SHIFT 0x9
++#define RLC_GPU_IOV_SDMA0_STATUS__RESTORED__SHIFT 0xc
++#define RLC_GPU_IOV_SDMA0_STATUS__RESERVED2__SHIFT 0xd
++#define RLC_GPU_IOV_SDMA0_STATUS__PREEMPTED_MASK 0x00000001L
++#define RLC_GPU_IOV_SDMA0_STATUS__RESERVED_MASK 0x000000FEL
++#define RLC_GPU_IOV_SDMA0_STATUS__SAVED_MASK 0x00000100L
++#define RLC_GPU_IOV_SDMA0_STATUS__RESERVED1_MASK 0x00000E00L
++#define RLC_GPU_IOV_SDMA0_STATUS__RESTORED_MASK 0x00001000L
++#define RLC_GPU_IOV_SDMA0_STATUS__RESERVED2_MASK 0xFFFFE000L
++//RLC_GPU_IOV_SDMA1_STATUS
++#define RLC_GPU_IOV_SDMA1_STATUS__PREEMPTED__SHIFT 0x0
++#define RLC_GPU_IOV_SDMA1_STATUS__RESERVED__SHIFT 0x1
++#define RLC_GPU_IOV_SDMA1_STATUS__SAVED__SHIFT 0x8
++#define RLC_GPU_IOV_SDMA1_STATUS__RESERVED1__SHIFT 0x9
++#define RLC_GPU_IOV_SDMA1_STATUS__RESTORED__SHIFT 0xc
++#define RLC_GPU_IOV_SDMA1_STATUS__RESERVED2__SHIFT 0xd
++#define RLC_GPU_IOV_SDMA1_STATUS__PREEMPTED_MASK 0x00000001L
++#define RLC_GPU_IOV_SDMA1_STATUS__RESERVED_MASK 0x000000FEL
++#define RLC_GPU_IOV_SDMA1_STATUS__SAVED_MASK 0x00000100L
++#define RLC_GPU_IOV_SDMA1_STATUS__RESERVED1_MASK 0x00000E00L
++#define RLC_GPU_IOV_SDMA1_STATUS__RESTORED_MASK 0x00001000L
++#define RLC_GPU_IOV_SDMA1_STATUS__RESERVED2_MASK 0xFFFFE000L
++//RLC_GPU_IOV_SMU_RESPONSE
++#define RLC_GPU_IOV_SMU_RESPONSE__RESP__SHIFT 0x0
++#define RLC_GPU_IOV_SMU_RESPONSE__RESP_MASK 0xFFFFFFFFL
++//RLC_GPU_IOV_VIRT_RESET_REQ
++#define RLC_GPU_IOV_VIRT_RESET_REQ__VF_FLR__SHIFT 0x0
++#define RLC_GPU_IOV_VIRT_RESET_REQ__RESERVED__SHIFT 0x10
++#define RLC_GPU_IOV_VIRT_RESET_REQ__SOFT_PF_FLR__SHIFT 0x1f
++#define RLC_GPU_IOV_VIRT_RESET_REQ__VF_FLR_MASK 0x0000FFFFL
++#define RLC_GPU_IOV_VIRT_RESET_REQ__RESERVED_MASK 0x7FFF0000L
++#define RLC_GPU_IOV_VIRT_RESET_REQ__SOFT_PF_FLR_MASK 0x80000000L
++//RLC_GPU_IOV_RLC_RESPONSE
++#define RLC_GPU_IOV_RLC_RESPONSE__RESP__SHIFT 0x0
++#define RLC_GPU_IOV_RLC_RESPONSE__RESP_MASK 0xFFFFFFFFL
++//RLC_GPU_IOV_INT_DISABLE
++#define RLC_GPU_IOV_INT_DISABLE__DISABLE__SHIFT 0x0
++#define RLC_GPU_IOV_INT_DISABLE__DISABLE_MASK 0xFFFFFFFFL
++//RLC_GPU_IOV_INT_FORCE
++#define RLC_GPU_IOV_INT_FORCE__FORCE__SHIFT 0x0
++#define RLC_GPU_IOV_INT_FORCE__FORCE_MASK 0xFFFFFFFFL
++//RLC_GPU_IOV_SDMA0_BUSY_STATUS
++#define RLC_GPU_IOV_SDMA0_BUSY_STATUS__VM_BUSY_STATUS__SHIFT 0x0
++#define RLC_GPU_IOV_SDMA0_BUSY_STATUS__VM_BUSY_STATUS_MASK 0xFFFFFFFFL
++//RLC_GPU_IOV_SDMA1_BUSY_STATUS
++#define RLC_GPU_IOV_SDMA1_BUSY_STATUS__VM_BUSY_STATUS__SHIFT 0x0
++#define RLC_GPU_IOV_SDMA1_BUSY_STATUS__VM_BUSY_STATUS_MASK 0xFFFFFFFFL
++
++
++// addressBlock: gccacind
++//GC_CAC_CNTL
++#define GC_CAC_CNTL__CAC_ENABLE__SHIFT 0x0
++#define GC_CAC_CNTL__CAC_THRESHOLD__SHIFT 0x1
++#define GC_CAC_CNTL__CAC_BLOCK_ID__SHIFT 0x11
++#define GC_CAC_CNTL__CAC_SIGNAL_ID__SHIFT 0x17
++#define GC_CAC_CNTL__UNUSED_0__SHIFT 0x1f
++#define GC_CAC_CNTL__CAC_ENABLE_MASK 0x00000001L
++#define GC_CAC_CNTL__CAC_THRESHOLD_MASK 0x0001FFFEL
++#define GC_CAC_CNTL__CAC_BLOCK_ID_MASK 0x007E0000L
++#define GC_CAC_CNTL__CAC_SIGNAL_ID_MASK 0x7F800000L
++#define GC_CAC_CNTL__UNUSED_0_MASK 0x80000000L
++//GC_CAC_OVR_SEL
++#define GC_CAC_OVR_SEL__CAC_OVR_SEL__SHIFT 0x0
++#define GC_CAC_OVR_SEL__CAC_OVR_SEL_MASK 0xFFFFFFFFL
++//GC_CAC_OVR_VAL
++#define GC_CAC_OVR_VAL__CAC_OVR_VAL__SHIFT 0x0
++#define GC_CAC_OVR_VAL__CAC_OVR_VAL_MASK 0xFFFFFFFFL
++//GC_CAC_WEIGHT_BCI_0
++#define GC_CAC_WEIGHT_BCI_0__WEIGHT_BCI_SIG0__SHIFT 0x0
++#define GC_CAC_WEIGHT_BCI_0__WEIGHT_BCI_SIG1__SHIFT 0x10
++#define GC_CAC_WEIGHT_BCI_0__WEIGHT_BCI_SIG0_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_BCI_0__WEIGHT_BCI_SIG1_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_CB_0
++#define GC_CAC_WEIGHT_CB_0__WEIGHT_CB_SIG0__SHIFT 0x0
++#define GC_CAC_WEIGHT_CB_0__WEIGHT_CB_SIG1__SHIFT 0x10
++#define GC_CAC_WEIGHT_CB_0__WEIGHT_CB_SIG0_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_CB_0__WEIGHT_CB_SIG1_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_CB_1
++#define GC_CAC_WEIGHT_CB_1__WEIGHT_CB_SIG2__SHIFT 0x0
++#define GC_CAC_WEIGHT_CB_1__WEIGHT_CB_SIG3__SHIFT 0x10
++#define GC_CAC_WEIGHT_CB_1__WEIGHT_CB_SIG2_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_CB_1__WEIGHT_CB_SIG3_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_CP_0
++#define GC_CAC_WEIGHT_CP_0__WEIGHT_CP_SIG0__SHIFT 0x0
++#define GC_CAC_WEIGHT_CP_0__WEIGHT_CP_SIG1__SHIFT 0x10
++#define GC_CAC_WEIGHT_CP_0__WEIGHT_CP_SIG0_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_CP_0__WEIGHT_CP_SIG1_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_CP_1
++#define GC_CAC_WEIGHT_CP_1__WEIGHT_CP_SIG2__SHIFT 0x0
++#define GC_CAC_WEIGHT_CP_1__UNUSED_0__SHIFT 0x10
++#define GC_CAC_WEIGHT_CP_1__WEIGHT_CP_SIG2_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_CP_1__UNUSED_0_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_DB_0
++#define GC_CAC_WEIGHT_DB_0__WEIGHT_DB_SIG0__SHIFT 0x0
++#define GC_CAC_WEIGHT_DB_0__WEIGHT_DB_SIG1__SHIFT 0x10
++#define GC_CAC_WEIGHT_DB_0__WEIGHT_DB_SIG0_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_DB_0__WEIGHT_DB_SIG1_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_DB_1
++#define GC_CAC_WEIGHT_DB_1__WEIGHT_DB_SIG2__SHIFT 0x0
++#define GC_CAC_WEIGHT_DB_1__WEIGHT_DB_SIG3__SHIFT 0x10
++#define GC_CAC_WEIGHT_DB_1__WEIGHT_DB_SIG2_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_DB_1__WEIGHT_DB_SIG3_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_GDS_0
++#define GC_CAC_WEIGHT_GDS_0__WEIGHT_GDS_SIG0__SHIFT 0x0
++#define GC_CAC_WEIGHT_GDS_0__WEIGHT_GDS_SIG1__SHIFT 0x10
++#define GC_CAC_WEIGHT_GDS_0__WEIGHT_GDS_SIG0_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_GDS_0__WEIGHT_GDS_SIG1_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_GDS_1
++#define GC_CAC_WEIGHT_GDS_1__WEIGHT_GDS_SIG2__SHIFT 0x0
++#define GC_CAC_WEIGHT_GDS_1__WEIGHT_GDS_SIG3__SHIFT 0x10
++#define GC_CAC_WEIGHT_GDS_1__WEIGHT_GDS_SIG2_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_GDS_1__WEIGHT_GDS_SIG3_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_IA_0
++#define GC_CAC_WEIGHT_IA_0__WEIGHT_IA_SIG0__SHIFT 0x0
++#define GC_CAC_WEIGHT_IA_0__UNUSED_0__SHIFT 0x10
++#define GC_CAC_WEIGHT_IA_0__WEIGHT_IA_SIG0_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_IA_0__UNUSED_0_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_LDS_0
++#define GC_CAC_WEIGHT_LDS_0__WEIGHT_LDS_SIG0__SHIFT 0x0
++#define GC_CAC_WEIGHT_LDS_0__WEIGHT_LDS_SIG1__SHIFT 0x10
++#define GC_CAC_WEIGHT_LDS_0__WEIGHT_LDS_SIG0_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_LDS_0__WEIGHT_LDS_SIG1_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_LDS_1
++#define GC_CAC_WEIGHT_LDS_1__WEIGHT_LDS_SIG2__SHIFT 0x0
++#define GC_CAC_WEIGHT_LDS_1__WEIGHT_LDS_SIG3__SHIFT 0x10
++#define GC_CAC_WEIGHT_LDS_1__WEIGHT_LDS_SIG2_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_LDS_1__WEIGHT_LDS_SIG3_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_PA_0
++#define GC_CAC_WEIGHT_PA_0__WEIGHT_PA_SIG0__SHIFT 0x0
++#define GC_CAC_WEIGHT_PA_0__WEIGHT_PA_SIG1__SHIFT 0x10
++#define GC_CAC_WEIGHT_PA_0__WEIGHT_PA_SIG0_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_PA_0__WEIGHT_PA_SIG1_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_PC_0
++#define GC_CAC_WEIGHT_PC_0__WEIGHT_PC_SIG0__SHIFT 0x0
++#define GC_CAC_WEIGHT_PC_0__UNUSED_0__SHIFT 0x10
++#define GC_CAC_WEIGHT_PC_0__WEIGHT_PC_SIG0_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_PC_0__UNUSED_0_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_SC_0
++#define GC_CAC_WEIGHT_SC_0__WEIGHT_SC_SIG0__SHIFT 0x0
++#define GC_CAC_WEIGHT_SC_0__UNUSED_0__SHIFT 0x10
++#define GC_CAC_WEIGHT_SC_0__WEIGHT_SC_SIG0_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_SC_0__UNUSED_0_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_SPI_0
++#define GC_CAC_WEIGHT_SPI_0__WEIGHT_SPI_SIG0__SHIFT 0x0
++#define GC_CAC_WEIGHT_SPI_0__WEIGHT_SPI_SIG1__SHIFT 0x10
++#define GC_CAC_WEIGHT_SPI_0__WEIGHT_SPI_SIG0_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_SPI_0__WEIGHT_SPI_SIG1_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_SPI_1
++#define GC_CAC_WEIGHT_SPI_1__WEIGHT_SPI_SIG2__SHIFT 0x0
++#define GC_CAC_WEIGHT_SPI_1__WEIGHT_SPI_SIG3__SHIFT 0x10
++#define GC_CAC_WEIGHT_SPI_1__WEIGHT_SPI_SIG2_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_SPI_1__WEIGHT_SPI_SIG3_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_SPI_2
++#define GC_CAC_WEIGHT_SPI_2__WEIGHT_SPI_SIG4__SHIFT 0x0
++#define GC_CAC_WEIGHT_SPI_2__WEIGHT_SPI_SIG5__SHIFT 0x10
++#define GC_CAC_WEIGHT_SPI_2__WEIGHT_SPI_SIG4_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_SPI_2__WEIGHT_SPI_SIG5_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_SQ_0
++#define GC_CAC_WEIGHT_SQ_0__WEIGHT_SQ_SIG0__SHIFT 0x0
++#define GC_CAC_WEIGHT_SQ_0__WEIGHT_SQ_SIG1__SHIFT 0x10
++#define GC_CAC_WEIGHT_SQ_0__WEIGHT_SQ_SIG0_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_SQ_0__WEIGHT_SQ_SIG1_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_SQ_1
++#define GC_CAC_WEIGHT_SQ_1__WEIGHT_SQ_SIG2__SHIFT 0x0
++#define GC_CAC_WEIGHT_SQ_1__WEIGHT_SQ_SIG3__SHIFT 0x10
++#define GC_CAC_WEIGHT_SQ_1__WEIGHT_SQ_SIG2_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_SQ_1__WEIGHT_SQ_SIG3_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_SQ_2
++#define GC_CAC_WEIGHT_SQ_2__WEIGHT_SQ_SIG4__SHIFT 0x0
++#define GC_CAC_WEIGHT_SQ_2__WEIGHT_SQ_SIG5__SHIFT 0x10
++#define GC_CAC_WEIGHT_SQ_2__WEIGHT_SQ_SIG4_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_SQ_2__WEIGHT_SQ_SIG5_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_SQ_3
++#define GC_CAC_WEIGHT_SQ_3__WEIGHT_SQ_SIG6__SHIFT 0x0
++#define GC_CAC_WEIGHT_SQ_3__WEIGHT_SQ_SIG7__SHIFT 0x10
++#define GC_CAC_WEIGHT_SQ_3__WEIGHT_SQ_SIG6_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_SQ_3__WEIGHT_SQ_SIG7_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_SQ_4
++#define GC_CAC_WEIGHT_SQ_4__WEIGHT_SQ_SIG8__SHIFT 0x0
++#define GC_CAC_WEIGHT_SQ_4__UNUSED_0__SHIFT 0x10
++#define GC_CAC_WEIGHT_SQ_4__WEIGHT_SQ_SIG8_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_SQ_4__UNUSED_0_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_SX_0
++#define GC_CAC_WEIGHT_SX_0__WEIGHT_SX_SIG0__SHIFT 0x0
++#define GC_CAC_WEIGHT_SX_0__UNUSED_0__SHIFT 0x10
++#define GC_CAC_WEIGHT_SX_0__WEIGHT_SX_SIG0_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_SX_0__UNUSED_0_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_SXRB_0
++#define GC_CAC_WEIGHT_SXRB_0__WEIGHT_SXRB_SIG0__SHIFT 0x0
++#define GC_CAC_WEIGHT_SXRB_0__WEIGHT_SXRB_SIG1__SHIFT 0x10
++#define GC_CAC_WEIGHT_SXRB_0__WEIGHT_SXRB_SIG0_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_SXRB_0__WEIGHT_SXRB_SIG1_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_TA_0
++#define GC_CAC_WEIGHT_TA_0__WEIGHT_TA_SIG0__SHIFT 0x0
++#define GC_CAC_WEIGHT_TA_0__UNUSED_0__SHIFT 0x10
++#define GC_CAC_WEIGHT_TA_0__WEIGHT_TA_SIG0_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_TA_0__UNUSED_0_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_TCC_0
++#define GC_CAC_WEIGHT_TCC_0__WEIGHT_TCC_SIG0__SHIFT 0x0
++#define GC_CAC_WEIGHT_TCC_0__WEIGHT_TCC_SIG1__SHIFT 0x10
++#define GC_CAC_WEIGHT_TCC_0__WEIGHT_TCC_SIG0_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_TCC_0__WEIGHT_TCC_SIG1_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_TCC_1
++#define GC_CAC_WEIGHT_TCC_1__WEIGHT_TCC_SIG2__SHIFT 0x0
++#define GC_CAC_WEIGHT_TCC_1__WEIGHT_TCC_SIG3__SHIFT 0x10
++#define GC_CAC_WEIGHT_TCC_1__WEIGHT_TCC_SIG2_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_TCC_1__WEIGHT_TCC_SIG3_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_TCC_2
++#define GC_CAC_WEIGHT_TCC_2__WEIGHT_TCC_SIG4__SHIFT 0x0
++#define GC_CAC_WEIGHT_TCC_2__UNUSED_0__SHIFT 0x10
++#define GC_CAC_WEIGHT_TCC_2__WEIGHT_TCC_SIG4_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_TCC_2__UNUSED_0_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_TCP_0
++#define GC_CAC_WEIGHT_TCP_0__WEIGHT_TCP_SIG0__SHIFT 0x0
++#define GC_CAC_WEIGHT_TCP_0__WEIGHT_TCP_SIG1__SHIFT 0x10
++#define GC_CAC_WEIGHT_TCP_0__WEIGHT_TCP_SIG0_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_TCP_0__WEIGHT_TCP_SIG1_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_TCP_1
++#define GC_CAC_WEIGHT_TCP_1__WEIGHT_TCP_SIG2__SHIFT 0x0
++#define GC_CAC_WEIGHT_TCP_1__WEIGHT_TCP_SIG3__SHIFT 0x10
++#define GC_CAC_WEIGHT_TCP_1__WEIGHT_TCP_SIG2_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_TCP_1__WEIGHT_TCP_SIG3_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_TCP_2
++#define GC_CAC_WEIGHT_TCP_2__WEIGHT_TCP_SIG4__SHIFT 0x0
++#define GC_CAC_WEIGHT_TCP_2__UNUSED_0__SHIFT 0x10
++#define GC_CAC_WEIGHT_TCP_2__WEIGHT_TCP_SIG4_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_TCP_2__UNUSED_0_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_TD_0
++#define GC_CAC_WEIGHT_TD_0__WEIGHT_TD_SIG0__SHIFT 0x0
++#define GC_CAC_WEIGHT_TD_0__WEIGHT_TD_SIG1__SHIFT 0x10
++#define GC_CAC_WEIGHT_TD_0__WEIGHT_TD_SIG0_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_TD_0__WEIGHT_TD_SIG1_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_TD_1
++#define GC_CAC_WEIGHT_TD_1__WEIGHT_TD_SIG2__SHIFT 0x0
++#define GC_CAC_WEIGHT_TD_1__WEIGHT_TD_SIG3__SHIFT 0x10
++#define GC_CAC_WEIGHT_TD_1__WEIGHT_TD_SIG2_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_TD_1__WEIGHT_TD_SIG3_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_TD_2
++#define GC_CAC_WEIGHT_TD_2__WEIGHT_TD_SIG4__SHIFT 0x0
++#define GC_CAC_WEIGHT_TD_2__WEIGHT_TD_SIG5__SHIFT 0x10
++#define GC_CAC_WEIGHT_TD_2__WEIGHT_TD_SIG4_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_TD_2__WEIGHT_TD_SIG5_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_VGT_0
++#define GC_CAC_WEIGHT_VGT_0__WEIGHT_VGT_SIG0__SHIFT 0x0
++#define GC_CAC_WEIGHT_VGT_0__WEIGHT_VGT_SIG1__SHIFT 0x10
++#define GC_CAC_WEIGHT_VGT_0__WEIGHT_VGT_SIG0_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_VGT_0__WEIGHT_VGT_SIG1_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_VGT_1
++#define GC_CAC_WEIGHT_VGT_1__WEIGHT_VGT_SIG2__SHIFT 0x0
++#define GC_CAC_WEIGHT_VGT_1__UNUSED_0__SHIFT 0x10
++#define GC_CAC_WEIGHT_VGT_1__WEIGHT_VGT_SIG2_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_VGT_1__UNUSED_0_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_WD_0
++#define GC_CAC_WEIGHT_WD_0__WEIGHT_WD_SIG0__SHIFT 0x0
++#define GC_CAC_WEIGHT_WD_0__UNUSED_0__SHIFT 0x10
++#define GC_CAC_WEIGHT_WD_0__WEIGHT_WD_SIG0_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_WD_0__UNUSED_0_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_CU_0
++#define GC_CAC_WEIGHT_CU_0__WEIGHT_CU_SIG0__SHIFT 0x0
++#define GC_CAC_WEIGHT_CU_0__WEIGHT_CU_SIG1__SHIFT 0x10
++#define GC_CAC_WEIGHT_CU_0__WEIGHT_CU_SIG0_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_CU_0__WEIGHT_CU_SIG1_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_CU_1
++#define GC_CAC_WEIGHT_CU_1__WEIGHT_CU_SIG2__SHIFT 0x0
++#define GC_CAC_WEIGHT_CU_1__WEIGHT_CU_SIG3__SHIFT 0x10
++#define GC_CAC_WEIGHT_CU_1__WEIGHT_CU_SIG2_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_CU_1__WEIGHT_CU_SIG3_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_CU_2
++#define GC_CAC_WEIGHT_CU_2__WEIGHT_CU_SIG4__SHIFT 0x0
++#define GC_CAC_WEIGHT_CU_2__WEIGHT_CU_SIG5__SHIFT 0x10
++#define GC_CAC_WEIGHT_CU_2__WEIGHT_CU_SIG4_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_CU_2__WEIGHT_CU_SIG5_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_CU_3
++#define GC_CAC_WEIGHT_CU_3__WEIGHT_CU_SIG6__SHIFT 0x0
++#define GC_CAC_WEIGHT_CU_3__WEIGHT_CU_SIG7__SHIFT 0x10
++#define GC_CAC_WEIGHT_CU_3__WEIGHT_CU_SIG6_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_CU_3__WEIGHT_CU_SIG7_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_CU_4
++#define GC_CAC_WEIGHT_CU_4__WEIGHT_CU_SIG8__SHIFT 0x0
++#define GC_CAC_WEIGHT_CU_4__WEIGHT_CU_SIG9__SHIFT 0x10
++#define GC_CAC_WEIGHT_CU_4__WEIGHT_CU_SIG8_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_CU_4__WEIGHT_CU_SIG9_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_CU_5
++#define GC_CAC_WEIGHT_CU_5__WEIGHT_CU_SIG10__SHIFT 0x0
++#define GC_CAC_WEIGHT_CU_5__WEIGHT_CU_SIG11__SHIFT 0x10
++#define GC_CAC_WEIGHT_CU_5__WEIGHT_CU_SIG10_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_CU_5__WEIGHT_CU_SIG11_MASK 0xFFFF0000L
++//GC_CAC_ACC_BCI0
++#define GC_CAC_ACC_BCI0__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_BCI0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_CB0
++#define GC_CAC_ACC_CB0__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_CB0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_CB1
++#define GC_CAC_ACC_CB1__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_CB1__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_CB2
++#define GC_CAC_ACC_CB2__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_CB2__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_CB3
++#define GC_CAC_ACC_CB3__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_CB3__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_CP0
++#define GC_CAC_ACC_CP0__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_CP0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_CP1
++#define GC_CAC_ACC_CP1__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_CP1__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_CP2
++#define GC_CAC_ACC_CP2__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_CP2__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_DB0
++#define GC_CAC_ACC_DB0__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_DB0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_DB1
++#define GC_CAC_ACC_DB1__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_DB1__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_DB2
++#define GC_CAC_ACC_DB2__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_DB2__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_DB3
++#define GC_CAC_ACC_DB3__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_DB3__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_GDS0
++#define GC_CAC_ACC_GDS0__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_GDS0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_GDS1
++#define GC_CAC_ACC_GDS1__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_GDS1__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_GDS2
++#define GC_CAC_ACC_GDS2__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_GDS2__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_GDS3
++#define GC_CAC_ACC_GDS3__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_GDS3__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_IA0
++#define GC_CAC_ACC_IA0__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_IA0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_LDS0
++#define GC_CAC_ACC_LDS0__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_LDS0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_LDS1
++#define GC_CAC_ACC_LDS1__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_LDS1__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_LDS2
++#define GC_CAC_ACC_LDS2__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_LDS2__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_LDS3
++#define GC_CAC_ACC_LDS3__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_LDS3__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_PA0
++#define GC_CAC_ACC_PA0__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_PA0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_PA1
++#define GC_CAC_ACC_PA1__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_PA1__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_PC0
++#define GC_CAC_ACC_PC0__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_PC0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_SC0
++#define GC_CAC_ACC_SC0__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_SC0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_SPI0
++#define GC_CAC_ACC_SPI0__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_SPI0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_SPI1
++#define GC_CAC_ACC_SPI1__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_SPI1__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_SPI2
++#define GC_CAC_ACC_SPI2__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_SPI2__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_SPI3
++#define GC_CAC_ACC_SPI3__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_SPI3__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_SPI4
++#define GC_CAC_ACC_SPI4__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_SPI4__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_SPI5
++#define GC_CAC_ACC_SPI5__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_SPI5__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_WEIGHT_PG_0
++#define GC_CAC_WEIGHT_PG_0__WEIGHT_PG_SIG0__SHIFT 0x0
++#define GC_CAC_WEIGHT_PG_0__unused__SHIFT 0x10
++#define GC_CAC_WEIGHT_PG_0__WEIGHT_PG_SIG0_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_PG_0__unused_MASK 0xFFFF0000L
++//GC_CAC_ACC_PG0
++#define GC_CAC_ACC_PG0__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_PG0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_OVRD_PG
++#define GC_CAC_OVRD_PG__OVRRD_SELECT__SHIFT 0x0
++#define GC_CAC_OVRD_PG__OVRRD_VALUE__SHIFT 0x10
++#define GC_CAC_OVRD_PG__OVRRD_SELECT_MASK 0x0000FFFFL
++#define GC_CAC_OVRD_PG__OVRRD_VALUE_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_UTCL2_ATCL2_0
++#define GC_CAC_WEIGHT_UTCL2_ATCL2_0__WEIGHT_UTCL2_ATCL2_SIG0__SHIFT 0x0
++#define GC_CAC_WEIGHT_UTCL2_ATCL2_0__WEIGHT_UTCL2_ATCL2_SIG1__SHIFT 0x10
++#define GC_CAC_WEIGHT_UTCL2_ATCL2_0__WEIGHT_UTCL2_ATCL2_SIG0_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_UTCL2_ATCL2_0__WEIGHT_UTCL2_ATCL2_SIG1_MASK 0xFFFF0000L
++//GC_CAC_ACC_EA0
++#define GC_CAC_ACC_EA0__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_EA0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_EA1
++#define GC_CAC_ACC_EA1__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_EA1__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_EA2
++#define GC_CAC_ACC_EA2__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_EA2__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_EA3
++#define GC_CAC_ACC_EA3__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_EA3__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_UTCL2_ATCL20
++#define GC_CAC_ACC_UTCL2_ATCL20__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_UTCL2_ATCL20__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_OVRD_EA
++#define GC_CAC_OVRD_EA__OVRRD_SELECT__SHIFT 0x0
++#define GC_CAC_OVRD_EA__OVRRD_VALUE__SHIFT 0x6
++#define GC_CAC_OVRD_EA__OVRRD_SELECT_MASK 0x0000003FL
++#define GC_CAC_OVRD_EA__OVRRD_VALUE_MASK 0x00000FC0L
++//GC_CAC_OVRD_UTCL2_ATCL2
++#define GC_CAC_OVRD_UTCL2_ATCL2__OVRRD_SELECT__SHIFT 0x0
++#define GC_CAC_OVRD_UTCL2_ATCL2__OVRRD_VALUE__SHIFT 0x5
++#define GC_CAC_OVRD_UTCL2_ATCL2__OVRRD_SELECT_MASK 0x0000001FL
++#define GC_CAC_OVRD_UTCL2_ATCL2__OVRRD_VALUE_MASK 0x000003E0L
++//GC_CAC_WEIGHT_EA_0
++#define GC_CAC_WEIGHT_EA_0__WEIGHT_EA_SIG0__SHIFT 0x0
++#define GC_CAC_WEIGHT_EA_0__WEIGHT_EA_SIG1__SHIFT 0x10
++#define GC_CAC_WEIGHT_EA_0__WEIGHT_EA_SIG0_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_EA_0__WEIGHT_EA_SIG1_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_EA_1
++#define GC_CAC_WEIGHT_EA_1__WEIGHT_EA_SIG2__SHIFT 0x0
++#define GC_CAC_WEIGHT_EA_1__WEIGHT_EA_SIG3__SHIFT 0x10
++#define GC_CAC_WEIGHT_EA_1__WEIGHT_EA_SIG2_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_EA_1__WEIGHT_EA_SIG3_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_RMI_0
++#define GC_CAC_WEIGHT_RMI_0__WEIGHT_RMI_SIG0__SHIFT 0x0
++#define GC_CAC_WEIGHT_RMI_0__UNUSED__SHIFT 0x10
++#define GC_CAC_WEIGHT_RMI_0__WEIGHT_RMI_SIG0_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_RMI_0__UNUSED_MASK 0xFFFF0000L
++//GC_CAC_ACC_RMI0
++#define GC_CAC_ACC_RMI0__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_RMI0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_OVRD_RMI
++#define GC_CAC_OVRD_RMI__OVRRD_SELECT__SHIFT 0x0
++#define GC_CAC_OVRD_RMI__OVRRD_VALUE__SHIFT 0x1
++#define GC_CAC_OVRD_RMI__OVRRD_SELECT_MASK 0x00000001L
++#define GC_CAC_OVRD_RMI__OVRRD_VALUE_MASK 0x00000002L
++//GC_CAC_WEIGHT_UTCL2_ATCL2_1
++#define GC_CAC_WEIGHT_UTCL2_ATCL2_1__WEIGHT_UTCL2_ATCL2_SIG2__SHIFT 0x0
++#define GC_CAC_WEIGHT_UTCL2_ATCL2_1__WEIGHT_UTCL2_ATCL2_SIG3__SHIFT 0x10
++#define GC_CAC_WEIGHT_UTCL2_ATCL2_1__WEIGHT_UTCL2_ATCL2_SIG2_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_UTCL2_ATCL2_1__WEIGHT_UTCL2_ATCL2_SIG3_MASK 0xFFFF0000L
++//GC_CAC_ACC_UTCL2_ATCL21
++#define GC_CAC_ACC_UTCL2_ATCL21__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_UTCL2_ATCL21__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_UTCL2_ATCL22
++#define GC_CAC_ACC_UTCL2_ATCL22__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_UTCL2_ATCL22__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_UTCL2_ATCL23
++#define GC_CAC_ACC_UTCL2_ATCL23__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_UTCL2_ATCL23__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_EA4
++#define GC_CAC_ACC_EA4__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_EA4__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_EA5
++#define GC_CAC_ACC_EA5__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_EA5__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_WEIGHT_EA_2
++#define GC_CAC_WEIGHT_EA_2__WEIGHT_EA_SIG4__SHIFT 0x0
++#define GC_CAC_WEIGHT_EA_2__WEIGHT_EA_SIG5__SHIFT 0x10
++#define GC_CAC_WEIGHT_EA_2__WEIGHT_EA_SIG4_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_EA_2__WEIGHT_EA_SIG5_MASK 0xFFFF0000L
++//GC_CAC_ACC_SQ0_LOWER
++#define GC_CAC_ACC_SQ0_LOWER__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_SQ0_LOWER__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_SQ0_UPPER
++#define GC_CAC_ACC_SQ0_UPPER__ACCUMULATOR_39_32__SHIFT 0x0
++#define GC_CAC_ACC_SQ0_UPPER__UNUSED_0__SHIFT 0x8
++#define GC_CAC_ACC_SQ0_UPPER__ACCUMULATOR_39_32_MASK 0x000000FFL
++#define GC_CAC_ACC_SQ0_UPPER__UNUSED_0_MASK 0xFFFFFF00L
++//GC_CAC_ACC_SQ1_LOWER
++#define GC_CAC_ACC_SQ1_LOWER__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_SQ1_LOWER__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_SQ1_UPPER
++#define GC_CAC_ACC_SQ1_UPPER__ACCUMULATOR_39_32__SHIFT 0x0
++#define GC_CAC_ACC_SQ1_UPPER__UNUSED_0__SHIFT 0x8
++#define GC_CAC_ACC_SQ1_UPPER__ACCUMULATOR_39_32_MASK 0x000000FFL
++#define GC_CAC_ACC_SQ1_UPPER__UNUSED_0_MASK 0xFFFFFF00L
++//GC_CAC_ACC_SQ2_LOWER
++#define GC_CAC_ACC_SQ2_LOWER__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_SQ2_LOWER__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_SQ2_UPPER
++#define GC_CAC_ACC_SQ2_UPPER__ACCUMULATOR_39_32__SHIFT 0x0
++#define GC_CAC_ACC_SQ2_UPPER__UNUSED_0__SHIFT 0x8
++#define GC_CAC_ACC_SQ2_UPPER__ACCUMULATOR_39_32_MASK 0x000000FFL
++#define GC_CAC_ACC_SQ2_UPPER__UNUSED_0_MASK 0xFFFFFF00L
++//GC_CAC_ACC_SQ3_LOWER
++#define GC_CAC_ACC_SQ3_LOWER__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_SQ3_LOWER__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_SQ3_UPPER
++#define GC_CAC_ACC_SQ3_UPPER__ACCUMULATOR_39_32__SHIFT 0x0
++#define GC_CAC_ACC_SQ3_UPPER__UNUSED_0__SHIFT 0x8
++#define GC_CAC_ACC_SQ3_UPPER__ACCUMULATOR_39_32_MASK 0x000000FFL
++#define GC_CAC_ACC_SQ3_UPPER__UNUSED_0_MASK 0xFFFFFF00L
++//GC_CAC_ACC_SQ4_LOWER
++#define GC_CAC_ACC_SQ4_LOWER__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_SQ4_LOWER__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_SQ4_UPPER
++#define GC_CAC_ACC_SQ4_UPPER__ACCUMULATOR_39_32__SHIFT 0x0
++#define GC_CAC_ACC_SQ4_UPPER__UNUSED_0__SHIFT 0x8
++#define GC_CAC_ACC_SQ4_UPPER__ACCUMULATOR_39_32_MASK 0x000000FFL
++#define GC_CAC_ACC_SQ4_UPPER__UNUSED_0_MASK 0xFFFFFF00L
++//GC_CAC_ACC_SQ5_LOWER
++#define GC_CAC_ACC_SQ5_LOWER__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_SQ5_LOWER__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_SQ5_UPPER
++#define GC_CAC_ACC_SQ5_UPPER__ACCUMULATOR_39_32__SHIFT 0x0
++#define GC_CAC_ACC_SQ5_UPPER__UNUSED_0__SHIFT 0x8
++#define GC_CAC_ACC_SQ5_UPPER__ACCUMULATOR_39_32_MASK 0x000000FFL
++#define GC_CAC_ACC_SQ5_UPPER__UNUSED_0_MASK 0xFFFFFF00L
++//GC_CAC_ACC_SQ6_LOWER
++#define GC_CAC_ACC_SQ6_LOWER__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_SQ6_LOWER__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_SQ6_UPPER
++#define GC_CAC_ACC_SQ6_UPPER__ACCUMULATOR_39_32__SHIFT 0x0
++#define GC_CAC_ACC_SQ6_UPPER__UNUSED_0__SHIFT 0x8
++#define GC_CAC_ACC_SQ6_UPPER__ACCUMULATOR_39_32_MASK 0x000000FFL
++#define GC_CAC_ACC_SQ6_UPPER__UNUSED_0_MASK 0xFFFFFF00L
++//GC_CAC_ACC_SQ7_LOWER
++#define GC_CAC_ACC_SQ7_LOWER__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_SQ7_LOWER__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_SQ7_UPPER
++#define GC_CAC_ACC_SQ7_UPPER__ACCUMULATOR_39_32__SHIFT 0x0
++#define GC_CAC_ACC_SQ7_UPPER__UNUSED_0__SHIFT 0x8
++#define GC_CAC_ACC_SQ7_UPPER__ACCUMULATOR_39_32_MASK 0x000000FFL
++#define GC_CAC_ACC_SQ7_UPPER__UNUSED_0_MASK 0xFFFFFF00L
++//GC_CAC_ACC_SQ8_LOWER
++#define GC_CAC_ACC_SQ8_LOWER__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_SQ8_LOWER__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_SQ8_UPPER
++#define GC_CAC_ACC_SQ8_UPPER__ACCUMULATOR_39_32__SHIFT 0x0
++#define GC_CAC_ACC_SQ8_UPPER__UNUSED_0__SHIFT 0x8
++#define GC_CAC_ACC_SQ8_UPPER__ACCUMULATOR_39_32_MASK 0x000000FFL
++#define GC_CAC_ACC_SQ8_UPPER__UNUSED_0_MASK 0xFFFFFF00L
++//GC_CAC_ACC_SX0
++#define GC_CAC_ACC_SX0__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_SX0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_SXRB0
++#define GC_CAC_ACC_SXRB0__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_SXRB0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_SXRB1
++#define GC_CAC_ACC_SXRB1__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_SXRB1__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_TA0
++#define GC_CAC_ACC_TA0__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_TA0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_TCC0
++#define GC_CAC_ACC_TCC0__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_TCC0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_TCC1
++#define GC_CAC_ACC_TCC1__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_TCC1__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_TCC2
++#define GC_CAC_ACC_TCC2__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_TCC2__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_TCC3
++#define GC_CAC_ACC_TCC3__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_TCC3__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_TCC4
++#define GC_CAC_ACC_TCC4__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_TCC4__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_TCP0
++#define GC_CAC_ACC_TCP0__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_TCP0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_TCP1
++#define GC_CAC_ACC_TCP1__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_TCP1__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_TCP2
++#define GC_CAC_ACC_TCP2__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_TCP2__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_TCP3
++#define GC_CAC_ACC_TCP3__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_TCP3__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_TCP4
++#define GC_CAC_ACC_TCP4__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_TCP4__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_TD0
++#define GC_CAC_ACC_TD0__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_TD0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_TD1
++#define GC_CAC_ACC_TD1__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_TD1__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_TD2
++#define GC_CAC_ACC_TD2__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_TD2__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_TD3
++#define GC_CAC_ACC_TD3__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_TD3__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_TD4
++#define GC_CAC_ACC_TD4__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_TD4__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_TD5
++#define GC_CAC_ACC_TD5__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_TD5__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_VGT0
++#define GC_CAC_ACC_VGT0__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_VGT0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_VGT1
++#define GC_CAC_ACC_VGT1__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_VGT1__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_VGT2
++#define GC_CAC_ACC_VGT2__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_VGT2__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_WD0
++#define GC_CAC_ACC_WD0__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_WD0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_CU0
++#define GC_CAC_ACC_CU0__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_CU0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_CU1
++#define GC_CAC_ACC_CU1__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_CU1__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_CU2
++#define GC_CAC_ACC_CU2__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_CU2__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_CU3
++#define GC_CAC_ACC_CU3__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_CU3__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_CU4
++#define GC_CAC_ACC_CU4__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_CU4__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_CU5
++#define GC_CAC_ACC_CU5__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_CU5__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_CU6
++#define GC_CAC_ACC_CU6__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_CU6__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_CU7
++#define GC_CAC_ACC_CU7__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_CU7__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_CU8
++#define GC_CAC_ACC_CU8__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_CU8__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_CU9
++#define GC_CAC_ACC_CU9__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_CU9__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_CU10
++#define GC_CAC_ACC_CU10__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_CU10__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_OVRD_BCI
++#define GC_CAC_OVRD_BCI__OVRRD_SELECT__SHIFT 0x0
++#define GC_CAC_OVRD_BCI__OVRRD_VALUE__SHIFT 0x2
++#define GC_CAC_OVRD_BCI__OVRRD_SELECT_MASK 0x00000003L
++#define GC_CAC_OVRD_BCI__OVRRD_VALUE_MASK 0x0000000CL
++//GC_CAC_OVRD_CB
++#define GC_CAC_OVRD_CB__OVRRD_SELECT__SHIFT 0x0
++#define GC_CAC_OVRD_CB__OVRRD_VALUE__SHIFT 0x4
++#define GC_CAC_OVRD_CB__OVRRD_SELECT_MASK 0x0000000FL
++#define GC_CAC_OVRD_CB__OVRRD_VALUE_MASK 0x000000F0L
++//GC_CAC_OVRD_CP
++#define GC_CAC_OVRD_CP__OVRRD_SELECT__SHIFT 0x0
++#define GC_CAC_OVRD_CP__OVRRD_VALUE__SHIFT 0x3
++#define GC_CAC_OVRD_CP__OVRRD_SELECT_MASK 0x00000007L
++#define GC_CAC_OVRD_CP__OVRRD_VALUE_MASK 0x00000038L
++//GC_CAC_OVRD_DB
++#define GC_CAC_OVRD_DB__OVRRD_SELECT__SHIFT 0x0
++#define GC_CAC_OVRD_DB__OVRRD_VALUE__SHIFT 0x4
++#define GC_CAC_OVRD_DB__OVRRD_SELECT_MASK 0x0000000FL
++#define GC_CAC_OVRD_DB__OVRRD_VALUE_MASK 0x000000F0L
++//GC_CAC_OVRD_GDS
++#define GC_CAC_OVRD_GDS__OVRRD_SELECT__SHIFT 0x0
++#define GC_CAC_OVRD_GDS__OVRRD_VALUE__SHIFT 0x4
++#define GC_CAC_OVRD_GDS__OVRRD_SELECT_MASK 0x0000000FL
++#define GC_CAC_OVRD_GDS__OVRRD_VALUE_MASK 0x000000F0L
++//GC_CAC_OVRD_IA
++#define GC_CAC_OVRD_IA__OVRRD_SELECT__SHIFT 0x0
++#define GC_CAC_OVRD_IA__OVRRD_VALUE__SHIFT 0x1
++#define GC_CAC_OVRD_IA__OVRRD_SELECT_MASK 0x00000001L
++#define GC_CAC_OVRD_IA__OVRRD_VALUE_MASK 0x00000002L
++//GC_CAC_OVRD_LDS
++#define GC_CAC_OVRD_LDS__OVRRD_SELECT__SHIFT 0x0
++#define GC_CAC_OVRD_LDS__OVRRD_VALUE__SHIFT 0x4
++#define GC_CAC_OVRD_LDS__OVRRD_SELECT_MASK 0x0000000FL
++#define GC_CAC_OVRD_LDS__OVRRD_VALUE_MASK 0x000000F0L
++//GC_CAC_OVRD_PA
++#define GC_CAC_OVRD_PA__OVRRD_SELECT__SHIFT 0x0
++#define GC_CAC_OVRD_PA__OVRRD_VALUE__SHIFT 0x2
++#define GC_CAC_OVRD_PA__OVRRD_SELECT_MASK 0x00000003L
++#define GC_CAC_OVRD_PA__OVRRD_VALUE_MASK 0x0000000CL
++//GC_CAC_OVRD_PC
++#define GC_CAC_OVRD_PC__OVRRD_SELECT__SHIFT 0x0
++#define GC_CAC_OVRD_PC__OVRRD_VALUE__SHIFT 0x1
++#define GC_CAC_OVRD_PC__OVRRD_SELECT_MASK 0x00000001L
++#define GC_CAC_OVRD_PC__OVRRD_VALUE_MASK 0x00000002L
++//GC_CAC_OVRD_SC
++#define GC_CAC_OVRD_SC__OVRRD_SELECT__SHIFT 0x0
++#define GC_CAC_OVRD_SC__OVRRD_VALUE__SHIFT 0x1
++#define GC_CAC_OVRD_SC__OVRRD_SELECT_MASK 0x00000001L
++#define GC_CAC_OVRD_SC__OVRRD_VALUE_MASK 0x00000002L
++//GC_CAC_OVRD_SPI
++#define GC_CAC_OVRD_SPI__OVRRD_SELECT__SHIFT 0x0
++#define GC_CAC_OVRD_SPI__OVRRD_VALUE__SHIFT 0x6
++#define GC_CAC_OVRD_SPI__OVRRD_SELECT_MASK 0x0000003FL
++#define GC_CAC_OVRD_SPI__OVRRD_VALUE_MASK 0x00000FC0L
++//GC_CAC_OVRD_CU
++#define GC_CAC_OVRD_CU__OVRRD_SELECT__SHIFT 0x0
++#define GC_CAC_OVRD_CU__OVRRD_VALUE__SHIFT 0x1
++#define GC_CAC_OVRD_CU__OVRRD_SELECT_MASK 0x00000001L
++#define GC_CAC_OVRD_CU__OVRRD_VALUE_MASK 0x00000002L
++//GC_CAC_OVRD_SQ
++#define GC_CAC_OVRD_SQ__OVRRD_SELECT__SHIFT 0x0
++#define GC_CAC_OVRD_SQ__OVRRD_VALUE__SHIFT 0x9
++#define GC_CAC_OVRD_SQ__OVRRD_SELECT_MASK 0x000001FFL
++#define GC_CAC_OVRD_SQ__OVRRD_VALUE_MASK 0x0003FE00L
++//GC_CAC_OVRD_SX
++#define GC_CAC_OVRD_SX__OVRRD_SELECT__SHIFT 0x0
++#define GC_CAC_OVRD_SX__OVRRD_VALUE__SHIFT 0x1
++#define GC_CAC_OVRD_SX__OVRRD_SELECT_MASK 0x00000001L
++#define GC_CAC_OVRD_SX__OVRRD_VALUE_MASK 0x00000002L
++//GC_CAC_OVRD_SXRB
++#define GC_CAC_OVRD_SXRB__OVRRD_SELECT__SHIFT 0x0
++#define GC_CAC_OVRD_SXRB__OVRRD_VALUE__SHIFT 0x1
++#define GC_CAC_OVRD_SXRB__OVRRD_SELECT_MASK 0x00000001L
++#define GC_CAC_OVRD_SXRB__OVRRD_VALUE_MASK 0x00000002L
++//GC_CAC_OVRD_TA
++#define GC_CAC_OVRD_TA__OVRRD_SELECT__SHIFT 0x0
++#define GC_CAC_OVRD_TA__OVRRD_VALUE__SHIFT 0x1
++#define GC_CAC_OVRD_TA__OVRRD_SELECT_MASK 0x00000001L
++#define GC_CAC_OVRD_TA__OVRRD_VALUE_MASK 0x00000002L
++//GC_CAC_OVRD_TCC
++#define GC_CAC_OVRD_TCC__OVRRD_SELECT__SHIFT 0x0
++#define GC_CAC_OVRD_TCC__OVRRD_VALUE__SHIFT 0x5
++#define GC_CAC_OVRD_TCC__OVRRD_SELECT_MASK 0x0000001FL
++#define GC_CAC_OVRD_TCC__OVRRD_VALUE_MASK 0x000003E0L
++//GC_CAC_OVRD_TCP
++#define GC_CAC_OVRD_TCP__OVRRD_SELECT__SHIFT 0x0
++#define GC_CAC_OVRD_TCP__OVRRD_VALUE__SHIFT 0x5
++#define GC_CAC_OVRD_TCP__OVRRD_SELECT_MASK 0x0000001FL
++#define GC_CAC_OVRD_TCP__OVRRD_VALUE_MASK 0x000003E0L
++//GC_CAC_OVRD_TD
++#define GC_CAC_OVRD_TD__OVRRD_SELECT__SHIFT 0x0
++#define GC_CAC_OVRD_TD__OVRRD_VALUE__SHIFT 0x6
++#define GC_CAC_OVRD_TD__OVRRD_SELECT_MASK 0x0000003FL
++#define GC_CAC_OVRD_TD__OVRRD_VALUE_MASK 0x00000FC0L
++//GC_CAC_OVRD_VGT
++#define GC_CAC_OVRD_VGT__OVRRD_SELECT__SHIFT 0x0
++#define GC_CAC_OVRD_VGT__OVRRD_VALUE__SHIFT 0x3
++#define GC_CAC_OVRD_VGT__OVRRD_SELECT_MASK 0x00000007L
++#define GC_CAC_OVRD_VGT__OVRRD_VALUE_MASK 0x00000038L
++//GC_CAC_OVRD_WD
++#define GC_CAC_OVRD_WD__OVRRD_SELECT__SHIFT 0x0
++#define GC_CAC_OVRD_WD__OVRRD_VALUE__SHIFT 0x1
++#define GC_CAC_OVRD_WD__OVRRD_SELECT_MASK 0x00000001L
++#define GC_CAC_OVRD_WD__OVRRD_VALUE_MASK 0x00000002L
++//GC_CAC_ACC_BCI1
++#define GC_CAC_ACC_BCI1__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_BCI1__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_WEIGHT_UTCL2_ATCL2_2
++#define GC_CAC_WEIGHT_UTCL2_ATCL2_2__WEIGHT_UTCL2_ATCL2_SIG4__SHIFT 0x0
++#define GC_CAC_WEIGHT_UTCL2_ATCL2_2__WEIGHT_UTCL2_ATCL2_SIG5__SHIFT 0x10
++#define GC_CAC_WEIGHT_UTCL2_ATCL2_2__WEIGHT_UTCL2_ATCL2_SIG4_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_UTCL2_ATCL2_2__WEIGHT_UTCL2_ATCL2_SIG5_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_UTCL2_ROUTER_0
++#define GC_CAC_WEIGHT_UTCL2_ROUTER_0__WEIGHT_UTCL2_ROUTER_SIG0__SHIFT 0x0
++#define GC_CAC_WEIGHT_UTCL2_ROUTER_0__WEIGHT_UTCL2_ROUTER_SIG1__SHIFT 0x10
++#define GC_CAC_WEIGHT_UTCL2_ROUTER_0__WEIGHT_UTCL2_ROUTER_SIG0_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_UTCL2_ROUTER_0__WEIGHT_UTCL2_ROUTER_SIG1_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_UTCL2_ROUTER_1
++#define GC_CAC_WEIGHT_UTCL2_ROUTER_1__WEIGHT_UTCL2_ROUTER_SIG2__SHIFT 0x0
++#define GC_CAC_WEIGHT_UTCL2_ROUTER_1__WEIGHT_UTCL2_ROUTER_SIG3__SHIFT 0x10
++#define GC_CAC_WEIGHT_UTCL2_ROUTER_1__WEIGHT_UTCL2_ROUTER_SIG2_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_UTCL2_ROUTER_1__WEIGHT_UTCL2_ROUTER_SIG3_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_UTCL2_ROUTER_2
++#define GC_CAC_WEIGHT_UTCL2_ROUTER_2__WEIGHT_UTCL2_ROUTER_SIG4__SHIFT 0x0
++#define GC_CAC_WEIGHT_UTCL2_ROUTER_2__WEIGHT_UTCL2_ROUTER_SIG5__SHIFT 0x10
++#define GC_CAC_WEIGHT_UTCL2_ROUTER_2__WEIGHT_UTCL2_ROUTER_SIG4_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_UTCL2_ROUTER_2__WEIGHT_UTCL2_ROUTER_SIG5_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_UTCL2_ROUTER_3
++#define GC_CAC_WEIGHT_UTCL2_ROUTER_3__WEIGHT_UTCL2_ROUTER_SIG6__SHIFT 0x0
++#define GC_CAC_WEIGHT_UTCL2_ROUTER_3__WEIGHT_UTCL2_ROUTER_SIG7__SHIFT 0x10
++#define GC_CAC_WEIGHT_UTCL2_ROUTER_3__WEIGHT_UTCL2_ROUTER_SIG6_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_UTCL2_ROUTER_3__WEIGHT_UTCL2_ROUTER_SIG7_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_UTCL2_ROUTER_4
++#define GC_CAC_WEIGHT_UTCL2_ROUTER_4__WEIGHT_UTCL2_ROUTER_SIG8__SHIFT 0x0
++#define GC_CAC_WEIGHT_UTCL2_ROUTER_4__WEIGHT_UTCL2_ROUTER_SIG9__SHIFT 0x10
++#define GC_CAC_WEIGHT_UTCL2_ROUTER_4__WEIGHT_UTCL2_ROUTER_SIG8_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_UTCL2_ROUTER_4__WEIGHT_UTCL2_ROUTER_SIG9_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_UTCL2_VML2_0
++#define GC_CAC_WEIGHT_UTCL2_VML2_0__WEIGHT_UTCL2_VML2_SIG0__SHIFT 0x0
++#define GC_CAC_WEIGHT_UTCL2_VML2_0__WEIGHT_UTCL2_VML2_SIG1__SHIFT 0x10
++#define GC_CAC_WEIGHT_UTCL2_VML2_0__WEIGHT_UTCL2_VML2_SIG0_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_UTCL2_VML2_0__WEIGHT_UTCL2_VML2_SIG1_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_UTCL2_VML2_1
++#define GC_CAC_WEIGHT_UTCL2_VML2_1__WEIGHT_UTCL2_VML2_SIG2__SHIFT 0x0
++#define GC_CAC_WEIGHT_UTCL2_VML2_1__WEIGHT_UTCL2_VML2_SIG3__SHIFT 0x10
++#define GC_CAC_WEIGHT_UTCL2_VML2_1__WEIGHT_UTCL2_VML2_SIG2_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_UTCL2_VML2_1__WEIGHT_UTCL2_VML2_SIG3_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_UTCL2_VML2_2
++#define GC_CAC_WEIGHT_UTCL2_VML2_2__WEIGHT_UTCL2_VML2_SIG4__SHIFT 0x0
++#define GC_CAC_WEIGHT_UTCL2_VML2_2__WEIGHT_UTCL2_VML2_SIG5__SHIFT 0x10
++#define GC_CAC_WEIGHT_UTCL2_VML2_2__WEIGHT_UTCL2_VML2_SIG4_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_UTCL2_VML2_2__WEIGHT_UTCL2_VML2_SIG5_MASK 0xFFFF0000L
++//GC_CAC_ACC_UTCL2_ATCL24
++#define GC_CAC_ACC_UTCL2_ATCL24__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_UTCL2_ATCL24__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_UTCL2_ROUTER0
++#define GC_CAC_ACC_UTCL2_ROUTER0__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_UTCL2_ROUTER0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_UTCL2_ROUTER1
++#define GC_CAC_ACC_UTCL2_ROUTER1__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_UTCL2_ROUTER1__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_UTCL2_ROUTER2
++#define GC_CAC_ACC_UTCL2_ROUTER2__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_UTCL2_ROUTER2__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_UTCL2_ROUTER3
++#define GC_CAC_ACC_UTCL2_ROUTER3__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_UTCL2_ROUTER3__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_UTCL2_ROUTER4
++#define GC_CAC_ACC_UTCL2_ROUTER4__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_UTCL2_ROUTER4__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_UTCL2_ROUTER5
++#define GC_CAC_ACC_UTCL2_ROUTER5__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_UTCL2_ROUTER5__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_UTCL2_ROUTER6
++#define GC_CAC_ACC_UTCL2_ROUTER6__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_UTCL2_ROUTER6__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_UTCL2_ROUTER7
++#define GC_CAC_ACC_UTCL2_ROUTER7__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_UTCL2_ROUTER7__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_UTCL2_ROUTER8
++#define GC_CAC_ACC_UTCL2_ROUTER8__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_UTCL2_ROUTER8__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_UTCL2_ROUTER9
++#define GC_CAC_ACC_UTCL2_ROUTER9__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_UTCL2_ROUTER9__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_UTCL2_VML20
++#define GC_CAC_ACC_UTCL2_VML20__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_UTCL2_VML20__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_UTCL2_VML21
++#define GC_CAC_ACC_UTCL2_VML21__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_UTCL2_VML21__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_UTCL2_VML22
++#define GC_CAC_ACC_UTCL2_VML22__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_UTCL2_VML22__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_UTCL2_VML23
++#define GC_CAC_ACC_UTCL2_VML23__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_UTCL2_VML23__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_UTCL2_VML24
++#define GC_CAC_ACC_UTCL2_VML24__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_UTCL2_VML24__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_OVRD_UTCL2_ROUTER
++#define GC_CAC_OVRD_UTCL2_ROUTER__OVRRD_SELECT__SHIFT 0x0
++#define GC_CAC_OVRD_UTCL2_ROUTER__OVRRD_VALUE__SHIFT 0xa
++#define GC_CAC_OVRD_UTCL2_ROUTER__OVRRD_SELECT_MASK 0x000003FFL
++#define GC_CAC_OVRD_UTCL2_ROUTER__OVRRD_VALUE_MASK 0x000FFC00L
++//GC_CAC_OVRD_UTCL2_VML2
++#define GC_CAC_OVRD_UTCL2_VML2__OVRRD_SELECT__SHIFT 0x0
++#define GC_CAC_OVRD_UTCL2_VML2__OVRRD_VALUE__SHIFT 0x5
++#define GC_CAC_OVRD_UTCL2_VML2__OVRRD_SELECT_MASK 0x0000001FL
++#define GC_CAC_OVRD_UTCL2_VML2__OVRRD_VALUE_MASK 0x000003E0L
++//GC_CAC_WEIGHT_UTCL2_WALKER_0
++#define GC_CAC_WEIGHT_UTCL2_WALKER_0__WEIGHT_UTCL2_WALKER_SIG0__SHIFT 0x0
++#define GC_CAC_WEIGHT_UTCL2_WALKER_0__WEIGHT_UTCL2_WALKER_SIG1__SHIFT 0x10
++#define GC_CAC_WEIGHT_UTCL2_WALKER_0__WEIGHT_UTCL2_WALKER_SIG0_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_UTCL2_WALKER_0__WEIGHT_UTCL2_WALKER_SIG1_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_UTCL2_WALKER_1
++#define GC_CAC_WEIGHT_UTCL2_WALKER_1__WEIGHT_UTCL2_WALKER_SIG2__SHIFT 0x0
++#define GC_CAC_WEIGHT_UTCL2_WALKER_1__WEIGHT_UTCL2_WALKER_SIG3__SHIFT 0x10
++#define GC_CAC_WEIGHT_UTCL2_WALKER_1__WEIGHT_UTCL2_WALKER_SIG2_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_UTCL2_WALKER_1__WEIGHT_UTCL2_WALKER_SIG3_MASK 0xFFFF0000L
++//GC_CAC_WEIGHT_UTCL2_WALKER_2
++#define GC_CAC_WEIGHT_UTCL2_WALKER_2__WEIGHT_UTCL2_WALKER_SIG4__SHIFT 0x0
++#define GC_CAC_WEIGHT_UTCL2_WALKER_2__WEIGHT_UTCL2_WALKER_SIG5__SHIFT 0x10
++#define GC_CAC_WEIGHT_UTCL2_WALKER_2__WEIGHT_UTCL2_WALKER_SIG4_MASK 0x0000FFFFL
++#define GC_CAC_WEIGHT_UTCL2_WALKER_2__WEIGHT_UTCL2_WALKER_SIG5_MASK 0xFFFF0000L
++//GC_CAC_ACC_UTCL2_WALKER0
++#define GC_CAC_ACC_UTCL2_WALKER0__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_UTCL2_WALKER0__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_UTCL2_WALKER1
++#define GC_CAC_ACC_UTCL2_WALKER1__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_UTCL2_WALKER1__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_UTCL2_WALKER2
++#define GC_CAC_ACC_UTCL2_WALKER2__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_UTCL2_WALKER2__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_UTCL2_WALKER3
++#define GC_CAC_ACC_UTCL2_WALKER3__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_UTCL2_WALKER3__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_ACC_UTCL2_WALKER4
++#define GC_CAC_ACC_UTCL2_WALKER4__ACCUMULATOR_31_0__SHIFT 0x0
++#define GC_CAC_ACC_UTCL2_WALKER4__ACCUMULATOR_31_0_MASK 0xFFFFFFFFL
++//GC_CAC_OVRD_UTCL2_WALKER
++#define GC_CAC_OVRD_UTCL2_WALKER__OVRRD_SELECT__SHIFT 0x0
++#define GC_CAC_OVRD_UTCL2_WALKER__OVRRD_VALUE__SHIFT 0x5
++#define GC_CAC_OVRD_UTCL2_WALKER__OVRRD_SELECT_MASK 0x0000001FL
++#define GC_CAC_OVRD_UTCL2_WALKER__OVRRD_VALUE_MASK 0x000003E0L
++
++
++// addressBlock: secacind
++//SE_CAC_CNTL
++#define SE_CAC_CNTL__CAC_ENABLE__SHIFT 0x0
++#define SE_CAC_CNTL__CAC_THRESHOLD__SHIFT 0x1
++#define SE_CAC_CNTL__CAC_BLOCK_ID__SHIFT 0x11
++#define SE_CAC_CNTL__CAC_SIGNAL_ID__SHIFT 0x17
++#define SE_CAC_CNTL__UNUSED_0__SHIFT 0x1f
++#define SE_CAC_CNTL__CAC_ENABLE_MASK 0x00000001L
++#define SE_CAC_CNTL__CAC_THRESHOLD_MASK 0x0001FFFEL
++#define SE_CAC_CNTL__CAC_BLOCK_ID_MASK 0x007E0000L
++#define SE_CAC_CNTL__CAC_SIGNAL_ID_MASK 0x7F800000L
++#define SE_CAC_CNTL__UNUSED_0_MASK 0x80000000L
++//SE_CAC_OVR_SEL
++#define SE_CAC_OVR_SEL__CAC_OVR_SEL__SHIFT 0x0
++#define SE_CAC_OVR_SEL__CAC_OVR_SEL_MASK 0xFFFFFFFFL
++//SE_CAC_OVR_VAL
++#define SE_CAC_OVR_VAL__CAC_OVR_VAL__SHIFT 0x0
++#define SE_CAC_OVR_VAL__CAC_OVR_VAL_MASK 0xFFFFFFFFL
++
++
++// addressBlock: sqind
++//SQ_WAVE_MODE
++#define SQ_WAVE_MODE__FP_ROUND__SHIFT 0x0
++#define SQ_WAVE_MODE__FP_DENORM__SHIFT 0x4
++#define SQ_WAVE_MODE__DX10_CLAMP__SHIFT 0x8
++#define SQ_WAVE_MODE__IEEE__SHIFT 0x9
++#define SQ_WAVE_MODE__LOD_CLAMPED__SHIFT 0xa
++#define SQ_WAVE_MODE__EXCP_EN__SHIFT 0xc
++#define SQ_WAVE_MODE__FP16_OVFL__SHIFT 0x17
++#define SQ_WAVE_MODE__POPS_PACKER0__SHIFT 0x18
++#define SQ_WAVE_MODE__POPS_PACKER1__SHIFT 0x19
++#define SQ_WAVE_MODE__DISABLE_PERF__SHIFT 0x1a
++#define SQ_WAVE_MODE__GPR_IDX_EN__SHIFT 0x1b
++#define SQ_WAVE_MODE__VSKIP__SHIFT 0x1c
++#define SQ_WAVE_MODE__CSP__SHIFT 0x1d
++#define SQ_WAVE_MODE__FP_ROUND_MASK 0x0000000FL
++#define SQ_WAVE_MODE__FP_DENORM_MASK 0x000000F0L
++#define SQ_WAVE_MODE__DX10_CLAMP_MASK 0x00000100L
++#define SQ_WAVE_MODE__IEEE_MASK 0x00000200L
++#define SQ_WAVE_MODE__LOD_CLAMPED_MASK 0x00000400L
++#define SQ_WAVE_MODE__EXCP_EN_MASK 0x001FF000L
++#define SQ_WAVE_MODE__FP16_OVFL_MASK 0x00800000L
++#define SQ_WAVE_MODE__POPS_PACKER0_MASK 0x01000000L
++#define SQ_WAVE_MODE__POPS_PACKER1_MASK 0x02000000L
++#define SQ_WAVE_MODE__DISABLE_PERF_MASK 0x04000000L
++#define SQ_WAVE_MODE__GPR_IDX_EN_MASK 0x08000000L
++#define SQ_WAVE_MODE__VSKIP_MASK 0x10000000L
++#define SQ_WAVE_MODE__CSP_MASK 0xE0000000L
++//SQ_WAVE_STATUS
++#define SQ_WAVE_STATUS__SCC__SHIFT 0x0
++#define SQ_WAVE_STATUS__SPI_PRIO__SHIFT 0x1
++#define SQ_WAVE_STATUS__USER_PRIO__SHIFT 0x3
++#define SQ_WAVE_STATUS__PRIV__SHIFT 0x5
++#define SQ_WAVE_STATUS__TRAP_EN__SHIFT 0x6
++#define SQ_WAVE_STATUS__TTRACE_EN__SHIFT 0x7
++#define SQ_WAVE_STATUS__EXPORT_RDY__SHIFT 0x8
++#define SQ_WAVE_STATUS__EXECZ__SHIFT 0x9
++#define SQ_WAVE_STATUS__VCCZ__SHIFT 0xa
++#define SQ_WAVE_STATUS__IN_TG__SHIFT 0xb
++#define SQ_WAVE_STATUS__IN_BARRIER__SHIFT 0xc
++#define SQ_WAVE_STATUS__HALT__SHIFT 0xd
++#define SQ_WAVE_STATUS__TRAP__SHIFT 0xe
++#define SQ_WAVE_STATUS__TTRACE_CU_EN__SHIFT 0xf
++#define SQ_WAVE_STATUS__VALID__SHIFT 0x10
++#define SQ_WAVE_STATUS__ECC_ERR__SHIFT 0x11
++#define SQ_WAVE_STATUS__SKIP_EXPORT__SHIFT 0x12
++#define SQ_WAVE_STATUS__PERF_EN__SHIFT 0x13
++#define SQ_WAVE_STATUS__ALLOW_REPLAY__SHIFT 0x16
++#define SQ_WAVE_STATUS__FATAL_HALT__SHIFT 0x17
++#define SQ_WAVE_STATUS__MUST_EXPORT__SHIFT 0x1b
++#define SQ_WAVE_STATUS__SCC_MASK 0x00000001L
++#define SQ_WAVE_STATUS__SPI_PRIO_MASK 0x00000006L
++#define SQ_WAVE_STATUS__USER_PRIO_MASK 0x00000018L
++#define SQ_WAVE_STATUS__PRIV_MASK 0x00000020L
++#define SQ_WAVE_STATUS__TRAP_EN_MASK 0x00000040L
++#define SQ_WAVE_STATUS__TTRACE_EN_MASK 0x00000080L
++#define SQ_WAVE_STATUS__EXPORT_RDY_MASK 0x00000100L
++#define SQ_WAVE_STATUS__EXECZ_MASK 0x00000200L
++#define SQ_WAVE_STATUS__VCCZ_MASK 0x00000400L
++#define SQ_WAVE_STATUS__IN_TG_MASK 0x00000800L
++#define SQ_WAVE_STATUS__IN_BARRIER_MASK 0x00001000L
++#define SQ_WAVE_STATUS__HALT_MASK 0x00002000L
++#define SQ_WAVE_STATUS__TRAP_MASK 0x00004000L
++#define SQ_WAVE_STATUS__TTRACE_CU_EN_MASK 0x00008000L
++#define SQ_WAVE_STATUS__VALID_MASK 0x00010000L
++#define SQ_WAVE_STATUS__ECC_ERR_MASK 0x00020000L
++#define SQ_WAVE_STATUS__SKIP_EXPORT_MASK 0x00040000L
++#define SQ_WAVE_STATUS__PERF_EN_MASK 0x00080000L
++#define SQ_WAVE_STATUS__ALLOW_REPLAY_MASK 0x00400000L
++#define SQ_WAVE_STATUS__FATAL_HALT_MASK 0x00800000L
++#define SQ_WAVE_STATUS__MUST_EXPORT_MASK 0x08000000L
++//SQ_WAVE_TRAPSTS
++#define SQ_WAVE_TRAPSTS__EXCP__SHIFT 0x0
++#define SQ_WAVE_TRAPSTS__SAVECTX__SHIFT 0xa
++#define SQ_WAVE_TRAPSTS__ILLEGAL_INST__SHIFT 0xb
++#define SQ_WAVE_TRAPSTS__EXCP_HI__SHIFT 0xc
++#define SQ_WAVE_TRAPSTS__EXCP_CYCLE__SHIFT 0x10
++#define SQ_WAVE_TRAPSTS__XNACK_ERROR__SHIFT 0x1c
++#define SQ_WAVE_TRAPSTS__DP_RATE__SHIFT 0x1d
++#define SQ_WAVE_TRAPSTS__EXCP_MASK 0x000001FFL
++#define SQ_WAVE_TRAPSTS__SAVECTX_MASK 0x00000400L
++#define SQ_WAVE_TRAPSTS__ILLEGAL_INST_MASK 0x00000800L
++#define SQ_WAVE_TRAPSTS__EXCP_HI_MASK 0x00007000L
++#define SQ_WAVE_TRAPSTS__EXCP_CYCLE_MASK 0x003F0000L
++#define SQ_WAVE_TRAPSTS__XNACK_ERROR_MASK 0x10000000L
++#define SQ_WAVE_TRAPSTS__DP_RATE_MASK 0xE0000000L
++//SQ_WAVE_HW_ID
++#define SQ_WAVE_HW_ID__WAVE_ID__SHIFT 0x0
++#define SQ_WAVE_HW_ID__SIMD_ID__SHIFT 0x4
++#define SQ_WAVE_HW_ID__PIPE_ID__SHIFT 0x6
++#define SQ_WAVE_HW_ID__CU_ID__SHIFT 0x8
++#define SQ_WAVE_HW_ID__SH_ID__SHIFT 0xc
++#define SQ_WAVE_HW_ID__SE_ID__SHIFT 0xd
++#define SQ_WAVE_HW_ID__TG_ID__SHIFT 0x10
++#define SQ_WAVE_HW_ID__VM_ID__SHIFT 0x14
++#define SQ_WAVE_HW_ID__QUEUE_ID__SHIFT 0x18
++#define SQ_WAVE_HW_ID__STATE_ID__SHIFT 0x1b
++#define SQ_WAVE_HW_ID__ME_ID__SHIFT 0x1e
++#define SQ_WAVE_HW_ID__WAVE_ID_MASK 0x0000000FL
++#define SQ_WAVE_HW_ID__SIMD_ID_MASK 0x00000030L
++#define SQ_WAVE_HW_ID__PIPE_ID_MASK 0x000000C0L
++#define SQ_WAVE_HW_ID__CU_ID_MASK 0x00000F00L
++#define SQ_WAVE_HW_ID__SH_ID_MASK 0x00001000L
++#define SQ_WAVE_HW_ID__SE_ID_MASK 0x00006000L
++#define SQ_WAVE_HW_ID__TG_ID_MASK 0x000F0000L
++#define SQ_WAVE_HW_ID__VM_ID_MASK 0x00F00000L
++#define SQ_WAVE_HW_ID__QUEUE_ID_MASK 0x07000000L
++#define SQ_WAVE_HW_ID__STATE_ID_MASK 0x38000000L
++#define SQ_WAVE_HW_ID__ME_ID_MASK 0xC0000000L
++//SQ_WAVE_GPR_ALLOC
++#define SQ_WAVE_GPR_ALLOC__VGPR_BASE__SHIFT 0x0
++#define SQ_WAVE_GPR_ALLOC__VGPR_SIZE__SHIFT 0x8
++#define SQ_WAVE_GPR_ALLOC__SGPR_BASE__SHIFT 0x10
++#define SQ_WAVE_GPR_ALLOC__SGPR_SIZE__SHIFT 0x18
++#define SQ_WAVE_GPR_ALLOC__VGPR_BASE_MASK 0x0000003FL
++#define SQ_WAVE_GPR_ALLOC__VGPR_SIZE_MASK 0x00003F00L
++#define SQ_WAVE_GPR_ALLOC__SGPR_BASE_MASK 0x003F0000L
++#define SQ_WAVE_GPR_ALLOC__SGPR_SIZE_MASK 0x0F000000L
++//SQ_WAVE_LDS_ALLOC
++#define SQ_WAVE_LDS_ALLOC__LDS_BASE__SHIFT 0x0
++#define SQ_WAVE_LDS_ALLOC__LDS_SIZE__SHIFT 0xc
++#define SQ_WAVE_LDS_ALLOC__LDS_BASE_MASK 0x000000FFL
++#define SQ_WAVE_LDS_ALLOC__LDS_SIZE_MASK 0x001FF000L
++//SQ_WAVE_IB_STS
++#define SQ_WAVE_IB_STS__VM_CNT__SHIFT 0x0
++#define SQ_WAVE_IB_STS__EXP_CNT__SHIFT 0x4
++#define SQ_WAVE_IB_STS__LGKM_CNT__SHIFT 0x8
++#define SQ_WAVE_IB_STS__VALU_CNT__SHIFT 0xc
++#define SQ_WAVE_IB_STS__FIRST_REPLAY__SHIFT 0xf
++#define SQ_WAVE_IB_STS__RCNT__SHIFT 0x10
++#define SQ_WAVE_IB_STS__VM_CNT_HI__SHIFT 0x16
++#define SQ_WAVE_IB_STS__VM_CNT_MASK 0x0000000FL
++#define SQ_WAVE_IB_STS__EXP_CNT_MASK 0x00000070L
++#define SQ_WAVE_IB_STS__LGKM_CNT_MASK 0x00000F00L
++#define SQ_WAVE_IB_STS__VALU_CNT_MASK 0x00007000L
++#define SQ_WAVE_IB_STS__FIRST_REPLAY_MASK 0x00008000L
++#define SQ_WAVE_IB_STS__RCNT_MASK 0x001F0000L
++#define SQ_WAVE_IB_STS__VM_CNT_HI_MASK 0x00C00000L
++//SQ_WAVE_PC_LO
++#define SQ_WAVE_PC_LO__PC_LO__SHIFT 0x0
++#define SQ_WAVE_PC_LO__PC_LO_MASK 0xFFFFFFFFL
++//SQ_WAVE_PC_HI
++#define SQ_WAVE_PC_HI__PC_HI__SHIFT 0x0
++#define SQ_WAVE_PC_HI__PC_HI_MASK 0x0000FFFFL
++//SQ_WAVE_INST_DW0
++#define SQ_WAVE_INST_DW0__INST_DW0__SHIFT 0x0
++#define SQ_WAVE_INST_DW0__INST_DW0_MASK 0xFFFFFFFFL
++//SQ_WAVE_INST_DW1
++#define SQ_WAVE_INST_DW1__INST_DW1__SHIFT 0x0
++#define SQ_WAVE_INST_DW1__INST_DW1_MASK 0xFFFFFFFFL
++//SQ_WAVE_IB_DBG0
++#define SQ_WAVE_IB_DBG0__IBUF_ST__SHIFT 0x0
++#define SQ_WAVE_IB_DBG0__PC_INVALID__SHIFT 0x3
++#define SQ_WAVE_IB_DBG0__NEED_NEXT_DW__SHIFT 0x4
++#define SQ_WAVE_IB_DBG0__NO_PREFETCH_CNT__SHIFT 0x5
++#define SQ_WAVE_IB_DBG0__IBUF_RPTR__SHIFT 0x8
++#define SQ_WAVE_IB_DBG0__IBUF_WPTR__SHIFT 0xa
++#define SQ_WAVE_IB_DBG0__INST_STR_ST__SHIFT 0x10
++#define SQ_WAVE_IB_DBG0__ECC_ST__SHIFT 0x18
++#define SQ_WAVE_IB_DBG0__IS_HYB__SHIFT 0x1a
++#define SQ_WAVE_IB_DBG0__HYB_CNT__SHIFT 0x1b
++#define SQ_WAVE_IB_DBG0__KILL__SHIFT 0x1d
++#define SQ_WAVE_IB_DBG0__NEED_KILL_IFETCH__SHIFT 0x1e
++#define SQ_WAVE_IB_DBG0__NO_PREFETCH_CNT_HI__SHIFT 0x1f
++#define SQ_WAVE_IB_DBG0__IBUF_ST_MASK 0x00000007L
++#define SQ_WAVE_IB_DBG0__PC_INVALID_MASK 0x00000008L
++#define SQ_WAVE_IB_DBG0__NEED_NEXT_DW_MASK 0x00000010L
++#define SQ_WAVE_IB_DBG0__NO_PREFETCH_CNT_MASK 0x000000E0L
++#define SQ_WAVE_IB_DBG0__IBUF_RPTR_MASK 0x00000300L
++#define SQ_WAVE_IB_DBG0__IBUF_WPTR_MASK 0x00000C00L
++#define SQ_WAVE_IB_DBG0__INST_STR_ST_MASK 0x000F0000L
++#define SQ_WAVE_IB_DBG0__ECC_ST_MASK 0x03000000L
++#define SQ_WAVE_IB_DBG0__IS_HYB_MASK 0x04000000L
++#define SQ_WAVE_IB_DBG0__HYB_CNT_MASK 0x18000000L
++#define SQ_WAVE_IB_DBG0__KILL_MASK 0x20000000L
++#define SQ_WAVE_IB_DBG0__NEED_KILL_IFETCH_MASK 0x40000000L
++#define SQ_WAVE_IB_DBG0__NO_PREFETCH_CNT_HI_MASK 0x80000000L
++//SQ_WAVE_IB_DBG1
++#define SQ_WAVE_IB_DBG1__IXNACK__SHIFT 0x0
++#define SQ_WAVE_IB_DBG1__XNACK__SHIFT 0x1
++#define SQ_WAVE_IB_DBG1__TA_NEED_RESET__SHIFT 0x2
++#define SQ_WAVE_IB_DBG1__XCNT__SHIFT 0x4
++#define SQ_WAVE_IB_DBG1__QCNT__SHIFT 0xb
++#define SQ_WAVE_IB_DBG1__RCNT__SHIFT 0x12
++#define SQ_WAVE_IB_DBG1__MISC_CNT__SHIFT 0x19
++#define SQ_WAVE_IB_DBG1__IXNACK_MASK 0x00000001L
++#define SQ_WAVE_IB_DBG1__XNACK_MASK 0x00000002L
++#define SQ_WAVE_IB_DBG1__TA_NEED_RESET_MASK 0x00000004L
++#define SQ_WAVE_IB_DBG1__XCNT_MASK 0x000001F0L
++#define SQ_WAVE_IB_DBG1__QCNT_MASK 0x0000F800L
++#define SQ_WAVE_IB_DBG1__RCNT_MASK 0x007C0000L
++#define SQ_WAVE_IB_DBG1__MISC_CNT_MASK 0xFE000000L
++//SQ_WAVE_FLUSH_IB
++#define SQ_WAVE_FLUSH_IB__UNUSED__SHIFT 0x0
++#define SQ_WAVE_FLUSH_IB__UNUSED_MASK 0xFFFFFFFFL
++//SQ_WAVE_TTMP0
++#define SQ_WAVE_TTMP0__DATA__SHIFT 0x0
++#define SQ_WAVE_TTMP0__DATA_MASK 0xFFFFFFFFL
++//SQ_WAVE_TTMP1
++#define SQ_WAVE_TTMP1__DATA__SHIFT 0x0
++#define SQ_WAVE_TTMP1__DATA_MASK 0xFFFFFFFFL
++//SQ_WAVE_TTMP2
++#define SQ_WAVE_TTMP2__DATA__SHIFT 0x0
++#define SQ_WAVE_TTMP2__DATA_MASK 0xFFFFFFFFL
++//SQ_WAVE_TTMP3
++#define SQ_WAVE_TTMP3__DATA__SHIFT 0x0
++#define SQ_WAVE_TTMP3__DATA_MASK 0xFFFFFFFFL
++//SQ_WAVE_TTMP4
++#define SQ_WAVE_TTMP4__DATA__SHIFT 0x0
++#define SQ_WAVE_TTMP4__DATA_MASK 0xFFFFFFFFL
++//SQ_WAVE_TTMP5
++#define SQ_WAVE_TTMP5__DATA__SHIFT 0x0
++#define SQ_WAVE_TTMP5__DATA_MASK 0xFFFFFFFFL
++//SQ_WAVE_TTMP6
++#define SQ_WAVE_TTMP6__DATA__SHIFT 0x0
++#define SQ_WAVE_TTMP6__DATA_MASK 0xFFFFFFFFL
++//SQ_WAVE_TTMP7
++#define SQ_WAVE_TTMP7__DATA__SHIFT 0x0
++#define SQ_WAVE_TTMP7__DATA_MASK 0xFFFFFFFFL
++//SQ_WAVE_TTMP8
++#define SQ_WAVE_TTMP8__DATA__SHIFT 0x0
++#define SQ_WAVE_TTMP8__DATA_MASK 0xFFFFFFFFL
++//SQ_WAVE_TTMP9
++#define SQ_WAVE_TTMP9__DATA__SHIFT 0x0
++#define SQ_WAVE_TTMP9__DATA_MASK 0xFFFFFFFFL
++//SQ_WAVE_TTMP10
++#define SQ_WAVE_TTMP10__DATA__SHIFT 0x0
++#define SQ_WAVE_TTMP10__DATA_MASK 0xFFFFFFFFL
++//SQ_WAVE_TTMP11
++#define SQ_WAVE_TTMP11__DATA__SHIFT 0x0
++#define SQ_WAVE_TTMP11__DATA_MASK 0xFFFFFFFFL
++//SQ_WAVE_TTMP12
++#define SQ_WAVE_TTMP12__DATA__SHIFT 0x0
++#define SQ_WAVE_TTMP12__DATA_MASK 0xFFFFFFFFL
++//SQ_WAVE_TTMP13
++#define SQ_WAVE_TTMP13__DATA__SHIFT 0x0
++#define SQ_WAVE_TTMP13__DATA_MASK 0xFFFFFFFFL
++//SQ_WAVE_TTMP14
++#define SQ_WAVE_TTMP14__DATA__SHIFT 0x0
++#define SQ_WAVE_TTMP14__DATA_MASK 0xFFFFFFFFL
++//SQ_WAVE_TTMP15
++#define SQ_WAVE_TTMP15__DATA__SHIFT 0x0
++#define SQ_WAVE_TTMP15__DATA_MASK 0xFFFFFFFFL
++//SQ_WAVE_M0
++#define SQ_WAVE_M0__M0__SHIFT 0x0
++#define SQ_WAVE_M0__M0_MASK 0xFFFFFFFFL
++//SQ_WAVE_EXEC_LO
++#define SQ_WAVE_EXEC_LO__EXEC_LO__SHIFT 0x0
++#define SQ_WAVE_EXEC_LO__EXEC_LO_MASK 0xFFFFFFFFL
++//SQ_WAVE_EXEC_HI
++#define SQ_WAVE_EXEC_HI__EXEC_HI__SHIFT 0x0
++#define SQ_WAVE_EXEC_HI__EXEC_HI_MASK 0xFFFFFFFFL
++//SQ_INTERRUPT_WORD_AUTO_CTXID
++#define SQ_INTERRUPT_WORD_AUTO_CTXID__THREAD_TRACE__SHIFT 0x0
++#define SQ_INTERRUPT_WORD_AUTO_CTXID__WLT__SHIFT 0x1
++#define SQ_INTERRUPT_WORD_AUTO_CTXID__THREAD_TRACE_BUF_FULL__SHIFT 0x2
++#define SQ_INTERRUPT_WORD_AUTO_CTXID__REG_TIMESTAMP__SHIFT 0x3
++#define SQ_INTERRUPT_WORD_AUTO_CTXID__CMD_TIMESTAMP__SHIFT 0x4
++#define SQ_INTERRUPT_WORD_AUTO_CTXID__HOST_CMD_OVERFLOW__SHIFT 0x5
++#define SQ_INTERRUPT_WORD_AUTO_CTXID__HOST_REG_OVERFLOW__SHIFT 0x6
++#define SQ_INTERRUPT_WORD_AUTO_CTXID__IMMED_OVERFLOW__SHIFT 0x7
++#define SQ_INTERRUPT_WORD_AUTO_CTXID__THREAD_TRACE_UTC_ERROR__SHIFT 0x8
++#define SQ_INTERRUPT_WORD_AUTO_CTXID__SE_ID__SHIFT 0x18
++#define SQ_INTERRUPT_WORD_AUTO_CTXID__ENCODING__SHIFT 0x1a
++#define SQ_INTERRUPT_WORD_AUTO_CTXID__THREAD_TRACE_MASK 0x0000001L
++#define SQ_INTERRUPT_WORD_AUTO_CTXID__WLT_MASK 0x0000002L
++#define SQ_INTERRUPT_WORD_AUTO_CTXID__THREAD_TRACE_BUF_FULL_MASK 0x0000004L
++#define SQ_INTERRUPT_WORD_AUTO_CTXID__REG_TIMESTAMP_MASK 0x0000008L
++#define SQ_INTERRUPT_WORD_AUTO_CTXID__CMD_TIMESTAMP_MASK 0x0000010L
++#define SQ_INTERRUPT_WORD_AUTO_CTXID__HOST_CMD_OVERFLOW_MASK 0x0000020L
++#define SQ_INTERRUPT_WORD_AUTO_CTXID__HOST_REG_OVERFLOW_MASK 0x0000040L
++#define SQ_INTERRUPT_WORD_AUTO_CTXID__IMMED_OVERFLOW_MASK 0x0000080L
++#define SQ_INTERRUPT_WORD_AUTO_CTXID__THREAD_TRACE_UTC_ERROR_MASK 0x0000100L
++#define SQ_INTERRUPT_WORD_AUTO_CTXID__SE_ID_MASK 0x3000000L
++#define SQ_INTERRUPT_WORD_AUTO_CTXID__ENCODING_MASK 0xC000000L
++//SQ_INTERRUPT_WORD_AUTO_HI
++#define SQ_INTERRUPT_WORD_AUTO_HI__SE_ID__SHIFT 0x8
++#define SQ_INTERRUPT_WORD_AUTO_HI__ENCODING__SHIFT 0xa
++#define SQ_INTERRUPT_WORD_AUTO_HI__SE_ID_MASK 0x300L
++#define SQ_INTERRUPT_WORD_AUTO_HI__ENCODING_MASK 0xC00L
++//SQ_INTERRUPT_WORD_AUTO_LO
++#define SQ_INTERRUPT_WORD_AUTO_LO__THREAD_TRACE__SHIFT 0x0
++#define SQ_INTERRUPT_WORD_AUTO_LO__WLT__SHIFT 0x1
++#define SQ_INTERRUPT_WORD_AUTO_LO__THREAD_TRACE_BUF_FULL__SHIFT 0x2
++#define SQ_INTERRUPT_WORD_AUTO_LO__REG_TIMESTAMP__SHIFT 0x3
++#define SQ_INTERRUPT_WORD_AUTO_LO__CMD_TIMESTAMP__SHIFT 0x4
++#define SQ_INTERRUPT_WORD_AUTO_LO__HOST_CMD_OVERFLOW__SHIFT 0x5
++#define SQ_INTERRUPT_WORD_AUTO_LO__HOST_REG_OVERFLOW__SHIFT 0x6
++#define SQ_INTERRUPT_WORD_AUTO_LO__IMMED_OVERFLOW__SHIFT 0x7
++#define SQ_INTERRUPT_WORD_AUTO_LO__THREAD_TRACE_UTC_ERROR__SHIFT 0x8
++#define SQ_INTERRUPT_WORD_AUTO_LO__THREAD_TRACE_MASK 0x001L
++#define SQ_INTERRUPT_WORD_AUTO_LO__WLT_MASK 0x002L
++#define SQ_INTERRUPT_WORD_AUTO_LO__THREAD_TRACE_BUF_FULL_MASK 0x004L
++#define SQ_INTERRUPT_WORD_AUTO_LO__REG_TIMESTAMP_MASK 0x008L
++#define SQ_INTERRUPT_WORD_AUTO_LO__CMD_TIMESTAMP_MASK 0x010L
++#define SQ_INTERRUPT_WORD_AUTO_LO__HOST_CMD_OVERFLOW_MASK 0x020L
++#define SQ_INTERRUPT_WORD_AUTO_LO__HOST_REG_OVERFLOW_MASK 0x040L
++#define SQ_INTERRUPT_WORD_AUTO_LO__IMMED_OVERFLOW_MASK 0x080L
++#define SQ_INTERRUPT_WORD_AUTO_LO__THREAD_TRACE_UTC_ERROR_MASK 0x100L
++//SQ_INTERRUPT_WORD_CMN_CTXID
++#define SQ_INTERRUPT_WORD_CMN_CTXID__SE_ID__SHIFT 0x18
++#define SQ_INTERRUPT_WORD_CMN_CTXID__ENCODING__SHIFT 0x1a
++#define SQ_INTERRUPT_WORD_CMN_CTXID__SE_ID_MASK 0x3000000L
++#define SQ_INTERRUPT_WORD_CMN_CTXID__ENCODING_MASK 0xC000000L
++//SQ_INTERRUPT_WORD_CMN_HI
++#define SQ_INTERRUPT_WORD_CMN_HI__SE_ID__SHIFT 0x8
++#define SQ_INTERRUPT_WORD_CMN_HI__ENCODING__SHIFT 0xa
++#define SQ_INTERRUPT_WORD_CMN_HI__SE_ID_MASK 0x300L
++#define SQ_INTERRUPT_WORD_CMN_HI__ENCODING_MASK 0xC00L
++//SQ_INTERRUPT_WORD_WAVE_CTXID
++#define SQ_INTERRUPT_WORD_WAVE_CTXID__DATA__SHIFT 0x0
++#define SQ_INTERRUPT_WORD_WAVE_CTXID__SH_ID__SHIFT 0xc
++#define SQ_INTERRUPT_WORD_WAVE_CTXID__PRIV__SHIFT 0xd
++#define SQ_INTERRUPT_WORD_WAVE_CTXID__WAVE_ID__SHIFT 0xe
++#define SQ_INTERRUPT_WORD_WAVE_CTXID__SIMD_ID__SHIFT 0x12
++#define SQ_INTERRUPT_WORD_WAVE_CTXID__CU_ID__SHIFT 0x14
++#define SQ_INTERRUPT_WORD_WAVE_CTXID__SE_ID__SHIFT 0x18
++#define SQ_INTERRUPT_WORD_WAVE_CTXID__ENCODING__SHIFT 0x1a
++#define SQ_INTERRUPT_WORD_WAVE_CTXID__DATA_MASK 0x0000FFFL
++#define SQ_INTERRUPT_WORD_WAVE_CTXID__SH_ID_MASK 0x0001000L
++#define SQ_INTERRUPT_WORD_WAVE_CTXID__PRIV_MASK 0x0002000L
++#define SQ_INTERRUPT_WORD_WAVE_CTXID__WAVE_ID_MASK 0x003C000L
++#define SQ_INTERRUPT_WORD_WAVE_CTXID__SIMD_ID_MASK 0x00C0000L
++#define SQ_INTERRUPT_WORD_WAVE_CTXID__CU_ID_MASK 0x0F00000L
++#define SQ_INTERRUPT_WORD_WAVE_CTXID__SE_ID_MASK 0x3000000L
++#define SQ_INTERRUPT_WORD_WAVE_CTXID__ENCODING_MASK 0xC000000L
++//SQ_INTERRUPT_WORD_WAVE_HI
++#define SQ_INTERRUPT_WORD_WAVE_HI__CU_ID__SHIFT 0x0
++#define SQ_INTERRUPT_WORD_WAVE_HI__VM_ID__SHIFT 0x4
++#define SQ_INTERRUPT_WORD_WAVE_HI__SE_ID__SHIFT 0x8
++#define SQ_INTERRUPT_WORD_WAVE_HI__ENCODING__SHIFT 0xa
++#define SQ_INTERRUPT_WORD_WAVE_HI__CU_ID_MASK 0x00FL
++#define SQ_INTERRUPT_WORD_WAVE_HI__VM_ID_MASK 0x0F0L
++#define SQ_INTERRUPT_WORD_WAVE_HI__SE_ID_MASK 0x300L
++#define SQ_INTERRUPT_WORD_WAVE_HI__ENCODING_MASK 0xC00L
++//SQ_INTERRUPT_WORD_WAVE_LO
++#define SQ_INTERRUPT_WORD_WAVE_LO__DATA__SHIFT 0x0
++#define SQ_INTERRUPT_WORD_WAVE_LO__SH_ID__SHIFT 0x18
++#define SQ_INTERRUPT_WORD_WAVE_LO__PRIV__SHIFT 0x19
++#define SQ_INTERRUPT_WORD_WAVE_LO__WAVE_ID__SHIFT 0x1a
++#define SQ_INTERRUPT_WORD_WAVE_LO__SIMD_ID__SHIFT 0x1e
++#define SQ_INTERRUPT_WORD_WAVE_LO__DATA_MASK 0x00FFFFFFL
++#define SQ_INTERRUPT_WORD_WAVE_LO__SH_ID_MASK 0x01000000L
++#define SQ_INTERRUPT_WORD_WAVE_LO__PRIV_MASK 0x02000000L
++#define SQ_INTERRUPT_WORD_WAVE_LO__WAVE_ID_MASK 0x3C000000L
++#define SQ_INTERRUPT_WORD_WAVE_LO__SIMD_ID_MASK 0xC0000000L
++
++
++
++
++
++
++
++
++// addressBlock: didtind
++//DIDT_SQ_CTRL0
++#define DIDT_SQ_CTRL0__DIDT_CTRL_EN__SHIFT 0x0
++#define DIDT_SQ_CTRL0__PHASE_OFFSET__SHIFT 0x1
++#define DIDT_SQ_CTRL0__DIDT_CTRL_RST__SHIFT 0x3
++#define DIDT_SQ_CTRL0__DIDT_CLK_EN_OVERRIDE__SHIFT 0x4
++#define DIDT_SQ_CTRL0__DIDT_STALL_CTRL_EN__SHIFT 0x5
++#define DIDT_SQ_CTRL0__DIDT_TUNING_CTRL_EN__SHIFT 0x6
++#define DIDT_SQ_CTRL0__DIDT_STALL_AUTO_RELEASE_EN__SHIFT 0x7
++#define DIDT_SQ_CTRL0__DIDT_HI_POWER_THRESHOLD__SHIFT 0x8
++#define DIDT_SQ_CTRL0__DIDT_AUTO_MPD_EN__SHIFT 0x18
++#define DIDT_SQ_CTRL0__DIDT_STALL_EVENT_EN__SHIFT 0x19
++#define DIDT_SQ_CTRL0__DIDT_STALL_EVENT_COUNTER_CLEAR__SHIFT 0x1a
++#define DIDT_SQ_CTRL0__UNUSED_0__SHIFT 0x1b
++#define DIDT_SQ_CTRL0__DIDT_CTRL_EN_MASK 0x00000001L
++#define DIDT_SQ_CTRL0__PHASE_OFFSET_MASK 0x00000006L
++#define DIDT_SQ_CTRL0__DIDT_CTRL_RST_MASK 0x00000008L
++#define DIDT_SQ_CTRL0__DIDT_CLK_EN_OVERRIDE_MASK 0x00000010L
++#define DIDT_SQ_CTRL0__DIDT_STALL_CTRL_EN_MASK 0x00000020L
++#define DIDT_SQ_CTRL0__DIDT_TUNING_CTRL_EN_MASK 0x00000040L
++#define DIDT_SQ_CTRL0__DIDT_STALL_AUTO_RELEASE_EN_MASK 0x00000080L
++#define DIDT_SQ_CTRL0__DIDT_HI_POWER_THRESHOLD_MASK 0x00FFFF00L
++#define DIDT_SQ_CTRL0__DIDT_AUTO_MPD_EN_MASK 0x01000000L
++#define DIDT_SQ_CTRL0__DIDT_STALL_EVENT_EN_MASK 0x02000000L
++#define DIDT_SQ_CTRL0__DIDT_STALL_EVENT_COUNTER_CLEAR_MASK 0x04000000L
++#define DIDT_SQ_CTRL0__UNUSED_0_MASK 0xF8000000L
++//DIDT_SQ_CTRL1
++#define DIDT_SQ_CTRL1__MIN_POWER__SHIFT 0x0
++#define DIDT_SQ_CTRL1__MAX_POWER__SHIFT 0x10
++#define DIDT_SQ_CTRL1__MIN_POWER_MASK 0x0000FFFFL
++#define DIDT_SQ_CTRL1__MAX_POWER_MASK 0xFFFF0000L
++//DIDT_SQ_CTRL2
++#define DIDT_SQ_CTRL2__MAX_POWER_DELTA__SHIFT 0x0
++#define DIDT_SQ_CTRL2__UNUSED_0__SHIFT 0xe
++#define DIDT_SQ_CTRL2__SHORT_TERM_INTERVAL_SIZE__SHIFT 0x10
++#define DIDT_SQ_CTRL2__UNUSED_1__SHIFT 0x1a
++#define DIDT_SQ_CTRL2__LONG_TERM_INTERVAL_RATIO__SHIFT 0x1b
++#define DIDT_SQ_CTRL2__UNUSED_2__SHIFT 0x1f
++#define DIDT_SQ_CTRL2__MAX_POWER_DELTA_MASK 0x00003FFFL
++#define DIDT_SQ_CTRL2__UNUSED_0_MASK 0x0000C000L
++#define DIDT_SQ_CTRL2__SHORT_TERM_INTERVAL_SIZE_MASK 0x03FF0000L
++#define DIDT_SQ_CTRL2__UNUSED_1_MASK 0x04000000L
++#define DIDT_SQ_CTRL2__LONG_TERM_INTERVAL_RATIO_MASK 0x78000000L
++#define DIDT_SQ_CTRL2__UNUSED_2_MASK 0x80000000L
++//DIDT_SQ_STALL_CTRL
++#define DIDT_SQ_STALL_CTRL__DIDT_STALL_DELAY_HI__SHIFT 0x0
++#define DIDT_SQ_STALL_CTRL__DIDT_STALL_DELAY_LO__SHIFT 0x6
++#define DIDT_SQ_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_HI__SHIFT 0xc
++#define DIDT_SQ_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_LO__SHIFT 0x12
++#define DIDT_SQ_STALL_CTRL__UNUSED_0__SHIFT 0x18
++#define DIDT_SQ_STALL_CTRL__DIDT_STALL_DELAY_HI_MASK 0x0000003FL
++#define DIDT_SQ_STALL_CTRL__DIDT_STALL_DELAY_LO_MASK 0x00000FC0L
++#define DIDT_SQ_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_HI_MASK 0x0003F000L
++#define DIDT_SQ_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_LO_MASK 0x00FC0000L
++#define DIDT_SQ_STALL_CTRL__UNUSED_0_MASK 0xFF000000L
++//DIDT_SQ_TUNING_CTRL
++#define DIDT_SQ_TUNING_CTRL__MAX_POWER_DELTA_HI__SHIFT 0x0
++#define DIDT_SQ_TUNING_CTRL__MAX_POWER_DELTA_LO__SHIFT 0xe
++#define DIDT_SQ_TUNING_CTRL__MAX_POWER_DELTA_HI_MASK 0x00003FFFL
++#define DIDT_SQ_TUNING_CTRL__MAX_POWER_DELTA_LO_MASK 0x0FFFC000L
++//DIDT_SQ_STALL_AUTO_RELEASE_CTRL
++#define DIDT_SQ_STALL_AUTO_RELEASE_CTRL__DIDT_STALL_AUTO_RELEASE_TIME__SHIFT 0x0
++#define DIDT_SQ_STALL_AUTO_RELEASE_CTRL__DIDT_STALL_AUTO_RELEASE_TIME_MASK 0x00FFFFFFL
++//DIDT_SQ_CTRL3
++#define DIDT_SQ_CTRL3__GC_DIDT_ENABLE__SHIFT 0x0
++#define DIDT_SQ_CTRL3__GC_DIDT_CLK_EN_OVERRIDE__SHIFT 0x1
++#define DIDT_SQ_CTRL3__THROTTLE_POLICY__SHIFT 0x2
++#define DIDT_SQ_CTRL3__DIDT_TRIGGER_THROTTLE_LOWBIT__SHIFT 0x4
++#define DIDT_SQ_CTRL3__DIDT_POWER_LEVEL_LOWBIT__SHIFT 0x9
++#define DIDT_SQ_CTRL3__DIDT_STALL_PATTERN_BIT_NUMS__SHIFT 0xe
++#define DIDT_SQ_CTRL3__GC_DIDT_LEVEL_COMB_EN__SHIFT 0x16
++#define DIDT_SQ_CTRL3__SE_DIDT_LEVEL_COMB_EN__SHIFT 0x17
++#define DIDT_SQ_CTRL3__QUALIFY_STALL_EN__SHIFT 0x18
++#define DIDT_SQ_CTRL3__DIDT_STALL_SEL__SHIFT 0x19
++#define DIDT_SQ_CTRL3__DIDT_FORCE_STALL__SHIFT 0x1b
++#define DIDT_SQ_CTRL3__DIDT_STALL_DELAY_EN__SHIFT 0x1c
++#define DIDT_SQ_CTRL3__GC_DIDT_ENABLE_MASK 0x00000001L
++#define DIDT_SQ_CTRL3__GC_DIDT_CLK_EN_OVERRIDE_MASK 0x00000002L
++#define DIDT_SQ_CTRL3__THROTTLE_POLICY_MASK 0x0000000CL
++#define DIDT_SQ_CTRL3__DIDT_TRIGGER_THROTTLE_LOWBIT_MASK 0x000001F0L
++#define DIDT_SQ_CTRL3__DIDT_POWER_LEVEL_LOWBIT_MASK 0x00003E00L
++#define DIDT_SQ_CTRL3__DIDT_STALL_PATTERN_BIT_NUMS_MASK 0x003FC000L
++#define DIDT_SQ_CTRL3__GC_DIDT_LEVEL_COMB_EN_MASK 0x00400000L
++#define DIDT_SQ_CTRL3__SE_DIDT_LEVEL_COMB_EN_MASK 0x00800000L
++#define DIDT_SQ_CTRL3__QUALIFY_STALL_EN_MASK 0x01000000L
++#define DIDT_SQ_CTRL3__DIDT_STALL_SEL_MASK 0x06000000L
++#define DIDT_SQ_CTRL3__DIDT_FORCE_STALL_MASK 0x08000000L
++#define DIDT_SQ_CTRL3__DIDT_STALL_DELAY_EN_MASK 0x10000000L
++//DIDT_SQ_STALL_PATTERN_1_2
++#define DIDT_SQ_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_1__SHIFT 0x0
++#define DIDT_SQ_STALL_PATTERN_1_2__UNUSED_0__SHIFT 0xf
++#define DIDT_SQ_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_2__SHIFT 0x10
++#define DIDT_SQ_STALL_PATTERN_1_2__UNUSED_1__SHIFT 0x1f
++#define DIDT_SQ_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_1_MASK 0x00007FFFL
++#define DIDT_SQ_STALL_PATTERN_1_2__UNUSED_0_MASK 0x00008000L
++#define DIDT_SQ_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_2_MASK 0x7FFF0000L
++#define DIDT_SQ_STALL_PATTERN_1_2__UNUSED_1_MASK 0x80000000L
++//DIDT_SQ_STALL_PATTERN_3_4
++#define DIDT_SQ_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_3__SHIFT 0x0
++#define DIDT_SQ_STALL_PATTERN_3_4__UNUSED_0__SHIFT 0xf
++#define DIDT_SQ_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_4__SHIFT 0x10
++#define DIDT_SQ_STALL_PATTERN_3_4__UNUSED_1__SHIFT 0x1f
++#define DIDT_SQ_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_3_MASK 0x00007FFFL
++#define DIDT_SQ_STALL_PATTERN_3_4__UNUSED_0_MASK 0x00008000L
++#define DIDT_SQ_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_4_MASK 0x7FFF0000L
++#define DIDT_SQ_STALL_PATTERN_3_4__UNUSED_1_MASK 0x80000000L
++//DIDT_SQ_STALL_PATTERN_5_6
++#define DIDT_SQ_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_5__SHIFT 0x0
++#define DIDT_SQ_STALL_PATTERN_5_6__UNUSED_0__SHIFT 0xf
++#define DIDT_SQ_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_6__SHIFT 0x10
++#define DIDT_SQ_STALL_PATTERN_5_6__UNUSED_1__SHIFT 0x1f
++#define DIDT_SQ_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_5_MASK 0x00007FFFL
++#define DIDT_SQ_STALL_PATTERN_5_6__UNUSED_0_MASK 0x00008000L
++#define DIDT_SQ_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_6_MASK 0x7FFF0000L
++#define DIDT_SQ_STALL_PATTERN_5_6__UNUSED_1_MASK 0x80000000L
++//DIDT_SQ_STALL_PATTERN_7
++#define DIDT_SQ_STALL_PATTERN_7__DIDT_STALL_PATTERN_7__SHIFT 0x0
++#define DIDT_SQ_STALL_PATTERN_7__UNUSED_0__SHIFT 0xf
++#define DIDT_SQ_STALL_PATTERN_7__DIDT_STALL_PATTERN_7_MASK 0x00007FFFL
++#define DIDT_SQ_STALL_PATTERN_7__UNUSED_0_MASK 0xFFFF8000L
++//DIDT_SQ_WEIGHT0_3
++#define DIDT_SQ_WEIGHT0_3__WEIGHT0__SHIFT 0x0
++#define DIDT_SQ_WEIGHT0_3__WEIGHT1__SHIFT 0x8
++#define DIDT_SQ_WEIGHT0_3__WEIGHT2__SHIFT 0x10
++#define DIDT_SQ_WEIGHT0_3__WEIGHT3__SHIFT 0x18
++#define DIDT_SQ_WEIGHT0_3__WEIGHT0_MASK 0x000000FFL
++#define DIDT_SQ_WEIGHT0_3__WEIGHT1_MASK 0x0000FF00L
++#define DIDT_SQ_WEIGHT0_3__WEIGHT2_MASK 0x00FF0000L
++#define DIDT_SQ_WEIGHT0_3__WEIGHT3_MASK 0xFF000000L
++//DIDT_SQ_WEIGHT4_7
++#define DIDT_SQ_WEIGHT4_7__WEIGHT4__SHIFT 0x0
++#define DIDT_SQ_WEIGHT4_7__WEIGHT5__SHIFT 0x8
++#define DIDT_SQ_WEIGHT4_7__WEIGHT6__SHIFT 0x10
++#define DIDT_SQ_WEIGHT4_7__WEIGHT7__SHIFT 0x18
++#define DIDT_SQ_WEIGHT4_7__WEIGHT4_MASK 0x000000FFL
++#define DIDT_SQ_WEIGHT4_7__WEIGHT5_MASK 0x0000FF00L
++#define DIDT_SQ_WEIGHT4_7__WEIGHT6_MASK 0x00FF0000L
++#define DIDT_SQ_WEIGHT4_7__WEIGHT7_MASK 0xFF000000L
++//DIDT_SQ_WEIGHT8_11
++#define DIDT_SQ_WEIGHT8_11__WEIGHT8__SHIFT 0x0
++#define DIDT_SQ_WEIGHT8_11__WEIGHT9__SHIFT 0x8
++#define DIDT_SQ_WEIGHT8_11__WEIGHT10__SHIFT 0x10
++#define DIDT_SQ_WEIGHT8_11__WEIGHT11__SHIFT 0x18
++#define DIDT_SQ_WEIGHT8_11__WEIGHT8_MASK 0x000000FFL
++#define DIDT_SQ_WEIGHT8_11__WEIGHT9_MASK 0x0000FF00L
++#define DIDT_SQ_WEIGHT8_11__WEIGHT10_MASK 0x00FF0000L
++#define DIDT_SQ_WEIGHT8_11__WEIGHT11_MASK 0xFF000000L
++//DIDT_SQ_EDC_CTRL
++#define DIDT_SQ_EDC_CTRL__EDC_EN__SHIFT 0x0
++#define DIDT_SQ_EDC_CTRL__EDC_SW_RST__SHIFT 0x1
++#define DIDT_SQ_EDC_CTRL__EDC_CLK_EN_OVERRIDE__SHIFT 0x2
++#define DIDT_SQ_EDC_CTRL__EDC_FORCE_STALL__SHIFT 0x3
++#define DIDT_SQ_EDC_CTRL__EDC_TRIGGER_THROTTLE_LOWBIT__SHIFT 0x4
++#define DIDT_SQ_EDC_CTRL__EDC_STALL_PATTERN_BIT_NUMS__SHIFT 0x9
++#define DIDT_SQ_EDC_CTRL__EDC_ALLOW_WRITE_PWRDELTA__SHIFT 0x11
++#define DIDT_SQ_EDC_CTRL__GC_EDC_EN__SHIFT 0x12
++#define DIDT_SQ_EDC_CTRL__GC_EDC_STALL_POLICY__SHIFT 0x13
++#define DIDT_SQ_EDC_CTRL__GC_EDC_LEVEL_COMB_EN__SHIFT 0x15
++#define DIDT_SQ_EDC_CTRL__SE_EDC_LEVEL_COMB_EN__SHIFT 0x16
++#define DIDT_SQ_EDC_CTRL__UNUSED_0__SHIFT 0x17
++#define DIDT_SQ_EDC_CTRL__EDC_EN_MASK 0x00000001L
++#define DIDT_SQ_EDC_CTRL__EDC_SW_RST_MASK 0x00000002L
++#define DIDT_SQ_EDC_CTRL__EDC_CLK_EN_OVERRIDE_MASK 0x00000004L
++#define DIDT_SQ_EDC_CTRL__EDC_FORCE_STALL_MASK 0x00000008L
++#define DIDT_SQ_EDC_CTRL__EDC_TRIGGER_THROTTLE_LOWBIT_MASK 0x000001F0L
++#define DIDT_SQ_EDC_CTRL__EDC_STALL_PATTERN_BIT_NUMS_MASK 0x0001FE00L
++#define DIDT_SQ_EDC_CTRL__EDC_ALLOW_WRITE_PWRDELTA_MASK 0x00020000L
++#define DIDT_SQ_EDC_CTRL__GC_EDC_EN_MASK 0x00040000L
++#define DIDT_SQ_EDC_CTRL__GC_EDC_STALL_POLICY_MASK 0x00180000L
++#define DIDT_SQ_EDC_CTRL__GC_EDC_LEVEL_COMB_EN_MASK 0x00200000L
++#define DIDT_SQ_EDC_CTRL__SE_EDC_LEVEL_COMB_EN_MASK 0x00400000L
++#define DIDT_SQ_EDC_CTRL__UNUSED_0_MASK 0xFF800000L
++//DIDT_SQ_EDC_THRESHOLD
++#define DIDT_SQ_EDC_THRESHOLD__EDC_THRESHOLD__SHIFT 0x0
++#define DIDT_SQ_EDC_THRESHOLD__EDC_THRESHOLD_MASK 0xFFFFFFFFL
++//DIDT_SQ_EDC_STALL_PATTERN_1_2
++#define DIDT_SQ_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_1__SHIFT 0x0
++#define DIDT_SQ_EDC_STALL_PATTERN_1_2__UNUSED_0__SHIFT 0xf
++#define DIDT_SQ_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_2__SHIFT 0x10
++#define DIDT_SQ_EDC_STALL_PATTERN_1_2__UNUSED_1__SHIFT 0x1f
++#define DIDT_SQ_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_1_MASK 0x00007FFFL
++#define DIDT_SQ_EDC_STALL_PATTERN_1_2__UNUSED_0_MASK 0x00008000L
++#define DIDT_SQ_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_2_MASK 0x7FFF0000L
++#define DIDT_SQ_EDC_STALL_PATTERN_1_2__UNUSED_1_MASK 0x80000000L
++//DIDT_SQ_EDC_STALL_PATTERN_3_4
++#define DIDT_SQ_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_3__SHIFT 0x0
++#define DIDT_SQ_EDC_STALL_PATTERN_3_4__UNUSED_0__SHIFT 0xf
++#define DIDT_SQ_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_4__SHIFT 0x10
++#define DIDT_SQ_EDC_STALL_PATTERN_3_4__UNUSED_1__SHIFT 0x1f
++#define DIDT_SQ_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_3_MASK 0x00007FFFL
++#define DIDT_SQ_EDC_STALL_PATTERN_3_4__UNUSED_0_MASK 0x00008000L
++#define DIDT_SQ_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_4_MASK 0x7FFF0000L
++#define DIDT_SQ_EDC_STALL_PATTERN_3_4__UNUSED_1_MASK 0x80000000L
++//DIDT_SQ_EDC_STALL_PATTERN_5_6
++#define DIDT_SQ_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_5__SHIFT 0x0
++#define DIDT_SQ_EDC_STALL_PATTERN_5_6__UNUSED_0__SHIFT 0xf
++#define DIDT_SQ_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_6__SHIFT 0x10
++#define DIDT_SQ_EDC_STALL_PATTERN_5_6__UNUSED_1__SHIFT 0x1f
++#define DIDT_SQ_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_5_MASK 0x00007FFFL
++#define DIDT_SQ_EDC_STALL_PATTERN_5_6__UNUSED_0_MASK 0x00008000L
++#define DIDT_SQ_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_6_MASK 0x7FFF0000L
++#define DIDT_SQ_EDC_STALL_PATTERN_5_6__UNUSED_1_MASK 0x80000000L
++//DIDT_SQ_EDC_STALL_PATTERN_7
++#define DIDT_SQ_EDC_STALL_PATTERN_7__EDC_STALL_PATTERN_7__SHIFT 0x0
++#define DIDT_SQ_EDC_STALL_PATTERN_7__UNUSED_0__SHIFT 0xf
++#define DIDT_SQ_EDC_STALL_PATTERN_7__EDC_STALL_PATTERN_7_MASK 0x00007FFFL
++#define DIDT_SQ_EDC_STALL_PATTERN_7__UNUSED_0_MASK 0xFFFF8000L
++//DIDT_SQ_EDC_STATUS
++#define DIDT_SQ_EDC_STATUS__EDC_FSM_STATE__SHIFT 0x0
++#define DIDT_SQ_EDC_STATUS__EDC_THROTTLE_LEVEL__SHIFT 0x1
++#define DIDT_SQ_EDC_STATUS__EDC_FSM_STATE_MASK 0x00000001L
++#define DIDT_SQ_EDC_STATUS__EDC_THROTTLE_LEVEL_MASK 0x0000000EL
++//DIDT_SQ_EDC_STALL_DELAY_1
++#define DIDT_SQ_EDC_STALL_DELAY_1__EDC_STALL_DELAY_SQ0__SHIFT 0x0
++#define DIDT_SQ_EDC_STALL_DELAY_1__EDC_STALL_DELAY_SQ1__SHIFT 0x6
++#define DIDT_SQ_EDC_STALL_DELAY_1__EDC_STALL_DELAY_SQ2__SHIFT 0xc
++#define DIDT_SQ_EDC_STALL_DELAY_1__EDC_STALL_DELAY_SQ3__SHIFT 0x12
++#define DIDT_SQ_EDC_STALL_DELAY_1__UNUSED__SHIFT 0x18
++#define DIDT_SQ_EDC_STALL_DELAY_1__EDC_STALL_DELAY_SQ0_MASK 0x0000003FL
++#define DIDT_SQ_EDC_STALL_DELAY_1__EDC_STALL_DELAY_SQ1_MASK 0x00000FC0L
++#define DIDT_SQ_EDC_STALL_DELAY_1__EDC_STALL_DELAY_SQ2_MASK 0x0003F000L
++#define DIDT_SQ_EDC_STALL_DELAY_1__EDC_STALL_DELAY_SQ3_MASK 0x00FC0000L
++#define DIDT_SQ_EDC_STALL_DELAY_1__UNUSED_MASK 0xFF000000L
++//DIDT_SQ_EDC_STALL_DELAY_2
++#define DIDT_SQ_EDC_STALL_DELAY_2__EDC_STALL_DELAY_SQ4__SHIFT 0x0
++#define DIDT_SQ_EDC_STALL_DELAY_2__EDC_STALL_DELAY_SQ5__SHIFT 0x6
++#define DIDT_SQ_EDC_STALL_DELAY_2__EDC_STALL_DELAY_SQ6__SHIFT 0xc
++#define DIDT_SQ_EDC_STALL_DELAY_2__EDC_STALL_DELAY_SQ7__SHIFT 0x12
++#define DIDT_SQ_EDC_STALL_DELAY_2__UNUSED__SHIFT 0x18
++#define DIDT_SQ_EDC_STALL_DELAY_2__EDC_STALL_DELAY_SQ4_MASK 0x0000003FL
++#define DIDT_SQ_EDC_STALL_DELAY_2__EDC_STALL_DELAY_SQ5_MASK 0x00000FC0L
++#define DIDT_SQ_EDC_STALL_DELAY_2__EDC_STALL_DELAY_SQ6_MASK 0x0003F000L
++#define DIDT_SQ_EDC_STALL_DELAY_2__EDC_STALL_DELAY_SQ7_MASK 0x00FC0000L
++#define DIDT_SQ_EDC_STALL_DELAY_2__UNUSED_MASK 0xFF000000L
++//DIDT_SQ_EDC_STALL_DELAY_3
++#define DIDT_SQ_EDC_STALL_DELAY_3__EDC_STALL_DELAY_SQ8__SHIFT 0x0
++#define DIDT_SQ_EDC_STALL_DELAY_3__EDC_STALL_DELAY_SQ9__SHIFT 0x6
++#define DIDT_SQ_EDC_STALL_DELAY_3__EDC_STALL_DELAY_SQ10__SHIFT 0xc
++#define DIDT_SQ_EDC_STALL_DELAY_3__UNUSED__SHIFT 0x12
++#define DIDT_SQ_EDC_STALL_DELAY_3__EDC_STALL_DELAY_SQ8_MASK 0x0000003FL
++#define DIDT_SQ_EDC_STALL_DELAY_3__EDC_STALL_DELAY_SQ9_MASK 0x00000FC0L
++#define DIDT_SQ_EDC_STALL_DELAY_3__EDC_STALL_DELAY_SQ10_MASK 0x0003F000L
++#define DIDT_SQ_EDC_STALL_DELAY_3__UNUSED_MASK 0xFFFC0000L
++//DIDT_SQ_EDC_OVERFLOW
++#define DIDT_SQ_EDC_OVERFLOW__EDC_ROLLING_POWER_DELTA_OVERFLOW__SHIFT 0x0
++#define DIDT_SQ_EDC_OVERFLOW__EDC_THROTTLE_LEVEL_OVERFLOW_COUNTER__SHIFT 0x1
++#define DIDT_SQ_EDC_OVERFLOW__EDC_ROLLING_POWER_DELTA_OVERFLOW_MASK 0x00000001L
++#define DIDT_SQ_EDC_OVERFLOW__EDC_THROTTLE_LEVEL_OVERFLOW_COUNTER_MASK 0x0001FFFEL
++//DIDT_SQ_EDC_ROLLING_POWER_DELTA
++#define DIDT_SQ_EDC_ROLLING_POWER_DELTA__EDC_ROLLING_POWER_DELTA__SHIFT 0x0
++#define DIDT_SQ_EDC_ROLLING_POWER_DELTA__EDC_ROLLING_POWER_DELTA_MASK 0xFFFFFFFFL
++//DIDT_DB_CTRL0
++#define DIDT_DB_CTRL0__DIDT_CTRL_EN__SHIFT 0x0
++#define DIDT_DB_CTRL0__PHASE_OFFSET__SHIFT 0x1
++#define DIDT_DB_CTRL0__DIDT_CTRL_RST__SHIFT 0x3
++#define DIDT_DB_CTRL0__DIDT_CLK_EN_OVERRIDE__SHIFT 0x4
++#define DIDT_DB_CTRL0__DIDT_STALL_CTRL_EN__SHIFT 0x5
++#define DIDT_DB_CTRL0__DIDT_TUNING_CTRL_EN__SHIFT 0x6
++#define DIDT_DB_CTRL0__DIDT_STALL_AUTO_RELEASE_EN__SHIFT 0x7
++#define DIDT_DB_CTRL0__DIDT_HI_POWER_THRESHOLD__SHIFT 0x8
++#define DIDT_DB_CTRL0__DIDT_AUTO_MPD_EN__SHIFT 0x18
++#define DIDT_DB_CTRL0__DIDT_STALL_EVENT_EN__SHIFT 0x19
++#define DIDT_DB_CTRL0__DIDT_STALL_EVENT_COUNTER_CLEAR__SHIFT 0x1a
++#define DIDT_DB_CTRL0__UNUSED_0__SHIFT 0x1b
++#define DIDT_DB_CTRL0__DIDT_CTRL_EN_MASK 0x00000001L
++#define DIDT_DB_CTRL0__PHASE_OFFSET_MASK 0x00000006L
++#define DIDT_DB_CTRL0__DIDT_CTRL_RST_MASK 0x00000008L
++#define DIDT_DB_CTRL0__DIDT_CLK_EN_OVERRIDE_MASK 0x00000010L
++#define DIDT_DB_CTRL0__DIDT_STALL_CTRL_EN_MASK 0x00000020L
++#define DIDT_DB_CTRL0__DIDT_TUNING_CTRL_EN_MASK 0x00000040L
++#define DIDT_DB_CTRL0__DIDT_STALL_AUTO_RELEASE_EN_MASK 0x00000080L
++#define DIDT_DB_CTRL0__DIDT_HI_POWER_THRESHOLD_MASK 0x00FFFF00L
++#define DIDT_DB_CTRL0__DIDT_AUTO_MPD_EN_MASK 0x01000000L
++#define DIDT_DB_CTRL0__DIDT_STALL_EVENT_EN_MASK 0x02000000L
++#define DIDT_DB_CTRL0__DIDT_STALL_EVENT_COUNTER_CLEAR_MASK 0x04000000L
++#define DIDT_DB_CTRL0__UNUSED_0_MASK 0xF8000000L
++//DIDT_DB_CTRL1
++#define DIDT_DB_CTRL1__MIN_POWER__SHIFT 0x0
++#define DIDT_DB_CTRL1__MAX_POWER__SHIFT 0x10
++#define DIDT_DB_CTRL1__MIN_POWER_MASK 0x0000FFFFL
++#define DIDT_DB_CTRL1__MAX_POWER_MASK 0xFFFF0000L
++//DIDT_DB_CTRL2
++#define DIDT_DB_CTRL2__MAX_POWER_DELTA__SHIFT 0x0
++#define DIDT_DB_CTRL2__UNUSED_0__SHIFT 0xe
++#define DIDT_DB_CTRL2__SHORT_TERM_INTERVAL_SIZE__SHIFT 0x10
++#define DIDT_DB_CTRL2__UNUSED_1__SHIFT 0x1a
++#define DIDT_DB_CTRL2__LONG_TERM_INTERVAL_RATIO__SHIFT 0x1b
++#define DIDT_DB_CTRL2__UNUSED_2__SHIFT 0x1f
++#define DIDT_DB_CTRL2__MAX_POWER_DELTA_MASK 0x00003FFFL
++#define DIDT_DB_CTRL2__UNUSED_0_MASK 0x0000C000L
++#define DIDT_DB_CTRL2__SHORT_TERM_INTERVAL_SIZE_MASK 0x03FF0000L
++#define DIDT_DB_CTRL2__UNUSED_1_MASK 0x04000000L
++#define DIDT_DB_CTRL2__LONG_TERM_INTERVAL_RATIO_MASK 0x78000000L
++#define DIDT_DB_CTRL2__UNUSED_2_MASK 0x80000000L
++//DIDT_DB_STALL_CTRL
++#define DIDT_DB_STALL_CTRL__DIDT_STALL_DELAY_HI__SHIFT 0x0
++#define DIDT_DB_STALL_CTRL__DIDT_STALL_DELAY_LO__SHIFT 0x6
++#define DIDT_DB_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_HI__SHIFT 0xc
++#define DIDT_DB_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_LO__SHIFT 0x12
++#define DIDT_DB_STALL_CTRL__UNUSED_0__SHIFT 0x18
++#define DIDT_DB_STALL_CTRL__DIDT_STALL_DELAY_HI_MASK 0x0000003FL
++#define DIDT_DB_STALL_CTRL__DIDT_STALL_DELAY_LO_MASK 0x00000FC0L
++#define DIDT_DB_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_HI_MASK 0x0003F000L
++#define DIDT_DB_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_LO_MASK 0x00FC0000L
++#define DIDT_DB_STALL_CTRL__UNUSED_0_MASK 0xFF000000L
++//DIDT_DB_TUNING_CTRL
++#define DIDT_DB_TUNING_CTRL__MAX_POWER_DELTA_HI__SHIFT 0x0
++#define DIDT_DB_TUNING_CTRL__MAX_POWER_DELTA_LO__SHIFT 0xe
++#define DIDT_DB_TUNING_CTRL__MAX_POWER_DELTA_HI_MASK 0x00003FFFL
++#define DIDT_DB_TUNING_CTRL__MAX_POWER_DELTA_LO_MASK 0x0FFFC000L
++//DIDT_DB_STALL_AUTO_RELEASE_CTRL
++#define DIDT_DB_STALL_AUTO_RELEASE_CTRL__DIDT_STALL_AUTO_RELEASE_TIME__SHIFT 0x0
++#define DIDT_DB_STALL_AUTO_RELEASE_CTRL__DIDT_STALL_AUTO_RELEASE_TIME_MASK 0x00FFFFFFL
++//DIDT_DB_CTRL3
++#define DIDT_DB_CTRL3__GC_DIDT_ENABLE__SHIFT 0x0
++#define DIDT_DB_CTRL3__GC_DIDT_CLK_EN_OVERRIDE__SHIFT 0x1
++#define DIDT_DB_CTRL3__THROTTLE_POLICY__SHIFT 0x2
++#define DIDT_DB_CTRL3__DIDT_TRIGGER_THROTTLE_LOWBIT__SHIFT 0x4
++#define DIDT_DB_CTRL3__DIDT_POWER_LEVEL_LOWBIT__SHIFT 0x9
++#define DIDT_DB_CTRL3__DIDT_STALL_PATTERN_BIT_NUMS__SHIFT 0xe
++#define DIDT_DB_CTRL3__GC_DIDT_LEVEL_COMB_EN__SHIFT 0x16
++#define DIDT_DB_CTRL3__SE_DIDT_LEVEL_COMB_EN__SHIFT 0x17
++#define DIDT_DB_CTRL3__QUALIFY_STALL_EN__SHIFT 0x18
++#define DIDT_DB_CTRL3__DIDT_STALL_SEL__SHIFT 0x19
++#define DIDT_DB_CTRL3__DIDT_FORCE_STALL__SHIFT 0x1b
++#define DIDT_DB_CTRL3__DIDT_STALL_DELAY_EN__SHIFT 0x1c
++#define DIDT_DB_CTRL3__GC_DIDT_ENABLE_MASK 0x00000001L
++#define DIDT_DB_CTRL3__GC_DIDT_CLK_EN_OVERRIDE_MASK 0x00000002L
++#define DIDT_DB_CTRL3__THROTTLE_POLICY_MASK 0x0000000CL
++#define DIDT_DB_CTRL3__DIDT_TRIGGER_THROTTLE_LOWBIT_MASK 0x000001F0L
++#define DIDT_DB_CTRL3__DIDT_POWER_LEVEL_LOWBIT_MASK 0x00003E00L
++#define DIDT_DB_CTRL3__DIDT_STALL_PATTERN_BIT_NUMS_MASK 0x003FC000L
++#define DIDT_DB_CTRL3__GC_DIDT_LEVEL_COMB_EN_MASK 0x00400000L
++#define DIDT_DB_CTRL3__SE_DIDT_LEVEL_COMB_EN_MASK 0x00800000L
++#define DIDT_DB_CTRL3__QUALIFY_STALL_EN_MASK 0x01000000L
++#define DIDT_DB_CTRL3__DIDT_STALL_SEL_MASK 0x06000000L
++#define DIDT_DB_CTRL3__DIDT_FORCE_STALL_MASK 0x08000000L
++#define DIDT_DB_CTRL3__DIDT_STALL_DELAY_EN_MASK 0x10000000L
++//DIDT_DB_STALL_PATTERN_1_2
++#define DIDT_DB_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_1__SHIFT 0x0
++#define DIDT_DB_STALL_PATTERN_1_2__UNUSED_0__SHIFT 0xf
++#define DIDT_DB_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_2__SHIFT 0x10
++#define DIDT_DB_STALL_PATTERN_1_2__UNUSED_1__SHIFT 0x1f
++#define DIDT_DB_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_1_MASK 0x00007FFFL
++#define DIDT_DB_STALL_PATTERN_1_2__UNUSED_0_MASK 0x00008000L
++#define DIDT_DB_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_2_MASK 0x7FFF0000L
++#define DIDT_DB_STALL_PATTERN_1_2__UNUSED_1_MASK 0x80000000L
++//DIDT_DB_STALL_PATTERN_3_4
++#define DIDT_DB_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_3__SHIFT 0x0
++#define DIDT_DB_STALL_PATTERN_3_4__UNUSED_0__SHIFT 0xf
++#define DIDT_DB_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_4__SHIFT 0x10
++#define DIDT_DB_STALL_PATTERN_3_4__UNUSED_1__SHIFT 0x1f
++#define DIDT_DB_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_3_MASK 0x00007FFFL
++#define DIDT_DB_STALL_PATTERN_3_4__UNUSED_0_MASK 0x00008000L
++#define DIDT_DB_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_4_MASK 0x7FFF0000L
++#define DIDT_DB_STALL_PATTERN_3_4__UNUSED_1_MASK 0x80000000L
++//DIDT_DB_STALL_PATTERN_5_6
++#define DIDT_DB_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_5__SHIFT 0x0
++#define DIDT_DB_STALL_PATTERN_5_6__UNUSED_0__SHIFT 0xf
++#define DIDT_DB_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_6__SHIFT 0x10
++#define DIDT_DB_STALL_PATTERN_5_6__UNUSED_1__SHIFT 0x1f
++#define DIDT_DB_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_5_MASK 0x00007FFFL
++#define DIDT_DB_STALL_PATTERN_5_6__UNUSED_0_MASK 0x00008000L
++#define DIDT_DB_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_6_MASK 0x7FFF0000L
++#define DIDT_DB_STALL_PATTERN_5_6__UNUSED_1_MASK 0x80000000L
++//DIDT_DB_STALL_PATTERN_7
++#define DIDT_DB_STALL_PATTERN_7__DIDT_STALL_PATTERN_7__SHIFT 0x0
++#define DIDT_DB_STALL_PATTERN_7__UNUSED_0__SHIFT 0xf
++#define DIDT_DB_STALL_PATTERN_7__DIDT_STALL_PATTERN_7_MASK 0x00007FFFL
++#define DIDT_DB_STALL_PATTERN_7__UNUSED_0_MASK 0xFFFF8000L
++//DIDT_DB_WEIGHT0_3
++#define DIDT_DB_WEIGHT0_3__WEIGHT0__SHIFT 0x0
++#define DIDT_DB_WEIGHT0_3__WEIGHT1__SHIFT 0x8
++#define DIDT_DB_WEIGHT0_3__WEIGHT2__SHIFT 0x10
++#define DIDT_DB_WEIGHT0_3__WEIGHT3__SHIFT 0x18
++#define DIDT_DB_WEIGHT0_3__WEIGHT0_MASK 0x000000FFL
++#define DIDT_DB_WEIGHT0_3__WEIGHT1_MASK 0x0000FF00L
++#define DIDT_DB_WEIGHT0_3__WEIGHT2_MASK 0x00FF0000L
++#define DIDT_DB_WEIGHT0_3__WEIGHT3_MASK 0xFF000000L
++//DIDT_DB_WEIGHT4_7
++#define DIDT_DB_WEIGHT4_7__WEIGHT4__SHIFT 0x0
++#define DIDT_DB_WEIGHT4_7__WEIGHT5__SHIFT 0x8
++#define DIDT_DB_WEIGHT4_7__WEIGHT6__SHIFT 0x10
++#define DIDT_DB_WEIGHT4_7__WEIGHT7__SHIFT 0x18
++#define DIDT_DB_WEIGHT4_7__WEIGHT4_MASK 0x000000FFL
++#define DIDT_DB_WEIGHT4_7__WEIGHT5_MASK 0x0000FF00L
++#define DIDT_DB_WEIGHT4_7__WEIGHT6_MASK 0x00FF0000L
++#define DIDT_DB_WEIGHT4_7__WEIGHT7_MASK 0xFF000000L
++//DIDT_DB_WEIGHT8_11
++#define DIDT_DB_WEIGHT8_11__WEIGHT8__SHIFT 0x0
++#define DIDT_DB_WEIGHT8_11__WEIGHT9__SHIFT 0x8
++#define DIDT_DB_WEIGHT8_11__WEIGHT10__SHIFT 0x10
++#define DIDT_DB_WEIGHT8_11__WEIGHT11__SHIFT 0x18
++#define DIDT_DB_WEIGHT8_11__WEIGHT8_MASK 0x000000FFL
++#define DIDT_DB_WEIGHT8_11__WEIGHT9_MASK 0x0000FF00L
++#define DIDT_DB_WEIGHT8_11__WEIGHT10_MASK 0x00FF0000L
++#define DIDT_DB_WEIGHT8_11__WEIGHT11_MASK 0xFF000000L
++//DIDT_DB_EDC_CTRL
++#define DIDT_DB_EDC_CTRL__EDC_EN__SHIFT 0x0
++#define DIDT_DB_EDC_CTRL__EDC_SW_RST__SHIFT 0x1
++#define DIDT_DB_EDC_CTRL__EDC_CLK_EN_OVERRIDE__SHIFT 0x2
++#define DIDT_DB_EDC_CTRL__EDC_FORCE_STALL__SHIFT 0x3
++#define DIDT_DB_EDC_CTRL__EDC_TRIGGER_THROTTLE_LOWBIT__SHIFT 0x4
++#define DIDT_DB_EDC_CTRL__EDC_STALL_PATTERN_BIT_NUMS__SHIFT 0x9
++#define DIDT_DB_EDC_CTRL__EDC_ALLOW_WRITE_PWRDELTA__SHIFT 0x11
++#define DIDT_DB_EDC_CTRL__GC_EDC_EN__SHIFT 0x12
++#define DIDT_DB_EDC_CTRL__GC_EDC_STALL_POLICY__SHIFT 0x13
++#define DIDT_DB_EDC_CTRL__GC_EDC_LEVEL_COMB_EN__SHIFT 0x15
++#define DIDT_DB_EDC_CTRL__SE_EDC_LEVEL_COMB_EN__SHIFT 0x16
++#define DIDT_DB_EDC_CTRL__UNUSED_0__SHIFT 0x17
++#define DIDT_DB_EDC_CTRL__EDC_EN_MASK 0x00000001L
++#define DIDT_DB_EDC_CTRL__EDC_SW_RST_MASK 0x00000002L
++#define DIDT_DB_EDC_CTRL__EDC_CLK_EN_OVERRIDE_MASK 0x00000004L
++#define DIDT_DB_EDC_CTRL__EDC_FORCE_STALL_MASK 0x00000008L
++#define DIDT_DB_EDC_CTRL__EDC_TRIGGER_THROTTLE_LOWBIT_MASK 0x000001F0L
++#define DIDT_DB_EDC_CTRL__EDC_STALL_PATTERN_BIT_NUMS_MASK 0x0001FE00L
++#define DIDT_DB_EDC_CTRL__EDC_ALLOW_WRITE_PWRDELTA_MASK 0x00020000L
++#define DIDT_DB_EDC_CTRL__GC_EDC_EN_MASK 0x00040000L
++#define DIDT_DB_EDC_CTRL__GC_EDC_STALL_POLICY_MASK 0x00180000L
++#define DIDT_DB_EDC_CTRL__GC_EDC_LEVEL_COMB_EN_MASK 0x00200000L
++#define DIDT_DB_EDC_CTRL__SE_EDC_LEVEL_COMB_EN_MASK 0x00400000L
++#define DIDT_DB_EDC_CTRL__UNUSED_0_MASK 0xFF800000L
++//DIDT_DB_EDC_THRESHOLD
++#define DIDT_DB_EDC_THRESHOLD__EDC_THRESHOLD__SHIFT 0x0
++#define DIDT_DB_EDC_THRESHOLD__EDC_THRESHOLD_MASK 0xFFFFFFFFL
++//DIDT_DB_EDC_STALL_PATTERN_1_2
++#define DIDT_DB_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_1__SHIFT 0x0
++#define DIDT_DB_EDC_STALL_PATTERN_1_2__UNUSED_0__SHIFT 0xf
++#define DIDT_DB_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_2__SHIFT 0x10
++#define DIDT_DB_EDC_STALL_PATTERN_1_2__UNUSED_1__SHIFT 0x1f
++#define DIDT_DB_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_1_MASK 0x00007FFFL
++#define DIDT_DB_EDC_STALL_PATTERN_1_2__UNUSED_0_MASK 0x00008000L
++#define DIDT_DB_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_2_MASK 0x7FFF0000L
++#define DIDT_DB_EDC_STALL_PATTERN_1_2__UNUSED_1_MASK 0x80000000L
++//DIDT_DB_EDC_STALL_PATTERN_3_4
++#define DIDT_DB_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_3__SHIFT 0x0
++#define DIDT_DB_EDC_STALL_PATTERN_3_4__UNUSED_0__SHIFT 0xf
++#define DIDT_DB_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_4__SHIFT 0x10
++#define DIDT_DB_EDC_STALL_PATTERN_3_4__UNUSED_1__SHIFT 0x1f
++#define DIDT_DB_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_3_MASK 0x00007FFFL
++#define DIDT_DB_EDC_STALL_PATTERN_3_4__UNUSED_0_MASK 0x00008000L
++#define DIDT_DB_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_4_MASK 0x7FFF0000L
++#define DIDT_DB_EDC_STALL_PATTERN_3_4__UNUSED_1_MASK 0x80000000L
++//DIDT_DB_EDC_STALL_PATTERN_5_6
++#define DIDT_DB_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_5__SHIFT 0x0
++#define DIDT_DB_EDC_STALL_PATTERN_5_6__UNUSED_0__SHIFT 0xf
++#define DIDT_DB_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_6__SHIFT 0x10
++#define DIDT_DB_EDC_STALL_PATTERN_5_6__UNUSED_1__SHIFT 0x1f
++#define DIDT_DB_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_5_MASK 0x00007FFFL
++#define DIDT_DB_EDC_STALL_PATTERN_5_6__UNUSED_0_MASK 0x00008000L
++#define DIDT_DB_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_6_MASK 0x7FFF0000L
++#define DIDT_DB_EDC_STALL_PATTERN_5_6__UNUSED_1_MASK 0x80000000L
++//DIDT_DB_EDC_STALL_PATTERN_7
++#define DIDT_DB_EDC_STALL_PATTERN_7__EDC_STALL_PATTERN_7__SHIFT 0x0
++#define DIDT_DB_EDC_STALL_PATTERN_7__UNUSED_0__SHIFT 0xf
++#define DIDT_DB_EDC_STALL_PATTERN_7__EDC_STALL_PATTERN_7_MASK 0x00007FFFL
++#define DIDT_DB_EDC_STALL_PATTERN_7__UNUSED_0_MASK 0xFFFF8000L
++//DIDT_DB_EDC_STATUS
++#define DIDT_DB_EDC_STATUS__EDC_FSM_STATE__SHIFT 0x0
++#define DIDT_DB_EDC_STATUS__EDC_THROTTLE_LEVEL__SHIFT 0x1
++#define DIDT_DB_EDC_STATUS__EDC_FSM_STATE_MASK 0x00000001L
++#define DIDT_DB_EDC_STATUS__EDC_THROTTLE_LEVEL_MASK 0x0000000EL
++//DIDT_DB_EDC_STALL_DELAY_1
++#define DIDT_DB_EDC_STALL_DELAY_1__EDC_STALL_DELAY_DB0__SHIFT 0x0
++#define DIDT_DB_EDC_STALL_DELAY_1__EDC_STALL_DELAY_DB1__SHIFT 0x3
++#define DIDT_DB_EDC_STALL_DELAY_1__UNUSED__SHIFT 0x6
++#define DIDT_DB_EDC_STALL_DELAY_1__EDC_STALL_DELAY_DB0_MASK 0x00000007L
++#define DIDT_DB_EDC_STALL_DELAY_1__EDC_STALL_DELAY_DB1_MASK 0x00000038L
++#define DIDT_DB_EDC_STALL_DELAY_1__UNUSED_MASK 0xFFFFFFC0L
++//DIDT_DB_EDC_OVERFLOW
++#define DIDT_DB_EDC_OVERFLOW__EDC_ROLLING_POWER_DELTA_OVERFLOW__SHIFT 0x0
++#define DIDT_DB_EDC_OVERFLOW__EDC_THROTTLE_LEVEL_OVERFLOW_COUNTER__SHIFT 0x1
++#define DIDT_DB_EDC_OVERFLOW__EDC_ROLLING_POWER_DELTA_OVERFLOW_MASK 0x00000001L
++#define DIDT_DB_EDC_OVERFLOW__EDC_THROTTLE_LEVEL_OVERFLOW_COUNTER_MASK 0x0001FFFEL
++//DIDT_DB_EDC_ROLLING_POWER_DELTA
++#define DIDT_DB_EDC_ROLLING_POWER_DELTA__EDC_ROLLING_POWER_DELTA__SHIFT 0x0
++#define DIDT_DB_EDC_ROLLING_POWER_DELTA__EDC_ROLLING_POWER_DELTA_MASK 0xFFFFFFFFL
++//DIDT_TD_CTRL0
++#define DIDT_TD_CTRL0__DIDT_CTRL_EN__SHIFT 0x0
++#define DIDT_TD_CTRL0__PHASE_OFFSET__SHIFT 0x1
++#define DIDT_TD_CTRL0__DIDT_CTRL_RST__SHIFT 0x3
++#define DIDT_TD_CTRL0__DIDT_CLK_EN_OVERRIDE__SHIFT 0x4
++#define DIDT_TD_CTRL0__DIDT_STALL_CTRL_EN__SHIFT 0x5
++#define DIDT_TD_CTRL0__DIDT_TUNING_CTRL_EN__SHIFT 0x6
++#define DIDT_TD_CTRL0__DIDT_STALL_AUTO_RELEASE_EN__SHIFT 0x7
++#define DIDT_TD_CTRL0__DIDT_HI_POWER_THRESHOLD__SHIFT 0x8
++#define DIDT_TD_CTRL0__DIDT_AUTO_MPD_EN__SHIFT 0x18
++#define DIDT_TD_CTRL0__DIDT_STALL_EVENT_EN__SHIFT 0x19
++#define DIDT_TD_CTRL0__DIDT_STALL_EVENT_COUNTER_CLEAR__SHIFT 0x1a
++#define DIDT_TD_CTRL0__UNUSED_0__SHIFT 0x1b
++#define DIDT_TD_CTRL0__DIDT_CTRL_EN_MASK 0x00000001L
++#define DIDT_TD_CTRL0__PHASE_OFFSET_MASK 0x00000006L
++#define DIDT_TD_CTRL0__DIDT_CTRL_RST_MASK 0x00000008L
++#define DIDT_TD_CTRL0__DIDT_CLK_EN_OVERRIDE_MASK 0x00000010L
++#define DIDT_TD_CTRL0__DIDT_STALL_CTRL_EN_MASK 0x00000020L
++#define DIDT_TD_CTRL0__DIDT_TUNING_CTRL_EN_MASK 0x00000040L
++#define DIDT_TD_CTRL0__DIDT_STALL_AUTO_RELEASE_EN_MASK 0x00000080L
++#define DIDT_TD_CTRL0__DIDT_HI_POWER_THRESHOLD_MASK 0x00FFFF00L
++#define DIDT_TD_CTRL0__DIDT_AUTO_MPD_EN_MASK 0x01000000L
++#define DIDT_TD_CTRL0__DIDT_STALL_EVENT_EN_MASK 0x02000000L
++#define DIDT_TD_CTRL0__DIDT_STALL_EVENT_COUNTER_CLEAR_MASK 0x04000000L
++#define DIDT_TD_CTRL0__UNUSED_0_MASK 0xF8000000L
++//DIDT_TD_CTRL1
++#define DIDT_TD_CTRL1__MIN_POWER__SHIFT 0x0
++#define DIDT_TD_CTRL1__MAX_POWER__SHIFT 0x10
++#define DIDT_TD_CTRL1__MIN_POWER_MASK 0x0000FFFFL
++#define DIDT_TD_CTRL1__MAX_POWER_MASK 0xFFFF0000L
++//DIDT_TD_CTRL2
++#define DIDT_TD_CTRL2__MAX_POWER_DELTA__SHIFT 0x0
++#define DIDT_TD_CTRL2__UNUSED_0__SHIFT 0xe
++#define DIDT_TD_CTRL2__SHORT_TERM_INTERVAL_SIZE__SHIFT 0x10
++#define DIDT_TD_CTRL2__UNUSED_1__SHIFT 0x1a
++#define DIDT_TD_CTRL2__LONG_TERM_INTERVAL_RATIO__SHIFT 0x1b
++#define DIDT_TD_CTRL2__UNUSED_2__SHIFT 0x1f
++#define DIDT_TD_CTRL2__MAX_POWER_DELTA_MASK 0x00003FFFL
++#define DIDT_TD_CTRL2__UNUSED_0_MASK 0x0000C000L
++#define DIDT_TD_CTRL2__SHORT_TERM_INTERVAL_SIZE_MASK 0x03FF0000L
++#define DIDT_TD_CTRL2__UNUSED_1_MASK 0x04000000L
++#define DIDT_TD_CTRL2__LONG_TERM_INTERVAL_RATIO_MASK 0x78000000L
++#define DIDT_TD_CTRL2__UNUSED_2_MASK 0x80000000L
++//DIDT_TD_STALL_CTRL
++#define DIDT_TD_STALL_CTRL__DIDT_STALL_DELAY_HI__SHIFT 0x0
++#define DIDT_TD_STALL_CTRL__DIDT_STALL_DELAY_LO__SHIFT 0x6
++#define DIDT_TD_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_HI__SHIFT 0xc
++#define DIDT_TD_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_LO__SHIFT 0x12
++#define DIDT_TD_STALL_CTRL__UNUSED_0__SHIFT 0x18
++#define DIDT_TD_STALL_CTRL__DIDT_STALL_DELAY_HI_MASK 0x0000003FL
++#define DIDT_TD_STALL_CTRL__DIDT_STALL_DELAY_LO_MASK 0x00000FC0L
++#define DIDT_TD_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_HI_MASK 0x0003F000L
++#define DIDT_TD_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_LO_MASK 0x00FC0000L
++#define DIDT_TD_STALL_CTRL__UNUSED_0_MASK 0xFF000000L
++//DIDT_TD_TUNING_CTRL
++#define DIDT_TD_TUNING_CTRL__MAX_POWER_DELTA_HI__SHIFT 0x0
++#define DIDT_TD_TUNING_CTRL__MAX_POWER_DELTA_LO__SHIFT 0xe
++#define DIDT_TD_TUNING_CTRL__MAX_POWER_DELTA_HI_MASK 0x00003FFFL
++#define DIDT_TD_TUNING_CTRL__MAX_POWER_DELTA_LO_MASK 0x0FFFC000L
++//DIDT_TD_STALL_AUTO_RELEASE_CTRL
++#define DIDT_TD_STALL_AUTO_RELEASE_CTRL__DIDT_STALL_AUTO_RELEASE_TIME__SHIFT 0x0
++#define DIDT_TD_STALL_AUTO_RELEASE_CTRL__DIDT_STALL_AUTO_RELEASE_TIME_MASK 0x00FFFFFFL
++//DIDT_TD_CTRL3
++#define DIDT_TD_CTRL3__GC_DIDT_ENABLE__SHIFT 0x0
++#define DIDT_TD_CTRL3__GC_DIDT_CLK_EN_OVERRIDE__SHIFT 0x1
++#define DIDT_TD_CTRL3__THROTTLE_POLICY__SHIFT 0x2
++#define DIDT_TD_CTRL3__DIDT_TRIGGER_THROTTLE_LOWBIT__SHIFT 0x4
++#define DIDT_TD_CTRL3__DIDT_POWER_LEVEL_LOWBIT__SHIFT 0x9
++#define DIDT_TD_CTRL3__DIDT_STALL_PATTERN_BIT_NUMS__SHIFT 0xe
++#define DIDT_TD_CTRL3__GC_DIDT_LEVEL_COMB_EN__SHIFT 0x16
++#define DIDT_TD_CTRL3__SE_DIDT_LEVEL_COMB_EN__SHIFT 0x17
++#define DIDT_TD_CTRL3__QUALIFY_STALL_EN__SHIFT 0x18
++#define DIDT_TD_CTRL3__DIDT_STALL_SEL__SHIFT 0x19
++#define DIDT_TD_CTRL3__DIDT_FORCE_STALL__SHIFT 0x1b
++#define DIDT_TD_CTRL3__DIDT_STALL_DELAY_EN__SHIFT 0x1c
++#define DIDT_TD_CTRL3__GC_DIDT_ENABLE_MASK 0x00000001L
++#define DIDT_TD_CTRL3__GC_DIDT_CLK_EN_OVERRIDE_MASK 0x00000002L
++#define DIDT_TD_CTRL3__THROTTLE_POLICY_MASK 0x0000000CL
++#define DIDT_TD_CTRL3__DIDT_TRIGGER_THROTTLE_LOWBIT_MASK 0x000001F0L
++#define DIDT_TD_CTRL3__DIDT_POWER_LEVEL_LOWBIT_MASK 0x00003E00L
++#define DIDT_TD_CTRL3__DIDT_STALL_PATTERN_BIT_NUMS_MASK 0x003FC000L
++#define DIDT_TD_CTRL3__GC_DIDT_LEVEL_COMB_EN_MASK 0x00400000L
++#define DIDT_TD_CTRL3__SE_DIDT_LEVEL_COMB_EN_MASK 0x00800000L
++#define DIDT_TD_CTRL3__QUALIFY_STALL_EN_MASK 0x01000000L
++#define DIDT_TD_CTRL3__DIDT_STALL_SEL_MASK 0x06000000L
++#define DIDT_TD_CTRL3__DIDT_FORCE_STALL_MASK 0x08000000L
++#define DIDT_TD_CTRL3__DIDT_STALL_DELAY_EN_MASK 0x10000000L
++//DIDT_TD_STALL_PATTERN_1_2
++#define DIDT_TD_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_1__SHIFT 0x0
++#define DIDT_TD_STALL_PATTERN_1_2__UNUSED_0__SHIFT 0xf
++#define DIDT_TD_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_2__SHIFT 0x10
++#define DIDT_TD_STALL_PATTERN_1_2__UNUSED_1__SHIFT 0x1f
++#define DIDT_TD_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_1_MASK 0x00007FFFL
++#define DIDT_TD_STALL_PATTERN_1_2__UNUSED_0_MASK 0x00008000L
++#define DIDT_TD_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_2_MASK 0x7FFF0000L
++#define DIDT_TD_STALL_PATTERN_1_2__UNUSED_1_MASK 0x80000000L
++//DIDT_TD_STALL_PATTERN_3_4
++#define DIDT_TD_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_3__SHIFT 0x0
++#define DIDT_TD_STALL_PATTERN_3_4__UNUSED_0__SHIFT 0xf
++#define DIDT_TD_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_4__SHIFT 0x10
++#define DIDT_TD_STALL_PATTERN_3_4__UNUSED_1__SHIFT 0x1f
++#define DIDT_TD_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_3_MASK 0x00007FFFL
++#define DIDT_TD_STALL_PATTERN_3_4__UNUSED_0_MASK 0x00008000L
++#define DIDT_TD_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_4_MASK 0x7FFF0000L
++#define DIDT_TD_STALL_PATTERN_3_4__UNUSED_1_MASK 0x80000000L
++//DIDT_TD_STALL_PATTERN_5_6
++#define DIDT_TD_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_5__SHIFT 0x0
++#define DIDT_TD_STALL_PATTERN_5_6__UNUSED_0__SHIFT 0xf
++#define DIDT_TD_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_6__SHIFT 0x10
++#define DIDT_TD_STALL_PATTERN_5_6__UNUSED_1__SHIFT 0x1f
++#define DIDT_TD_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_5_MASK 0x00007FFFL
++#define DIDT_TD_STALL_PATTERN_5_6__UNUSED_0_MASK 0x00008000L
++#define DIDT_TD_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_6_MASK 0x7FFF0000L
++#define DIDT_TD_STALL_PATTERN_5_6__UNUSED_1_MASK 0x80000000L
++//DIDT_TD_STALL_PATTERN_7
++#define DIDT_TD_STALL_PATTERN_7__DIDT_STALL_PATTERN_7__SHIFT 0x0
++#define DIDT_TD_STALL_PATTERN_7__UNUSED_0__SHIFT 0xf
++#define DIDT_TD_STALL_PATTERN_7__DIDT_STALL_PATTERN_7_MASK 0x00007FFFL
++#define DIDT_TD_STALL_PATTERN_7__UNUSED_0_MASK 0xFFFF8000L
++//DIDT_TD_WEIGHT0_3
++#define DIDT_TD_WEIGHT0_3__WEIGHT0__SHIFT 0x0
++#define DIDT_TD_WEIGHT0_3__WEIGHT1__SHIFT 0x8
++#define DIDT_TD_WEIGHT0_3__WEIGHT2__SHIFT 0x10
++#define DIDT_TD_WEIGHT0_3__WEIGHT3__SHIFT 0x18
++#define DIDT_TD_WEIGHT0_3__WEIGHT0_MASK 0x000000FFL
++#define DIDT_TD_WEIGHT0_3__WEIGHT1_MASK 0x0000FF00L
++#define DIDT_TD_WEIGHT0_3__WEIGHT2_MASK 0x00FF0000L
++#define DIDT_TD_WEIGHT0_3__WEIGHT3_MASK 0xFF000000L
++//DIDT_TD_WEIGHT4_7
++#define DIDT_TD_WEIGHT4_7__WEIGHT4__SHIFT 0x0
++#define DIDT_TD_WEIGHT4_7__WEIGHT5__SHIFT 0x8
++#define DIDT_TD_WEIGHT4_7__WEIGHT6__SHIFT 0x10
++#define DIDT_TD_WEIGHT4_7__WEIGHT7__SHIFT 0x18
++#define DIDT_TD_WEIGHT4_7__WEIGHT4_MASK 0x000000FFL
++#define DIDT_TD_WEIGHT4_7__WEIGHT5_MASK 0x0000FF00L
++#define DIDT_TD_WEIGHT4_7__WEIGHT6_MASK 0x00FF0000L
++#define DIDT_TD_WEIGHT4_7__WEIGHT7_MASK 0xFF000000L
++//DIDT_TD_WEIGHT8_11
++#define DIDT_TD_WEIGHT8_11__WEIGHT8__SHIFT 0x0
++#define DIDT_TD_WEIGHT8_11__WEIGHT9__SHIFT 0x8
++#define DIDT_TD_WEIGHT8_11__WEIGHT10__SHIFT 0x10
++#define DIDT_TD_WEIGHT8_11__WEIGHT11__SHIFT 0x18
++#define DIDT_TD_WEIGHT8_11__WEIGHT8_MASK 0x000000FFL
++#define DIDT_TD_WEIGHT8_11__WEIGHT9_MASK 0x0000FF00L
++#define DIDT_TD_WEIGHT8_11__WEIGHT10_MASK 0x00FF0000L
++#define DIDT_TD_WEIGHT8_11__WEIGHT11_MASK 0xFF000000L
++//DIDT_TD_EDC_CTRL
++#define DIDT_TD_EDC_CTRL__EDC_EN__SHIFT 0x0
++#define DIDT_TD_EDC_CTRL__EDC_SW_RST__SHIFT 0x1
++#define DIDT_TD_EDC_CTRL__EDC_CLK_EN_OVERRIDE__SHIFT 0x2
++#define DIDT_TD_EDC_CTRL__EDC_FORCE_STALL__SHIFT 0x3
++#define DIDT_TD_EDC_CTRL__EDC_TRIGGER_THROTTLE_LOWBIT__SHIFT 0x4
++#define DIDT_TD_EDC_CTRL__EDC_STALL_PATTERN_BIT_NUMS__SHIFT 0x9
++#define DIDT_TD_EDC_CTRL__EDC_ALLOW_WRITE_PWRDELTA__SHIFT 0x11
++#define DIDT_TD_EDC_CTRL__GC_EDC_EN__SHIFT 0x12
++#define DIDT_TD_EDC_CTRL__GC_EDC_STALL_POLICY__SHIFT 0x13
++#define DIDT_TD_EDC_CTRL__GC_EDC_LEVEL_COMB_EN__SHIFT 0x15
++#define DIDT_TD_EDC_CTRL__SE_EDC_LEVEL_COMB_EN__SHIFT 0x16
++#define DIDT_TD_EDC_CTRL__UNUSED_0__SHIFT 0x17
++#define DIDT_TD_EDC_CTRL__EDC_EN_MASK 0x00000001L
++#define DIDT_TD_EDC_CTRL__EDC_SW_RST_MASK 0x00000002L
++#define DIDT_TD_EDC_CTRL__EDC_CLK_EN_OVERRIDE_MASK 0x00000004L
++#define DIDT_TD_EDC_CTRL__EDC_FORCE_STALL_MASK 0x00000008L
++#define DIDT_TD_EDC_CTRL__EDC_TRIGGER_THROTTLE_LOWBIT_MASK 0x000001F0L
++#define DIDT_TD_EDC_CTRL__EDC_STALL_PATTERN_BIT_NUMS_MASK 0x0001FE00L
++#define DIDT_TD_EDC_CTRL__EDC_ALLOW_WRITE_PWRDELTA_MASK 0x00020000L
++#define DIDT_TD_EDC_CTRL__GC_EDC_EN_MASK 0x00040000L
++#define DIDT_TD_EDC_CTRL__GC_EDC_STALL_POLICY_MASK 0x00180000L
++#define DIDT_TD_EDC_CTRL__GC_EDC_LEVEL_COMB_EN_MASK 0x00200000L
++#define DIDT_TD_EDC_CTRL__SE_EDC_LEVEL_COMB_EN_MASK 0x00400000L
++#define DIDT_TD_EDC_CTRL__UNUSED_0_MASK 0xFF800000L
++//DIDT_TD_EDC_THRESHOLD
++#define DIDT_TD_EDC_THRESHOLD__EDC_THRESHOLD__SHIFT 0x0
++#define DIDT_TD_EDC_THRESHOLD__EDC_THRESHOLD_MASK 0xFFFFFFFFL
++//DIDT_TD_EDC_STALL_PATTERN_1_2
++#define DIDT_TD_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_1__SHIFT 0x0
++#define DIDT_TD_EDC_STALL_PATTERN_1_2__UNUSED_0__SHIFT 0xf
++#define DIDT_TD_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_2__SHIFT 0x10
++#define DIDT_TD_EDC_STALL_PATTERN_1_2__UNUSED_1__SHIFT 0x1f
++#define DIDT_TD_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_1_MASK 0x00007FFFL
++#define DIDT_TD_EDC_STALL_PATTERN_1_2__UNUSED_0_MASK 0x00008000L
++#define DIDT_TD_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_2_MASK 0x7FFF0000L
++#define DIDT_TD_EDC_STALL_PATTERN_1_2__UNUSED_1_MASK 0x80000000L
++//DIDT_TD_EDC_STALL_PATTERN_3_4
++#define DIDT_TD_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_3__SHIFT 0x0
++#define DIDT_TD_EDC_STALL_PATTERN_3_4__UNUSED_0__SHIFT 0xf
++#define DIDT_TD_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_4__SHIFT 0x10
++#define DIDT_TD_EDC_STALL_PATTERN_3_4__UNUSED_1__SHIFT 0x1f
++#define DIDT_TD_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_3_MASK 0x00007FFFL
++#define DIDT_TD_EDC_STALL_PATTERN_3_4__UNUSED_0_MASK 0x00008000L
++#define DIDT_TD_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_4_MASK 0x7FFF0000L
++#define DIDT_TD_EDC_STALL_PATTERN_3_4__UNUSED_1_MASK 0x80000000L
++//DIDT_TD_EDC_STALL_PATTERN_5_6
++#define DIDT_TD_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_5__SHIFT 0x0
++#define DIDT_TD_EDC_STALL_PATTERN_5_6__UNUSED_0__SHIFT 0xf
++#define DIDT_TD_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_6__SHIFT 0x10
++#define DIDT_TD_EDC_STALL_PATTERN_5_6__UNUSED_1__SHIFT 0x1f
++#define DIDT_TD_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_5_MASK 0x00007FFFL
++#define DIDT_TD_EDC_STALL_PATTERN_5_6__UNUSED_0_MASK 0x00008000L
++#define DIDT_TD_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_6_MASK 0x7FFF0000L
++#define DIDT_TD_EDC_STALL_PATTERN_5_6__UNUSED_1_MASK 0x80000000L
++//DIDT_TD_EDC_STALL_PATTERN_7
++#define DIDT_TD_EDC_STALL_PATTERN_7__EDC_STALL_PATTERN_7__SHIFT 0x0
++#define DIDT_TD_EDC_STALL_PATTERN_7__UNUSED_0__SHIFT 0xf
++#define DIDT_TD_EDC_STALL_PATTERN_7__EDC_STALL_PATTERN_7_MASK 0x00007FFFL
++#define DIDT_TD_EDC_STALL_PATTERN_7__UNUSED_0_MASK 0xFFFF8000L
++//DIDT_TD_EDC_STATUS
++#define DIDT_TD_EDC_STATUS__EDC_FSM_STATE__SHIFT 0x0
++#define DIDT_TD_EDC_STATUS__EDC_THROTTLE_LEVEL__SHIFT 0x1
++#define DIDT_TD_EDC_STATUS__EDC_FSM_STATE_MASK 0x00000001L
++#define DIDT_TD_EDC_STATUS__EDC_THROTTLE_LEVEL_MASK 0x0000000EL
++//DIDT_TD_EDC_STALL_DELAY_1
++#define DIDT_TD_EDC_STALL_DELAY_1__EDC_STALL_DELAY_TD0__SHIFT 0x0
++#define DIDT_TD_EDC_STALL_DELAY_1__EDC_STALL_DELAY_TD1__SHIFT 0x6
++#define DIDT_TD_EDC_STALL_DELAY_1__EDC_STALL_DELAY_TD2__SHIFT 0xc
++#define DIDT_TD_EDC_STALL_DELAY_1__EDC_STALL_DELAY_TD3__SHIFT 0x12
++#define DIDT_TD_EDC_STALL_DELAY_1__UNUSED__SHIFT 0x18
++#define DIDT_TD_EDC_STALL_DELAY_1__EDC_STALL_DELAY_TD0_MASK 0x0000003FL
++#define DIDT_TD_EDC_STALL_DELAY_1__EDC_STALL_DELAY_TD1_MASK 0x00000FC0L
++#define DIDT_TD_EDC_STALL_DELAY_1__EDC_STALL_DELAY_TD2_MASK 0x0003F000L
++#define DIDT_TD_EDC_STALL_DELAY_1__EDC_STALL_DELAY_TD3_MASK 0x00FC0000L
++#define DIDT_TD_EDC_STALL_DELAY_1__UNUSED_MASK 0xFF000000L
++//DIDT_TD_EDC_STALL_DELAY_2
++#define DIDT_TD_EDC_STALL_DELAY_2__EDC_STALL_DELAY_TD4__SHIFT 0x0
++#define DIDT_TD_EDC_STALL_DELAY_2__EDC_STALL_DELAY_TD5__SHIFT 0x6
++#define DIDT_TD_EDC_STALL_DELAY_2__EDC_STALL_DELAY_TD6__SHIFT 0xc
++#define DIDT_TD_EDC_STALL_DELAY_2__EDC_STALL_DELAY_TD7__SHIFT 0x12
++#define DIDT_TD_EDC_STALL_DELAY_2__UNUSED__SHIFT 0x18
++#define DIDT_TD_EDC_STALL_DELAY_2__EDC_STALL_DELAY_TD4_MASK 0x0000003FL
++#define DIDT_TD_EDC_STALL_DELAY_2__EDC_STALL_DELAY_TD5_MASK 0x00000FC0L
++#define DIDT_TD_EDC_STALL_DELAY_2__EDC_STALL_DELAY_TD6_MASK 0x0003F000L
++#define DIDT_TD_EDC_STALL_DELAY_2__EDC_STALL_DELAY_TD7_MASK 0x00FC0000L
++#define DIDT_TD_EDC_STALL_DELAY_2__UNUSED_MASK 0xFF000000L
++//DIDT_TD_EDC_STALL_DELAY_3
++#define DIDT_TD_EDC_STALL_DELAY_3__EDC_STALL_DELAY_TD8__SHIFT 0x0
++#define DIDT_TD_EDC_STALL_DELAY_3__EDC_STALL_DELAY_TD9__SHIFT 0x6
++#define DIDT_TD_EDC_STALL_DELAY_3__EDC_STALL_DELAY_TD10__SHIFT 0xc
++#define DIDT_TD_EDC_STALL_DELAY_3__UNUSED__SHIFT 0x12
++#define DIDT_TD_EDC_STALL_DELAY_3__EDC_STALL_DELAY_TD8_MASK 0x0000003FL
++#define DIDT_TD_EDC_STALL_DELAY_3__EDC_STALL_DELAY_TD9_MASK 0x00000FC0L
++#define DIDT_TD_EDC_STALL_DELAY_3__EDC_STALL_DELAY_TD10_MASK 0x0003F000L
++#define DIDT_TD_EDC_STALL_DELAY_3__UNUSED_MASK 0xFFFC0000L
++//DIDT_TD_EDC_OVERFLOW
++#define DIDT_TD_EDC_OVERFLOW__EDC_ROLLING_POWER_DELTA_OVERFLOW__SHIFT 0x0
++#define DIDT_TD_EDC_OVERFLOW__EDC_THROTTLE_LEVEL_OVERFLOW_COUNTER__SHIFT 0x1
++#define DIDT_TD_EDC_OVERFLOW__EDC_ROLLING_POWER_DELTA_OVERFLOW_MASK 0x00000001L
++#define DIDT_TD_EDC_OVERFLOW__EDC_THROTTLE_LEVEL_OVERFLOW_COUNTER_MASK 0x0001FFFEL
++//DIDT_TD_EDC_ROLLING_POWER_DELTA
++#define DIDT_TD_EDC_ROLLING_POWER_DELTA__EDC_ROLLING_POWER_DELTA__SHIFT 0x0
++#define DIDT_TD_EDC_ROLLING_POWER_DELTA__EDC_ROLLING_POWER_DELTA_MASK 0xFFFFFFFFL
++//DIDT_TCP_CTRL0
++#define DIDT_TCP_CTRL0__DIDT_CTRL_EN__SHIFT 0x0
++#define DIDT_TCP_CTRL0__PHASE_OFFSET__SHIFT 0x1
++#define DIDT_TCP_CTRL0__DIDT_CTRL_RST__SHIFT 0x3
++#define DIDT_TCP_CTRL0__DIDT_CLK_EN_OVERRIDE__SHIFT 0x4
++#define DIDT_TCP_CTRL0__DIDT_STALL_CTRL_EN__SHIFT 0x5
++#define DIDT_TCP_CTRL0__DIDT_TUNING_CTRL_EN__SHIFT 0x6
++#define DIDT_TCP_CTRL0__DIDT_STALL_AUTO_RELEASE_EN__SHIFT 0x7
++#define DIDT_TCP_CTRL0__DIDT_HI_POWER_THRESHOLD__SHIFT 0x8
++#define DIDT_TCP_CTRL0__DIDT_AUTO_MPD_EN__SHIFT 0x18
++#define DIDT_TCP_CTRL0__DIDT_STALL_EVENT_EN__SHIFT 0x19
++#define DIDT_TCP_CTRL0__DIDT_STALL_EVENT_COUNTER_CLEAR__SHIFT 0x1a
++#define DIDT_TCP_CTRL0__UNUSED_0__SHIFT 0x1b
++#define DIDT_TCP_CTRL0__DIDT_CTRL_EN_MASK 0x00000001L
++#define DIDT_TCP_CTRL0__PHASE_OFFSET_MASK 0x00000006L
++#define DIDT_TCP_CTRL0__DIDT_CTRL_RST_MASK 0x00000008L
++#define DIDT_TCP_CTRL0__DIDT_CLK_EN_OVERRIDE_MASK 0x00000010L
++#define DIDT_TCP_CTRL0__DIDT_STALL_CTRL_EN_MASK 0x00000020L
++#define DIDT_TCP_CTRL0__DIDT_TUNING_CTRL_EN_MASK 0x00000040L
++#define DIDT_TCP_CTRL0__DIDT_STALL_AUTO_RELEASE_EN_MASK 0x00000080L
++#define DIDT_TCP_CTRL0__DIDT_HI_POWER_THRESHOLD_MASK 0x00FFFF00L
++#define DIDT_TCP_CTRL0__DIDT_AUTO_MPD_EN_MASK 0x01000000L
++#define DIDT_TCP_CTRL0__DIDT_STALL_EVENT_EN_MASK 0x02000000L
++#define DIDT_TCP_CTRL0__DIDT_STALL_EVENT_COUNTER_CLEAR_MASK 0x04000000L
++#define DIDT_TCP_CTRL0__UNUSED_0_MASK 0xF8000000L
++//DIDT_TCP_CTRL1
++#define DIDT_TCP_CTRL1__MIN_POWER__SHIFT 0x0
++#define DIDT_TCP_CTRL1__MAX_POWER__SHIFT 0x10
++#define DIDT_TCP_CTRL1__MIN_POWER_MASK 0x0000FFFFL
++#define DIDT_TCP_CTRL1__MAX_POWER_MASK 0xFFFF0000L
++//DIDT_TCP_CTRL2
++#define DIDT_TCP_CTRL2__MAX_POWER_DELTA__SHIFT 0x0
++#define DIDT_TCP_CTRL2__UNUSED_0__SHIFT 0xe
++#define DIDT_TCP_CTRL2__SHORT_TERM_INTERVAL_SIZE__SHIFT 0x10
++#define DIDT_TCP_CTRL2__UNUSED_1__SHIFT 0x1a
++#define DIDT_TCP_CTRL2__LONG_TERM_INTERVAL_RATIO__SHIFT 0x1b
++#define DIDT_TCP_CTRL2__UNUSED_2__SHIFT 0x1f
++#define DIDT_TCP_CTRL2__MAX_POWER_DELTA_MASK 0x00003FFFL
++#define DIDT_TCP_CTRL2__UNUSED_0_MASK 0x0000C000L
++#define DIDT_TCP_CTRL2__SHORT_TERM_INTERVAL_SIZE_MASK 0x03FF0000L
++#define DIDT_TCP_CTRL2__UNUSED_1_MASK 0x04000000L
++#define DIDT_TCP_CTRL2__LONG_TERM_INTERVAL_RATIO_MASK 0x78000000L
++#define DIDT_TCP_CTRL2__UNUSED_2_MASK 0x80000000L
++//DIDT_TCP_STALL_CTRL
++#define DIDT_TCP_STALL_CTRL__DIDT_STALL_DELAY_HI__SHIFT 0x0
++#define DIDT_TCP_STALL_CTRL__DIDT_STALL_DELAY_LO__SHIFT 0x6
++#define DIDT_TCP_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_HI__SHIFT 0xc
++#define DIDT_TCP_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_LO__SHIFT 0x12
++#define DIDT_TCP_STALL_CTRL__UNUSED_0__SHIFT 0x18
++#define DIDT_TCP_STALL_CTRL__DIDT_STALL_DELAY_HI_MASK 0x0000003FL
++#define DIDT_TCP_STALL_CTRL__DIDT_STALL_DELAY_LO_MASK 0x00000FC0L
++#define DIDT_TCP_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_HI_MASK 0x0003F000L
++#define DIDT_TCP_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_LO_MASK 0x00FC0000L
++#define DIDT_TCP_STALL_CTRL__UNUSED_0_MASK 0xFF000000L
++//DIDT_TCP_TUNING_CTRL
++#define DIDT_TCP_TUNING_CTRL__MAX_POWER_DELTA_HI__SHIFT 0x0
++#define DIDT_TCP_TUNING_CTRL__MAX_POWER_DELTA_LO__SHIFT 0xe
++#define DIDT_TCP_TUNING_CTRL__MAX_POWER_DELTA_HI_MASK 0x00003FFFL
++#define DIDT_TCP_TUNING_CTRL__MAX_POWER_DELTA_LO_MASK 0x0FFFC000L
++//DIDT_TCP_STALL_AUTO_RELEASE_CTRL
++#define DIDT_TCP_STALL_AUTO_RELEASE_CTRL__DIDT_STALL_AUTO_RELEASE_TIME__SHIFT 0x0
++#define DIDT_TCP_STALL_AUTO_RELEASE_CTRL__DIDT_STALL_AUTO_RELEASE_TIME_MASK 0x00FFFFFFL
++//DIDT_TCP_CTRL3
++#define DIDT_TCP_CTRL3__GC_DIDT_ENABLE__SHIFT 0x0
++#define DIDT_TCP_CTRL3__GC_DIDT_CLK_EN_OVERRIDE__SHIFT 0x1
++#define DIDT_TCP_CTRL3__THROTTLE_POLICY__SHIFT 0x2
++#define DIDT_TCP_CTRL3__DIDT_TRIGGER_THROTTLE_LOWBIT__SHIFT 0x4
++#define DIDT_TCP_CTRL3__DIDT_POWER_LEVEL_LOWBIT__SHIFT 0x9
++#define DIDT_TCP_CTRL3__DIDT_STALL_PATTERN_BIT_NUMS__SHIFT 0xe
++#define DIDT_TCP_CTRL3__GC_DIDT_LEVEL_COMB_EN__SHIFT 0x16
++#define DIDT_TCP_CTRL3__SE_DIDT_LEVEL_COMB_EN__SHIFT 0x17
++#define DIDT_TCP_CTRL3__QUALIFY_STALL_EN__SHIFT 0x18
++#define DIDT_TCP_CTRL3__DIDT_STALL_SEL__SHIFT 0x19
++#define DIDT_TCP_CTRL3__DIDT_FORCE_STALL__SHIFT 0x1b
++#define DIDT_TCP_CTRL3__DIDT_STALL_DELAY_EN__SHIFT 0x1c
++#define DIDT_TCP_CTRL3__GC_DIDT_ENABLE_MASK 0x00000001L
++#define DIDT_TCP_CTRL3__GC_DIDT_CLK_EN_OVERRIDE_MASK 0x00000002L
++#define DIDT_TCP_CTRL3__THROTTLE_POLICY_MASK 0x0000000CL
++#define DIDT_TCP_CTRL3__DIDT_TRIGGER_THROTTLE_LOWBIT_MASK 0x000001F0L
++#define DIDT_TCP_CTRL3__DIDT_POWER_LEVEL_LOWBIT_MASK 0x00003E00L
++#define DIDT_TCP_CTRL3__DIDT_STALL_PATTERN_BIT_NUMS_MASK 0x003FC000L
++#define DIDT_TCP_CTRL3__GC_DIDT_LEVEL_COMB_EN_MASK 0x00400000L
++#define DIDT_TCP_CTRL3__SE_DIDT_LEVEL_COMB_EN_MASK 0x00800000L
++#define DIDT_TCP_CTRL3__QUALIFY_STALL_EN_MASK 0x01000000L
++#define DIDT_TCP_CTRL3__DIDT_STALL_SEL_MASK 0x06000000L
++#define DIDT_TCP_CTRL3__DIDT_FORCE_STALL_MASK 0x08000000L
++#define DIDT_TCP_CTRL3__DIDT_STALL_DELAY_EN_MASK 0x10000000L
++//DIDT_TCP_STALL_PATTERN_1_2
++#define DIDT_TCP_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_1__SHIFT 0x0
++#define DIDT_TCP_STALL_PATTERN_1_2__UNUSED_0__SHIFT 0xf
++#define DIDT_TCP_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_2__SHIFT 0x10
++#define DIDT_TCP_STALL_PATTERN_1_2__UNUSED_1__SHIFT 0x1f
++#define DIDT_TCP_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_1_MASK 0x00007FFFL
++#define DIDT_TCP_STALL_PATTERN_1_2__UNUSED_0_MASK 0x00008000L
++#define DIDT_TCP_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_2_MASK 0x7FFF0000L
++#define DIDT_TCP_STALL_PATTERN_1_2__UNUSED_1_MASK 0x80000000L
++//DIDT_TCP_STALL_PATTERN_3_4
++#define DIDT_TCP_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_3__SHIFT 0x0
++#define DIDT_TCP_STALL_PATTERN_3_4__UNUSED_0__SHIFT 0xf
++#define DIDT_TCP_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_4__SHIFT 0x10
++#define DIDT_TCP_STALL_PATTERN_3_4__UNUSED_1__SHIFT 0x1f
++#define DIDT_TCP_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_3_MASK 0x00007FFFL
++#define DIDT_TCP_STALL_PATTERN_3_4__UNUSED_0_MASK 0x00008000L
++#define DIDT_TCP_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_4_MASK 0x7FFF0000L
++#define DIDT_TCP_STALL_PATTERN_3_4__UNUSED_1_MASK 0x80000000L
++//DIDT_TCP_STALL_PATTERN_5_6
++#define DIDT_TCP_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_5__SHIFT 0x0
++#define DIDT_TCP_STALL_PATTERN_5_6__UNUSED_0__SHIFT 0xf
++#define DIDT_TCP_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_6__SHIFT 0x10
++#define DIDT_TCP_STALL_PATTERN_5_6__UNUSED_1__SHIFT 0x1f
++#define DIDT_TCP_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_5_MASK 0x00007FFFL
++#define DIDT_TCP_STALL_PATTERN_5_6__UNUSED_0_MASK 0x00008000L
++#define DIDT_TCP_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_6_MASK 0x7FFF0000L
++#define DIDT_TCP_STALL_PATTERN_5_6__UNUSED_1_MASK 0x80000000L
++//DIDT_TCP_STALL_PATTERN_7
++#define DIDT_TCP_STALL_PATTERN_7__DIDT_STALL_PATTERN_7__SHIFT 0x0
++#define DIDT_TCP_STALL_PATTERN_7__UNUSED_0__SHIFT 0xf
++#define DIDT_TCP_STALL_PATTERN_7__DIDT_STALL_PATTERN_7_MASK 0x00007FFFL
++#define DIDT_TCP_STALL_PATTERN_7__UNUSED_0_MASK 0xFFFF8000L
++//DIDT_TCP_WEIGHT0_3
++#define DIDT_TCP_WEIGHT0_3__WEIGHT0__SHIFT 0x0
++#define DIDT_TCP_WEIGHT0_3__WEIGHT1__SHIFT 0x8
++#define DIDT_TCP_WEIGHT0_3__WEIGHT2__SHIFT 0x10
++#define DIDT_TCP_WEIGHT0_3__WEIGHT3__SHIFT 0x18
++#define DIDT_TCP_WEIGHT0_3__WEIGHT0_MASK 0x000000FFL
++#define DIDT_TCP_WEIGHT0_3__WEIGHT1_MASK 0x0000FF00L
++#define DIDT_TCP_WEIGHT0_3__WEIGHT2_MASK 0x00FF0000L
++#define DIDT_TCP_WEIGHT0_3__WEIGHT3_MASK 0xFF000000L
++//DIDT_TCP_WEIGHT4_7
++#define DIDT_TCP_WEIGHT4_7__WEIGHT4__SHIFT 0x0
++#define DIDT_TCP_WEIGHT4_7__WEIGHT5__SHIFT 0x8
++#define DIDT_TCP_WEIGHT4_7__WEIGHT6__SHIFT 0x10
++#define DIDT_TCP_WEIGHT4_7__WEIGHT7__SHIFT 0x18
++#define DIDT_TCP_WEIGHT4_7__WEIGHT4_MASK 0x000000FFL
++#define DIDT_TCP_WEIGHT4_7__WEIGHT5_MASK 0x0000FF00L
++#define DIDT_TCP_WEIGHT4_7__WEIGHT6_MASK 0x00FF0000L
++#define DIDT_TCP_WEIGHT4_7__WEIGHT7_MASK 0xFF000000L
++//DIDT_TCP_WEIGHT8_11
++#define DIDT_TCP_WEIGHT8_11__WEIGHT8__SHIFT 0x0
++#define DIDT_TCP_WEIGHT8_11__WEIGHT9__SHIFT 0x8
++#define DIDT_TCP_WEIGHT8_11__WEIGHT10__SHIFT 0x10
++#define DIDT_TCP_WEIGHT8_11__WEIGHT11__SHIFT 0x18
++#define DIDT_TCP_WEIGHT8_11__WEIGHT8_MASK 0x000000FFL
++#define DIDT_TCP_WEIGHT8_11__WEIGHT9_MASK 0x0000FF00L
++#define DIDT_TCP_WEIGHT8_11__WEIGHT10_MASK 0x00FF0000L
++#define DIDT_TCP_WEIGHT8_11__WEIGHT11_MASK 0xFF000000L
++//DIDT_TCP_EDC_CTRL
++#define DIDT_TCP_EDC_CTRL__EDC_EN__SHIFT 0x0
++#define DIDT_TCP_EDC_CTRL__EDC_SW_RST__SHIFT 0x1
++#define DIDT_TCP_EDC_CTRL__EDC_CLK_EN_OVERRIDE__SHIFT 0x2
++#define DIDT_TCP_EDC_CTRL__EDC_FORCE_STALL__SHIFT 0x3
++#define DIDT_TCP_EDC_CTRL__EDC_TRIGGER_THROTTLE_LOWBIT__SHIFT 0x4
++#define DIDT_TCP_EDC_CTRL__EDC_STALL_PATTERN_BIT_NUMS__SHIFT 0x9
++#define DIDT_TCP_EDC_CTRL__EDC_ALLOW_WRITE_PWRDELTA__SHIFT 0x11
++#define DIDT_TCP_EDC_CTRL__GC_EDC_EN__SHIFT 0x12
++#define DIDT_TCP_EDC_CTRL__GC_EDC_STALL_POLICY__SHIFT 0x13
++#define DIDT_TCP_EDC_CTRL__GC_EDC_LEVEL_COMB_EN__SHIFT 0x15
++#define DIDT_TCP_EDC_CTRL__SE_EDC_LEVEL_COMB_EN__SHIFT 0x16
++#define DIDT_TCP_EDC_CTRL__UNUSED_0__SHIFT 0x17
++#define DIDT_TCP_EDC_CTRL__EDC_EN_MASK 0x00000001L
++#define DIDT_TCP_EDC_CTRL__EDC_SW_RST_MASK 0x00000002L
++#define DIDT_TCP_EDC_CTRL__EDC_CLK_EN_OVERRIDE_MASK 0x00000004L
++#define DIDT_TCP_EDC_CTRL__EDC_FORCE_STALL_MASK 0x00000008L
++#define DIDT_TCP_EDC_CTRL__EDC_TRIGGER_THROTTLE_LOWBIT_MASK 0x000001F0L
++#define DIDT_TCP_EDC_CTRL__EDC_STALL_PATTERN_BIT_NUMS_MASK 0x0001FE00L
++#define DIDT_TCP_EDC_CTRL__EDC_ALLOW_WRITE_PWRDELTA_MASK 0x00020000L
++#define DIDT_TCP_EDC_CTRL__GC_EDC_EN_MASK 0x00040000L
++#define DIDT_TCP_EDC_CTRL__GC_EDC_STALL_POLICY_MASK 0x00180000L
++#define DIDT_TCP_EDC_CTRL__GC_EDC_LEVEL_COMB_EN_MASK 0x00200000L
++#define DIDT_TCP_EDC_CTRL__SE_EDC_LEVEL_COMB_EN_MASK 0x00400000L
++#define DIDT_TCP_EDC_CTRL__UNUSED_0_MASK 0xFF800000L
++//DIDT_TCP_EDC_THRESHOLD
++#define DIDT_TCP_EDC_THRESHOLD__EDC_THRESHOLD__SHIFT 0x0
++#define DIDT_TCP_EDC_THRESHOLD__EDC_THRESHOLD_MASK 0xFFFFFFFFL
++//DIDT_TCP_EDC_STALL_PATTERN_1_2
++#define DIDT_TCP_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_1__SHIFT 0x0
++#define DIDT_TCP_EDC_STALL_PATTERN_1_2__UNUSED_0__SHIFT 0xf
++#define DIDT_TCP_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_2__SHIFT 0x10
++#define DIDT_TCP_EDC_STALL_PATTERN_1_2__UNUSED_1__SHIFT 0x1f
++#define DIDT_TCP_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_1_MASK 0x00007FFFL
++#define DIDT_TCP_EDC_STALL_PATTERN_1_2__UNUSED_0_MASK 0x00008000L
++#define DIDT_TCP_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_2_MASK 0x7FFF0000L
++#define DIDT_TCP_EDC_STALL_PATTERN_1_2__UNUSED_1_MASK 0x80000000L
++//DIDT_TCP_EDC_STALL_PATTERN_3_4
++#define DIDT_TCP_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_3__SHIFT 0x0
++#define DIDT_TCP_EDC_STALL_PATTERN_3_4__UNUSED_0__SHIFT 0xf
++#define DIDT_TCP_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_4__SHIFT 0x10
++#define DIDT_TCP_EDC_STALL_PATTERN_3_4__UNUSED_1__SHIFT 0x1f
++#define DIDT_TCP_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_3_MASK 0x00007FFFL
++#define DIDT_TCP_EDC_STALL_PATTERN_3_4__UNUSED_0_MASK 0x00008000L
++#define DIDT_TCP_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_4_MASK 0x7FFF0000L
++#define DIDT_TCP_EDC_STALL_PATTERN_3_4__UNUSED_1_MASK 0x80000000L
++//DIDT_TCP_EDC_STALL_PATTERN_5_6
++#define DIDT_TCP_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_5__SHIFT 0x0
++#define DIDT_TCP_EDC_STALL_PATTERN_5_6__UNUSED_0__SHIFT 0xf
++#define DIDT_TCP_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_6__SHIFT 0x10
++#define DIDT_TCP_EDC_STALL_PATTERN_5_6__UNUSED_1__SHIFT 0x1f
++#define DIDT_TCP_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_5_MASK 0x00007FFFL
++#define DIDT_TCP_EDC_STALL_PATTERN_5_6__UNUSED_0_MASK 0x00008000L
++#define DIDT_TCP_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_6_MASK 0x7FFF0000L
++#define DIDT_TCP_EDC_STALL_PATTERN_5_6__UNUSED_1_MASK 0x80000000L
++//DIDT_TCP_EDC_STALL_PATTERN_7
++#define DIDT_TCP_EDC_STALL_PATTERN_7__EDC_STALL_PATTERN_7__SHIFT 0x0
++#define DIDT_TCP_EDC_STALL_PATTERN_7__UNUSED_0__SHIFT 0xf
++#define DIDT_TCP_EDC_STALL_PATTERN_7__EDC_STALL_PATTERN_7_MASK 0x00007FFFL
++#define DIDT_TCP_EDC_STALL_PATTERN_7__UNUSED_0_MASK 0xFFFF8000L
++//DIDT_TCP_EDC_STATUS
++#define DIDT_TCP_EDC_STATUS__EDC_FSM_STATE__SHIFT 0x0
++#define DIDT_TCP_EDC_STATUS__EDC_THROTTLE_LEVEL__SHIFT 0x1
++#define DIDT_TCP_EDC_STATUS__EDC_FSM_STATE_MASK 0x00000001L
++#define DIDT_TCP_EDC_STATUS__EDC_THROTTLE_LEVEL_MASK 0x0000000EL
++//DIDT_TCP_EDC_STALL_DELAY_1
++#define DIDT_TCP_EDC_STALL_DELAY_1__EDC_STALL_DELAY_TCP0__SHIFT 0x0
++#define DIDT_TCP_EDC_STALL_DELAY_1__EDC_STALL_DELAY_TCP1__SHIFT 0x6
++#define DIDT_TCP_EDC_STALL_DELAY_1__EDC_STALL_DELAY_TCP2__SHIFT 0xc
++#define DIDT_TCP_EDC_STALL_DELAY_1__EDC_STALL_DELAY_TCP3__SHIFT 0x12
++#define DIDT_TCP_EDC_STALL_DELAY_1__UNUSED__SHIFT 0x18
++#define DIDT_TCP_EDC_STALL_DELAY_1__EDC_STALL_DELAY_TCP0_MASK 0x0000003FL
++#define DIDT_TCP_EDC_STALL_DELAY_1__EDC_STALL_DELAY_TCP1_MASK 0x00000FC0L
++#define DIDT_TCP_EDC_STALL_DELAY_1__EDC_STALL_DELAY_TCP2_MASK 0x0003F000L
++#define DIDT_TCP_EDC_STALL_DELAY_1__EDC_STALL_DELAY_TCP3_MASK 0x00FC0000L
++#define DIDT_TCP_EDC_STALL_DELAY_1__UNUSED_MASK 0xFF000000L
++//DIDT_TCP_EDC_STALL_DELAY_2
++#define DIDT_TCP_EDC_STALL_DELAY_2__EDC_STALL_DELAY_TCP4__SHIFT 0x0
++#define DIDT_TCP_EDC_STALL_DELAY_2__EDC_STALL_DELAY_TCP5__SHIFT 0x6
++#define DIDT_TCP_EDC_STALL_DELAY_2__EDC_STALL_DELAY_TCP6__SHIFT 0xc
++#define DIDT_TCP_EDC_STALL_DELAY_2__EDC_STALL_DELAY_TCP7__SHIFT 0x12
++#define DIDT_TCP_EDC_STALL_DELAY_2__UNUSED__SHIFT 0x18
++#define DIDT_TCP_EDC_STALL_DELAY_2__EDC_STALL_DELAY_TCP4_MASK 0x0000003FL
++#define DIDT_TCP_EDC_STALL_DELAY_2__EDC_STALL_DELAY_TCP5_MASK 0x00000FC0L
++#define DIDT_TCP_EDC_STALL_DELAY_2__EDC_STALL_DELAY_TCP6_MASK 0x0003F000L
++#define DIDT_TCP_EDC_STALL_DELAY_2__EDC_STALL_DELAY_TCP7_MASK 0x00FC0000L
++#define DIDT_TCP_EDC_STALL_DELAY_2__UNUSED_MASK 0xFF000000L
++//DIDT_TCP_EDC_STALL_DELAY_3
++#define DIDT_TCP_EDC_STALL_DELAY_3__EDC_STALL_DELAY_TCP8__SHIFT 0x0
++#define DIDT_TCP_EDC_STALL_DELAY_3__EDC_STALL_DELAY_TCP9__SHIFT 0x6
++#define DIDT_TCP_EDC_STALL_DELAY_3__EDC_STALL_DELAY_TCP10__SHIFT 0xc
++#define DIDT_TCP_EDC_STALL_DELAY_3__UNUSED__SHIFT 0x12
++#define DIDT_TCP_EDC_STALL_DELAY_3__EDC_STALL_DELAY_TCP8_MASK 0x0000003FL
++#define DIDT_TCP_EDC_STALL_DELAY_3__EDC_STALL_DELAY_TCP9_MASK 0x00000FC0L
++#define DIDT_TCP_EDC_STALL_DELAY_3__EDC_STALL_DELAY_TCP10_MASK 0x0003F000L
++#define DIDT_TCP_EDC_STALL_DELAY_3__UNUSED_MASK 0xFFFC0000L
++//DIDT_TCP_EDC_OVERFLOW
++#define DIDT_TCP_EDC_OVERFLOW__EDC_ROLLING_POWER_DELTA_OVERFLOW__SHIFT 0x0
++#define DIDT_TCP_EDC_OVERFLOW__EDC_THROTTLE_LEVEL_OVERFLOW_COUNTER__SHIFT 0x1
++#define DIDT_TCP_EDC_OVERFLOW__EDC_ROLLING_POWER_DELTA_OVERFLOW_MASK 0x00000001L
++#define DIDT_TCP_EDC_OVERFLOW__EDC_THROTTLE_LEVEL_OVERFLOW_COUNTER_MASK 0x0001FFFEL
++//DIDT_TCP_EDC_ROLLING_POWER_DELTA
++#define DIDT_TCP_EDC_ROLLING_POWER_DELTA__EDC_ROLLING_POWER_DELTA__SHIFT 0x0
++#define DIDT_TCP_EDC_ROLLING_POWER_DELTA__EDC_ROLLING_POWER_DELTA_MASK 0xFFFFFFFFL
++//DIDT_DBR_CTRL0
++#define DIDT_DBR_CTRL0__DIDT_CTRL_EN__SHIFT 0x0
++#define DIDT_DBR_CTRL0__PHASE_OFFSET__SHIFT 0x1
++#define DIDT_DBR_CTRL0__DIDT_CTRL_RST__SHIFT 0x3
++#define DIDT_DBR_CTRL0__DIDT_CLK_EN_OVERRIDE__SHIFT 0x4
++#define DIDT_DBR_CTRL0__DIDT_STALL_CTRL_EN__SHIFT 0x5
++#define DIDT_DBR_CTRL0__DIDT_TUNING_CTRL_EN__SHIFT 0x6
++#define DIDT_DBR_CTRL0__DIDT_STALL_AUTO_RELEASE_EN__SHIFT 0x7
++#define DIDT_DBR_CTRL0__DIDT_HI_POWER_THRESHOLD__SHIFT 0x8
++#define DIDT_DBR_CTRL0__DIDT_AUTO_MPD_EN__SHIFT 0x18
++#define DIDT_DBR_CTRL0__DIDT_STALL_EVENT_EN__SHIFT 0x19
++#define DIDT_DBR_CTRL0__DIDT_STALL_EVENT_COUNTER_CLEAR__SHIFT 0x1a
++#define DIDT_DBR_CTRL0__UNUSED_0__SHIFT 0x1b
++#define DIDT_DBR_CTRL0__DIDT_CTRL_EN_MASK 0x00000001L
++#define DIDT_DBR_CTRL0__PHASE_OFFSET_MASK 0x00000006L
++#define DIDT_DBR_CTRL0__DIDT_CTRL_RST_MASK 0x00000008L
++#define DIDT_DBR_CTRL0__DIDT_CLK_EN_OVERRIDE_MASK 0x00000010L
++#define DIDT_DBR_CTRL0__DIDT_STALL_CTRL_EN_MASK 0x00000020L
++#define DIDT_DBR_CTRL0__DIDT_TUNING_CTRL_EN_MASK 0x00000040L
++#define DIDT_DBR_CTRL0__DIDT_STALL_AUTO_RELEASE_EN_MASK 0x00000080L
++#define DIDT_DBR_CTRL0__DIDT_HI_POWER_THRESHOLD_MASK 0x00FFFF00L
++#define DIDT_DBR_CTRL0__DIDT_AUTO_MPD_EN_MASK 0x01000000L
++#define DIDT_DBR_CTRL0__DIDT_STALL_EVENT_EN_MASK 0x02000000L
++#define DIDT_DBR_CTRL0__DIDT_STALL_EVENT_COUNTER_CLEAR_MASK 0x04000000L
++#define DIDT_DBR_CTRL0__UNUSED_0_MASK 0xF8000000L
++//DIDT_DBR_CTRL1
++#define DIDT_DBR_CTRL1__MIN_POWER__SHIFT 0x0
++#define DIDT_DBR_CTRL1__MAX_POWER__SHIFT 0x10
++#define DIDT_DBR_CTRL1__MIN_POWER_MASK 0x0000FFFFL
++#define DIDT_DBR_CTRL1__MAX_POWER_MASK 0xFFFF0000L
++//DIDT_DBR_CTRL2
++#define DIDT_DBR_CTRL2__MAX_POWER_DELTA__SHIFT 0x0
++#define DIDT_DBR_CTRL2__UNUSED_0__SHIFT 0xe
++#define DIDT_DBR_CTRL2__SHORT_TERM_INTERVAL_SIZE__SHIFT 0x10
++#define DIDT_DBR_CTRL2__UNUSED_1__SHIFT 0x1a
++#define DIDT_DBR_CTRL2__LONG_TERM_INTERVAL_RATIO__SHIFT 0x1b
++#define DIDT_DBR_CTRL2__UNUSED_2__SHIFT 0x1f
++#define DIDT_DBR_CTRL2__MAX_POWER_DELTA_MASK 0x00003FFFL
++#define DIDT_DBR_CTRL2__UNUSED_0_MASK 0x0000C000L
++#define DIDT_DBR_CTRL2__SHORT_TERM_INTERVAL_SIZE_MASK 0x03FF0000L
++#define DIDT_DBR_CTRL2__UNUSED_1_MASK 0x04000000L
++#define DIDT_DBR_CTRL2__LONG_TERM_INTERVAL_RATIO_MASK 0x78000000L
++#define DIDT_DBR_CTRL2__UNUSED_2_MASK 0x80000000L
++//DIDT_DBR_STALL_CTRL
++#define DIDT_DBR_STALL_CTRL__DIDT_STALL_DELAY_HI__SHIFT 0x0
++#define DIDT_DBR_STALL_CTRL__DIDT_STALL_DELAY_LO__SHIFT 0x6
++#define DIDT_DBR_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_HI__SHIFT 0xc
++#define DIDT_DBR_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_LO__SHIFT 0x12
++#define DIDT_DBR_STALL_CTRL__UNUSED_0__SHIFT 0x18
++#define DIDT_DBR_STALL_CTRL__DIDT_STALL_DELAY_HI_MASK 0x0000003FL
++#define DIDT_DBR_STALL_CTRL__DIDT_STALL_DELAY_LO_MASK 0x00000FC0L
++#define DIDT_DBR_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_HI_MASK 0x0003F000L
++#define DIDT_DBR_STALL_CTRL__DIDT_MAX_STALLS_ALLOWED_LO_MASK 0x00FC0000L
++#define DIDT_DBR_STALL_CTRL__UNUSED_0_MASK 0xFF000000L
++//DIDT_DBR_TUNING_CTRL
++#define DIDT_DBR_TUNING_CTRL__MAX_POWER_DELTA_HI__SHIFT 0x0
++#define DIDT_DBR_TUNING_CTRL__MAX_POWER_DELTA_LO__SHIFT 0xe
++#define DIDT_DBR_TUNING_CTRL__MAX_POWER_DELTA_HI_MASK 0x00003FFFL
++#define DIDT_DBR_TUNING_CTRL__MAX_POWER_DELTA_LO_MASK 0x0FFFC000L
++//DIDT_DBR_STALL_AUTO_RELEASE_CTRL
++#define DIDT_DBR_STALL_AUTO_RELEASE_CTRL__DIDT_STALL_AUTO_RELEASE_TIME__SHIFT 0x0
++#define DIDT_DBR_STALL_AUTO_RELEASE_CTRL__DIDT_STALL_AUTO_RELEASE_TIME_MASK 0x00FFFFFFL
++//DIDT_DBR_CTRL3
++#define DIDT_DBR_CTRL3__GC_DIDT_ENABLE__SHIFT 0x0
++#define DIDT_DBR_CTRL3__GC_DIDT_CLK_EN_OVERRIDE__SHIFT 0x1
++#define DIDT_DBR_CTRL3__THROTTLE_POLICY__SHIFT 0x2
++#define DIDT_DBR_CTRL3__DIDT_TRIGGER_THROTTLE_LOWBIT__SHIFT 0x4
++#define DIDT_DBR_CTRL3__DIDT_POWER_LEVEL_LOWBIT__SHIFT 0x9
++#define DIDT_DBR_CTRL3__DIDT_STALL_PATTERN_BIT_NUMS__SHIFT 0xe
++#define DIDT_DBR_CTRL3__GC_DIDT_LEVEL_COMB_EN__SHIFT 0x16
++#define DIDT_DBR_CTRL3__SE_DIDT_LEVEL_COMB_EN__SHIFT 0x17
++#define DIDT_DBR_CTRL3__QUALIFY_STALL_EN__SHIFT 0x18
++#define DIDT_DBR_CTRL3__DIDT_STALL_SEL__SHIFT 0x19
++#define DIDT_DBR_CTRL3__DIDT_FORCE_STALL__SHIFT 0x1b
++#define DIDT_DBR_CTRL3__DIDT_STALL_DELAY_EN__SHIFT 0x1c
++#define DIDT_DBR_CTRL3__GC_DIDT_ENABLE_MASK 0x00000001L
++#define DIDT_DBR_CTRL3__GC_DIDT_CLK_EN_OVERRIDE_MASK 0x00000002L
++#define DIDT_DBR_CTRL3__THROTTLE_POLICY_MASK 0x0000000CL
++#define DIDT_DBR_CTRL3__DIDT_TRIGGER_THROTTLE_LOWBIT_MASK 0x000001F0L
++#define DIDT_DBR_CTRL3__DIDT_POWER_LEVEL_LOWBIT_MASK 0x00003E00L
++#define DIDT_DBR_CTRL3__DIDT_STALL_PATTERN_BIT_NUMS_MASK 0x003FC000L
++#define DIDT_DBR_CTRL3__GC_DIDT_LEVEL_COMB_EN_MASK 0x00400000L
++#define DIDT_DBR_CTRL3__SE_DIDT_LEVEL_COMB_EN_MASK 0x00800000L
++#define DIDT_DBR_CTRL3__QUALIFY_STALL_EN_MASK 0x01000000L
++#define DIDT_DBR_CTRL3__DIDT_STALL_SEL_MASK 0x06000000L
++#define DIDT_DBR_CTRL3__DIDT_FORCE_STALL_MASK 0x08000000L
++#define DIDT_DBR_CTRL3__DIDT_STALL_DELAY_EN_MASK 0x10000000L
++//DIDT_DBR_STALL_PATTERN_1_2
++#define DIDT_DBR_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_1__SHIFT 0x0
++#define DIDT_DBR_STALL_PATTERN_1_2__UNUSED_0__SHIFT 0xf
++#define DIDT_DBR_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_2__SHIFT 0x10
++#define DIDT_DBR_STALL_PATTERN_1_2__UNUSED_1__SHIFT 0x1f
++#define DIDT_DBR_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_1_MASK 0x00007FFFL
++#define DIDT_DBR_STALL_PATTERN_1_2__UNUSED_0_MASK 0x00008000L
++#define DIDT_DBR_STALL_PATTERN_1_2__DIDT_STALL_PATTERN_2_MASK 0x7FFF0000L
++#define DIDT_DBR_STALL_PATTERN_1_2__UNUSED_1_MASK 0x80000000L
++//DIDT_DBR_STALL_PATTERN_3_4
++#define DIDT_DBR_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_3__SHIFT 0x0
++#define DIDT_DBR_STALL_PATTERN_3_4__UNUSED_0__SHIFT 0xf
++#define DIDT_DBR_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_4__SHIFT 0x10
++#define DIDT_DBR_STALL_PATTERN_3_4__UNUSED_1__SHIFT 0x1f
++#define DIDT_DBR_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_3_MASK 0x00007FFFL
++#define DIDT_DBR_STALL_PATTERN_3_4__UNUSED_0_MASK 0x00008000L
++#define DIDT_DBR_STALL_PATTERN_3_4__DIDT_STALL_PATTERN_4_MASK 0x7FFF0000L
++#define DIDT_DBR_STALL_PATTERN_3_4__UNUSED_1_MASK 0x80000000L
++//DIDT_DBR_STALL_PATTERN_5_6
++#define DIDT_DBR_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_5__SHIFT 0x0
++#define DIDT_DBR_STALL_PATTERN_5_6__UNUSED_0__SHIFT 0xf
++#define DIDT_DBR_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_6__SHIFT 0x10
++#define DIDT_DBR_STALL_PATTERN_5_6__UNUSED_1__SHIFT 0x1f
++#define DIDT_DBR_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_5_MASK 0x00007FFFL
++#define DIDT_DBR_STALL_PATTERN_5_6__UNUSED_0_MASK 0x00008000L
++#define DIDT_DBR_STALL_PATTERN_5_6__DIDT_STALL_PATTERN_6_MASK 0x7FFF0000L
++#define DIDT_DBR_STALL_PATTERN_5_6__UNUSED_1_MASK 0x80000000L
++//DIDT_DBR_STALL_PATTERN_7
++#define DIDT_DBR_STALL_PATTERN_7__DIDT_STALL_PATTERN_7__SHIFT 0x0
++#define DIDT_DBR_STALL_PATTERN_7__UNUSED_0__SHIFT 0xf
++#define DIDT_DBR_STALL_PATTERN_7__DIDT_STALL_PATTERN_7_MASK 0x00007FFFL
++#define DIDT_DBR_STALL_PATTERN_7__UNUSED_0_MASK 0xFFFF8000L
++//DIDT_DBR_WEIGHT0_3
++#define DIDT_DBR_WEIGHT0_3__WEIGHT0__SHIFT 0x0
++#define DIDT_DBR_WEIGHT0_3__WEIGHT1__SHIFT 0x8
++#define DIDT_DBR_WEIGHT0_3__WEIGHT2__SHIFT 0x10
++#define DIDT_DBR_WEIGHT0_3__WEIGHT3__SHIFT 0x18
++#define DIDT_DBR_WEIGHT0_3__WEIGHT0_MASK 0x000000FFL
++#define DIDT_DBR_WEIGHT0_3__WEIGHT1_MASK 0x0000FF00L
++#define DIDT_DBR_WEIGHT0_3__WEIGHT2_MASK 0x00FF0000L
++#define DIDT_DBR_WEIGHT0_3__WEIGHT3_MASK 0xFF000000L
++//DIDT_DBR_WEIGHT4_7
++#define DIDT_DBR_WEIGHT4_7__WEIGHT4__SHIFT 0x0
++#define DIDT_DBR_WEIGHT4_7__WEIGHT5__SHIFT 0x8
++#define DIDT_DBR_WEIGHT4_7__WEIGHT6__SHIFT 0x10
++#define DIDT_DBR_WEIGHT4_7__WEIGHT7__SHIFT 0x18
++#define DIDT_DBR_WEIGHT4_7__WEIGHT4_MASK 0x000000FFL
++#define DIDT_DBR_WEIGHT4_7__WEIGHT5_MASK 0x0000FF00L
++#define DIDT_DBR_WEIGHT4_7__WEIGHT6_MASK 0x00FF0000L
++#define DIDT_DBR_WEIGHT4_7__WEIGHT7_MASK 0xFF000000L
++//DIDT_DBR_WEIGHT8_11
++#define DIDT_DBR_WEIGHT8_11__WEIGHT8__SHIFT 0x0
++#define DIDT_DBR_WEIGHT8_11__WEIGHT9__SHIFT 0x8
++#define DIDT_DBR_WEIGHT8_11__WEIGHT10__SHIFT 0x10
++#define DIDT_DBR_WEIGHT8_11__WEIGHT11__SHIFT 0x18
++#define DIDT_DBR_WEIGHT8_11__WEIGHT8_MASK 0x000000FFL
++#define DIDT_DBR_WEIGHT8_11__WEIGHT9_MASK 0x0000FF00L
++#define DIDT_DBR_WEIGHT8_11__WEIGHT10_MASK 0x00FF0000L
++#define DIDT_DBR_WEIGHT8_11__WEIGHT11_MASK 0xFF000000L
++//DIDT_DBR_EDC_CTRL
++#define DIDT_DBR_EDC_CTRL__EDC_EN__SHIFT 0x0
++#define DIDT_DBR_EDC_CTRL__EDC_SW_RST__SHIFT 0x1
++#define DIDT_DBR_EDC_CTRL__EDC_CLK_EN_OVERRIDE__SHIFT 0x2
++#define DIDT_DBR_EDC_CTRL__EDC_FORCE_STALL__SHIFT 0x3
++#define DIDT_DBR_EDC_CTRL__EDC_TRIGGER_THROTTLE_LOWBIT__SHIFT 0x4
++#define DIDT_DBR_EDC_CTRL__EDC_STALL_PATTERN_BIT_NUMS__SHIFT 0x9
++#define DIDT_DBR_EDC_CTRL__EDC_ALLOW_WRITE_PWRDELTA__SHIFT 0x11
++#define DIDT_DBR_EDC_CTRL__GC_EDC_EN__SHIFT 0x12
++#define DIDT_DBR_EDC_CTRL__GC_EDC_STALL_POLICY__SHIFT 0x13
++#define DIDT_DBR_EDC_CTRL__GC_EDC_LEVEL_COMB_EN__SHIFT 0x15
++#define DIDT_DBR_EDC_CTRL__SE_EDC_LEVEL_COMB_EN__SHIFT 0x16
++#define DIDT_DBR_EDC_CTRL__UNUSED_0__SHIFT 0x17
++#define DIDT_DBR_EDC_CTRL__EDC_EN_MASK 0x00000001L
++#define DIDT_DBR_EDC_CTRL__EDC_SW_RST_MASK 0x00000002L
++#define DIDT_DBR_EDC_CTRL__EDC_CLK_EN_OVERRIDE_MASK 0x00000004L
++#define DIDT_DBR_EDC_CTRL__EDC_FORCE_STALL_MASK 0x00000008L
++#define DIDT_DBR_EDC_CTRL__EDC_TRIGGER_THROTTLE_LOWBIT_MASK 0x000001F0L
++#define DIDT_DBR_EDC_CTRL__EDC_STALL_PATTERN_BIT_NUMS_MASK 0x0001FE00L
++#define DIDT_DBR_EDC_CTRL__EDC_ALLOW_WRITE_PWRDELTA_MASK 0x00020000L
++#define DIDT_DBR_EDC_CTRL__GC_EDC_EN_MASK 0x00040000L
++#define DIDT_DBR_EDC_CTRL__GC_EDC_STALL_POLICY_MASK 0x00180000L
++#define DIDT_DBR_EDC_CTRL__GC_EDC_LEVEL_COMB_EN_MASK 0x00200000L
++#define DIDT_DBR_EDC_CTRL__SE_EDC_LEVEL_COMB_EN_MASK 0x00400000L
++#define DIDT_DBR_EDC_CTRL__UNUSED_0_MASK 0xFF800000L
++//DIDT_DBR_EDC_THRESHOLD
++#define DIDT_DBR_EDC_THRESHOLD__EDC_THRESHOLD__SHIFT 0x0
++#define DIDT_DBR_EDC_THRESHOLD__EDC_THRESHOLD_MASK 0xFFFFFFFFL
++//DIDT_DBR_EDC_STALL_PATTERN_1_2
++#define DIDT_DBR_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_1__SHIFT 0x0
++#define DIDT_DBR_EDC_STALL_PATTERN_1_2__UNUSED_0__SHIFT 0xf
++#define DIDT_DBR_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_2__SHIFT 0x10
++#define DIDT_DBR_EDC_STALL_PATTERN_1_2__UNUSED_1__SHIFT 0x1f
++#define DIDT_DBR_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_1_MASK 0x00007FFFL
++#define DIDT_DBR_EDC_STALL_PATTERN_1_2__UNUSED_0_MASK 0x00008000L
++#define DIDT_DBR_EDC_STALL_PATTERN_1_2__EDC_STALL_PATTERN_2_MASK 0x7FFF0000L
++#define DIDT_DBR_EDC_STALL_PATTERN_1_2__UNUSED_1_MASK 0x80000000L
++//DIDT_DBR_EDC_STALL_PATTERN_3_4
++#define DIDT_DBR_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_3__SHIFT 0x0
++#define DIDT_DBR_EDC_STALL_PATTERN_3_4__UNUSED_0__SHIFT 0xf
++#define DIDT_DBR_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_4__SHIFT 0x10
++#define DIDT_DBR_EDC_STALL_PATTERN_3_4__UNUSED_1__SHIFT 0x1f
++#define DIDT_DBR_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_3_MASK 0x00007FFFL
++#define DIDT_DBR_EDC_STALL_PATTERN_3_4__UNUSED_0_MASK 0x00008000L
++#define DIDT_DBR_EDC_STALL_PATTERN_3_4__EDC_STALL_PATTERN_4_MASK 0x7FFF0000L
++#define DIDT_DBR_EDC_STALL_PATTERN_3_4__UNUSED_1_MASK 0x80000000L
++//DIDT_DBR_EDC_STALL_PATTERN_5_6
++#define DIDT_DBR_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_5__SHIFT 0x0
++#define DIDT_DBR_EDC_STALL_PATTERN_5_6__UNUSED_0__SHIFT 0xf
++#define DIDT_DBR_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_6__SHIFT 0x10
++#define DIDT_DBR_EDC_STALL_PATTERN_5_6__UNUSED_1__SHIFT 0x1f
++#define DIDT_DBR_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_5_MASK 0x00007FFFL
++#define DIDT_DBR_EDC_STALL_PATTERN_5_6__UNUSED_0_MASK 0x00008000L
++#define DIDT_DBR_EDC_STALL_PATTERN_5_6__EDC_STALL_PATTERN_6_MASK 0x7FFF0000L
++#define DIDT_DBR_EDC_STALL_PATTERN_5_6__UNUSED_1_MASK 0x80000000L
++//DIDT_DBR_EDC_STALL_PATTERN_7
++#define DIDT_DBR_EDC_STALL_PATTERN_7__EDC_STALL_PATTERN_7__SHIFT 0x0
++#define DIDT_DBR_EDC_STALL_PATTERN_7__UNUSED_0__SHIFT 0xf
++#define DIDT_DBR_EDC_STALL_PATTERN_7__EDC_STALL_PATTERN_7_MASK 0x00007FFFL
++#define DIDT_DBR_EDC_STALL_PATTERN_7__UNUSED_0_MASK 0xFFFF8000L
++//DIDT_DBR_EDC_STATUS
++#define DIDT_DBR_EDC_STATUS__EDC_FSM_STATE__SHIFT 0x0
++#define DIDT_DBR_EDC_STATUS__EDC_THROTTLE_LEVEL__SHIFT 0x1
++#define DIDT_DBR_EDC_STATUS__UNUSED_0__SHIFT 0x4
++#define DIDT_DBR_EDC_STATUS__EDC_FSM_STATE_MASK 0x00000001L
++#define DIDT_DBR_EDC_STATUS__EDC_THROTTLE_LEVEL_MASK 0x0000000EL
++#define DIDT_DBR_EDC_STATUS__UNUSED_0_MASK 0xFFFFFFF0L
++//DIDT_DBR_EDC_STALL_DELAY_1
++#define DIDT_DBR_EDC_STALL_DELAY_1__EDC_STALL_DELAY_DBR0__SHIFT 0x0
++#define DIDT_DBR_EDC_STALL_DELAY_1__UNUSED__SHIFT 0x1
++#define DIDT_DBR_EDC_STALL_DELAY_1__EDC_STALL_DELAY_DBR0_MASK 0x00000001L
++#define DIDT_DBR_EDC_STALL_DELAY_1__UNUSED_MASK 0xFFFFFFFEL
++//DIDT_DBR_EDC_OVERFLOW
++#define DIDT_DBR_EDC_OVERFLOW__EDC_ROLLING_POWER_DELTA_OVERFLOW__SHIFT 0x0
++#define DIDT_DBR_EDC_OVERFLOW__EDC_THROTTLE_LEVEL_OVERFLOW_COUNTER__SHIFT 0x1
++#define DIDT_DBR_EDC_OVERFLOW__EDC_ROLLING_POWER_DELTA_OVERFLOW_MASK 0x00000001L
++#define DIDT_DBR_EDC_OVERFLOW__EDC_THROTTLE_LEVEL_OVERFLOW_COUNTER_MASK 0x0001FFFEL
++//DIDT_DBR_EDC_ROLLING_POWER_DELTA
++#define DIDT_DBR_EDC_ROLLING_POWER_DELTA__EDC_ROLLING_POWER_DELTA__SHIFT 0x0
++#define DIDT_DBR_EDC_ROLLING_POWER_DELTA__EDC_ROLLING_POWER_DELTA_MASK 0xFFFFFFFFL
++//DIDT_SQ_STALL_EVENT_COUNTER
++#define DIDT_SQ_STALL_EVENT_COUNTER__DIDT_STALL_EVENT_COUNTER__SHIFT 0x0
++#define DIDT_SQ_STALL_EVENT_COUNTER__DIDT_STALL_EVENT_COUNTER_MASK 0xFFFFFFFFL
++//DIDT_DB_STALL_EVENT_COUNTER
++#define DIDT_DB_STALL_EVENT_COUNTER__DIDT_STALL_EVENT_COUNTER__SHIFT 0x0
++#define DIDT_DB_STALL_EVENT_COUNTER__DIDT_STALL_EVENT_COUNTER_MASK 0xFFFFFFFFL
++//DIDT_TD_STALL_EVENT_COUNTER
++#define DIDT_TD_STALL_EVENT_COUNTER__DIDT_STALL_EVENT_COUNTER__SHIFT 0x0
++#define DIDT_TD_STALL_EVENT_COUNTER__DIDT_STALL_EVENT_COUNTER_MASK 0xFFFFFFFFL
++//DIDT_TCP_STALL_EVENT_COUNTER
++#define DIDT_TCP_STALL_EVENT_COUNTER__DIDT_STALL_EVENT_COUNTER__SHIFT 0x0
++#define DIDT_TCP_STALL_EVENT_COUNTER__DIDT_STALL_EVENT_COUNTER_MASK 0xFFFFFFFFL
++//DIDT_DBR_STALL_EVENT_COUNTER
++#define DIDT_DBR_STALL_EVENT_COUNTER__DIDT_STALL_EVENT_COUNTER__SHIFT 0x0
++#define DIDT_DBR_STALL_EVENT_COUNTER__DIDT_STALL_EVENT_COUNTER_MASK 0xFFFFFFFFL
++
++
++
++
++
++#endif
+diff --git a/drivers/gpu/drm/amd/include/asic_reg/sdma0/sdma0_4_1_sh_mask.h b/drivers/gpu/drm/amd/include/asic_reg/sdma0/sdma0_4_1_sh_mask.h
+new file mode 100644
+index 0000000..1445bba
+--- /dev/null
++++ b/drivers/gpu/drm/amd/include/asic_reg/sdma0/sdma0_4_1_sh_mask.h
+@@ -0,0 +1,1658 @@
++/*
++ * Copyright (C) 2017 Advanced Micro Devices, Inc.
++ *
++ * Permission is hereby granted, free of charge, to any person obtaining a
++ * copy of this software and associated documentation files (the "Software"),
++ * to deal in the Software without restriction, including without limitation
++ * the rights to use, copy, modify, merge, publish, distribute, sublicense,
++ * and/or sell copies of the Software, and to permit persons to whom the
++ * Software is furnished to do so, subject to the following conditions:
++ *
++ * The above copyright notice and this permission notice shall be included
++ * in all copies or substantial portions of the Software.
++ *
++ * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
++ * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
++ * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
++ * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN
++ * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
++ * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
++ */
++#ifndef _sdma0_4_1_SH_MASK_HEADER
++#define _sdma0_4_1_SH_MASK_HEADER
++
++
++// addressBlock: sdma0_sdma0dec
++//SDMA0_UCODE_ADDR
++#define SDMA0_UCODE_ADDR__VALUE__SHIFT 0x0
++#define SDMA0_UCODE_ADDR__VALUE_MASK 0x00001FFFL
++//SDMA0_UCODE_DATA
++#define SDMA0_UCODE_DATA__VALUE__SHIFT 0x0
++#define SDMA0_UCODE_DATA__VALUE_MASK 0xFFFFFFFFL
++//SDMA0_VM_CNTL
++#define SDMA0_VM_CNTL__CMD__SHIFT 0x0
++#define SDMA0_VM_CNTL__CMD_MASK 0x0000000FL
++//SDMA0_VM_CTX_LO
++#define SDMA0_VM_CTX_LO__ADDR__SHIFT 0x2
++#define SDMA0_VM_CTX_LO__ADDR_MASK 0xFFFFFFFCL
++//SDMA0_VM_CTX_HI
++#define SDMA0_VM_CTX_HI__ADDR__SHIFT 0x0
++#define SDMA0_VM_CTX_HI__ADDR_MASK 0xFFFFFFFFL
++//SDMA0_ACTIVE_FCN_ID
++#define SDMA0_ACTIVE_FCN_ID__VFID__SHIFT 0x0
++#define SDMA0_ACTIVE_FCN_ID__RESERVED__SHIFT 0x4
++#define SDMA0_ACTIVE_FCN_ID__VF__SHIFT 0x1f
++#define SDMA0_ACTIVE_FCN_ID__VFID_MASK 0x0000000FL
++#define SDMA0_ACTIVE_FCN_ID__RESERVED_MASK 0x7FFFFFF0L
++#define SDMA0_ACTIVE_FCN_ID__VF_MASK 0x80000000L
++//SDMA0_VM_CTX_CNTL
++#define SDMA0_VM_CTX_CNTL__PRIV__SHIFT 0x0
++#define SDMA0_VM_CTX_CNTL__VMID__SHIFT 0x4
++#define SDMA0_VM_CTX_CNTL__PRIV_MASK 0x00000001L
++#define SDMA0_VM_CTX_CNTL__VMID_MASK 0x000000F0L
++//SDMA0_VIRT_RESET_REQ
++#define SDMA0_VIRT_RESET_REQ__VF__SHIFT 0x0
++#define SDMA0_VIRT_RESET_REQ__PF__SHIFT 0x1f
++#define SDMA0_VIRT_RESET_REQ__VF_MASK 0x0000FFFFL
++#define SDMA0_VIRT_RESET_REQ__PF_MASK 0x80000000L
++//SDMA0_CONTEXT_REG_TYPE0
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_RB_CNTL__SHIFT 0x0
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_RB_BASE__SHIFT 0x1
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_RB_BASE_HI__SHIFT 0x2
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_RB_RPTR__SHIFT 0x3
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_RB_RPTR_HI__SHIFT 0x4
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_RB_WPTR__SHIFT 0x5
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_RB_WPTR_HI__SHIFT 0x6
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_RB_WPTR_POLL_CNTL__SHIFT 0x7
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_RB_RPTR_ADDR_HI__SHIFT 0x8
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_RB_RPTR_ADDR_LO__SHIFT 0x9
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_IB_CNTL__SHIFT 0xa
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_IB_RPTR__SHIFT 0xb
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_IB_OFFSET__SHIFT 0xc
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_IB_BASE_LO__SHIFT 0xd
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_IB_BASE_HI__SHIFT 0xe
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_IB_SIZE__SHIFT 0xf
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_SKIP_CNTL__SHIFT 0x10
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_CONTEXT_STATUS__SHIFT 0x11
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_DOORBELL__SHIFT 0x12
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_CONTEXT_CNTL__SHIFT 0x13
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_RB_CNTL_MASK 0x00000001L
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_RB_BASE_MASK 0x00000002L
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_RB_BASE_HI_MASK 0x00000004L
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_RB_RPTR_MASK 0x00000008L
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_RB_RPTR_HI_MASK 0x00000010L
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_RB_WPTR_MASK 0x00000020L
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_RB_WPTR_HI_MASK 0x00000040L
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_RB_WPTR_POLL_CNTL_MASK 0x00000080L
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_RB_RPTR_ADDR_HI_MASK 0x00000100L
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_RB_RPTR_ADDR_LO_MASK 0x00000200L
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_IB_CNTL_MASK 0x00000400L
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_IB_RPTR_MASK 0x00000800L
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_IB_OFFSET_MASK 0x00001000L
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_IB_BASE_LO_MASK 0x00002000L
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_IB_BASE_HI_MASK 0x00004000L
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_IB_SIZE_MASK 0x00008000L
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_SKIP_CNTL_MASK 0x00010000L
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_CONTEXT_STATUS_MASK 0x00020000L
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_DOORBELL_MASK 0x00040000L
++#define SDMA0_CONTEXT_REG_TYPE0__SDMA0_GFX_CONTEXT_CNTL_MASK 0x00080000L
++//SDMA0_CONTEXT_REG_TYPE1
++#define SDMA0_CONTEXT_REG_TYPE1__SDMA0_GFX_STATUS__SHIFT 0x8
++#define SDMA0_CONTEXT_REG_TYPE1__SDMA0_GFX_DOORBELL_LOG__SHIFT 0x9
++#define SDMA0_CONTEXT_REG_TYPE1__SDMA0_GFX_WATERMARK__SHIFT 0xa
++#define SDMA0_CONTEXT_REG_TYPE1__SDMA0_GFX_DOORBELL_OFFSET__SHIFT 0xb
++#define SDMA0_CONTEXT_REG_TYPE1__SDMA0_GFX_CSA_ADDR_LO__SHIFT 0xc
++#define SDMA0_CONTEXT_REG_TYPE1__SDMA0_GFX_CSA_ADDR_HI__SHIFT 0xd
++#define SDMA0_CONTEXT_REG_TYPE1__VOID_REG2__SHIFT 0xe
++#define SDMA0_CONTEXT_REG_TYPE1__SDMA0_GFX_IB_SUB_REMAIN__SHIFT 0xf
++#define SDMA0_CONTEXT_REG_TYPE1__SDMA0_GFX_PREEMPT__SHIFT 0x10
++#define SDMA0_CONTEXT_REG_TYPE1__SDMA0_GFX_DUMMY_REG__SHIFT 0x11
++#define SDMA0_CONTEXT_REG_TYPE1__SDMA0_GFX_RB_WPTR_POLL_ADDR_HI__SHIFT 0x12
++#define SDMA0_CONTEXT_REG_TYPE1__SDMA0_GFX_RB_WPTR_POLL_ADDR_LO__SHIFT 0x13
++#define SDMA0_CONTEXT_REG_TYPE1__SDMA0_GFX_RB_AQL_CNTL__SHIFT 0x14
++#define SDMA0_CONTEXT_REG_TYPE1__SDMA0_GFX_MINOR_PTR_UPDATE__SHIFT 0x15
++#define SDMA0_CONTEXT_REG_TYPE1__RESERVED__SHIFT 0x16
++#define SDMA0_CONTEXT_REG_TYPE1__SDMA0_GFX_STATUS_MASK 0x00000100L
++#define SDMA0_CONTEXT_REG_TYPE1__SDMA0_GFX_DOORBELL_LOG_MASK 0x00000200L
++#define SDMA0_CONTEXT_REG_TYPE1__SDMA0_GFX_WATERMARK_MASK 0x00000400L
++#define SDMA0_CONTEXT_REG_TYPE1__SDMA0_GFX_DOORBELL_OFFSET_MASK 0x00000800L
++#define SDMA0_CONTEXT_REG_TYPE1__SDMA0_GFX_CSA_ADDR_LO_MASK 0x00001000L
++#define SDMA0_CONTEXT_REG_TYPE1__SDMA0_GFX_CSA_ADDR_HI_MASK 0x00002000L
++#define SDMA0_CONTEXT_REG_TYPE1__VOID_REG2_MASK 0x00004000L
++#define SDMA0_CONTEXT_REG_TYPE1__SDMA0_GFX_IB_SUB_REMAIN_MASK 0x00008000L
++#define SDMA0_CONTEXT_REG_TYPE1__SDMA0_GFX_PREEMPT_MASK 0x00010000L
++#define SDMA0_CONTEXT_REG_TYPE1__SDMA0_GFX_DUMMY_REG_MASK 0x00020000L
++#define SDMA0_CONTEXT_REG_TYPE1__SDMA0_GFX_RB_WPTR_POLL_ADDR_HI_MASK 0x00040000L
++#define SDMA0_CONTEXT_REG_TYPE1__SDMA0_GFX_RB_WPTR_POLL_ADDR_LO_MASK 0x00080000L
++#define SDMA0_CONTEXT_REG_TYPE1__SDMA0_GFX_RB_AQL_CNTL_MASK 0x00100000L
++#define SDMA0_CONTEXT_REG_TYPE1__SDMA0_GFX_MINOR_PTR_UPDATE_MASK 0x00200000L
++#define SDMA0_CONTEXT_REG_TYPE1__RESERVED_MASK 0xFFC00000L
++//SDMA0_CONTEXT_REG_TYPE2
++#define SDMA0_CONTEXT_REG_TYPE2__SDMA0_GFX_MIDCMD_DATA0__SHIFT 0x0
++#define SDMA0_CONTEXT_REG_TYPE2__SDMA0_GFX_MIDCMD_DATA1__SHIFT 0x1
++#define SDMA0_CONTEXT_REG_TYPE2__SDMA0_GFX_MIDCMD_DATA2__SHIFT 0x2
++#define SDMA0_CONTEXT_REG_TYPE2__SDMA0_GFX_MIDCMD_DATA3__SHIFT 0x3
++#define SDMA0_CONTEXT_REG_TYPE2__SDMA0_GFX_MIDCMD_DATA4__SHIFT 0x4
++#define SDMA0_CONTEXT_REG_TYPE2__SDMA0_GFX_MIDCMD_DATA5__SHIFT 0x5
++#define SDMA0_CONTEXT_REG_TYPE2__SDMA0_GFX_MIDCMD_DATA6__SHIFT 0x6
++#define SDMA0_CONTEXT_REG_TYPE2__SDMA0_GFX_MIDCMD_DATA7__SHIFT 0x7
++#define SDMA0_CONTEXT_REG_TYPE2__SDMA0_GFX_MIDCMD_DATA8__SHIFT 0x8
++#define SDMA0_CONTEXT_REG_TYPE2__SDMA0_GFX_MIDCMD_CNTL__SHIFT 0x9
++#define SDMA0_CONTEXT_REG_TYPE2__RESERVED__SHIFT 0xa
++#define SDMA0_CONTEXT_REG_TYPE2__SDMA0_GFX_MIDCMD_DATA0_MASK 0x00000001L
++#define SDMA0_CONTEXT_REG_TYPE2__SDMA0_GFX_MIDCMD_DATA1_MASK 0x00000002L
++#define SDMA0_CONTEXT_REG_TYPE2__SDMA0_GFX_MIDCMD_DATA2_MASK 0x00000004L
++#define SDMA0_CONTEXT_REG_TYPE2__SDMA0_GFX_MIDCMD_DATA3_MASK 0x00000008L
++#define SDMA0_CONTEXT_REG_TYPE2__SDMA0_GFX_MIDCMD_DATA4_MASK 0x00000010L
++#define SDMA0_CONTEXT_REG_TYPE2__SDMA0_GFX_MIDCMD_DATA5_MASK 0x00000020L
++#define SDMA0_CONTEXT_REG_TYPE2__SDMA0_GFX_MIDCMD_DATA6_MASK 0x00000040L
++#define SDMA0_CONTEXT_REG_TYPE2__SDMA0_GFX_MIDCMD_DATA7_MASK 0x00000080L
++#define SDMA0_CONTEXT_REG_TYPE2__SDMA0_GFX_MIDCMD_DATA8_MASK 0x00000100L
++#define SDMA0_CONTEXT_REG_TYPE2__SDMA0_GFX_MIDCMD_CNTL_MASK 0x00000200L
++#define SDMA0_CONTEXT_REG_TYPE2__RESERVED_MASK 0xFFFFFC00L
++//SDMA0_CONTEXT_REG_TYPE3
++#define SDMA0_CONTEXT_REG_TYPE3__RESERVED__SHIFT 0x0
++#define SDMA0_CONTEXT_REG_TYPE3__RESERVED_MASK 0xFFFFFFFFL
++//SDMA0_PUB_REG_TYPE0
++#define SDMA0_PUB_REG_TYPE0__SDMA0_UCODE_ADDR__SHIFT 0x0
++#define SDMA0_PUB_REG_TYPE0__SDMA0_UCODE_DATA__SHIFT 0x1
++#define SDMA0_PUB_REG_TYPE0__RESERVED3__SHIFT 0x3
++#define SDMA0_PUB_REG_TYPE0__SDMA0_VM_CNTL__SHIFT 0x4
++#define SDMA0_PUB_REG_TYPE0__SDMA0_VM_CTX_LO__SHIFT 0x5
++#define SDMA0_PUB_REG_TYPE0__SDMA0_VM_CTX_HI__SHIFT 0x6
++#define SDMA0_PUB_REG_TYPE0__SDMA0_ACTIVE_FCN_ID__SHIFT 0x7
++#define SDMA0_PUB_REG_TYPE0__SDMA0_VM_CTX_CNTL__SHIFT 0x8
++#define SDMA0_PUB_REG_TYPE0__SDMA0_VIRT_RESET_REQ__SHIFT 0x9
++#define SDMA0_PUB_REG_TYPE0__RESERVED10__SHIFT 0xa
++#define SDMA0_PUB_REG_TYPE0__SDMA0_CONTEXT_REG_TYPE0__SHIFT 0xb
++#define SDMA0_PUB_REG_TYPE0__SDMA0_CONTEXT_REG_TYPE1__SHIFT 0xc
++#define SDMA0_PUB_REG_TYPE0__SDMA0_CONTEXT_REG_TYPE2__SHIFT 0xd
++#define SDMA0_PUB_REG_TYPE0__SDMA0_CONTEXT_REG_TYPE3__SHIFT 0xe
++#define SDMA0_PUB_REG_TYPE0__SDMA0_PUB_REG_TYPE0__SHIFT 0xf
++#define SDMA0_PUB_REG_TYPE0__SDMA0_PUB_REG_TYPE1__SHIFT 0x10
++#define SDMA0_PUB_REG_TYPE0__SDMA0_PUB_REG_TYPE2__SHIFT 0x11
++#define SDMA0_PUB_REG_TYPE0__SDMA0_PUB_REG_TYPE3__SHIFT 0x12
++#define SDMA0_PUB_REG_TYPE0__SDMA0_MMHUB_CNTL__SHIFT 0x13
++#define SDMA0_PUB_REG_TYPE0__RESERVED_FOR_PSPSMU_ACCESS_ONLY__SHIFT 0x14
++#define SDMA0_PUB_REG_TYPE0__SDMA0_CONTEXT_GROUP_BOUNDARY__SHIFT 0x19
++#define SDMA0_PUB_REG_TYPE0__SDMA0_POWER_CNTL__SHIFT 0x1a
++#define SDMA0_PUB_REG_TYPE0__SDMA0_CLK_CTRL__SHIFT 0x1b
++#define SDMA0_PUB_REG_TYPE0__SDMA0_CNTL__SHIFT 0x1c
++#define SDMA0_PUB_REG_TYPE0__SDMA0_CHICKEN_BITS__SHIFT 0x1d
++#define SDMA0_PUB_REG_TYPE0__SDMA0_GB_ADDR_CONFIG__SHIFT 0x1e
++#define SDMA0_PUB_REG_TYPE0__SDMA0_GB_ADDR_CONFIG_READ__SHIFT 0x1f
++#define SDMA0_PUB_REG_TYPE0__SDMA0_UCODE_ADDR_MASK 0x00000001L
++#define SDMA0_PUB_REG_TYPE0__SDMA0_UCODE_DATA_MASK 0x00000002L
++#define SDMA0_PUB_REG_TYPE0__RESERVED3_MASK 0x00000008L
++#define SDMA0_PUB_REG_TYPE0__SDMA0_VM_CNTL_MASK 0x00000010L
++#define SDMA0_PUB_REG_TYPE0__SDMA0_VM_CTX_LO_MASK 0x00000020L
++#define SDMA0_PUB_REG_TYPE0__SDMA0_VM_CTX_HI_MASK 0x00000040L
++#define SDMA0_PUB_REG_TYPE0__SDMA0_ACTIVE_FCN_ID_MASK 0x00000080L
++#define SDMA0_PUB_REG_TYPE0__SDMA0_VM_CTX_CNTL_MASK 0x00000100L
++#define SDMA0_PUB_REG_TYPE0__SDMA0_VIRT_RESET_REQ_MASK 0x00000200L
++#define SDMA0_PUB_REG_TYPE0__RESERVED10_MASK 0x00000400L
++#define SDMA0_PUB_REG_TYPE0__SDMA0_CONTEXT_REG_TYPE0_MASK 0x00000800L
++#define SDMA0_PUB_REG_TYPE0__SDMA0_CONTEXT_REG_TYPE1_MASK 0x00001000L
++#define SDMA0_PUB_REG_TYPE0__SDMA0_CONTEXT_REG_TYPE2_MASK 0x00002000L
++#define SDMA0_PUB_REG_TYPE0__SDMA0_CONTEXT_REG_TYPE3_MASK 0x00004000L
++#define SDMA0_PUB_REG_TYPE0__SDMA0_PUB_REG_TYPE0_MASK 0x00008000L
++#define SDMA0_PUB_REG_TYPE0__SDMA0_PUB_REG_TYPE1_MASK 0x00010000L
++#define SDMA0_PUB_REG_TYPE0__SDMA0_PUB_REG_TYPE2_MASK 0x00020000L
++#define SDMA0_PUB_REG_TYPE0__SDMA0_PUB_REG_TYPE3_MASK 0x00040000L
++#define SDMA0_PUB_REG_TYPE0__SDMA0_MMHUB_CNTL_MASK 0x00080000L
++#define SDMA0_PUB_REG_TYPE0__RESERVED_FOR_PSPSMU_ACCESS_ONLY_MASK 0x01F00000L
++#define SDMA0_PUB_REG_TYPE0__SDMA0_CONTEXT_GROUP_BOUNDARY_MASK 0x02000000L
++#define SDMA0_PUB_REG_TYPE0__SDMA0_POWER_CNTL_MASK 0x04000000L
++#define SDMA0_PUB_REG_TYPE0__SDMA0_CLK_CTRL_MASK 0x08000000L
++#define SDMA0_PUB_REG_TYPE0__SDMA0_CNTL_MASK 0x10000000L
++#define SDMA0_PUB_REG_TYPE0__SDMA0_CHICKEN_BITS_MASK 0x20000000L
++#define SDMA0_PUB_REG_TYPE0__SDMA0_GB_ADDR_CONFIG_MASK 0x40000000L
++#define SDMA0_PUB_REG_TYPE0__SDMA0_GB_ADDR_CONFIG_READ_MASK 0x80000000L
++//SDMA0_PUB_REG_TYPE1
++#define SDMA0_PUB_REG_TYPE1__SDMA0_RB_RPTR_FETCH_HI__SHIFT 0x0
++#define SDMA0_PUB_REG_TYPE1__SDMA0_SEM_WAIT_FAIL_TIMER_CNTL__SHIFT 0x1
++#define SDMA0_PUB_REG_TYPE1__SDMA0_RB_RPTR_FETCH__SHIFT 0x2
++#define SDMA0_PUB_REG_TYPE1__SDMA0_IB_OFFSET_FETCH__SHIFT 0x3
++#define SDMA0_PUB_REG_TYPE1__SDMA0_PROGRAM__SHIFT 0x4
++#define SDMA0_PUB_REG_TYPE1__SDMA0_STATUS_REG__SHIFT 0x5
++#define SDMA0_PUB_REG_TYPE1__SDMA0_STATUS1_REG__SHIFT 0x6
++#define SDMA0_PUB_REG_TYPE1__SDMA0_RD_BURST_CNTL__SHIFT 0x7
++#define SDMA0_PUB_REG_TYPE1__SDMA0_HBM_PAGE_CONFIG__SHIFT 0x8
++#define SDMA0_PUB_REG_TYPE1__SDMA0_UCODE_CHECKSUM__SHIFT 0x9
++#define SDMA0_PUB_REG_TYPE1__SDMA0_F32_CNTL__SHIFT 0xa
++#define SDMA0_PUB_REG_TYPE1__SDMA0_FREEZE__SHIFT 0xb
++#define SDMA0_PUB_REG_TYPE1__SDMA0_PHASE0_QUANTUM__SHIFT 0xc
++#define SDMA0_PUB_REG_TYPE1__SDMA0_PHASE1_QUANTUM__SHIFT 0xd
++#define SDMA0_PUB_REG_TYPE1__SDMA_POWER_GATING__SHIFT 0xe
++#define SDMA0_PUB_REG_TYPE1__SDMA_PGFSM_CONFIG__SHIFT 0xf
++#define SDMA0_PUB_REG_TYPE1__SDMA_PGFSM_WRITE__SHIFT 0x10
++#define SDMA0_PUB_REG_TYPE1__SDMA_PGFSM_READ__SHIFT 0x11
++#define SDMA0_PUB_REG_TYPE1__SDMA0_EDC_CONFIG__SHIFT 0x12
++#define SDMA0_PUB_REG_TYPE1__SDMA0_BA_THRESHOLD__SHIFT 0x13
++#define SDMA0_PUB_REG_TYPE1__SDMA0_ID__SHIFT 0x14
++#define SDMA0_PUB_REG_TYPE1__SDMA0_VERSION__SHIFT 0x15
++#define SDMA0_PUB_REG_TYPE1__SDMA0_EDC_COUNTER__SHIFT 0x16
++#define SDMA0_PUB_REG_TYPE1__SDMA0_EDC_COUNTER_CLEAR__SHIFT 0x17
++#define SDMA0_PUB_REG_TYPE1__SDMA0_STATUS2_REG__SHIFT 0x18
++#define SDMA0_PUB_REG_TYPE1__SDMA0_ATOMIC_CNTL__SHIFT 0x19
++#define SDMA0_PUB_REG_TYPE1__SDMA0_ATOMIC_PREOP_LO__SHIFT 0x1a
++#define SDMA0_PUB_REG_TYPE1__SDMA0_ATOMIC_PREOP_HI__SHIFT 0x1b
++#define SDMA0_PUB_REG_TYPE1__SDMA0_UTCL1_CNTL__SHIFT 0x1c
++#define SDMA0_PUB_REG_TYPE1__SDMA0_UTCL1_WATERMK__SHIFT 0x1d
++#define SDMA0_PUB_REG_TYPE1__SDMA0_UTCL1_RD_STATUS__SHIFT 0x1e
++#define SDMA0_PUB_REG_TYPE1__SDMA0_UTCL1_WR_STATUS__SHIFT 0x1f
++#define SDMA0_PUB_REG_TYPE1__SDMA0_RB_RPTR_FETCH_HI_MASK 0x00000001L
++#define SDMA0_PUB_REG_TYPE1__SDMA0_SEM_WAIT_FAIL_TIMER_CNTL_MASK 0x00000002L
++#define SDMA0_PUB_REG_TYPE1__SDMA0_RB_RPTR_FETCH_MASK 0x00000004L
++#define SDMA0_PUB_REG_TYPE1__SDMA0_IB_OFFSET_FETCH_MASK 0x00000008L
++#define SDMA0_PUB_REG_TYPE1__SDMA0_PROGRAM_MASK 0x00000010L
++#define SDMA0_PUB_REG_TYPE1__SDMA0_STATUS_REG_MASK 0x00000020L
++#define SDMA0_PUB_REG_TYPE1__SDMA0_STATUS1_REG_MASK 0x00000040L
++#define SDMA0_PUB_REG_TYPE1__SDMA0_RD_BURST_CNTL_MASK 0x00000080L
++#define SDMA0_PUB_REG_TYPE1__SDMA0_HBM_PAGE_CONFIG_MASK 0x00000100L
++#define SDMA0_PUB_REG_TYPE1__SDMA0_UCODE_CHECKSUM_MASK 0x00000200L
++#define SDMA0_PUB_REG_TYPE1__SDMA0_F32_CNTL_MASK 0x00000400L
++#define SDMA0_PUB_REG_TYPE1__SDMA0_FREEZE_MASK 0x00000800L
++#define SDMA0_PUB_REG_TYPE1__SDMA0_PHASE0_QUANTUM_MASK 0x00001000L
++#define SDMA0_PUB_REG_TYPE1__SDMA0_PHASE1_QUANTUM_MASK 0x00002000L
++#define SDMA0_PUB_REG_TYPE1__SDMA_POWER_GATING_MASK 0x00004000L
++#define SDMA0_PUB_REG_TYPE1__SDMA_PGFSM_CONFIG_MASK 0x00008000L
++#define SDMA0_PUB_REG_TYPE1__SDMA_PGFSM_WRITE_MASK 0x00010000L
++#define SDMA0_PUB_REG_TYPE1__SDMA_PGFSM_READ_MASK 0x00020000L
++#define SDMA0_PUB_REG_TYPE1__SDMA0_EDC_CONFIG_MASK 0x00040000L
++#define SDMA0_PUB_REG_TYPE1__SDMA0_BA_THRESHOLD_MASK 0x00080000L
++#define SDMA0_PUB_REG_TYPE1__SDMA0_ID_MASK 0x00100000L
++#define SDMA0_PUB_REG_TYPE1__SDMA0_VERSION_MASK 0x00200000L
++#define SDMA0_PUB_REG_TYPE1__SDMA0_EDC_COUNTER_MASK 0x00400000L
++#define SDMA0_PUB_REG_TYPE1__SDMA0_EDC_COUNTER_CLEAR_MASK 0x00800000L
++#define SDMA0_PUB_REG_TYPE1__SDMA0_STATUS2_REG_MASK 0x01000000L
++#define SDMA0_PUB_REG_TYPE1__SDMA0_ATOMIC_CNTL_MASK 0x02000000L
++#define SDMA0_PUB_REG_TYPE1__SDMA0_ATOMIC_PREOP_LO_MASK 0x04000000L
++#define SDMA0_PUB_REG_TYPE1__SDMA0_ATOMIC_PREOP_HI_MASK 0x08000000L
++#define SDMA0_PUB_REG_TYPE1__SDMA0_UTCL1_CNTL_MASK 0x10000000L
++#define SDMA0_PUB_REG_TYPE1__SDMA0_UTCL1_WATERMK_MASK 0x20000000L
++#define SDMA0_PUB_REG_TYPE1__SDMA0_UTCL1_RD_STATUS_MASK 0x40000000L
++#define SDMA0_PUB_REG_TYPE1__SDMA0_UTCL1_WR_STATUS_MASK 0x80000000L
++//SDMA0_PUB_REG_TYPE2
++#define SDMA0_PUB_REG_TYPE2__SDMA0_UTCL1_INV0__SHIFT 0x0
++#define SDMA0_PUB_REG_TYPE2__SDMA0_UTCL1_INV1__SHIFT 0x1
++#define SDMA0_PUB_REG_TYPE2__SDMA0_UTCL1_INV2__SHIFT 0x2
++#define SDMA0_PUB_REG_TYPE2__SDMA0_UTCL1_RD_XNACK0__SHIFT 0x3
++#define SDMA0_PUB_REG_TYPE2__SDMA0_UTCL1_RD_XNACK1__SHIFT 0x4
++#define SDMA0_PUB_REG_TYPE2__SDMA0_UTCL1_WR_XNACK0__SHIFT 0x5
++#define SDMA0_PUB_REG_TYPE2__SDMA0_UTCL1_WR_XNACK1__SHIFT 0x6
++#define SDMA0_PUB_REG_TYPE2__SDMA0_UTCL1_TIMEOUT__SHIFT 0x7
++#define SDMA0_PUB_REG_TYPE2__SDMA0_UTCL1_PAGE__SHIFT 0x8
++#define SDMA0_PUB_REG_TYPE2__SDMA0_POWER_CNTL_IDLE__SHIFT 0x9
++#define SDMA0_PUB_REG_TYPE2__SDMA0_RELAX_ORDERING_LUT__SHIFT 0xa
++#define SDMA0_PUB_REG_TYPE2__SDMA0_CHICKEN_BITS_2__SHIFT 0xb
++#define SDMA0_PUB_REG_TYPE2__SDMA0_STATUS3_REG__SHIFT 0xc
++#define SDMA0_PUB_REG_TYPE2__SDMA0_PHYSICAL_ADDR_LO__SHIFT 0xd
++#define SDMA0_PUB_REG_TYPE2__SDMA0_PHYSICAL_ADDR_HI__SHIFT 0xe
++#define SDMA0_PUB_REG_TYPE2__SDMA0_ERROR_LOG__SHIFT 0x10
++#define SDMA0_PUB_REG_TYPE2__SDMA0_PUB_DUMMY_REG0__SHIFT 0x11
++#define SDMA0_PUB_REG_TYPE2__SDMA0_PUB_DUMMY_REG1__SHIFT 0x12
++#define SDMA0_PUB_REG_TYPE2__SDMA0_PUB_DUMMY_REG2__SHIFT 0x13
++#define SDMA0_PUB_REG_TYPE2__SDMA0_PUB_DUMMY_REG3__SHIFT 0x14
++#define SDMA0_PUB_REG_TYPE2__SDMA0_F32_COUNTER__SHIFT 0x15
++#define SDMA0_PUB_REG_TYPE2__SDMA0_UNBREAKABLE__SHIFT 0x16
++#define SDMA0_PUB_REG_TYPE2__SDMA0_PERFMON_CNTL__SHIFT 0x17
++#define SDMA0_PUB_REG_TYPE2__SDMA0_PERFCOUNTER0_RESULT__SHIFT 0x18
++#define SDMA0_PUB_REG_TYPE2__SDMA0_PERFCOUNTER1_RESULT__SHIFT 0x19
++#define SDMA0_PUB_REG_TYPE2__SDMA0_PERFCOUNTER_TAG_DELAY_RANGE__SHIFT 0x1a
++#define SDMA0_PUB_REG_TYPE2__SDMA0_CRD_CNTL__SHIFT 0x1b
++#define SDMA0_PUB_REG_TYPE2__SDMA0_MMHUB_TRUSTLVL__SHIFT 0x1c
++#define SDMA0_PUB_REG_TYPE2__SDMA0_GPU_IOV_VIOLATION_LOG__SHIFT 0x1d
++#define SDMA0_PUB_REG_TYPE2__SDMA0_ULV_CNTL__SHIFT 0x1e
++#define SDMA0_PUB_REG_TYPE2__RESERVED__SHIFT 0x1f
++#define SDMA0_PUB_REG_TYPE2__SDMA0_UTCL1_INV0_MASK 0x00000001L
++#define SDMA0_PUB_REG_TYPE2__SDMA0_UTCL1_INV1_MASK 0x00000002L
++#define SDMA0_PUB_REG_TYPE2__SDMA0_UTCL1_INV2_MASK 0x00000004L
++#define SDMA0_PUB_REG_TYPE2__SDMA0_UTCL1_RD_XNACK0_MASK 0x00000008L
++#define SDMA0_PUB_REG_TYPE2__SDMA0_UTCL1_RD_XNACK1_MASK 0x00000010L
++#define SDMA0_PUB_REG_TYPE2__SDMA0_UTCL1_WR_XNACK0_MASK 0x00000020L
++#define SDMA0_PUB_REG_TYPE2__SDMA0_UTCL1_WR_XNACK1_MASK 0x00000040L
++#define SDMA0_PUB_REG_TYPE2__SDMA0_UTCL1_TIMEOUT_MASK 0x00000080L
++#define SDMA0_PUB_REG_TYPE2__SDMA0_UTCL1_PAGE_MASK 0x00000100L
++#define SDMA0_PUB_REG_TYPE2__SDMA0_POWER_CNTL_IDLE_MASK 0x00000200L
++#define SDMA0_PUB_REG_TYPE2__SDMA0_RELAX_ORDERING_LUT_MASK 0x00000400L
++#define SDMA0_PUB_REG_TYPE2__SDMA0_CHICKEN_BITS_2_MASK 0x00000800L
++#define SDMA0_PUB_REG_TYPE2__SDMA0_STATUS3_REG_MASK 0x00001000L
++#define SDMA0_PUB_REG_TYPE2__SDMA0_PHYSICAL_ADDR_LO_MASK 0x00002000L
++#define SDMA0_PUB_REG_TYPE2__SDMA0_PHYSICAL_ADDR_HI_MASK 0x00004000L
++#define SDMA0_PUB_REG_TYPE2__SDMA0_ERROR_LOG_MASK 0x00010000L
++#define SDMA0_PUB_REG_TYPE2__SDMA0_PUB_DUMMY_REG0_MASK 0x00020000L
++#define SDMA0_PUB_REG_TYPE2__SDMA0_PUB_DUMMY_REG1_MASK 0x00040000L
++#define SDMA0_PUB_REG_TYPE2__SDMA0_PUB_DUMMY_REG2_MASK 0x00080000L
++#define SDMA0_PUB_REG_TYPE2__SDMA0_PUB_DUMMY_REG3_MASK 0x00100000L
++#define SDMA0_PUB_REG_TYPE2__SDMA0_F32_COUNTER_MASK 0x00200000L
++#define SDMA0_PUB_REG_TYPE2__SDMA0_UNBREAKABLE_MASK 0x00400000L
++#define SDMA0_PUB_REG_TYPE2__SDMA0_PERFMON_CNTL_MASK 0x00800000L
++#define SDMA0_PUB_REG_TYPE2__SDMA0_PERFCOUNTER0_RESULT_MASK 0x01000000L
++#define SDMA0_PUB_REG_TYPE2__SDMA0_PERFCOUNTER1_RESULT_MASK 0x02000000L
++#define SDMA0_PUB_REG_TYPE2__SDMA0_PERFCOUNTER_TAG_DELAY_RANGE_MASK 0x04000000L
++#define SDMA0_PUB_REG_TYPE2__SDMA0_CRD_CNTL_MASK 0x08000000L
++#define SDMA0_PUB_REG_TYPE2__SDMA0_MMHUB_TRUSTLVL_MASK 0x10000000L
++#define SDMA0_PUB_REG_TYPE2__SDMA0_GPU_IOV_VIOLATION_LOG_MASK 0x20000000L
++#define SDMA0_PUB_REG_TYPE2__SDMA0_ULV_CNTL_MASK 0x40000000L
++#define SDMA0_PUB_REG_TYPE2__RESERVED_MASK 0x80000000L
++//SDMA0_PUB_REG_TYPE3
++#define SDMA0_PUB_REG_TYPE3__SDMA0_EA_DBIT_ADDR_DATA__SHIFT 0x0
++#define SDMA0_PUB_REG_TYPE3__SDMA0_EA_DBIT_ADDR_INDEX__SHIFT 0x1
++#define SDMA0_PUB_REG_TYPE3__RESERVED__SHIFT 0x2
++#define SDMA0_PUB_REG_TYPE3__SDMA0_EA_DBIT_ADDR_DATA_MASK 0x00000001L
++#define SDMA0_PUB_REG_TYPE3__SDMA0_EA_DBIT_ADDR_INDEX_MASK 0x00000002L
++#define SDMA0_PUB_REG_TYPE3__RESERVED_MASK 0xFFFFFFFCL
++//SDMA0_MMHUB_CNTL
++#define SDMA0_MMHUB_CNTL__UNIT_ID__SHIFT 0x0
++#define SDMA0_MMHUB_CNTL__UNIT_ID_MASK 0x0000003FL
++//SDMA0_CONTEXT_GROUP_BOUNDARY
++#define SDMA0_CONTEXT_GROUP_BOUNDARY__RESERVED__SHIFT 0x0
++#define SDMA0_CONTEXT_GROUP_BOUNDARY__RESERVED_MASK 0xFFFFFFFFL
++//SDMA0_POWER_CNTL
++#define SDMA0_POWER_CNTL__PG_CNTL_ENABLE__SHIFT 0x0
++#define SDMA0_POWER_CNTL__EXT_PG_POWER_ON_REQ__SHIFT 0x1
++#define SDMA0_POWER_CNTL__EXT_PG_POWER_OFF_REQ__SHIFT 0x2
++#define SDMA0_POWER_CNTL__ON_OFF_CONDITION_HOLD_TIME__SHIFT 0x3
++#define SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE__SHIFT 0x8
++#define SDMA0_POWER_CNTL__MEM_POWER_LS_EN__SHIFT 0x9
++#define SDMA0_POWER_CNTL__MEM_POWER_DS_EN__SHIFT 0xa
++#define SDMA0_POWER_CNTL__MEM_POWER_SD_EN__SHIFT 0xb
++#define SDMA0_POWER_CNTL__MEM_POWER_DELAY__SHIFT 0xc
++#define SDMA0_POWER_CNTL__ON_OFF_STATUS_DURATION_TIME__SHIFT 0x1a
++#define SDMA0_POWER_CNTL__PG_CNTL_ENABLE_MASK 0x00000001L
++#define SDMA0_POWER_CNTL__EXT_PG_POWER_ON_REQ_MASK 0x00000002L
++#define SDMA0_POWER_CNTL__EXT_PG_POWER_OFF_REQ_MASK 0x00000004L
++#define SDMA0_POWER_CNTL__ON_OFF_CONDITION_HOLD_TIME_MASK 0x000000F8L
++#define SDMA0_POWER_CNTL__MEM_POWER_OVERRIDE_MASK 0x00000100L
++#define SDMA0_POWER_CNTL__MEM_POWER_LS_EN_MASK 0x00000200L
++#define SDMA0_POWER_CNTL__MEM_POWER_DS_EN_MASK 0x00000400L
++#define SDMA0_POWER_CNTL__MEM_POWER_SD_EN_MASK 0x00000800L
++#define SDMA0_POWER_CNTL__MEM_POWER_DELAY_MASK 0x003FF000L
++#define SDMA0_POWER_CNTL__ON_OFF_STATUS_DURATION_TIME_MASK 0xFC000000L
++//SDMA0_CLK_CTRL
++#define SDMA0_CLK_CTRL__ON_DELAY__SHIFT 0x0
++#define SDMA0_CLK_CTRL__OFF_HYSTERESIS__SHIFT 0x4
++#define SDMA0_CLK_CTRL__RESERVED__SHIFT 0xc
++#define SDMA0_CLK_CTRL__SOFT_OVERRIDE7__SHIFT 0x18
++#define SDMA0_CLK_CTRL__SOFT_OVERRIDE6__SHIFT 0x19
++#define SDMA0_CLK_CTRL__SOFT_OVERRIDE5__SHIFT 0x1a
++#define SDMA0_CLK_CTRL__SOFT_OVERRIDE4__SHIFT 0x1b
++#define SDMA0_CLK_CTRL__SOFT_OVERRIDE3__SHIFT 0x1c
++#define SDMA0_CLK_CTRL__SOFT_OVERRIDE2__SHIFT 0x1d
++#define SDMA0_CLK_CTRL__SOFT_OVERRIDE1__SHIFT 0x1e
++#define SDMA0_CLK_CTRL__SOFT_OVERRIDE0__SHIFT 0x1f
++#define SDMA0_CLK_CTRL__ON_DELAY_MASK 0x0000000FL
++#define SDMA0_CLK_CTRL__OFF_HYSTERESIS_MASK 0x00000FF0L
++#define SDMA0_CLK_CTRL__RESERVED_MASK 0x00FFF000L
++#define SDMA0_CLK_CTRL__SOFT_OVERRIDE7_MASK 0x01000000L
++#define SDMA0_CLK_CTRL__SOFT_OVERRIDE6_MASK 0x02000000L
++#define SDMA0_CLK_CTRL__SOFT_OVERRIDE5_MASK 0x04000000L
++#define SDMA0_CLK_CTRL__SOFT_OVERRIDE4_MASK 0x08000000L
++#define SDMA0_CLK_CTRL__SOFT_OVERRIDE3_MASK 0x10000000L
++#define SDMA0_CLK_CTRL__SOFT_OVERRIDE2_MASK 0x20000000L
++#define SDMA0_CLK_CTRL__SOFT_OVERRIDE1_MASK 0x40000000L
++#define SDMA0_CLK_CTRL__SOFT_OVERRIDE0_MASK 0x80000000L
++//SDMA0_CNTL
++#define SDMA0_CNTL__TRAP_ENABLE__SHIFT 0x0
++#define SDMA0_CNTL__UTC_L1_ENABLE__SHIFT 0x1
++#define SDMA0_CNTL__SEM_WAIT_INT_ENABLE__SHIFT 0x2
++#define SDMA0_CNTL__DATA_SWAP_ENABLE__SHIFT 0x3
++#define SDMA0_CNTL__FENCE_SWAP_ENABLE__SHIFT 0x4
++#define SDMA0_CNTL__MIDCMD_PREEMPT_ENABLE__SHIFT 0x5
++#define SDMA0_CNTL__MIDCMD_WORLDSWITCH_ENABLE__SHIFT 0x11
++#define SDMA0_CNTL__AUTO_CTXSW_ENABLE__SHIFT 0x12
++#define SDMA0_CNTL__CTXEMPTY_INT_ENABLE__SHIFT 0x1c
++#define SDMA0_CNTL__FROZEN_INT_ENABLE__SHIFT 0x1d
++#define SDMA0_CNTL__IB_PREEMPT_INT_ENABLE__SHIFT 0x1e
++#define SDMA0_CNTL__TRAP_ENABLE_MASK 0x00000001L
++#define SDMA0_CNTL__UTC_L1_ENABLE_MASK 0x00000002L
++#define SDMA0_CNTL__SEM_WAIT_INT_ENABLE_MASK 0x00000004L
++#define SDMA0_CNTL__DATA_SWAP_ENABLE_MASK 0x00000008L
++#define SDMA0_CNTL__FENCE_SWAP_ENABLE_MASK 0x00000010L
++#define SDMA0_CNTL__MIDCMD_PREEMPT_ENABLE_MASK 0x00000020L
++#define SDMA0_CNTL__MIDCMD_WORLDSWITCH_ENABLE_MASK 0x00020000L
++#define SDMA0_CNTL__AUTO_CTXSW_ENABLE_MASK 0x00040000L
++#define SDMA0_CNTL__CTXEMPTY_INT_ENABLE_MASK 0x10000000L
++#define SDMA0_CNTL__FROZEN_INT_ENABLE_MASK 0x20000000L
++#define SDMA0_CNTL__IB_PREEMPT_INT_ENABLE_MASK 0x40000000L
++//SDMA0_CHICKEN_BITS
++#define SDMA0_CHICKEN_BITS__COPY_EFFICIENCY_ENABLE__SHIFT 0x0
++#define SDMA0_CHICKEN_BITS__STALL_ON_TRANS_FULL_ENABLE__SHIFT 0x1
++#define SDMA0_CHICKEN_BITS__STALL_ON_NO_FREE_DATA_BUFFER_ENABLE__SHIFT 0x2
++#define SDMA0_CHICKEN_BITS__WRITE_BURST_LENGTH__SHIFT 0x8
++#define SDMA0_CHICKEN_BITS__WRITE_BURST_WAIT_CYCLE__SHIFT 0xa
++#define SDMA0_CHICKEN_BITS__COPY_OVERLAP_ENABLE__SHIFT 0x10
++#define SDMA0_CHICKEN_BITS__RAW_CHECK_ENABLE__SHIFT 0x11
++#define SDMA0_CHICKEN_BITS__SRBM_POLL_RETRYING__SHIFT 0x14
++#define SDMA0_CHICKEN_BITS__CG_STATUS_OUTPUT__SHIFT 0x17
++#define SDMA0_CHICKEN_BITS__TIME_BASED_QOS__SHIFT 0x19
++#define SDMA0_CHICKEN_BITS__CE_AFIFO_WATERMARK__SHIFT 0x1a
++#define SDMA0_CHICKEN_BITS__CE_DFIFO_WATERMARK__SHIFT 0x1c
++#define SDMA0_CHICKEN_BITS__CE_LFIFO_WATERMARK__SHIFT 0x1e
++#define SDMA0_CHICKEN_BITS__COPY_EFFICIENCY_ENABLE_MASK 0x00000001L
++#define SDMA0_CHICKEN_BITS__STALL_ON_TRANS_FULL_ENABLE_MASK 0x00000002L
++#define SDMA0_CHICKEN_BITS__STALL_ON_NO_FREE_DATA_BUFFER_ENABLE_MASK 0x00000004L
++#define SDMA0_CHICKEN_BITS__WRITE_BURST_LENGTH_MASK 0x00000300L
++#define SDMA0_CHICKEN_BITS__WRITE_BURST_WAIT_CYCLE_MASK 0x00001C00L
++#define SDMA0_CHICKEN_BITS__COPY_OVERLAP_ENABLE_MASK 0x00010000L
++#define SDMA0_CHICKEN_BITS__RAW_CHECK_ENABLE_MASK 0x00020000L
++#define SDMA0_CHICKEN_BITS__SRBM_POLL_RETRYING_MASK 0x00100000L
++#define SDMA0_CHICKEN_BITS__CG_STATUS_OUTPUT_MASK 0x00800000L
++#define SDMA0_CHICKEN_BITS__TIME_BASED_QOS_MASK 0x02000000L
++#define SDMA0_CHICKEN_BITS__CE_AFIFO_WATERMARK_MASK 0x0C000000L
++#define SDMA0_CHICKEN_BITS__CE_DFIFO_WATERMARK_MASK 0x30000000L
++#define SDMA0_CHICKEN_BITS__CE_LFIFO_WATERMARK_MASK 0xC0000000L
++//SDMA0_GB_ADDR_CONFIG
++#define SDMA0_GB_ADDR_CONFIG__NUM_PIPES__SHIFT 0x0
++#define SDMA0_GB_ADDR_CONFIG__PIPE_INTERLEAVE_SIZE__SHIFT 0x3
++#define SDMA0_GB_ADDR_CONFIG__BANK_INTERLEAVE_SIZE__SHIFT 0x8
++#define SDMA0_GB_ADDR_CONFIG__NUM_BANKS__SHIFT 0xc
++#define SDMA0_GB_ADDR_CONFIG__NUM_SHADER_ENGINES__SHIFT 0x13
++#define SDMA0_GB_ADDR_CONFIG__NUM_PIPES_MASK 0x00000007L
++#define SDMA0_GB_ADDR_CONFIG__PIPE_INTERLEAVE_SIZE_MASK 0x00000038L
++#define SDMA0_GB_ADDR_CONFIG__BANK_INTERLEAVE_SIZE_MASK 0x00000700L
++#define SDMA0_GB_ADDR_CONFIG__NUM_BANKS_MASK 0x00007000L
++#define SDMA0_GB_ADDR_CONFIG__NUM_SHADER_ENGINES_MASK 0x00180000L
++//SDMA0_GB_ADDR_CONFIG_READ
++#define SDMA0_GB_ADDR_CONFIG_READ__NUM_PIPES__SHIFT 0x0
++#define SDMA0_GB_ADDR_CONFIG_READ__PIPE_INTERLEAVE_SIZE__SHIFT 0x3
++#define SDMA0_GB_ADDR_CONFIG_READ__BANK_INTERLEAVE_SIZE__SHIFT 0x8
++#define SDMA0_GB_ADDR_CONFIG_READ__NUM_BANKS__SHIFT 0xc
++#define SDMA0_GB_ADDR_CONFIG_READ__NUM_SHADER_ENGINES__SHIFT 0x13
++#define SDMA0_GB_ADDR_CONFIG_READ__NUM_PIPES_MASK 0x00000007L
++#define SDMA0_GB_ADDR_CONFIG_READ__PIPE_INTERLEAVE_SIZE_MASK 0x00000038L
++#define SDMA0_GB_ADDR_CONFIG_READ__BANK_INTERLEAVE_SIZE_MASK 0x00000700L
++#define SDMA0_GB_ADDR_CONFIG_READ__NUM_BANKS_MASK 0x00007000L
++#define SDMA0_GB_ADDR_CONFIG_READ__NUM_SHADER_ENGINES_MASK 0x00180000L
++//SDMA0_RB_RPTR_FETCH_HI
++#define SDMA0_RB_RPTR_FETCH_HI__OFFSET__SHIFT 0x0
++#define SDMA0_RB_RPTR_FETCH_HI__OFFSET_MASK 0xFFFFFFFFL
++//SDMA0_SEM_WAIT_FAIL_TIMER_CNTL
++#define SDMA0_SEM_WAIT_FAIL_TIMER_CNTL__TIMER__SHIFT 0x0
++#define SDMA0_SEM_WAIT_FAIL_TIMER_CNTL__TIMER_MASK 0xFFFFFFFFL
++//SDMA0_RB_RPTR_FETCH
++#define SDMA0_RB_RPTR_FETCH__OFFSET__SHIFT 0x2
++#define SDMA0_RB_RPTR_FETCH__OFFSET_MASK 0xFFFFFFFCL
++//SDMA0_IB_OFFSET_FETCH
++#define SDMA0_IB_OFFSET_FETCH__OFFSET__SHIFT 0x2
++#define SDMA0_IB_OFFSET_FETCH__OFFSET_MASK 0x003FFFFCL
++//SDMA0_PROGRAM
++#define SDMA0_PROGRAM__STREAM__SHIFT 0x0
++#define SDMA0_PROGRAM__STREAM_MASK 0xFFFFFFFFL
++//SDMA0_STATUS_REG
++#define SDMA0_STATUS_REG__IDLE__SHIFT 0x0
++#define SDMA0_STATUS_REG__REG_IDLE__SHIFT 0x1
++#define SDMA0_STATUS_REG__RB_EMPTY__SHIFT 0x2
++#define SDMA0_STATUS_REG__RB_FULL__SHIFT 0x3
++#define SDMA0_STATUS_REG__RB_CMD_IDLE__SHIFT 0x4
++#define SDMA0_STATUS_REG__RB_CMD_FULL__SHIFT 0x5
++#define SDMA0_STATUS_REG__IB_CMD_IDLE__SHIFT 0x6
++#define SDMA0_STATUS_REG__IB_CMD_FULL__SHIFT 0x7
++#define SDMA0_STATUS_REG__BLOCK_IDLE__SHIFT 0x8
++#define SDMA0_STATUS_REG__INSIDE_IB__SHIFT 0x9
++#define SDMA0_STATUS_REG__EX_IDLE__SHIFT 0xa
++#define SDMA0_STATUS_REG__EX_IDLE_POLL_TIMER_EXPIRE__SHIFT 0xb
++#define SDMA0_STATUS_REG__PACKET_READY__SHIFT 0xc
++#define SDMA0_STATUS_REG__MC_WR_IDLE__SHIFT 0xd
++#define SDMA0_STATUS_REG__SRBM_IDLE__SHIFT 0xe
++#define SDMA0_STATUS_REG__CONTEXT_EMPTY__SHIFT 0xf
++#define SDMA0_STATUS_REG__DELTA_RPTR_FULL__SHIFT 0x10
++#define SDMA0_STATUS_REG__RB_MC_RREQ_IDLE__SHIFT 0x11
++#define SDMA0_STATUS_REG__IB_MC_RREQ_IDLE__SHIFT 0x12
++#define SDMA0_STATUS_REG__MC_RD_IDLE__SHIFT 0x13
++#define SDMA0_STATUS_REG__DELTA_RPTR_EMPTY__SHIFT 0x14
++#define SDMA0_STATUS_REG__MC_RD_RET_STALL__SHIFT 0x15
++#define SDMA0_STATUS_REG__MC_RD_NO_POLL_IDLE__SHIFT 0x16
++#define SDMA0_STATUS_REG__PREV_CMD_IDLE__SHIFT 0x19
++#define SDMA0_STATUS_REG__SEM_IDLE__SHIFT 0x1a
++#define SDMA0_STATUS_REG__SEM_REQ_STALL__SHIFT 0x1b
++#define SDMA0_STATUS_REG__SEM_RESP_STATE__SHIFT 0x1c
++#define SDMA0_STATUS_REG__INT_IDLE__SHIFT 0x1e
++#define SDMA0_STATUS_REG__INT_REQ_STALL__SHIFT 0x1f
++#define SDMA0_STATUS_REG__IDLE_MASK 0x00000001L
++#define SDMA0_STATUS_REG__REG_IDLE_MASK 0x00000002L
++#define SDMA0_STATUS_REG__RB_EMPTY_MASK 0x00000004L
++#define SDMA0_STATUS_REG__RB_FULL_MASK 0x00000008L
++#define SDMA0_STATUS_REG__RB_CMD_IDLE_MASK 0x00000010L
++#define SDMA0_STATUS_REG__RB_CMD_FULL_MASK 0x00000020L
++#define SDMA0_STATUS_REG__IB_CMD_IDLE_MASK 0x00000040L
++#define SDMA0_STATUS_REG__IB_CMD_FULL_MASK 0x00000080L
++#define SDMA0_STATUS_REG__BLOCK_IDLE_MASK 0x00000100L
++#define SDMA0_STATUS_REG__INSIDE_IB_MASK 0x00000200L
++#define SDMA0_STATUS_REG__EX_IDLE_MASK 0x00000400L
++#define SDMA0_STATUS_REG__EX_IDLE_POLL_TIMER_EXPIRE_MASK 0x00000800L
++#define SDMA0_STATUS_REG__PACKET_READY_MASK 0x00001000L
++#define SDMA0_STATUS_REG__MC_WR_IDLE_MASK 0x00002000L
++#define SDMA0_STATUS_REG__SRBM_IDLE_MASK 0x00004000L
++#define SDMA0_STATUS_REG__CONTEXT_EMPTY_MASK 0x00008000L
++#define SDMA0_STATUS_REG__DELTA_RPTR_FULL_MASK 0x00010000L
++#define SDMA0_STATUS_REG__RB_MC_RREQ_IDLE_MASK 0x00020000L
++#define SDMA0_STATUS_REG__IB_MC_RREQ_IDLE_MASK 0x00040000L
++#define SDMA0_STATUS_REG__MC_RD_IDLE_MASK 0x00080000L
++#define SDMA0_STATUS_REG__DELTA_RPTR_EMPTY_MASK 0x00100000L
++#define SDMA0_STATUS_REG__MC_RD_RET_STALL_MASK 0x00200000L
++#define SDMA0_STATUS_REG__MC_RD_NO_POLL_IDLE_MASK 0x00400000L
++#define SDMA0_STATUS_REG__PREV_CMD_IDLE_MASK 0x02000000L
++#define SDMA0_STATUS_REG__SEM_IDLE_MASK 0x04000000L
++#define SDMA0_STATUS_REG__SEM_REQ_STALL_MASK 0x08000000L
++#define SDMA0_STATUS_REG__SEM_RESP_STATE_MASK 0x30000000L
++#define SDMA0_STATUS_REG__INT_IDLE_MASK 0x40000000L
++#define SDMA0_STATUS_REG__INT_REQ_STALL_MASK 0x80000000L
++//SDMA0_STATUS1_REG
++#define SDMA0_STATUS1_REG__CE_WREQ_IDLE__SHIFT 0x0
++#define SDMA0_STATUS1_REG__CE_WR_IDLE__SHIFT 0x1
++#define SDMA0_STATUS1_REG__CE_SPLIT_IDLE__SHIFT 0x2
++#define SDMA0_STATUS1_REG__CE_RREQ_IDLE__SHIFT 0x3
++#define SDMA0_STATUS1_REG__CE_OUT_IDLE__SHIFT 0x4
++#define SDMA0_STATUS1_REG__CE_IN_IDLE__SHIFT 0x5
++#define SDMA0_STATUS1_REG__CE_DST_IDLE__SHIFT 0x6
++#define SDMA0_STATUS1_REG__CE_CMD_IDLE__SHIFT 0x9
++#define SDMA0_STATUS1_REG__CE_AFIFO_FULL__SHIFT 0xa
++#define SDMA0_STATUS1_REG__CE_INFO_FULL__SHIFT 0xd
++#define SDMA0_STATUS1_REG__CE_INFO1_FULL__SHIFT 0xe
++#define SDMA0_STATUS1_REG__EX_START__SHIFT 0xf
++#define SDMA0_STATUS1_REG__CE_RD_STALL__SHIFT 0x11
++#define SDMA0_STATUS1_REG__CE_WR_STALL__SHIFT 0x12
++#define SDMA0_STATUS1_REG__CE_WREQ_IDLE_MASK 0x00000001L
++#define SDMA0_STATUS1_REG__CE_WR_IDLE_MASK 0x00000002L
++#define SDMA0_STATUS1_REG__CE_SPLIT_IDLE_MASK 0x00000004L
++#define SDMA0_STATUS1_REG__CE_RREQ_IDLE_MASK 0x00000008L
++#define SDMA0_STATUS1_REG__CE_OUT_IDLE_MASK 0x00000010L
++#define SDMA0_STATUS1_REG__CE_IN_IDLE_MASK 0x00000020L
++#define SDMA0_STATUS1_REG__CE_DST_IDLE_MASK 0x00000040L
++#define SDMA0_STATUS1_REG__CE_CMD_IDLE_MASK 0x00000200L
++#define SDMA0_STATUS1_REG__CE_AFIFO_FULL_MASK 0x00000400L
++#define SDMA0_STATUS1_REG__CE_INFO_FULL_MASK 0x00002000L
++#define SDMA0_STATUS1_REG__CE_INFO1_FULL_MASK 0x00004000L
++#define SDMA0_STATUS1_REG__EX_START_MASK 0x00008000L
++#define SDMA0_STATUS1_REG__CE_RD_STALL_MASK 0x00020000L
++#define SDMA0_STATUS1_REG__CE_WR_STALL_MASK 0x00040000L
++//SDMA0_RD_BURST_CNTL
++#define SDMA0_RD_BURST_CNTL__RD_BURST__SHIFT 0x0
++#define SDMA0_RD_BURST_CNTL__RD_BURST_MASK 0x00000003L
++//SDMA0_HBM_PAGE_CONFIG
++#define SDMA0_HBM_PAGE_CONFIG__PAGE_SIZE_EXPONENT__SHIFT 0x0
++#define SDMA0_HBM_PAGE_CONFIG__PAGE_SIZE_EXPONENT_MASK 0x00000003L
++//SDMA0_UCODE_CHECKSUM
++#define SDMA0_UCODE_CHECKSUM__DATA__SHIFT 0x0
++#define SDMA0_UCODE_CHECKSUM__DATA_MASK 0xFFFFFFFFL
++//SDMA0_F32_CNTL
++#define SDMA0_F32_CNTL__HALT__SHIFT 0x0
++#define SDMA0_F32_CNTL__STEP__SHIFT 0x1
++#define SDMA0_F32_CNTL__HALT_MASK 0x00000001L
++#define SDMA0_F32_CNTL__STEP_MASK 0x00000002L
++//SDMA0_FREEZE
++#define SDMA0_FREEZE__PREEMPT__SHIFT 0x0
++#define SDMA0_FREEZE__FREEZE__SHIFT 0x4
++#define SDMA0_FREEZE__FROZEN__SHIFT 0x5
++#define SDMA0_FREEZE__F32_FREEZE__SHIFT 0x6
++#define SDMA0_FREEZE__PREEMPT_MASK 0x00000001L
++#define SDMA0_FREEZE__FREEZE_MASK 0x00000010L
++#define SDMA0_FREEZE__FROZEN_MASK 0x00000020L
++#define SDMA0_FREEZE__F32_FREEZE_MASK 0x00000040L
++//SDMA0_PHASE0_QUANTUM
++#define SDMA0_PHASE0_QUANTUM__UNIT__SHIFT 0x0
++#define SDMA0_PHASE0_QUANTUM__VALUE__SHIFT 0x8
++#define SDMA0_PHASE0_QUANTUM__PREFER__SHIFT 0x1e
++#define SDMA0_PHASE0_QUANTUM__UNIT_MASK 0x0000000FL
++#define SDMA0_PHASE0_QUANTUM__VALUE_MASK 0x00FFFF00L
++#define SDMA0_PHASE0_QUANTUM__PREFER_MASK 0x40000000L
++//SDMA0_PHASE1_QUANTUM
++#define SDMA0_PHASE1_QUANTUM__UNIT__SHIFT 0x0
++#define SDMA0_PHASE1_QUANTUM__VALUE__SHIFT 0x8
++#define SDMA0_PHASE1_QUANTUM__PREFER__SHIFT 0x1e
++#define SDMA0_PHASE1_QUANTUM__UNIT_MASK 0x0000000FL
++#define SDMA0_PHASE1_QUANTUM__VALUE_MASK 0x00FFFF00L
++#define SDMA0_PHASE1_QUANTUM__PREFER_MASK 0x40000000L
++//SDMA_POWER_GATING
++#define SDMA_POWER_GATING__SDMA0_POWER_OFF_CONDITION__SHIFT 0x0
++#define SDMA_POWER_GATING__SDMA0_POWER_ON_CONDITION__SHIFT 0x1
++#define SDMA_POWER_GATING__SDMA0_POWER_OFF_REQ__SHIFT 0x2
++#define SDMA_POWER_GATING__SDMA0_POWER_ON_REQ__SHIFT 0x3
++#define SDMA_POWER_GATING__PG_CNTL_STATUS__SHIFT 0x4
++#define SDMA_POWER_GATING__SDMA0_POWER_OFF_CONDITION_MASK 0x00000001L
++#define SDMA_POWER_GATING__SDMA0_POWER_ON_CONDITION_MASK 0x00000002L
++#define SDMA_POWER_GATING__SDMA0_POWER_OFF_REQ_MASK 0x00000004L
++#define SDMA_POWER_GATING__SDMA0_POWER_ON_REQ_MASK 0x00000008L
++#define SDMA_POWER_GATING__PG_CNTL_STATUS_MASK 0x00000030L
++//SDMA_PGFSM_CONFIG
++#define SDMA_PGFSM_CONFIG__FSM_ADDR__SHIFT 0x0
++#define SDMA_PGFSM_CONFIG__POWER_DOWN__SHIFT 0x8
++#define SDMA_PGFSM_CONFIG__POWER_UP__SHIFT 0x9
++#define SDMA_PGFSM_CONFIG__P1_SELECT__SHIFT 0xa
++#define SDMA_PGFSM_CONFIG__P2_SELECT__SHIFT 0xb
++#define SDMA_PGFSM_CONFIG__WRITE__SHIFT 0xc
++#define SDMA_PGFSM_CONFIG__READ__SHIFT 0xd
++#define SDMA_PGFSM_CONFIG__SRBM_OVERRIDE__SHIFT 0x1b
++#define SDMA_PGFSM_CONFIG__REG_ADDR__SHIFT 0x1c
++#define SDMA_PGFSM_CONFIG__FSM_ADDR_MASK 0x000000FFL
++#define SDMA_PGFSM_CONFIG__POWER_DOWN_MASK 0x00000100L
++#define SDMA_PGFSM_CONFIG__POWER_UP_MASK 0x00000200L
++#define SDMA_PGFSM_CONFIG__P1_SELECT_MASK 0x00000400L
++#define SDMA_PGFSM_CONFIG__P2_SELECT_MASK 0x00000800L
++#define SDMA_PGFSM_CONFIG__WRITE_MASK 0x00001000L
++#define SDMA_PGFSM_CONFIG__READ_MASK 0x00002000L
++#define SDMA_PGFSM_CONFIG__SRBM_OVERRIDE_MASK 0x08000000L
++#define SDMA_PGFSM_CONFIG__REG_ADDR_MASK 0xF0000000L
++//SDMA_PGFSM_WRITE
++#define SDMA_PGFSM_WRITE__VALUE__SHIFT 0x0
++#define SDMA_PGFSM_WRITE__VALUE_MASK 0xFFFFFFFFL
++//SDMA_PGFSM_READ
++#define SDMA_PGFSM_READ__VALUE__SHIFT 0x0
++#define SDMA_PGFSM_READ__VALUE_MASK 0x00FFFFFFL
++//SDMA0_EDC_CONFIG
++#define SDMA0_EDC_CONFIG__DIS_EDC__SHIFT 0x1
++#define SDMA0_EDC_CONFIG__ECC_INT_ENABLE__SHIFT 0x2
++#define SDMA0_EDC_CONFIG__DIS_EDC_MASK 0x00000002L
++#define SDMA0_EDC_CONFIG__ECC_INT_ENABLE_MASK 0x00000004L
++//SDMA0_BA_THRESHOLD
++#define SDMA0_BA_THRESHOLD__READ_THRES__SHIFT 0x0
++#define SDMA0_BA_THRESHOLD__WRITE_THRES__SHIFT 0x10
++#define SDMA0_BA_THRESHOLD__READ_THRES_MASK 0x000003FFL
++#define SDMA0_BA_THRESHOLD__WRITE_THRES_MASK 0x03FF0000L
++//SDMA0_ID
++#define SDMA0_ID__DEVICE_ID__SHIFT 0x0
++#define SDMA0_ID__DEVICE_ID_MASK 0x000000FFL
++//SDMA0_VERSION
++#define SDMA0_VERSION__MINVER__SHIFT 0x0
++#define SDMA0_VERSION__MAJVER__SHIFT 0x8
++#define SDMA0_VERSION__REV__SHIFT 0x10
++#define SDMA0_VERSION__MINVER_MASK 0x0000007FL
++#define SDMA0_VERSION__MAJVER_MASK 0x00007F00L
++#define SDMA0_VERSION__REV_MASK 0x003F0000L
++//SDMA0_EDC_COUNTER
++#define SDMA0_EDC_COUNTER__SDMA_UCODE_BUF_DED__SHIFT 0x0
++#define SDMA0_EDC_COUNTER__SDMA_UCODE_BUF_SEC__SHIFT 0x1
++#define SDMA0_EDC_COUNTER__SDMA_RB_CMD_BUF_SED__SHIFT 0x2
++#define SDMA0_EDC_COUNTER__SDMA_IB_CMD_BUF_SED__SHIFT 0x3
++#define SDMA0_EDC_COUNTER__SDMA_UTCL1_RD_FIFO_SED__SHIFT 0x4
++#define SDMA0_EDC_COUNTER__SDMA_UTCL1_RDBST_FIFO_SED__SHIFT 0x5
++#define SDMA0_EDC_COUNTER__SDMA_DATA_LUT_FIFO_SED__SHIFT 0x6
++#define SDMA0_EDC_COUNTER__SDMA_MBANK_DATA_BUF0_SED__SHIFT 0x7
++#define SDMA0_EDC_COUNTER__SDMA_MBANK_DATA_BUF1_SED__SHIFT 0x8
++#define SDMA0_EDC_COUNTER__SDMA_MBANK_DATA_BUF2_SED__SHIFT 0x9
++#define SDMA0_EDC_COUNTER__SDMA_MBANK_DATA_BUF3_SED__SHIFT 0xa
++#define SDMA0_EDC_COUNTER__SDMA_MBANK_DATA_BUF4_SED__SHIFT 0xb
++#define SDMA0_EDC_COUNTER__SDMA_MBANK_DATA_BUF5_SED__SHIFT 0xc
++#define SDMA0_EDC_COUNTER__SDMA_MBANK_DATA_BUF6_SED__SHIFT 0xd
++#define SDMA0_EDC_COUNTER__SDMA_MBANK_DATA_BUF7_SED__SHIFT 0xe
++#define SDMA0_EDC_COUNTER__SDMA_SPLIT_DAT_BUF_SED__SHIFT 0xf
++#define SDMA0_EDC_COUNTER__SDMA_MC_WR_ADDR_FIFO_SED__SHIFT 0x10
++#define SDMA0_EDC_COUNTER__SDMA_UCODE_BUF_DED_MASK 0x00000001L
++#define SDMA0_EDC_COUNTER__SDMA_UCODE_BUF_SEC_MASK 0x00000002L
++#define SDMA0_EDC_COUNTER__SDMA_RB_CMD_BUF_SED_MASK 0x00000004L
++#define SDMA0_EDC_COUNTER__SDMA_IB_CMD_BUF_SED_MASK 0x00000008L
++#define SDMA0_EDC_COUNTER__SDMA_UTCL1_RD_FIFO_SED_MASK 0x00000010L
++#define SDMA0_EDC_COUNTER__SDMA_UTCL1_RDBST_FIFO_SED_MASK 0x00000020L
++#define SDMA0_EDC_COUNTER__SDMA_DATA_LUT_FIFO_SED_MASK 0x00000040L
++#define SDMA0_EDC_COUNTER__SDMA_MBANK_DATA_BUF0_SED_MASK 0x00000080L
++#define SDMA0_EDC_COUNTER__SDMA_MBANK_DATA_BUF1_SED_MASK 0x00000100L
++#define SDMA0_EDC_COUNTER__SDMA_MBANK_DATA_BUF2_SED_MASK 0x00000200L
++#define SDMA0_EDC_COUNTER__SDMA_MBANK_DATA_BUF3_SED_MASK 0x00000400L
++#define SDMA0_EDC_COUNTER__SDMA_MBANK_DATA_BUF4_SED_MASK 0x00000800L
++#define SDMA0_EDC_COUNTER__SDMA_MBANK_DATA_BUF5_SED_MASK 0x00001000L
++#define SDMA0_EDC_COUNTER__SDMA_MBANK_DATA_BUF6_SED_MASK 0x00002000L
++#define SDMA0_EDC_COUNTER__SDMA_MBANK_DATA_BUF7_SED_MASK 0x00004000L
++#define SDMA0_EDC_COUNTER__SDMA_SPLIT_DAT_BUF_SED_MASK 0x00008000L
++#define SDMA0_EDC_COUNTER__SDMA_MC_WR_ADDR_FIFO_SED_MASK 0x00010000L
++//SDMA0_EDC_COUNTER_CLEAR
++#define SDMA0_EDC_COUNTER_CLEAR__DUMMY__SHIFT 0x0
++#define SDMA0_EDC_COUNTER_CLEAR__DUMMY_MASK 0x00000001L
++//SDMA0_STATUS2_REG
++#define SDMA0_STATUS2_REG__ID__SHIFT 0x0
++#define SDMA0_STATUS2_REG__F32_INSTR_PTR__SHIFT 0x2
++#define SDMA0_STATUS2_REG__CMD_OP__SHIFT 0x10
++#define SDMA0_STATUS2_REG__ID_MASK 0x00000003L
++#define SDMA0_STATUS2_REG__F32_INSTR_PTR_MASK 0x00000FFCL
++#define SDMA0_STATUS2_REG__CMD_OP_MASK 0xFFFF0000L
++//SDMA0_ATOMIC_CNTL
++#define SDMA0_ATOMIC_CNTL__LOOP_TIMER__SHIFT 0x0
++#define SDMA0_ATOMIC_CNTL__ATOMIC_RTN_INT_ENABLE__SHIFT 0x1f
++#define SDMA0_ATOMIC_CNTL__LOOP_TIMER_MASK 0x7FFFFFFFL
++#define SDMA0_ATOMIC_CNTL__ATOMIC_RTN_INT_ENABLE_MASK 0x80000000L
++//SDMA0_ATOMIC_PREOP_LO
++#define SDMA0_ATOMIC_PREOP_LO__DATA__SHIFT 0x0
++#define SDMA0_ATOMIC_PREOP_LO__DATA_MASK 0xFFFFFFFFL
++//SDMA0_ATOMIC_PREOP_HI
++#define SDMA0_ATOMIC_PREOP_HI__DATA__SHIFT 0x0
++#define SDMA0_ATOMIC_PREOP_HI__DATA_MASK 0xFFFFFFFFL
++//SDMA0_UTCL1_CNTL
++#define SDMA0_UTCL1_CNTL__REDO_ENABLE__SHIFT 0x0
++#define SDMA0_UTCL1_CNTL__REDO_DELAY__SHIFT 0x1
++#define SDMA0_UTCL1_CNTL__REDO_WATERMK__SHIFT 0xb
++#define SDMA0_UTCL1_CNTL__INVACK_DELAY__SHIFT 0xe
++#define SDMA0_UTCL1_CNTL__REQL2_CREDIT__SHIFT 0x18
++#define SDMA0_UTCL1_CNTL__VADDR_WATERMK__SHIFT 0x1d
++#define SDMA0_UTCL1_CNTL__REDO_ENABLE_MASK 0x00000001L
++#define SDMA0_UTCL1_CNTL__REDO_DELAY_MASK 0x000007FEL
++#define SDMA0_UTCL1_CNTL__REDO_WATERMK_MASK 0x00003800L
++#define SDMA0_UTCL1_CNTL__INVACK_DELAY_MASK 0x00FFC000L
++#define SDMA0_UTCL1_CNTL__REQL2_CREDIT_MASK 0x1F000000L
++#define SDMA0_UTCL1_CNTL__VADDR_WATERMK_MASK 0xE0000000L
++//SDMA0_UTCL1_WATERMK
++#define SDMA0_UTCL1_WATERMK__REQMC_WATERMK__SHIFT 0x0
++#define SDMA0_UTCL1_WATERMK__REQPG_WATERMK__SHIFT 0xa
++#define SDMA0_UTCL1_WATERMK__INVREQ_WATERMK__SHIFT 0x12
++#define SDMA0_UTCL1_WATERMK__XNACK_WATERMK__SHIFT 0x1a
++#define SDMA0_UTCL1_WATERMK__REQMC_WATERMK_MASK 0x000003FFL
++#define SDMA0_UTCL1_WATERMK__REQPG_WATERMK_MASK 0x0003FC00L
++#define SDMA0_UTCL1_WATERMK__INVREQ_WATERMK_MASK 0x03FC0000L
++#define SDMA0_UTCL1_WATERMK__XNACK_WATERMK_MASK 0xFC000000L
++//SDMA0_UTCL1_RD_STATUS
++#define SDMA0_UTCL1_RD_STATUS__RQMC_RET_ADDR_FIFO_EMPTY__SHIFT 0x0
++#define SDMA0_UTCL1_RD_STATUS__RQMC_REQ_FIFO_EMPTY__SHIFT 0x1
++#define SDMA0_UTCL1_RD_STATUS__RTPG_RET_BUF_EMPTY__SHIFT 0x2
++#define SDMA0_UTCL1_RD_STATUS__RTPG_VADDR_FIFO_EMPTY__SHIFT 0x3
++#define SDMA0_UTCL1_RD_STATUS__RQPG_HEAD_VIRT_FIFO_EMPTY__SHIFT 0x4
++#define SDMA0_UTCL1_RD_STATUS__RQPG_REDO_FIFO_EMPTY__SHIFT 0x5
++#define SDMA0_UTCL1_RD_STATUS__RQPG_REQPAGE_FIFO_EMPTY__SHIFT 0x6
++#define SDMA0_UTCL1_RD_STATUS__RQPG_XNACK_FIFO_EMPTY__SHIFT 0x7
++#define SDMA0_UTCL1_RD_STATUS__RQPG_INVREQ_FIFO_EMPTY__SHIFT 0x8
++#define SDMA0_UTCL1_RD_STATUS__RQMC_RET_ADDR_FIFO_FULL__SHIFT 0x9
++#define SDMA0_UTCL1_RD_STATUS__RQMC_REQ_FIFO_FULL__SHIFT 0xa
++#define SDMA0_UTCL1_RD_STATUS__RTPG_RET_BUF_FULL__SHIFT 0xb
++#define SDMA0_UTCL1_RD_STATUS__RTPG_VADDR_FIFO_FULL__SHIFT 0xc
++#define SDMA0_UTCL1_RD_STATUS__RQPG_HEAD_VIRT_FIFO_FULL__SHIFT 0xd
++#define SDMA0_UTCL1_RD_STATUS__RQPG_REDO_FIFO_FULL__SHIFT 0xe
++#define SDMA0_UTCL1_RD_STATUS__RQPG_REQPAGE_FIFO_FULL__SHIFT 0xf
++#define SDMA0_UTCL1_RD_STATUS__RQPG_XNACK_FIFO_FULL__SHIFT 0x10
++#define SDMA0_UTCL1_RD_STATUS__RQPG_INVREQ_FIFO_FULL__SHIFT 0x11
++#define SDMA0_UTCL1_RD_STATUS__PAGE_FAULT__SHIFT 0x12
++#define SDMA0_UTCL1_RD_STATUS__PAGE_NULL__SHIFT 0x13
++#define SDMA0_UTCL1_RD_STATUS__REQL2_IDLE__SHIFT 0x14
++#define SDMA0_UTCL1_RD_STATUS__CE_L1_STALL__SHIFT 0x15
++#define SDMA0_UTCL1_RD_STATUS__NEXT_RD_VECTOR__SHIFT 0x16
++#define SDMA0_UTCL1_RD_STATUS__MERGE_STATE__SHIFT 0x1a
++#define SDMA0_UTCL1_RD_STATUS__ADDR_RD_RTR__SHIFT 0x1d
++#define SDMA0_UTCL1_RD_STATUS__WPTR_POLLING__SHIFT 0x1e
++#define SDMA0_UTCL1_RD_STATUS__INVREQ_SIZE__SHIFT 0x1f
++#define SDMA0_UTCL1_RD_STATUS__RQMC_RET_ADDR_FIFO_EMPTY_MASK 0x00000001L
++#define SDMA0_UTCL1_RD_STATUS__RQMC_REQ_FIFO_EMPTY_MASK 0x00000002L
++#define SDMA0_UTCL1_RD_STATUS__RTPG_RET_BUF_EMPTY_MASK 0x00000004L
++#define SDMA0_UTCL1_RD_STATUS__RTPG_VADDR_FIFO_EMPTY_MASK 0x00000008L
++#define SDMA0_UTCL1_RD_STATUS__RQPG_HEAD_VIRT_FIFO_EMPTY_MASK 0x00000010L
++#define SDMA0_UTCL1_RD_STATUS__RQPG_REDO_FIFO_EMPTY_MASK 0x00000020L
++#define SDMA0_UTCL1_RD_STATUS__RQPG_REQPAGE_FIFO_EMPTY_MASK 0x00000040L
++#define SDMA0_UTCL1_RD_STATUS__RQPG_XNACK_FIFO_EMPTY_MASK 0x00000080L
++#define SDMA0_UTCL1_RD_STATUS__RQPG_INVREQ_FIFO_EMPTY_MASK 0x00000100L
++#define SDMA0_UTCL1_RD_STATUS__RQMC_RET_ADDR_FIFO_FULL_MASK 0x00000200L
++#define SDMA0_UTCL1_RD_STATUS__RQMC_REQ_FIFO_FULL_MASK 0x00000400L
++#define SDMA0_UTCL1_RD_STATUS__RTPG_RET_BUF_FULL_MASK 0x00000800L
++#define SDMA0_UTCL1_RD_STATUS__RTPG_VADDR_FIFO_FULL_MASK 0x00001000L
++#define SDMA0_UTCL1_RD_STATUS__RQPG_HEAD_VIRT_FIFO_FULL_MASK 0x00002000L
++#define SDMA0_UTCL1_RD_STATUS__RQPG_REDO_FIFO_FULL_MASK 0x00004000L
++#define SDMA0_UTCL1_RD_STATUS__RQPG_REQPAGE_FIFO_FULL_MASK 0x00008000L
++#define SDMA0_UTCL1_RD_STATUS__RQPG_XNACK_FIFO_FULL_MASK 0x00010000L
++#define SDMA0_UTCL1_RD_STATUS__RQPG_INVREQ_FIFO_FULL_MASK 0x00020000L
++#define SDMA0_UTCL1_RD_STATUS__PAGE_FAULT_MASK 0x00040000L
++#define SDMA0_UTCL1_RD_STATUS__PAGE_NULL_MASK 0x00080000L
++#define SDMA0_UTCL1_RD_STATUS__REQL2_IDLE_MASK 0x00100000L
++#define SDMA0_UTCL1_RD_STATUS__CE_L1_STALL_MASK 0x00200000L
++#define SDMA0_UTCL1_RD_STATUS__NEXT_RD_VECTOR_MASK 0x03C00000L
++#define SDMA0_UTCL1_RD_STATUS__MERGE_STATE_MASK 0x1C000000L
++#define SDMA0_UTCL1_RD_STATUS__ADDR_RD_RTR_MASK 0x20000000L
++#define SDMA0_UTCL1_RD_STATUS__WPTR_POLLING_MASK 0x40000000L
++#define SDMA0_UTCL1_RD_STATUS__INVREQ_SIZE_MASK 0x80000000L
++//SDMA0_UTCL1_WR_STATUS
++#define SDMA0_UTCL1_WR_STATUS__RQMC_RET_ADDR_FIFO_EMPTY__SHIFT 0x0
++#define SDMA0_UTCL1_WR_STATUS__RQMC_REQ_FIFO_EMPTY__SHIFT 0x1
++#define SDMA0_UTCL1_WR_STATUS__RTPG_RET_BUF_EMPTY__SHIFT 0x2
++#define SDMA0_UTCL1_WR_STATUS__RTPG_VADDR_FIFO_EMPTY__SHIFT 0x3
++#define SDMA0_UTCL1_WR_STATUS__RQPG_HEAD_VIRT_FIFO_EMPTY__SHIFT 0x4
++#define SDMA0_UTCL1_WR_STATUS__RQPG_REDO_FIFO_EMPTY__SHIFT 0x5
++#define SDMA0_UTCL1_WR_STATUS__RQPG_REQPAGE_FIFO_EMPTY__SHIFT 0x6
++#define SDMA0_UTCL1_WR_STATUS__RQPG_XNACK_FIFO_EMPTY__SHIFT 0x7
++#define SDMA0_UTCL1_WR_STATUS__RQPG_INVREQ_FIFO_EMPTY__SHIFT 0x8
++#define SDMA0_UTCL1_WR_STATUS__RQMC_RET_ADDR_FIFO_FULL__SHIFT 0x9
++#define SDMA0_UTCL1_WR_STATUS__RQMC_REQ_FIFO_FULL__SHIFT 0xa
++#define SDMA0_UTCL1_WR_STATUS__RTPG_RET_BUF_FULL__SHIFT 0xb
++#define SDMA0_UTCL1_WR_STATUS__RTPG_VADDR_FIFO_FULL__SHIFT 0xc
++#define SDMA0_UTCL1_WR_STATUS__RQPG_HEAD_VIRT_FIFO_FULL__SHIFT 0xd
++#define SDMA0_UTCL1_WR_STATUS__RQPG_REDO_FIFO_FULL__SHIFT 0xe
++#define SDMA0_UTCL1_WR_STATUS__RQPG_REQPAGE_FIFO_FULL__SHIFT 0xf
++#define SDMA0_UTCL1_WR_STATUS__RQPG_XNACK_FIFO_FULL__SHIFT 0x10
++#define SDMA0_UTCL1_WR_STATUS__RQPG_INVREQ_FIFO_FULL__SHIFT 0x11
++#define SDMA0_UTCL1_WR_STATUS__PAGE_FAULT__SHIFT 0x12
++#define SDMA0_UTCL1_WR_STATUS__PAGE_NULL__SHIFT 0x13
++#define SDMA0_UTCL1_WR_STATUS__REQL2_IDLE__SHIFT 0x14
++#define SDMA0_UTCL1_WR_STATUS__F32_WR_RTR__SHIFT 0x15
++#define SDMA0_UTCL1_WR_STATUS__NEXT_WR_VECTOR__SHIFT 0x16
++#define SDMA0_UTCL1_WR_STATUS__MERGE_STATE__SHIFT 0x19
++#define SDMA0_UTCL1_WR_STATUS__RPTR_DATA_FIFO_EMPTY__SHIFT 0x1c
++#define SDMA0_UTCL1_WR_STATUS__RPTR_DATA_FIFO_FULL__SHIFT 0x1d
++#define SDMA0_UTCL1_WR_STATUS__WRREQ_DATA_FIFO_EMPTY__SHIFT 0x1e
++#define SDMA0_UTCL1_WR_STATUS__WRREQ_DATA_FIFO_FULL__SHIFT 0x1f
++#define SDMA0_UTCL1_WR_STATUS__RQMC_RET_ADDR_FIFO_EMPTY_MASK 0x00000001L
++#define SDMA0_UTCL1_WR_STATUS__RQMC_REQ_FIFO_EMPTY_MASK 0x00000002L
++#define SDMA0_UTCL1_WR_STATUS__RTPG_RET_BUF_EMPTY_MASK 0x00000004L
++#define SDMA0_UTCL1_WR_STATUS__RTPG_VADDR_FIFO_EMPTY_MASK 0x00000008L
++#define SDMA0_UTCL1_WR_STATUS__RQPG_HEAD_VIRT_FIFO_EMPTY_MASK 0x00000010L
++#define SDMA0_UTCL1_WR_STATUS__RQPG_REDO_FIFO_EMPTY_MASK 0x00000020L
++#define SDMA0_UTCL1_WR_STATUS__RQPG_REQPAGE_FIFO_EMPTY_MASK 0x00000040L
++#define SDMA0_UTCL1_WR_STATUS__RQPG_XNACK_FIFO_EMPTY_MASK 0x00000080L
++#define SDMA0_UTCL1_WR_STATUS__RQPG_INVREQ_FIFO_EMPTY_MASK 0x00000100L
++#define SDMA0_UTCL1_WR_STATUS__RQMC_RET_ADDR_FIFO_FULL_MASK 0x00000200L
++#define SDMA0_UTCL1_WR_STATUS__RQMC_REQ_FIFO_FULL_MASK 0x00000400L
++#define SDMA0_UTCL1_WR_STATUS__RTPG_RET_BUF_FULL_MASK 0x00000800L
++#define SDMA0_UTCL1_WR_STATUS__RTPG_VADDR_FIFO_FULL_MASK 0x00001000L
++#define SDMA0_UTCL1_WR_STATUS__RQPG_HEAD_VIRT_FIFO_FULL_MASK 0x00002000L
++#define SDMA0_UTCL1_WR_STATUS__RQPG_REDO_FIFO_FULL_MASK 0x00004000L
++#define SDMA0_UTCL1_WR_STATUS__RQPG_REQPAGE_FIFO_FULL_MASK 0x00008000L
++#define SDMA0_UTCL1_WR_STATUS__RQPG_XNACK_FIFO_FULL_MASK 0x00010000L
++#define SDMA0_UTCL1_WR_STATUS__RQPG_INVREQ_FIFO_FULL_MASK 0x00020000L
++#define SDMA0_UTCL1_WR_STATUS__PAGE_FAULT_MASK 0x00040000L
++#define SDMA0_UTCL1_WR_STATUS__PAGE_NULL_MASK 0x00080000L
++#define SDMA0_UTCL1_WR_STATUS__REQL2_IDLE_MASK 0x00100000L
++#define SDMA0_UTCL1_WR_STATUS__F32_WR_RTR_MASK 0x00200000L
++#define SDMA0_UTCL1_WR_STATUS__NEXT_WR_VECTOR_MASK 0x01C00000L
++#define SDMA0_UTCL1_WR_STATUS__MERGE_STATE_MASK 0x0E000000L
++#define SDMA0_UTCL1_WR_STATUS__RPTR_DATA_FIFO_EMPTY_MASK 0x10000000L
++#define SDMA0_UTCL1_WR_STATUS__RPTR_DATA_FIFO_FULL_MASK 0x20000000L
++#define SDMA0_UTCL1_WR_STATUS__WRREQ_DATA_FIFO_EMPTY_MASK 0x40000000L
++#define SDMA0_UTCL1_WR_STATUS__WRREQ_DATA_FIFO_FULL_MASK 0x80000000L
++//SDMA0_UTCL1_INV0
++#define SDMA0_UTCL1_INV0__INV_MIDDLE__SHIFT 0x0
++#define SDMA0_UTCL1_INV0__RD_TIMEOUT__SHIFT 0x1
++#define SDMA0_UTCL1_INV0__WR_TIMEOUT__SHIFT 0x2
++#define SDMA0_UTCL1_INV0__RD_IN_INVADR__SHIFT 0x3
++#define SDMA0_UTCL1_INV0__WR_IN_INVADR__SHIFT 0x4
++#define SDMA0_UTCL1_INV0__PAGE_NULL_SW__SHIFT 0x5
++#define SDMA0_UTCL1_INV0__XNACK_IS_INVADR__SHIFT 0x6
++#define SDMA0_UTCL1_INV0__INVREQ_ENABLE__SHIFT 0x7
++#define SDMA0_UTCL1_INV0__NACK_TIMEOUT_SW__SHIFT 0x8
++#define SDMA0_UTCL1_INV0__NFLUSH_INV_IDLE__SHIFT 0x9
++#define SDMA0_UTCL1_INV0__FLUSH_INV_IDLE__SHIFT 0xa
++#define SDMA0_UTCL1_INV0__INV_FLUSHTYPE__SHIFT 0xb
++#define SDMA0_UTCL1_INV0__INV_VMID_VEC__SHIFT 0xc
++#define SDMA0_UTCL1_INV0__INV_ADDR_HI__SHIFT 0x1c
++#define SDMA0_UTCL1_INV0__INV_MIDDLE_MASK 0x00000001L
++#define SDMA0_UTCL1_INV0__RD_TIMEOUT_MASK 0x00000002L
++#define SDMA0_UTCL1_INV0__WR_TIMEOUT_MASK 0x00000004L
++#define SDMA0_UTCL1_INV0__RD_IN_INVADR_MASK 0x00000008L
++#define SDMA0_UTCL1_INV0__WR_IN_INVADR_MASK 0x00000010L
++#define SDMA0_UTCL1_INV0__PAGE_NULL_SW_MASK 0x00000020L
++#define SDMA0_UTCL1_INV0__XNACK_IS_INVADR_MASK 0x00000040L
++#define SDMA0_UTCL1_INV0__INVREQ_ENABLE_MASK 0x00000080L
++#define SDMA0_UTCL1_INV0__NACK_TIMEOUT_SW_MASK 0x00000100L
++#define SDMA0_UTCL1_INV0__NFLUSH_INV_IDLE_MASK 0x00000200L
++#define SDMA0_UTCL1_INV0__FLUSH_INV_IDLE_MASK 0x00000400L
++#define SDMA0_UTCL1_INV0__INV_FLUSHTYPE_MASK 0x00000800L
++#define SDMA0_UTCL1_INV0__INV_VMID_VEC_MASK 0x0FFFF000L
++#define SDMA0_UTCL1_INV0__INV_ADDR_HI_MASK 0xF0000000L
++//SDMA0_UTCL1_INV1
++#define SDMA0_UTCL1_INV1__INV_ADDR_LO__SHIFT 0x0
++#define SDMA0_UTCL1_INV1__INV_ADDR_LO_MASK 0xFFFFFFFFL
++//SDMA0_UTCL1_INV2
++#define SDMA0_UTCL1_INV2__INV_NFLUSH_VMID_VEC__SHIFT 0x0
++#define SDMA0_UTCL1_INV2__INV_NFLUSH_VMID_VEC_MASK 0xFFFFFFFFL
++//SDMA0_UTCL1_RD_XNACK0
++#define SDMA0_UTCL1_RD_XNACK0__XNACK_ADDR_LO__SHIFT 0x0
++#define SDMA0_UTCL1_RD_XNACK0__XNACK_ADDR_LO_MASK 0xFFFFFFFFL
++//SDMA0_UTCL1_RD_XNACK1
++#define SDMA0_UTCL1_RD_XNACK1__XNACK_ADDR_HI__SHIFT 0x0
++#define SDMA0_UTCL1_RD_XNACK1__XNACK_VMID__SHIFT 0x4
++#define SDMA0_UTCL1_RD_XNACK1__XNACK_VECTOR__SHIFT 0x8
++#define SDMA0_UTCL1_RD_XNACK1__IS_XNACK__SHIFT 0x1a
++#define SDMA0_UTCL1_RD_XNACK1__XNACK_ADDR_HI_MASK 0x0000000FL
++#define SDMA0_UTCL1_RD_XNACK1__XNACK_VMID_MASK 0x000000F0L
++#define SDMA0_UTCL1_RD_XNACK1__XNACK_VECTOR_MASK 0x03FFFF00L
++#define SDMA0_UTCL1_RD_XNACK1__IS_XNACK_MASK 0x0C000000L
++//SDMA0_UTCL1_WR_XNACK0
++#define SDMA0_UTCL1_WR_XNACK0__XNACK_ADDR_LO__SHIFT 0x0
++#define SDMA0_UTCL1_WR_XNACK0__XNACK_ADDR_LO_MASK 0xFFFFFFFFL
++//SDMA0_UTCL1_WR_XNACK1
++#define SDMA0_UTCL1_WR_XNACK1__XNACK_ADDR_HI__SHIFT 0x0
++#define SDMA0_UTCL1_WR_XNACK1__XNACK_VMID__SHIFT 0x4
++#define SDMA0_UTCL1_WR_XNACK1__XNACK_VECTOR__SHIFT 0x8
++#define SDMA0_UTCL1_WR_XNACK1__IS_XNACK__SHIFT 0x1a
++#define SDMA0_UTCL1_WR_XNACK1__XNACK_ADDR_HI_MASK 0x0000000FL
++#define SDMA0_UTCL1_WR_XNACK1__XNACK_VMID_MASK 0x000000F0L
++#define SDMA0_UTCL1_WR_XNACK1__XNACK_VECTOR_MASK 0x03FFFF00L
++#define SDMA0_UTCL1_WR_XNACK1__IS_XNACK_MASK 0x0C000000L
++//SDMA0_UTCL1_TIMEOUT
++#define SDMA0_UTCL1_TIMEOUT__RD_XNACK_LIMIT__SHIFT 0x0
++#define SDMA0_UTCL1_TIMEOUT__WR_XNACK_LIMIT__SHIFT 0x10
++#define SDMA0_UTCL1_TIMEOUT__RD_XNACK_LIMIT_MASK 0x0000FFFFL
++#define SDMA0_UTCL1_TIMEOUT__WR_XNACK_LIMIT_MASK 0xFFFF0000L
++//SDMA0_UTCL1_PAGE
++#define SDMA0_UTCL1_PAGE__VM_HOLE__SHIFT 0x0
++#define SDMA0_UTCL1_PAGE__REQ_TYPE__SHIFT 0x1
++#define SDMA0_UTCL1_PAGE__USE_MTYPE__SHIFT 0x6
++#define SDMA0_UTCL1_PAGE__USE_PT_SNOOP__SHIFT 0x9
++#define SDMA0_UTCL1_PAGE__VM_HOLE_MASK 0x00000001L
++#define SDMA0_UTCL1_PAGE__REQ_TYPE_MASK 0x0000001EL
++#define SDMA0_UTCL1_PAGE__USE_MTYPE_MASK 0x000001C0L
++#define SDMA0_UTCL1_PAGE__USE_PT_SNOOP_MASK 0x00000200L
++//SDMA0_POWER_CNTL_IDLE
++#define SDMA0_POWER_CNTL_IDLE__DELAY0__SHIFT 0x0
++#define SDMA0_POWER_CNTL_IDLE__DELAY1__SHIFT 0x10
++#define SDMA0_POWER_CNTL_IDLE__DELAY2__SHIFT 0x18
++#define SDMA0_POWER_CNTL_IDLE__DELAY0_MASK 0x0000FFFFL
++#define SDMA0_POWER_CNTL_IDLE__DELAY1_MASK 0x00FF0000L
++#define SDMA0_POWER_CNTL_IDLE__DELAY2_MASK 0xFF000000L
++//SDMA0_RELAX_ORDERING_LUT
++#define SDMA0_RELAX_ORDERING_LUT__RESERVED0__SHIFT 0x0
++#define SDMA0_RELAX_ORDERING_LUT__COPY__SHIFT 0x1
++#define SDMA0_RELAX_ORDERING_LUT__WRITE__SHIFT 0x2
++#define SDMA0_RELAX_ORDERING_LUT__RESERVED3__SHIFT 0x3
++#define SDMA0_RELAX_ORDERING_LUT__RESERVED4__SHIFT 0x4
++#define SDMA0_RELAX_ORDERING_LUT__FENCE__SHIFT 0x5
++#define SDMA0_RELAX_ORDERING_LUT__RESERVED76__SHIFT 0x6
++#define SDMA0_RELAX_ORDERING_LUT__POLL_MEM__SHIFT 0x8
++#define SDMA0_RELAX_ORDERING_LUT__COND_EXE__SHIFT 0x9
++#define SDMA0_RELAX_ORDERING_LUT__ATOMIC__SHIFT 0xa
++#define SDMA0_RELAX_ORDERING_LUT__CONST_FILL__SHIFT 0xb
++#define SDMA0_RELAX_ORDERING_LUT__PTEPDE__SHIFT 0xc
++#define SDMA0_RELAX_ORDERING_LUT__TIMESTAMP__SHIFT 0xd
++#define SDMA0_RELAX_ORDERING_LUT__RESERVED__SHIFT 0xe
++#define SDMA0_RELAX_ORDERING_LUT__WORLD_SWITCH__SHIFT 0x1b
++#define SDMA0_RELAX_ORDERING_LUT__RPTR_WRB__SHIFT 0x1c
++#define SDMA0_RELAX_ORDERING_LUT__WPTR_POLL__SHIFT 0x1d
++#define SDMA0_RELAX_ORDERING_LUT__IB_FETCH__SHIFT 0x1e
++#define SDMA0_RELAX_ORDERING_LUT__RB_FETCH__SHIFT 0x1f
++#define SDMA0_RELAX_ORDERING_LUT__RESERVED0_MASK 0x00000001L
++#define SDMA0_RELAX_ORDERING_LUT__COPY_MASK 0x00000002L
++#define SDMA0_RELAX_ORDERING_LUT__WRITE_MASK 0x00000004L
++#define SDMA0_RELAX_ORDERING_LUT__RESERVED3_MASK 0x00000008L
++#define SDMA0_RELAX_ORDERING_LUT__RESERVED4_MASK 0x00000010L
++#define SDMA0_RELAX_ORDERING_LUT__FENCE_MASK 0x00000020L
++#define SDMA0_RELAX_ORDERING_LUT__RESERVED76_MASK 0x000000C0L
++#define SDMA0_RELAX_ORDERING_LUT__POLL_MEM_MASK 0x00000100L
++#define SDMA0_RELAX_ORDERING_LUT__COND_EXE_MASK 0x00000200L
++#define SDMA0_RELAX_ORDERING_LUT__ATOMIC_MASK 0x00000400L
++#define SDMA0_RELAX_ORDERING_LUT__CONST_FILL_MASK 0x00000800L
++#define SDMA0_RELAX_ORDERING_LUT__PTEPDE_MASK 0x00001000L
++#define SDMA0_RELAX_ORDERING_LUT__TIMESTAMP_MASK 0x00002000L
++#define SDMA0_RELAX_ORDERING_LUT__RESERVED_MASK 0x07FFC000L
++#define SDMA0_RELAX_ORDERING_LUT__WORLD_SWITCH_MASK 0x08000000L
++#define SDMA0_RELAX_ORDERING_LUT__RPTR_WRB_MASK 0x10000000L
++#define SDMA0_RELAX_ORDERING_LUT__WPTR_POLL_MASK 0x20000000L
++#define SDMA0_RELAX_ORDERING_LUT__IB_FETCH_MASK 0x40000000L
++#define SDMA0_RELAX_ORDERING_LUT__RB_FETCH_MASK 0x80000000L
++//SDMA0_CHICKEN_BITS_2
++#define SDMA0_CHICKEN_BITS_2__F32_CMD_PROC_DELAY__SHIFT 0x0
++#define SDMA0_CHICKEN_BITS_2__F32_CMD_PROC_DELAY_MASK 0x0000000FL
++//SDMA0_STATUS3_REG
++#define SDMA0_STATUS3_REG__CMD_OP_STATUS__SHIFT 0x0
++#define SDMA0_STATUS3_REG__PREV_VM_CMD__SHIFT 0x10
++#define SDMA0_STATUS3_REG__EXCEPTION_IDLE__SHIFT 0x14
++#define SDMA0_STATUS3_REG__CMD_OP_STATUS_MASK 0x0000FFFFL
++#define SDMA0_STATUS3_REG__PREV_VM_CMD_MASK 0x000F0000L
++#define SDMA0_STATUS3_REG__EXCEPTION_IDLE_MASK 0x00100000L
++//SDMA0_PHYSICAL_ADDR_LO
++#define SDMA0_PHYSICAL_ADDR_LO__D_VALID__SHIFT 0x0
++#define SDMA0_PHYSICAL_ADDR_LO__DIRTY__SHIFT 0x1
++#define SDMA0_PHYSICAL_ADDR_LO__PHY_VALID__SHIFT 0x2
++#define SDMA0_PHYSICAL_ADDR_LO__ADDR__SHIFT 0xc
++#define SDMA0_PHYSICAL_ADDR_LO__D_VALID_MASK 0x00000001L
++#define SDMA0_PHYSICAL_ADDR_LO__DIRTY_MASK 0x00000002L
++#define SDMA0_PHYSICAL_ADDR_LO__PHY_VALID_MASK 0x00000004L
++#define SDMA0_PHYSICAL_ADDR_LO__ADDR_MASK 0xFFFFF000L
++//SDMA0_PHYSICAL_ADDR_HI
++#define SDMA0_PHYSICAL_ADDR_HI__ADDR__SHIFT 0x0
++#define SDMA0_PHYSICAL_ADDR_HI__ADDR_MASK 0x0000FFFFL
++//SDMA0_ERROR_LOG
++#define SDMA0_ERROR_LOG__OVERRIDE__SHIFT 0x0
++#define SDMA0_ERROR_LOG__STATUS__SHIFT 0x10
++#define SDMA0_ERROR_LOG__OVERRIDE_MASK 0x0000FFFFL
++#define SDMA0_ERROR_LOG__STATUS_MASK 0xFFFF0000L
++//SDMA0_PUB_DUMMY_REG0
++#define SDMA0_PUB_DUMMY_REG0__VALUE__SHIFT 0x0
++#define SDMA0_PUB_DUMMY_REG0__VALUE_MASK 0xFFFFFFFFL
++//SDMA0_PUB_DUMMY_REG1
++#define SDMA0_PUB_DUMMY_REG1__VALUE__SHIFT 0x0
++#define SDMA0_PUB_DUMMY_REG1__VALUE_MASK 0xFFFFFFFFL
++//SDMA0_PUB_DUMMY_REG2
++#define SDMA0_PUB_DUMMY_REG2__VALUE__SHIFT 0x0
++#define SDMA0_PUB_DUMMY_REG2__VALUE_MASK 0xFFFFFFFFL
++//SDMA0_PUB_DUMMY_REG3
++#define SDMA0_PUB_DUMMY_REG3__VALUE__SHIFT 0x0
++#define SDMA0_PUB_DUMMY_REG3__VALUE_MASK 0xFFFFFFFFL
++//SDMA0_F32_COUNTER
++#define SDMA0_F32_COUNTER__VALUE__SHIFT 0x0
++#define SDMA0_F32_COUNTER__VALUE_MASK 0xFFFFFFFFL
++//SDMA0_UNBREAKABLE
++#define SDMA0_UNBREAKABLE__VALUE__SHIFT 0x0
++#define SDMA0_UNBREAKABLE__VALUE_MASK 0x00000001L
++//SDMA0_PERFMON_CNTL
++#define SDMA0_PERFMON_CNTL__PERF_ENABLE0__SHIFT 0x0
++#define SDMA0_PERFMON_CNTL__PERF_CLEAR0__SHIFT 0x1
++#define SDMA0_PERFMON_CNTL__PERF_SEL0__SHIFT 0x2
++#define SDMA0_PERFMON_CNTL__PERF_ENABLE1__SHIFT 0xa
++#define SDMA0_PERFMON_CNTL__PERF_CLEAR1__SHIFT 0xb
++#define SDMA0_PERFMON_CNTL__PERF_SEL1__SHIFT 0xc
++#define SDMA0_PERFMON_CNTL__PERF_ENABLE0_MASK 0x00000001L
++#define SDMA0_PERFMON_CNTL__PERF_CLEAR0_MASK 0x00000002L
++#define SDMA0_PERFMON_CNTL__PERF_SEL0_MASK 0x000003FCL
++#define SDMA0_PERFMON_CNTL__PERF_ENABLE1_MASK 0x00000400L
++#define SDMA0_PERFMON_CNTL__PERF_CLEAR1_MASK 0x00000800L
++#define SDMA0_PERFMON_CNTL__PERF_SEL1_MASK 0x000FF000L
++//SDMA0_PERFCOUNTER0_RESULT
++#define SDMA0_PERFCOUNTER0_RESULT__PERF_COUNT__SHIFT 0x0
++#define SDMA0_PERFCOUNTER0_RESULT__PERF_COUNT_MASK 0xFFFFFFFFL
++//SDMA0_PERFCOUNTER1_RESULT
++#define SDMA0_PERFCOUNTER1_RESULT__PERF_COUNT__SHIFT 0x0
++#define SDMA0_PERFCOUNTER1_RESULT__PERF_COUNT_MASK 0xFFFFFFFFL
++//SDMA0_PERFCOUNTER_TAG_DELAY_RANGE
++#define SDMA0_PERFCOUNTER_TAG_DELAY_RANGE__RANGE_LOW__SHIFT 0x0
++#define SDMA0_PERFCOUNTER_TAG_DELAY_RANGE__RANGE_HIGH__SHIFT 0xe
++#define SDMA0_PERFCOUNTER_TAG_DELAY_RANGE__SELECT_RW__SHIFT 0x1c
++#define SDMA0_PERFCOUNTER_TAG_DELAY_RANGE__RANGE_LOW_MASK 0x00003FFFL
++#define SDMA0_PERFCOUNTER_TAG_DELAY_RANGE__RANGE_HIGH_MASK 0x0FFFC000L
++#define SDMA0_PERFCOUNTER_TAG_DELAY_RANGE__SELECT_RW_MASK 0x10000000L
++//SDMA0_CRD_CNTL
++#define SDMA0_CRD_CNTL__MC_WRREQ_CREDIT__SHIFT 0x7
++#define SDMA0_CRD_CNTL__MC_RDREQ_CREDIT__SHIFT 0xd
++#define SDMA0_CRD_CNTL__MC_WRREQ_CREDIT_MASK 0x00001F80L
++#define SDMA0_CRD_CNTL__MC_RDREQ_CREDIT_MASK 0x0007E000L
++//SDMA0_MMHUB_TRUSTLVL
++#define SDMA0_MMHUB_TRUSTLVL__SECFLAG0__SHIFT 0x0
++#define SDMA0_MMHUB_TRUSTLVL__SECFLAG1__SHIFT 0x3
++#define SDMA0_MMHUB_TRUSTLVL__SECFLAG2__SHIFT 0x6
++#define SDMA0_MMHUB_TRUSTLVL__SECFLAG3__SHIFT 0x9
++#define SDMA0_MMHUB_TRUSTLVL__SECFLAG4__SHIFT 0xc
++#define SDMA0_MMHUB_TRUSTLVL__SECFLAG5__SHIFT 0xf
++#define SDMA0_MMHUB_TRUSTLVL__SECFLAG6__SHIFT 0x12
++#define SDMA0_MMHUB_TRUSTLVL__SECFLAG7__SHIFT 0x15
++#define SDMA0_MMHUB_TRUSTLVL__SECFLAG0_MASK 0x00000007L
++#define SDMA0_MMHUB_TRUSTLVL__SECFLAG1_MASK 0x00000038L
++#define SDMA0_MMHUB_TRUSTLVL__SECFLAG2_MASK 0x000001C0L
++#define SDMA0_MMHUB_TRUSTLVL__SECFLAG3_MASK 0x00000E00L
++#define SDMA0_MMHUB_TRUSTLVL__SECFLAG4_MASK 0x00007000L
++#define SDMA0_MMHUB_TRUSTLVL__SECFLAG5_MASK 0x00038000L
++#define SDMA0_MMHUB_TRUSTLVL__SECFLAG6_MASK 0x001C0000L
++#define SDMA0_MMHUB_TRUSTLVL__SECFLAG7_MASK 0x00E00000L
++//SDMA0_GPU_IOV_VIOLATION_LOG
++#define SDMA0_GPU_IOV_VIOLATION_LOG__VIOLATION_STATUS__SHIFT 0x0
++#define SDMA0_GPU_IOV_VIOLATION_LOG__MULTIPLE_VIOLATION_STATUS__SHIFT 0x1
++#define SDMA0_GPU_IOV_VIOLATION_LOG__ADDRESS__SHIFT 0x2
++#define SDMA0_GPU_IOV_VIOLATION_LOG__WRITE_OPERATION__SHIFT 0x12
++#define SDMA0_GPU_IOV_VIOLATION_LOG__VF__SHIFT 0x13
++#define SDMA0_GPU_IOV_VIOLATION_LOG__VFID__SHIFT 0x14
++#define SDMA0_GPU_IOV_VIOLATION_LOG__INITIATOR_ID__SHIFT 0x18
++#define SDMA0_GPU_IOV_VIOLATION_LOG__VIOLATION_STATUS_MASK 0x00000001L
++#define SDMA0_GPU_IOV_VIOLATION_LOG__MULTIPLE_VIOLATION_STATUS_MASK 0x00000002L
++#define SDMA0_GPU_IOV_VIOLATION_LOG__ADDRESS_MASK 0x0003FFFCL
++#define SDMA0_GPU_IOV_VIOLATION_LOG__WRITE_OPERATION_MASK 0x00040000L
++#define SDMA0_GPU_IOV_VIOLATION_LOG__VF_MASK 0x00080000L
++#define SDMA0_GPU_IOV_VIOLATION_LOG__VFID_MASK 0x00F00000L
++#define SDMA0_GPU_IOV_VIOLATION_LOG__INITIATOR_ID_MASK 0xFF000000L
++//SDMA0_ULV_CNTL
++#define SDMA0_ULV_CNTL__HYSTERESIS__SHIFT 0x0
++#define SDMA0_ULV_CNTL__ENTER_ULV_INT__SHIFT 0x1d
++#define SDMA0_ULV_CNTL__EXIT_ULV_INT__SHIFT 0x1e
++#define SDMA0_ULV_CNTL__ULV_STATUS__SHIFT 0x1f
++#define SDMA0_ULV_CNTL__HYSTERESIS_MASK 0x0000001FL
++#define SDMA0_ULV_CNTL__ENTER_ULV_INT_MASK 0x20000000L
++#define SDMA0_ULV_CNTL__EXIT_ULV_INT_MASK 0x40000000L
++#define SDMA0_ULV_CNTL__ULV_STATUS_MASK 0x80000000L
++//SDMA0_EA_DBIT_ADDR_DATA
++#define SDMA0_EA_DBIT_ADDR_DATA__VALUE__SHIFT 0x0
++#define SDMA0_EA_DBIT_ADDR_DATA__VALUE_MASK 0xFFFFFFFFL
++//SDMA0_EA_DBIT_ADDR_INDEX
++#define SDMA0_EA_DBIT_ADDR_INDEX__VALUE__SHIFT 0x0
++#define SDMA0_EA_DBIT_ADDR_INDEX__VALUE_MASK 0x00000007L
++//SDMA0_GFX_RB_CNTL
++#define SDMA0_GFX_RB_CNTL__RB_ENABLE__SHIFT 0x0
++#define SDMA0_GFX_RB_CNTL__RB_SIZE__SHIFT 0x1
++#define SDMA0_GFX_RB_CNTL__RB_SWAP_ENABLE__SHIFT 0x9
++#define SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_ENABLE__SHIFT 0xc
++#define SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_SWAP_ENABLE__SHIFT 0xd
++#define SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_TIMER__SHIFT 0x10
++#define SDMA0_GFX_RB_CNTL__RB_PRIV__SHIFT 0x17
++#define SDMA0_GFX_RB_CNTL__RB_VMID__SHIFT 0x18
++#define SDMA0_GFX_RB_CNTL__RB_ENABLE_MASK 0x00000001L
++#define SDMA0_GFX_RB_CNTL__RB_SIZE_MASK 0x0000007EL
++#define SDMA0_GFX_RB_CNTL__RB_SWAP_ENABLE_MASK 0x00000200L
++#define SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_ENABLE_MASK 0x00001000L
++#define SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_SWAP_ENABLE_MASK 0x00002000L
++#define SDMA0_GFX_RB_CNTL__RPTR_WRITEBACK_TIMER_MASK 0x001F0000L
++#define SDMA0_GFX_RB_CNTL__RB_PRIV_MASK 0x00800000L
++#define SDMA0_GFX_RB_CNTL__RB_VMID_MASK 0x0F000000L
++//SDMA0_GFX_RB_BASE
++#define SDMA0_GFX_RB_BASE__ADDR__SHIFT 0x0
++#define SDMA0_GFX_RB_BASE__ADDR_MASK 0xFFFFFFFFL
++//SDMA0_GFX_RB_BASE_HI
++#define SDMA0_GFX_RB_BASE_HI__ADDR__SHIFT 0x0
++#define SDMA0_GFX_RB_BASE_HI__ADDR_MASK 0x00FFFFFFL
++//SDMA0_GFX_RB_RPTR
++#define SDMA0_GFX_RB_RPTR__OFFSET__SHIFT 0x0
++#define SDMA0_GFX_RB_RPTR__OFFSET_MASK 0xFFFFFFFFL
++//SDMA0_GFX_RB_RPTR_HI
++#define SDMA0_GFX_RB_RPTR_HI__OFFSET__SHIFT 0x0
++#define SDMA0_GFX_RB_RPTR_HI__OFFSET_MASK 0xFFFFFFFFL
++//SDMA0_GFX_RB_WPTR
++#define SDMA0_GFX_RB_WPTR__OFFSET__SHIFT 0x0
++#define SDMA0_GFX_RB_WPTR__OFFSET_MASK 0xFFFFFFFFL
++//SDMA0_GFX_RB_WPTR_HI
++#define SDMA0_GFX_RB_WPTR_HI__OFFSET__SHIFT 0x0
++#define SDMA0_GFX_RB_WPTR_HI__OFFSET_MASK 0xFFFFFFFFL
++//SDMA0_GFX_RB_WPTR_POLL_CNTL
++#define SDMA0_GFX_RB_WPTR_POLL_CNTL__ENABLE__SHIFT 0x0
++#define SDMA0_GFX_RB_WPTR_POLL_CNTL__SWAP_ENABLE__SHIFT 0x1
++#define SDMA0_GFX_RB_WPTR_POLL_CNTL__F32_POLL_ENABLE__SHIFT 0x2
++#define SDMA0_GFX_RB_WPTR_POLL_CNTL__FREQUENCY__SHIFT 0x4
++#define SDMA0_GFX_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT 0x10
++#define SDMA0_GFX_RB_WPTR_POLL_CNTL__ENABLE_MASK 0x00000001L
++#define SDMA0_GFX_RB_WPTR_POLL_CNTL__SWAP_ENABLE_MASK 0x00000002L
++#define SDMA0_GFX_RB_WPTR_POLL_CNTL__F32_POLL_ENABLE_MASK 0x00000004L
++#define SDMA0_GFX_RB_WPTR_POLL_CNTL__FREQUENCY_MASK 0x0000FFF0L
++#define SDMA0_GFX_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK 0xFFFF0000L
++//SDMA0_GFX_RB_RPTR_ADDR_HI
++#define SDMA0_GFX_RB_RPTR_ADDR_HI__ADDR__SHIFT 0x0
++#define SDMA0_GFX_RB_RPTR_ADDR_HI__ADDR_MASK 0xFFFFFFFFL
++//SDMA0_GFX_RB_RPTR_ADDR_LO
++#define SDMA0_GFX_RB_RPTR_ADDR_LO__ADDR__SHIFT 0x2
++#define SDMA0_GFX_RB_RPTR_ADDR_LO__ADDR_MASK 0xFFFFFFFCL
++//SDMA0_GFX_IB_CNTL
++#define SDMA0_GFX_IB_CNTL__IB_ENABLE__SHIFT 0x0
++#define SDMA0_GFX_IB_CNTL__IB_SWAP_ENABLE__SHIFT 0x4
++#define SDMA0_GFX_IB_CNTL__SWITCH_INSIDE_IB__SHIFT 0x8
++#define SDMA0_GFX_IB_CNTL__CMD_VMID__SHIFT 0x10
++#define SDMA0_GFX_IB_CNTL__IB_ENABLE_MASK 0x00000001L
++#define SDMA0_GFX_IB_CNTL__IB_SWAP_ENABLE_MASK 0x00000010L
++#define SDMA0_GFX_IB_CNTL__SWITCH_INSIDE_IB_MASK 0x00000100L
++#define SDMA0_GFX_IB_CNTL__CMD_VMID_MASK 0x000F0000L
++//SDMA0_GFX_IB_RPTR
++#define SDMA0_GFX_IB_RPTR__OFFSET__SHIFT 0x2
++#define SDMA0_GFX_IB_RPTR__OFFSET_MASK 0x003FFFFCL
++//SDMA0_GFX_IB_OFFSET
++#define SDMA0_GFX_IB_OFFSET__OFFSET__SHIFT 0x2
++#define SDMA0_GFX_IB_OFFSET__OFFSET_MASK 0x003FFFFCL
++//SDMA0_GFX_IB_BASE_LO
++#define SDMA0_GFX_IB_BASE_LO__ADDR__SHIFT 0x5
++#define SDMA0_GFX_IB_BASE_LO__ADDR_MASK 0xFFFFFFE0L
++//SDMA0_GFX_IB_BASE_HI
++#define SDMA0_GFX_IB_BASE_HI__ADDR__SHIFT 0x0
++#define SDMA0_GFX_IB_BASE_HI__ADDR_MASK 0xFFFFFFFFL
++//SDMA0_GFX_IB_SIZE
++#define SDMA0_GFX_IB_SIZE__SIZE__SHIFT 0x0
++#define SDMA0_GFX_IB_SIZE__SIZE_MASK 0x000FFFFFL
++//SDMA0_GFX_SKIP_CNTL
++#define SDMA0_GFX_SKIP_CNTL__SKIP_COUNT__SHIFT 0x0
++#define SDMA0_GFX_SKIP_CNTL__SKIP_COUNT_MASK 0x00003FFFL
++//SDMA0_GFX_CONTEXT_STATUS
++#define SDMA0_GFX_CONTEXT_STATUS__SELECTED__SHIFT 0x0
++#define SDMA0_GFX_CONTEXT_STATUS__IDLE__SHIFT 0x2
++#define SDMA0_GFX_CONTEXT_STATUS__EXPIRED__SHIFT 0x3
++#define SDMA0_GFX_CONTEXT_STATUS__EXCEPTION__SHIFT 0x4
++#define SDMA0_GFX_CONTEXT_STATUS__CTXSW_ABLE__SHIFT 0x7
++#define SDMA0_GFX_CONTEXT_STATUS__CTXSW_READY__SHIFT 0x8
++#define SDMA0_GFX_CONTEXT_STATUS__PREEMPTED__SHIFT 0x9
++#define SDMA0_GFX_CONTEXT_STATUS__PREEMPT_DISABLE__SHIFT 0xa
++#define SDMA0_GFX_CONTEXT_STATUS__SELECTED_MASK 0x00000001L
++#define SDMA0_GFX_CONTEXT_STATUS__IDLE_MASK 0x00000004L
++#define SDMA0_GFX_CONTEXT_STATUS__EXPIRED_MASK 0x00000008L
++#define SDMA0_GFX_CONTEXT_STATUS__EXCEPTION_MASK 0x00000070L
++#define SDMA0_GFX_CONTEXT_STATUS__CTXSW_ABLE_MASK 0x00000080L
++#define SDMA0_GFX_CONTEXT_STATUS__CTXSW_READY_MASK 0x00000100L
++#define SDMA0_GFX_CONTEXT_STATUS__PREEMPTED_MASK 0x00000200L
++#define SDMA0_GFX_CONTEXT_STATUS__PREEMPT_DISABLE_MASK 0x00000400L
++//SDMA0_GFX_DOORBELL
++#define SDMA0_GFX_DOORBELL__ENABLE__SHIFT 0x1c
++#define SDMA0_GFX_DOORBELL__CAPTURED__SHIFT 0x1e
++#define SDMA0_GFX_DOORBELL__ENABLE_MASK 0x10000000L
++#define SDMA0_GFX_DOORBELL__CAPTURED_MASK 0x40000000L
++//SDMA0_GFX_CONTEXT_CNTL
++#define SDMA0_GFX_CONTEXT_CNTL__RESUME_CTX__SHIFT 0x10
++#define SDMA0_GFX_CONTEXT_CNTL__RESUME_CTX_MASK 0x00010000L
++//SDMA0_GFX_STATUS
++#define SDMA0_GFX_STATUS__WPTR_UPDATE_FAIL_COUNT__SHIFT 0x0
++#define SDMA0_GFX_STATUS__WPTR_UPDATE_PENDING__SHIFT 0x8
++#define SDMA0_GFX_STATUS__WPTR_UPDATE_FAIL_COUNT_MASK 0x000000FFL
++#define SDMA0_GFX_STATUS__WPTR_UPDATE_PENDING_MASK 0x00000100L
++//SDMA0_GFX_DOORBELL_LOG
++#define SDMA0_GFX_DOORBELL_LOG__BE_ERROR__SHIFT 0x0
++#define SDMA0_GFX_DOORBELL_LOG__DATA__SHIFT 0x2
++#define SDMA0_GFX_DOORBELL_LOG__BE_ERROR_MASK 0x00000001L
++#define SDMA0_GFX_DOORBELL_LOG__DATA_MASK 0xFFFFFFFCL
++//SDMA0_GFX_WATERMARK
++#define SDMA0_GFX_WATERMARK__RD_OUTSTANDING__SHIFT 0x0
++#define SDMA0_GFX_WATERMARK__WR_OUTSTANDING__SHIFT 0x10
++#define SDMA0_GFX_WATERMARK__RD_OUTSTANDING_MASK 0x00000FFFL
++#define SDMA0_GFX_WATERMARK__WR_OUTSTANDING_MASK 0x03FF0000L
++//SDMA0_GFX_DOORBELL_OFFSET
++#define SDMA0_GFX_DOORBELL_OFFSET__OFFSET__SHIFT 0x2
++#define SDMA0_GFX_DOORBELL_OFFSET__OFFSET_MASK 0x0FFFFFFCL
++//SDMA0_GFX_CSA_ADDR_LO
++#define SDMA0_GFX_CSA_ADDR_LO__ADDR__SHIFT 0x2
++#define SDMA0_GFX_CSA_ADDR_LO__ADDR_MASK 0xFFFFFFFCL
++//SDMA0_GFX_CSA_ADDR_HI
++#define SDMA0_GFX_CSA_ADDR_HI__ADDR__SHIFT 0x0
++#define SDMA0_GFX_CSA_ADDR_HI__ADDR_MASK 0xFFFFFFFFL
++//SDMA0_GFX_IB_SUB_REMAIN
++#define SDMA0_GFX_IB_SUB_REMAIN__SIZE__SHIFT 0x0
++#define SDMA0_GFX_IB_SUB_REMAIN__SIZE_MASK 0x00003FFFL
++//SDMA0_GFX_PREEMPT
++#define SDMA0_GFX_PREEMPT__IB_PREEMPT__SHIFT 0x0
++#define SDMA0_GFX_PREEMPT__IB_PREEMPT_MASK 0x00000001L
++//SDMA0_GFX_DUMMY_REG
++#define SDMA0_GFX_DUMMY_REG__DUMMY__SHIFT 0x0
++#define SDMA0_GFX_DUMMY_REG__DUMMY_MASK 0xFFFFFFFFL
++//SDMA0_GFX_RB_WPTR_POLL_ADDR_HI
++#define SDMA0_GFX_RB_WPTR_POLL_ADDR_HI__ADDR__SHIFT 0x0
++#define SDMA0_GFX_RB_WPTR_POLL_ADDR_HI__ADDR_MASK 0xFFFFFFFFL
++//SDMA0_GFX_RB_WPTR_POLL_ADDR_LO
++#define SDMA0_GFX_RB_WPTR_POLL_ADDR_LO__ADDR__SHIFT 0x2
++#define SDMA0_GFX_RB_WPTR_POLL_ADDR_LO__ADDR_MASK 0xFFFFFFFCL
++//SDMA0_GFX_RB_AQL_CNTL
++#define SDMA0_GFX_RB_AQL_CNTL__AQL_ENABLE__SHIFT 0x0
++#define SDMA0_GFX_RB_AQL_CNTL__AQL_PACKET_SIZE__SHIFT 0x1
++#define SDMA0_GFX_RB_AQL_CNTL__PACKET_STEP__SHIFT 0x8
++#define SDMA0_GFX_RB_AQL_CNTL__AQL_ENABLE_MASK 0x00000001L
++#define SDMA0_GFX_RB_AQL_CNTL__AQL_PACKET_SIZE_MASK 0x000000FEL
++#define SDMA0_GFX_RB_AQL_CNTL__PACKET_STEP_MASK 0x0000FF00L
++//SDMA0_GFX_MINOR_PTR_UPDATE
++#define SDMA0_GFX_MINOR_PTR_UPDATE__ENABLE__SHIFT 0x0
++#define SDMA0_GFX_MINOR_PTR_UPDATE__ENABLE_MASK 0x00000001L
++//SDMA0_GFX_MIDCMD_DATA0
++#define SDMA0_GFX_MIDCMD_DATA0__DATA0__SHIFT 0x0
++#define SDMA0_GFX_MIDCMD_DATA0__DATA0_MASK 0xFFFFFFFFL
++//SDMA0_GFX_MIDCMD_DATA1
++#define SDMA0_GFX_MIDCMD_DATA1__DATA1__SHIFT 0x0
++#define SDMA0_GFX_MIDCMD_DATA1__DATA1_MASK 0xFFFFFFFFL
++//SDMA0_GFX_MIDCMD_DATA2
++#define SDMA0_GFX_MIDCMD_DATA2__DATA2__SHIFT 0x0
++#define SDMA0_GFX_MIDCMD_DATA2__DATA2_MASK 0xFFFFFFFFL
++//SDMA0_GFX_MIDCMD_DATA3
++#define SDMA0_GFX_MIDCMD_DATA3__DATA3__SHIFT 0x0
++#define SDMA0_GFX_MIDCMD_DATA3__DATA3_MASK 0xFFFFFFFFL
++//SDMA0_GFX_MIDCMD_DATA4
++#define SDMA0_GFX_MIDCMD_DATA4__DATA4__SHIFT 0x0
++#define SDMA0_GFX_MIDCMD_DATA4__DATA4_MASK 0xFFFFFFFFL
++//SDMA0_GFX_MIDCMD_DATA5
++#define SDMA0_GFX_MIDCMD_DATA5__DATA5__SHIFT 0x0
++#define SDMA0_GFX_MIDCMD_DATA5__DATA5_MASK 0xFFFFFFFFL
++//SDMA0_GFX_MIDCMD_DATA6
++#define SDMA0_GFX_MIDCMD_DATA6__DATA6__SHIFT 0x0
++#define SDMA0_GFX_MIDCMD_DATA6__DATA6_MASK 0xFFFFFFFFL
++//SDMA0_GFX_MIDCMD_DATA7
++#define SDMA0_GFX_MIDCMD_DATA7__DATA7__SHIFT 0x0
++#define SDMA0_GFX_MIDCMD_DATA7__DATA7_MASK 0xFFFFFFFFL
++//SDMA0_GFX_MIDCMD_DATA8
++#define SDMA0_GFX_MIDCMD_DATA8__DATA8__SHIFT 0x0
++#define SDMA0_GFX_MIDCMD_DATA8__DATA8_MASK 0xFFFFFFFFL
++//SDMA0_GFX_MIDCMD_CNTL
++#define SDMA0_GFX_MIDCMD_CNTL__DATA_VALID__SHIFT 0x0
++#define SDMA0_GFX_MIDCMD_CNTL__COPY_MODE__SHIFT 0x1
++#define SDMA0_GFX_MIDCMD_CNTL__SPLIT_STATE__SHIFT 0x4
++#define SDMA0_GFX_MIDCMD_CNTL__ALLOW_PREEMPT__SHIFT 0x8
++#define SDMA0_GFX_MIDCMD_CNTL__DATA_VALID_MASK 0x00000001L
++#define SDMA0_GFX_MIDCMD_CNTL__COPY_MODE_MASK 0x00000002L
++#define SDMA0_GFX_MIDCMD_CNTL__SPLIT_STATE_MASK 0x000000F0L
++#define SDMA0_GFX_MIDCMD_CNTL__ALLOW_PREEMPT_MASK 0x00000100L
++//SDMA0_RLC0_RB_CNTL
++#define SDMA0_RLC0_RB_CNTL__RB_ENABLE__SHIFT 0x0
++#define SDMA0_RLC0_RB_CNTL__RB_SIZE__SHIFT 0x1
++#define SDMA0_RLC0_RB_CNTL__RB_SWAP_ENABLE__SHIFT 0x9
++#define SDMA0_RLC0_RB_CNTL__RPTR_WRITEBACK_ENABLE__SHIFT 0xc
++#define SDMA0_RLC0_RB_CNTL__RPTR_WRITEBACK_SWAP_ENABLE__SHIFT 0xd
++#define SDMA0_RLC0_RB_CNTL__RPTR_WRITEBACK_TIMER__SHIFT 0x10
++#define SDMA0_RLC0_RB_CNTL__RB_PRIV__SHIFT 0x17
++#define SDMA0_RLC0_RB_CNTL__RB_VMID__SHIFT 0x18
++#define SDMA0_RLC0_RB_CNTL__RB_ENABLE_MASK 0x00000001L
++#define SDMA0_RLC0_RB_CNTL__RB_SIZE_MASK 0x0000007EL
++#define SDMA0_RLC0_RB_CNTL__RB_SWAP_ENABLE_MASK 0x00000200L
++#define SDMA0_RLC0_RB_CNTL__RPTR_WRITEBACK_ENABLE_MASK 0x00001000L
++#define SDMA0_RLC0_RB_CNTL__RPTR_WRITEBACK_SWAP_ENABLE_MASK 0x00002000L
++#define SDMA0_RLC0_RB_CNTL__RPTR_WRITEBACK_TIMER_MASK 0x001F0000L
++#define SDMA0_RLC0_RB_CNTL__RB_PRIV_MASK 0x00800000L
++#define SDMA0_RLC0_RB_CNTL__RB_VMID_MASK 0x0F000000L
++//SDMA0_RLC0_RB_BASE
++#define SDMA0_RLC0_RB_BASE__ADDR__SHIFT 0x0
++#define SDMA0_RLC0_RB_BASE__ADDR_MASK 0xFFFFFFFFL
++//SDMA0_RLC0_RB_BASE_HI
++#define SDMA0_RLC0_RB_BASE_HI__ADDR__SHIFT 0x0
++#define SDMA0_RLC0_RB_BASE_HI__ADDR_MASK 0x00FFFFFFL
++//SDMA0_RLC0_RB_RPTR
++#define SDMA0_RLC0_RB_RPTR__OFFSET__SHIFT 0x0
++#define SDMA0_RLC0_RB_RPTR__OFFSET_MASK 0xFFFFFFFFL
++//SDMA0_RLC0_RB_RPTR_HI
++#define SDMA0_RLC0_RB_RPTR_HI__OFFSET__SHIFT 0x0
++#define SDMA0_RLC0_RB_RPTR_HI__OFFSET_MASK 0xFFFFFFFFL
++//SDMA0_RLC0_RB_WPTR
++#define SDMA0_RLC0_RB_WPTR__OFFSET__SHIFT 0x0
++#define SDMA0_RLC0_RB_WPTR__OFFSET_MASK 0xFFFFFFFFL
++//SDMA0_RLC0_RB_WPTR_HI
++#define SDMA0_RLC0_RB_WPTR_HI__OFFSET__SHIFT 0x0
++#define SDMA0_RLC0_RB_WPTR_HI__OFFSET_MASK 0xFFFFFFFFL
++//SDMA0_RLC0_RB_WPTR_POLL_CNTL
++#define SDMA0_RLC0_RB_WPTR_POLL_CNTL__ENABLE__SHIFT 0x0
++#define SDMA0_RLC0_RB_WPTR_POLL_CNTL__SWAP_ENABLE__SHIFT 0x1
++#define SDMA0_RLC0_RB_WPTR_POLL_CNTL__F32_POLL_ENABLE__SHIFT 0x2
++#define SDMA0_RLC0_RB_WPTR_POLL_CNTL__FREQUENCY__SHIFT 0x4
++#define SDMA0_RLC0_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT 0x10
++#define SDMA0_RLC0_RB_WPTR_POLL_CNTL__ENABLE_MASK 0x00000001L
++#define SDMA0_RLC0_RB_WPTR_POLL_CNTL__SWAP_ENABLE_MASK 0x00000002L
++#define SDMA0_RLC0_RB_WPTR_POLL_CNTL__F32_POLL_ENABLE_MASK 0x00000004L
++#define SDMA0_RLC0_RB_WPTR_POLL_CNTL__FREQUENCY_MASK 0x0000FFF0L
++#define SDMA0_RLC0_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK 0xFFFF0000L
++//SDMA0_RLC0_RB_RPTR_ADDR_HI
++#define SDMA0_RLC0_RB_RPTR_ADDR_HI__ADDR__SHIFT 0x0
++#define SDMA0_RLC0_RB_RPTR_ADDR_HI__ADDR_MASK 0xFFFFFFFFL
++//SDMA0_RLC0_RB_RPTR_ADDR_LO
++#define SDMA0_RLC0_RB_RPTR_ADDR_LO__ADDR__SHIFT 0x2
++#define SDMA0_RLC0_RB_RPTR_ADDR_LO__ADDR_MASK 0xFFFFFFFCL
++//SDMA0_RLC0_IB_CNTL
++#define SDMA0_RLC0_IB_CNTL__IB_ENABLE__SHIFT 0x0
++#define SDMA0_RLC0_IB_CNTL__IB_SWAP_ENABLE__SHIFT 0x4
++#define SDMA0_RLC0_IB_CNTL__SWITCH_INSIDE_IB__SHIFT 0x8
++#define SDMA0_RLC0_IB_CNTL__CMD_VMID__SHIFT 0x10
++#define SDMA0_RLC0_IB_CNTL__IB_ENABLE_MASK 0x00000001L
++#define SDMA0_RLC0_IB_CNTL__IB_SWAP_ENABLE_MASK 0x00000010L
++#define SDMA0_RLC0_IB_CNTL__SWITCH_INSIDE_IB_MASK 0x00000100L
++#define SDMA0_RLC0_IB_CNTL__CMD_VMID_MASK 0x000F0000L
++//SDMA0_RLC0_IB_RPTR
++#define SDMA0_RLC0_IB_RPTR__OFFSET__SHIFT 0x2
++#define SDMA0_RLC0_IB_RPTR__OFFSET_MASK 0x003FFFFCL
++//SDMA0_RLC0_IB_OFFSET
++#define SDMA0_RLC0_IB_OFFSET__OFFSET__SHIFT 0x2
++#define SDMA0_RLC0_IB_OFFSET__OFFSET_MASK 0x003FFFFCL
++//SDMA0_RLC0_IB_BASE_LO
++#define SDMA0_RLC0_IB_BASE_LO__ADDR__SHIFT 0x5
++#define SDMA0_RLC0_IB_BASE_LO__ADDR_MASK 0xFFFFFFE0L
++//SDMA0_RLC0_IB_BASE_HI
++#define SDMA0_RLC0_IB_BASE_HI__ADDR__SHIFT 0x0
++#define SDMA0_RLC0_IB_BASE_HI__ADDR_MASK 0xFFFFFFFFL
++//SDMA0_RLC0_IB_SIZE
++#define SDMA0_RLC0_IB_SIZE__SIZE__SHIFT 0x0
++#define SDMA0_RLC0_IB_SIZE__SIZE_MASK 0x000FFFFFL
++//SDMA0_RLC0_SKIP_CNTL
++#define SDMA0_RLC0_SKIP_CNTL__SKIP_COUNT__SHIFT 0x0
++#define SDMA0_RLC0_SKIP_CNTL__SKIP_COUNT_MASK 0x00003FFFL
++//SDMA0_RLC0_CONTEXT_STATUS
++#define SDMA0_RLC0_CONTEXT_STATUS__SELECTED__SHIFT 0x0
++#define SDMA0_RLC0_CONTEXT_STATUS__IDLE__SHIFT 0x2
++#define SDMA0_RLC0_CONTEXT_STATUS__EXPIRED__SHIFT 0x3
++#define SDMA0_RLC0_CONTEXT_STATUS__EXCEPTION__SHIFT 0x4
++#define SDMA0_RLC0_CONTEXT_STATUS__CTXSW_ABLE__SHIFT 0x7
++#define SDMA0_RLC0_CONTEXT_STATUS__CTXSW_READY__SHIFT 0x8
++#define SDMA0_RLC0_CONTEXT_STATUS__PREEMPTED__SHIFT 0x9
++#define SDMA0_RLC0_CONTEXT_STATUS__PREEMPT_DISABLE__SHIFT 0xa
++#define SDMA0_RLC0_CONTEXT_STATUS__SELECTED_MASK 0x00000001L
++#define SDMA0_RLC0_CONTEXT_STATUS__IDLE_MASK 0x00000004L
++#define SDMA0_RLC0_CONTEXT_STATUS__EXPIRED_MASK 0x00000008L
++#define SDMA0_RLC0_CONTEXT_STATUS__EXCEPTION_MASK 0x00000070L
++#define SDMA0_RLC0_CONTEXT_STATUS__CTXSW_ABLE_MASK 0x00000080L
++#define SDMA0_RLC0_CONTEXT_STATUS__CTXSW_READY_MASK 0x00000100L
++#define SDMA0_RLC0_CONTEXT_STATUS__PREEMPTED_MASK 0x00000200L
++#define SDMA0_RLC0_CONTEXT_STATUS__PREEMPT_DISABLE_MASK 0x00000400L
++//SDMA0_RLC0_DOORBELL
++#define SDMA0_RLC0_DOORBELL__ENABLE__SHIFT 0x1c
++#define SDMA0_RLC0_DOORBELL__CAPTURED__SHIFT 0x1e
++#define SDMA0_RLC0_DOORBELL__ENABLE_MASK 0x10000000L
++#define SDMA0_RLC0_DOORBELL__CAPTURED_MASK 0x40000000L
++//SDMA0_RLC0_STATUS
++#define SDMA0_RLC0_STATUS__WPTR_UPDATE_FAIL_COUNT__SHIFT 0x0
++#define SDMA0_RLC0_STATUS__WPTR_UPDATE_PENDING__SHIFT 0x8
++#define SDMA0_RLC0_STATUS__WPTR_UPDATE_FAIL_COUNT_MASK 0x000000FFL
++#define SDMA0_RLC0_STATUS__WPTR_UPDATE_PENDING_MASK 0x00000100L
++//SDMA0_RLC0_DOORBELL_LOG
++#define SDMA0_RLC0_DOORBELL_LOG__BE_ERROR__SHIFT 0x0
++#define SDMA0_RLC0_DOORBELL_LOG__DATA__SHIFT 0x2
++#define SDMA0_RLC0_DOORBELL_LOG__BE_ERROR_MASK 0x00000001L
++#define SDMA0_RLC0_DOORBELL_LOG__DATA_MASK 0xFFFFFFFCL
++//SDMA0_RLC0_WATERMARK
++#define SDMA0_RLC0_WATERMARK__RD_OUTSTANDING__SHIFT 0x0
++#define SDMA0_RLC0_WATERMARK__WR_OUTSTANDING__SHIFT 0x10
++#define SDMA0_RLC0_WATERMARK__RD_OUTSTANDING_MASK 0x00000FFFL
++#define SDMA0_RLC0_WATERMARK__WR_OUTSTANDING_MASK 0x03FF0000L
++//SDMA0_RLC0_DOORBELL_OFFSET
++#define SDMA0_RLC0_DOORBELL_OFFSET__OFFSET__SHIFT 0x2
++#define SDMA0_RLC0_DOORBELL_OFFSET__OFFSET_MASK 0x0FFFFFFCL
++//SDMA0_RLC0_CSA_ADDR_LO
++#define SDMA0_RLC0_CSA_ADDR_LO__ADDR__SHIFT 0x2
++#define SDMA0_RLC0_CSA_ADDR_LO__ADDR_MASK 0xFFFFFFFCL
++//SDMA0_RLC0_CSA_ADDR_HI
++#define SDMA0_RLC0_CSA_ADDR_HI__ADDR__SHIFT 0x0
++#define SDMA0_RLC0_CSA_ADDR_HI__ADDR_MASK 0xFFFFFFFFL
++//SDMA0_RLC0_IB_SUB_REMAIN
++#define SDMA0_RLC0_IB_SUB_REMAIN__SIZE__SHIFT 0x0
++#define SDMA0_RLC0_IB_SUB_REMAIN__SIZE_MASK 0x00003FFFL
++//SDMA0_RLC0_PREEMPT
++#define SDMA0_RLC0_PREEMPT__IB_PREEMPT__SHIFT 0x0
++#define SDMA0_RLC0_PREEMPT__IB_PREEMPT_MASK 0x00000001L
++//SDMA0_RLC0_DUMMY_REG
++#define SDMA0_RLC0_DUMMY_REG__DUMMY__SHIFT 0x0
++#define SDMA0_RLC0_DUMMY_REG__DUMMY_MASK 0xFFFFFFFFL
++//SDMA0_RLC0_RB_WPTR_POLL_ADDR_HI
++#define SDMA0_RLC0_RB_WPTR_POLL_ADDR_HI__ADDR__SHIFT 0x0
++#define SDMA0_RLC0_RB_WPTR_POLL_ADDR_HI__ADDR_MASK 0xFFFFFFFFL
++//SDMA0_RLC0_RB_WPTR_POLL_ADDR_LO
++#define SDMA0_RLC0_RB_WPTR_POLL_ADDR_LO__ADDR__SHIFT 0x2
++#define SDMA0_RLC0_RB_WPTR_POLL_ADDR_LO__ADDR_MASK 0xFFFFFFFCL
++//SDMA0_RLC0_RB_AQL_CNTL
++#define SDMA0_RLC0_RB_AQL_CNTL__AQL_ENABLE__SHIFT 0x0
++#define SDMA0_RLC0_RB_AQL_CNTL__AQL_PACKET_SIZE__SHIFT 0x1
++#define SDMA0_RLC0_RB_AQL_CNTL__PACKET_STEP__SHIFT 0x8
++#define SDMA0_RLC0_RB_AQL_CNTL__AQL_ENABLE_MASK 0x00000001L
++#define SDMA0_RLC0_RB_AQL_CNTL__AQL_PACKET_SIZE_MASK 0x000000FEL
++#define SDMA0_RLC0_RB_AQL_CNTL__PACKET_STEP_MASK 0x0000FF00L
++//SDMA0_RLC0_MINOR_PTR_UPDATE
++#define SDMA0_RLC0_MINOR_PTR_UPDATE__ENABLE__SHIFT 0x0
++#define SDMA0_RLC0_MINOR_PTR_UPDATE__ENABLE_MASK 0x00000001L
++//SDMA0_RLC0_MIDCMD_DATA0
++#define SDMA0_RLC0_MIDCMD_DATA0__DATA0__SHIFT 0x0
++#define SDMA0_RLC0_MIDCMD_DATA0__DATA0_MASK 0xFFFFFFFFL
++//SDMA0_RLC0_MIDCMD_DATA1
++#define SDMA0_RLC0_MIDCMD_DATA1__DATA1__SHIFT 0x0
++#define SDMA0_RLC0_MIDCMD_DATA1__DATA1_MASK 0xFFFFFFFFL
++//SDMA0_RLC0_MIDCMD_DATA2
++#define SDMA0_RLC0_MIDCMD_DATA2__DATA2__SHIFT 0x0
++#define SDMA0_RLC0_MIDCMD_DATA2__DATA2_MASK 0xFFFFFFFFL
++//SDMA0_RLC0_MIDCMD_DATA3
++#define SDMA0_RLC0_MIDCMD_DATA3__DATA3__SHIFT 0x0
++#define SDMA0_RLC0_MIDCMD_DATA3__DATA3_MASK 0xFFFFFFFFL
++//SDMA0_RLC0_MIDCMD_DATA4
++#define SDMA0_RLC0_MIDCMD_DATA4__DATA4__SHIFT 0x0
++#define SDMA0_RLC0_MIDCMD_DATA4__DATA4_MASK 0xFFFFFFFFL
++//SDMA0_RLC0_MIDCMD_DATA5
++#define SDMA0_RLC0_MIDCMD_DATA5__DATA5__SHIFT 0x0
++#define SDMA0_RLC0_MIDCMD_DATA5__DATA5_MASK 0xFFFFFFFFL
++//SDMA0_RLC0_MIDCMD_DATA6
++#define SDMA0_RLC0_MIDCMD_DATA6__DATA6__SHIFT 0x0
++#define SDMA0_RLC0_MIDCMD_DATA6__DATA6_MASK 0xFFFFFFFFL
++//SDMA0_RLC0_MIDCMD_DATA7
++#define SDMA0_RLC0_MIDCMD_DATA7__DATA7__SHIFT 0x0
++#define SDMA0_RLC0_MIDCMD_DATA7__DATA7_MASK 0xFFFFFFFFL
++//SDMA0_RLC0_MIDCMD_DATA8
++#define SDMA0_RLC0_MIDCMD_DATA8__DATA8__SHIFT 0x0
++#define SDMA0_RLC0_MIDCMD_DATA8__DATA8_MASK 0xFFFFFFFFL
++//SDMA0_RLC0_MIDCMD_CNTL
++#define SDMA0_RLC0_MIDCMD_CNTL__DATA_VALID__SHIFT 0x0
++#define SDMA0_RLC0_MIDCMD_CNTL__COPY_MODE__SHIFT 0x1
++#define SDMA0_RLC0_MIDCMD_CNTL__SPLIT_STATE__SHIFT 0x4
++#define SDMA0_RLC0_MIDCMD_CNTL__ALLOW_PREEMPT__SHIFT 0x8
++#define SDMA0_RLC0_MIDCMD_CNTL__DATA_VALID_MASK 0x00000001L
++#define SDMA0_RLC0_MIDCMD_CNTL__COPY_MODE_MASK 0x00000002L
++#define SDMA0_RLC0_MIDCMD_CNTL__SPLIT_STATE_MASK 0x000000F0L
++#define SDMA0_RLC0_MIDCMD_CNTL__ALLOW_PREEMPT_MASK 0x00000100L
++//SDMA0_RLC1_RB_CNTL
++#define SDMA0_RLC1_RB_CNTL__RB_ENABLE__SHIFT 0x0
++#define SDMA0_RLC1_RB_CNTL__RB_SIZE__SHIFT 0x1
++#define SDMA0_RLC1_RB_CNTL__RB_SWAP_ENABLE__SHIFT 0x9
++#define SDMA0_RLC1_RB_CNTL__RPTR_WRITEBACK_ENABLE__SHIFT 0xc
++#define SDMA0_RLC1_RB_CNTL__RPTR_WRITEBACK_SWAP_ENABLE__SHIFT 0xd
++#define SDMA0_RLC1_RB_CNTL__RPTR_WRITEBACK_TIMER__SHIFT 0x10
++#define SDMA0_RLC1_RB_CNTL__RB_PRIV__SHIFT 0x17
++#define SDMA0_RLC1_RB_CNTL__RB_VMID__SHIFT 0x18
++#define SDMA0_RLC1_RB_CNTL__RB_ENABLE_MASK 0x00000001L
++#define SDMA0_RLC1_RB_CNTL__RB_SIZE_MASK 0x0000007EL
++#define SDMA0_RLC1_RB_CNTL__RB_SWAP_ENABLE_MASK 0x00000200L
++#define SDMA0_RLC1_RB_CNTL__RPTR_WRITEBACK_ENABLE_MASK 0x00001000L
++#define SDMA0_RLC1_RB_CNTL__RPTR_WRITEBACK_SWAP_ENABLE_MASK 0x00002000L
++#define SDMA0_RLC1_RB_CNTL__RPTR_WRITEBACK_TIMER_MASK 0x001F0000L
++#define SDMA0_RLC1_RB_CNTL__RB_PRIV_MASK 0x00800000L
++#define SDMA0_RLC1_RB_CNTL__RB_VMID_MASK 0x0F000000L
++//SDMA0_RLC1_RB_BASE
++#define SDMA0_RLC1_RB_BASE__ADDR__SHIFT 0x0
++#define SDMA0_RLC1_RB_BASE__ADDR_MASK 0xFFFFFFFFL
++//SDMA0_RLC1_RB_BASE_HI
++#define SDMA0_RLC1_RB_BASE_HI__ADDR__SHIFT 0x0
++#define SDMA0_RLC1_RB_BASE_HI__ADDR_MASK 0x00FFFFFFL
++//SDMA0_RLC1_RB_RPTR
++#define SDMA0_RLC1_RB_RPTR__OFFSET__SHIFT 0x0
++#define SDMA0_RLC1_RB_RPTR__OFFSET_MASK 0xFFFFFFFFL
++//SDMA0_RLC1_RB_RPTR_HI
++#define SDMA0_RLC1_RB_RPTR_HI__OFFSET__SHIFT 0x0
++#define SDMA0_RLC1_RB_RPTR_HI__OFFSET_MASK 0xFFFFFFFFL
++//SDMA0_RLC1_RB_WPTR
++#define SDMA0_RLC1_RB_WPTR__OFFSET__SHIFT 0x0
++#define SDMA0_RLC1_RB_WPTR__OFFSET_MASK 0xFFFFFFFFL
++//SDMA0_RLC1_RB_WPTR_HI
++#define SDMA0_RLC1_RB_WPTR_HI__OFFSET__SHIFT 0x0
++#define SDMA0_RLC1_RB_WPTR_HI__OFFSET_MASK 0xFFFFFFFFL
++//SDMA0_RLC1_RB_WPTR_POLL_CNTL
++#define SDMA0_RLC1_RB_WPTR_POLL_CNTL__ENABLE__SHIFT 0x0
++#define SDMA0_RLC1_RB_WPTR_POLL_CNTL__SWAP_ENABLE__SHIFT 0x1
++#define SDMA0_RLC1_RB_WPTR_POLL_CNTL__F32_POLL_ENABLE__SHIFT 0x2
++#define SDMA0_RLC1_RB_WPTR_POLL_CNTL__FREQUENCY__SHIFT 0x4
++#define SDMA0_RLC1_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT 0x10
++#define SDMA0_RLC1_RB_WPTR_POLL_CNTL__ENABLE_MASK 0x00000001L
++#define SDMA0_RLC1_RB_WPTR_POLL_CNTL__SWAP_ENABLE_MASK 0x00000002L
++#define SDMA0_RLC1_RB_WPTR_POLL_CNTL__F32_POLL_ENABLE_MASK 0x00000004L
++#define SDMA0_RLC1_RB_WPTR_POLL_CNTL__FREQUENCY_MASK 0x0000FFF0L
++#define SDMA0_RLC1_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK 0xFFFF0000L
++//SDMA0_RLC1_RB_RPTR_ADDR_HI
++#define SDMA0_RLC1_RB_RPTR_ADDR_HI__ADDR__SHIFT 0x0
++#define SDMA0_RLC1_RB_RPTR_ADDR_HI__ADDR_MASK 0xFFFFFFFFL
++//SDMA0_RLC1_RB_RPTR_ADDR_LO
++#define SDMA0_RLC1_RB_RPTR_ADDR_LO__ADDR__SHIFT 0x2
++#define SDMA0_RLC1_RB_RPTR_ADDR_LO__ADDR_MASK 0xFFFFFFFCL
++//SDMA0_RLC1_IB_CNTL
++#define SDMA0_RLC1_IB_CNTL__IB_ENABLE__SHIFT 0x0
++#define SDMA0_RLC1_IB_CNTL__IB_SWAP_ENABLE__SHIFT 0x4
++#define SDMA0_RLC1_IB_CNTL__SWITCH_INSIDE_IB__SHIFT 0x8
++#define SDMA0_RLC1_IB_CNTL__CMD_VMID__SHIFT 0x10
++#define SDMA0_RLC1_IB_CNTL__IB_ENABLE_MASK 0x00000001L
++#define SDMA0_RLC1_IB_CNTL__IB_SWAP_ENABLE_MASK 0x00000010L
++#define SDMA0_RLC1_IB_CNTL__SWITCH_INSIDE_IB_MASK 0x00000100L
++#define SDMA0_RLC1_IB_CNTL__CMD_VMID_MASK 0x000F0000L
++//SDMA0_RLC1_IB_RPTR
++#define SDMA0_RLC1_IB_RPTR__OFFSET__SHIFT 0x2
++#define SDMA0_RLC1_IB_RPTR__OFFSET_MASK 0x003FFFFCL
++//SDMA0_RLC1_IB_OFFSET
++#define SDMA0_RLC1_IB_OFFSET__OFFSET__SHIFT 0x2
++#define SDMA0_RLC1_IB_OFFSET__OFFSET_MASK 0x003FFFFCL
++//SDMA0_RLC1_IB_BASE_LO
++#define SDMA0_RLC1_IB_BASE_LO__ADDR__SHIFT 0x5
++#define SDMA0_RLC1_IB_BASE_LO__ADDR_MASK 0xFFFFFFE0L
++//SDMA0_RLC1_IB_BASE_HI
++#define SDMA0_RLC1_IB_BASE_HI__ADDR__SHIFT 0x0
++#define SDMA0_RLC1_IB_BASE_HI__ADDR_MASK 0xFFFFFFFFL
++//SDMA0_RLC1_IB_SIZE
++#define SDMA0_RLC1_IB_SIZE__SIZE__SHIFT 0x0
++#define SDMA0_RLC1_IB_SIZE__SIZE_MASK 0x000FFFFFL
++//SDMA0_RLC1_SKIP_CNTL
++#define SDMA0_RLC1_SKIP_CNTL__SKIP_COUNT__SHIFT 0x0
++#define SDMA0_RLC1_SKIP_CNTL__SKIP_COUNT_MASK 0x00003FFFL
++//SDMA0_RLC1_CONTEXT_STATUS
++#define SDMA0_RLC1_CONTEXT_STATUS__SELECTED__SHIFT 0x0
++#define SDMA0_RLC1_CONTEXT_STATUS__IDLE__SHIFT 0x2
++#define SDMA0_RLC1_CONTEXT_STATUS__EXPIRED__SHIFT 0x3
++#define SDMA0_RLC1_CONTEXT_STATUS__EXCEPTION__SHIFT 0x4
++#define SDMA0_RLC1_CONTEXT_STATUS__CTXSW_ABLE__SHIFT 0x7
++#define SDMA0_RLC1_CONTEXT_STATUS__CTXSW_READY__SHIFT 0x8
++#define SDMA0_RLC1_CONTEXT_STATUS__PREEMPTED__SHIFT 0x9
++#define SDMA0_RLC1_CONTEXT_STATUS__PREEMPT_DISABLE__SHIFT 0xa
++#define SDMA0_RLC1_CONTEXT_STATUS__SELECTED_MASK 0x00000001L
++#define SDMA0_RLC1_CONTEXT_STATUS__IDLE_MASK 0x00000004L
++#define SDMA0_RLC1_CONTEXT_STATUS__EXPIRED_MASK 0x00000008L
++#define SDMA0_RLC1_CONTEXT_STATUS__EXCEPTION_MASK 0x00000070L
++#define SDMA0_RLC1_CONTEXT_STATUS__CTXSW_ABLE_MASK 0x00000080L
++#define SDMA0_RLC1_CONTEXT_STATUS__CTXSW_READY_MASK 0x00000100L
++#define SDMA0_RLC1_CONTEXT_STATUS__PREEMPTED_MASK 0x00000200L
++#define SDMA0_RLC1_CONTEXT_STATUS__PREEMPT_DISABLE_MASK 0x00000400L
++//SDMA0_RLC1_DOORBELL
++#define SDMA0_RLC1_DOORBELL__ENABLE__SHIFT 0x1c
++#define SDMA0_RLC1_DOORBELL__CAPTURED__SHIFT 0x1e
++#define SDMA0_RLC1_DOORBELL__ENABLE_MASK 0x10000000L
++#define SDMA0_RLC1_DOORBELL__CAPTURED_MASK 0x40000000L
++//SDMA0_RLC1_STATUS
++#define SDMA0_RLC1_STATUS__WPTR_UPDATE_FAIL_COUNT__SHIFT 0x0
++#define SDMA0_RLC1_STATUS__WPTR_UPDATE_PENDING__SHIFT 0x8
++#define SDMA0_RLC1_STATUS__WPTR_UPDATE_FAIL_COUNT_MASK 0x000000FFL
++#define SDMA0_RLC1_STATUS__WPTR_UPDATE_PENDING_MASK 0x00000100L
++//SDMA0_RLC1_DOORBELL_LOG
++#define SDMA0_RLC1_DOORBELL_LOG__BE_ERROR__SHIFT 0x0
++#define SDMA0_RLC1_DOORBELL_LOG__DATA__SHIFT 0x2
++#define SDMA0_RLC1_DOORBELL_LOG__BE_ERROR_MASK 0x00000001L
++#define SDMA0_RLC1_DOORBELL_LOG__DATA_MASK 0xFFFFFFFCL
++//SDMA0_RLC1_WATERMARK
++#define SDMA0_RLC1_WATERMARK__RD_OUTSTANDING__SHIFT 0x0
++#define SDMA0_RLC1_WATERMARK__WR_OUTSTANDING__SHIFT 0x10
++#define SDMA0_RLC1_WATERMARK__RD_OUTSTANDING_MASK 0x00000FFFL
++#define SDMA0_RLC1_WATERMARK__WR_OUTSTANDING_MASK 0x03FF0000L
++//SDMA0_RLC1_DOORBELL_OFFSET
++#define SDMA0_RLC1_DOORBELL_OFFSET__OFFSET__SHIFT 0x2
++#define SDMA0_RLC1_DOORBELL_OFFSET__OFFSET_MASK 0x0FFFFFFCL
++//SDMA0_RLC1_CSA_ADDR_LO
++#define SDMA0_RLC1_CSA_ADDR_LO__ADDR__SHIFT 0x2
++#define SDMA0_RLC1_CSA_ADDR_LO__ADDR_MASK 0xFFFFFFFCL
++//SDMA0_RLC1_CSA_ADDR_HI
++#define SDMA0_RLC1_CSA_ADDR_HI__ADDR__SHIFT 0x0
++#define SDMA0_RLC1_CSA_ADDR_HI__ADDR_MASK 0xFFFFFFFFL
++//SDMA0_RLC1_IB_SUB_REMAIN
++#define SDMA0_RLC1_IB_SUB_REMAIN__SIZE__SHIFT 0x0
++#define SDMA0_RLC1_IB_SUB_REMAIN__SIZE_MASK 0x00003FFFL
++//SDMA0_RLC1_PREEMPT
++#define SDMA0_RLC1_PREEMPT__IB_PREEMPT__SHIFT 0x0
++#define SDMA0_RLC1_PREEMPT__IB_PREEMPT_MASK 0x00000001L
++//SDMA0_RLC1_DUMMY_REG
++#define SDMA0_RLC1_DUMMY_REG__DUMMY__SHIFT 0x0
++#define SDMA0_RLC1_DUMMY_REG__DUMMY_MASK 0xFFFFFFFFL
++//SDMA0_RLC1_RB_WPTR_POLL_ADDR_HI
++#define SDMA0_RLC1_RB_WPTR_POLL_ADDR_HI__ADDR__SHIFT 0x0
++#define SDMA0_RLC1_RB_WPTR_POLL_ADDR_HI__ADDR_MASK 0xFFFFFFFFL
++//SDMA0_RLC1_RB_WPTR_POLL_ADDR_LO
++#define SDMA0_RLC1_RB_WPTR_POLL_ADDR_LO__ADDR__SHIFT 0x2
++#define SDMA0_RLC1_RB_WPTR_POLL_ADDR_LO__ADDR_MASK 0xFFFFFFFCL
++//SDMA0_RLC1_RB_AQL_CNTL
++#define SDMA0_RLC1_RB_AQL_CNTL__AQL_ENABLE__SHIFT 0x0
++#define SDMA0_RLC1_RB_AQL_CNTL__AQL_PACKET_SIZE__SHIFT 0x1
++#define SDMA0_RLC1_RB_AQL_CNTL__PACKET_STEP__SHIFT 0x8
++#define SDMA0_RLC1_RB_AQL_CNTL__AQL_ENABLE_MASK 0x00000001L
++#define SDMA0_RLC1_RB_AQL_CNTL__AQL_PACKET_SIZE_MASK 0x000000FEL
++#define SDMA0_RLC1_RB_AQL_CNTL__PACKET_STEP_MASK 0x0000FF00L
++//SDMA0_RLC1_MINOR_PTR_UPDATE
++#define SDMA0_RLC1_MINOR_PTR_UPDATE__ENABLE__SHIFT 0x0
++#define SDMA0_RLC1_MINOR_PTR_UPDATE__ENABLE_MASK 0x00000001L
++//SDMA0_RLC1_MIDCMD_DATA0
++#define SDMA0_RLC1_MIDCMD_DATA0__DATA0__SHIFT 0x0
++#define SDMA0_RLC1_MIDCMD_DATA0__DATA0_MASK 0xFFFFFFFFL
++//SDMA0_RLC1_MIDCMD_DATA1
++#define SDMA0_RLC1_MIDCMD_DATA1__DATA1__SHIFT 0x0
++#define SDMA0_RLC1_MIDCMD_DATA1__DATA1_MASK 0xFFFFFFFFL
++//SDMA0_RLC1_MIDCMD_DATA2
++#define SDMA0_RLC1_MIDCMD_DATA2__DATA2__SHIFT 0x0
++#define SDMA0_RLC1_MIDCMD_DATA2__DATA2_MASK 0xFFFFFFFFL
++//SDMA0_RLC1_MIDCMD_DATA3
++#define SDMA0_RLC1_MIDCMD_DATA3__DATA3__SHIFT 0x0
++#define SDMA0_RLC1_MIDCMD_DATA3__DATA3_MASK 0xFFFFFFFFL
++//SDMA0_RLC1_MIDCMD_DATA4
++#define SDMA0_RLC1_MIDCMD_DATA4__DATA4__SHIFT 0x0
++#define SDMA0_RLC1_MIDCMD_DATA4__DATA4_MASK 0xFFFFFFFFL
++//SDMA0_RLC1_MIDCMD_DATA5
++#define SDMA0_RLC1_MIDCMD_DATA5__DATA5__SHIFT 0x0
++#define SDMA0_RLC1_MIDCMD_DATA5__DATA5_MASK 0xFFFFFFFFL
++//SDMA0_RLC1_MIDCMD_DATA6
++#define SDMA0_RLC1_MIDCMD_DATA6__DATA6__SHIFT 0x0
++#define SDMA0_RLC1_MIDCMD_DATA6__DATA6_MASK 0xFFFFFFFFL
++//SDMA0_RLC1_MIDCMD_DATA7
++#define SDMA0_RLC1_MIDCMD_DATA7__DATA7__SHIFT 0x0
++#define SDMA0_RLC1_MIDCMD_DATA7__DATA7_MASK 0xFFFFFFFFL
++//SDMA0_RLC1_MIDCMD_DATA8
++#define SDMA0_RLC1_MIDCMD_DATA8__DATA8__SHIFT 0x0
++#define SDMA0_RLC1_MIDCMD_DATA8__DATA8_MASK 0xFFFFFFFFL
++//SDMA0_RLC1_MIDCMD_CNTL
++#define SDMA0_RLC1_MIDCMD_CNTL__DATA_VALID__SHIFT 0x0
++#define SDMA0_RLC1_MIDCMD_CNTL__COPY_MODE__SHIFT 0x1
++#define SDMA0_RLC1_MIDCMD_CNTL__SPLIT_STATE__SHIFT 0x4
++#define SDMA0_RLC1_MIDCMD_CNTL__ALLOW_PREEMPT__SHIFT 0x8
++#define SDMA0_RLC1_MIDCMD_CNTL__DATA_VALID_MASK 0x00000001L
++#define SDMA0_RLC1_MIDCMD_CNTL__COPY_MODE_MASK 0x00000002L
++#define SDMA0_RLC1_MIDCMD_CNTL__SPLIT_STATE_MASK 0x000000F0L
++#define SDMA0_RLC1_MIDCMD_CNTL__ALLOW_PREEMPT_MASK 0x00000100L
++
++#endif
+--
+2.7.4
+