diff options
Diffstat (limited to 'common/recipes-kernel/linux/linux-yocto-4.14.71/0260-drm-amd-display-move-refclk-from-dc-to-resource_pool.patch')
-rw-r--r-- | common/recipes-kernel/linux/linux-yocto-4.14.71/0260-drm-amd-display-move-refclk-from-dc-to-resource_pool.patch | 140 |
1 files changed, 140 insertions, 0 deletions
diff --git a/common/recipes-kernel/linux/linux-yocto-4.14.71/0260-drm-amd-display-move-refclk-from-dc-to-resource_pool.patch b/common/recipes-kernel/linux/linux-yocto-4.14.71/0260-drm-amd-display-move-refclk-from-dc-to-resource_pool.patch new file mode 100644 index 00000000..54a2b7b0 --- /dev/null +++ b/common/recipes-kernel/linux/linux-yocto-4.14.71/0260-drm-amd-display-move-refclk-from-dc-to-resource_pool.patch @@ -0,0 +1,140 @@ +From 0cf6b0814db0c4dd77f116888bc4abbc8b648bc4 Mon Sep 17 00:00:00 2001 +From: Charlene Liu <charlene.liu@amd.com> +Date: Fri, 3 Mar 2017 13:44:35 -0500 +Subject: [PATCH 0260/4131] drm/amd/display: move refclk from dc to + resource_pool + +Signed-off-by: Charlene Liu <charlene.liu@amd.com> +Acked-by: Harry Wentland <Harry.Wentland@amd.com> +Reviewed-by: Tony Cheng <Tony.Cheng@amd.com> +Signed-off-by: Alex Deucher <alexander.deucher@amd.com> +--- + drivers/gpu/drm/amd/display/dc/core/dc.c | 7 ------- + drivers/gpu/drm/amd/display/dc/core/dc_resource.c | 25 ++++++++++++++++++----- + drivers/gpu/drm/amd/display/dc/core/dc_stream.c | 2 +- + drivers/gpu/drm/amd/display/dc/dc_types.h | 1 - + drivers/gpu/drm/amd/display/dc/inc/core_types.h | 1 + + 5 files changed, 22 insertions(+), 14 deletions(-) + +diff --git a/drivers/gpu/drm/amd/display/dc/core/dc.c b/drivers/gpu/drm/amd/display/dc/core/dc.c +index 4fed2f2..f1ec273 100644 +--- a/drivers/gpu/drm/amd/display/dc/core/dc.c ++++ b/drivers/gpu/drm/amd/display/dc/core/dc.c +@@ -467,7 +467,6 @@ static bool construct(struct core_dc *dc, + else { + /* Create BIOS parser */ + struct bp_init_data bp_init_data; +- struct firmware_info fw_info = { { 0 } }; + + bp_init_data.ctx = dc_ctx; + bp_init_data.bios = init_params->asic_id.atombios_base_address; +@@ -481,12 +480,6 @@ static bool construct(struct core_dc *dc, + } + + dc_ctx->created_bios = true; +- +- if (dc_ctx->dc_bios->funcs->get_firmware_info( +- dc_ctx->dc_bios, &fw_info) == BP_RESULT_OK) { +- dc->ctx->ref_clock_inKhz = fw_info.pll_info.crystal_frequency; +- } else +- ASSERT_CRITICAL(false); + } + + /* Create I2C AUX */ +diff --git a/drivers/gpu/drm/amd/display/dc/core/dc_resource.c b/drivers/gpu/drm/amd/display/dc/core/dc_resource.c +index 407ce60..f1b1dae 100644 +--- a/drivers/gpu/drm/amd/display/dc/core/dc_resource.c ++++ b/drivers/gpu/drm/amd/display/dc/core/dc_resource.c +@@ -31,6 +31,7 @@ + #include "opp.h" + #include "timing_generator.h" + #include "transform.h" ++#include "core_types.h" + #include "set_mode_types.h" + #include "virtual/virtual_stream_encoder.h" + +@@ -77,25 +78,39 @@ struct resource_pool *dc_create_resource_pool( + enum dce_version dc_version, + struct hw_asic_id asic_id) + { ++ struct resource_pool *res_pool = NULL; + + switch (dc_version) { + case DCE_VERSION_8_0: +- return dce80_create_resource_pool( ++ res_pool = dce80_create_resource_pool( + num_virtual_links, dc); ++ break; + case DCE_VERSION_10_0: +- return dce100_create_resource_pool( ++ res_pool = dce100_create_resource_pool( + num_virtual_links, dc); ++ break; + case DCE_VERSION_11_0: +- return dce110_create_resource_pool( ++ res_pool = dce110_create_resource_pool( + num_virtual_links, dc, asic_id); ++ break; + case DCE_VERSION_11_2: +- return dce112_create_resource_pool( ++ res_pool = dce112_create_resource_pool( + num_virtual_links, dc); ++ break; + default: + break; + } ++ if (res_pool != NULL) { ++ struct firmware_info fw_info = { { 0 } }; ++ ++ if (dc->ctx->dc_bios->funcs->get_firmware_info( ++ dc->ctx->dc_bios, &fw_info) == BP_RESULT_OK) { ++ res_pool->ref_clock_inKhz = fw_info.pll_info.crystal_frequency; ++ } else ++ ASSERT_CRITICAL(false); ++ } + +- return false; ++ return res_pool; + } + + void dc_destroy_resource_pool(struct core_dc *dc) +diff --git a/drivers/gpu/drm/amd/display/dc/core/dc_stream.c b/drivers/gpu/drm/amd/display/dc/core/dc_stream.c +index 365a19e..bafba1f 100644 +--- a/drivers/gpu/drm/amd/display/dc/core/dc_stream.c ++++ b/drivers/gpu/drm/amd/display/dc/core/dc_stream.c +@@ -237,7 +237,7 @@ bool dc_stream_set_cursor_position( + struct input_pixel_processor *ipp = pipe_ctx->ipp; + struct dc_cursor_mi_param param = { + .pixel_clk_khz = dc_stream->timing.pix_clk_khz, +- .ref_clk_khz = core_dc->ctx->ref_clock_inKhz, ++ .ref_clk_khz = res_ctx->pool->ref_clock_inKhz, + .viewport_x_start = pipe_ctx->scl_data.viewport.x, + .viewport_width = pipe_ctx->scl_data.viewport.width, + .h_scale_ratio = pipe_ctx->scl_data.ratios.horz, +diff --git a/drivers/gpu/drm/amd/display/dc/dc_types.h b/drivers/gpu/drm/amd/display/dc/dc_types.h +index c428a02..242dd7b 100644 +--- a/drivers/gpu/drm/amd/display/dc/dc_types.h ++++ b/drivers/gpu/drm/amd/display/dc/dc_types.h +@@ -91,7 +91,6 @@ struct dc_context { + bool created_bios; + struct gpio_service *gpio_service; + struct i2caux *i2caux; +- unsigned int ref_clock_inKhz; + }; + + +diff --git a/drivers/gpu/drm/amd/display/dc/inc/core_types.h b/drivers/gpu/drm/amd/display/dc/inc/core_types.h +index e8fe333..b29fca9 100644 +--- a/drivers/gpu/drm/amd/display/dc/inc/core_types.h ++++ b/drivers/gpu/drm/amd/display/dc/inc/core_types.h +@@ -239,6 +239,7 @@ struct resource_pool { + unsigned int pipe_count; + unsigned int underlay_pipe_index; + unsigned int stream_enc_count; ++ unsigned int ref_clock_inKhz; + + /* + * reserved clock source for DP +-- +2.7.4 + |