diff options
Diffstat (limited to 'common/recipes-kernel/linux/files/0165-drm-amdgpu-add-UVD-5.0-register-headers.patch')
-rw-r--r-- | common/recipes-kernel/linux/files/0165-drm-amdgpu-add-UVD-5.0-register-headers.patch | 2415 |
1 files changed, 0 insertions, 2415 deletions
diff --git a/common/recipes-kernel/linux/files/0165-drm-amdgpu-add-UVD-5.0-register-headers.patch b/common/recipes-kernel/linux/files/0165-drm-amdgpu-add-UVD-5.0-register-headers.patch deleted file mode 100644 index cfe8b820..00000000 --- a/common/recipes-kernel/linux/files/0165-drm-amdgpu-add-UVD-5.0-register-headers.patch +++ /dev/null @@ -1,2415 +0,0 @@ -From 7aa27c37739c1bea219b744b351c3a74f6eb6674 Mon Sep 17 00:00:00 2001 -From: Alex Deucher <alexander.deucher@amd.com> -Date: Thu, 16 Apr 2015 15:34:14 -0400 -Subject: [PATCH 0165/1050] drm/amdgpu: add UVD 5.0 register headers -MIME-Version: 1.0 -Content-Type: text/plain; charset=UTF-8 -Content-Transfer-Encoding: 8bit - -These are register headers for the UVD (Universal Video Decoder) -block on the GPU. - -Acked-by: Christian König <christian.koenig@amd.com> -Acked-by: Jammy Zhou <Jammy.Zhou@amd.com> -Signed-off-by: Alex Deucher <alexander.deucher@amd.com> ---- - .../gpu/drm/amd/include/asic_reg/uvd/uvd_5_0_d.h | 114 ++ - .../drm/amd/include/asic_reg/uvd/uvd_5_0_enum.h | 1211 ++++++++++++++++++++ - .../drm/amd/include/asic_reg/uvd/uvd_5_0_sh_mask.h | 1046 +++++++++++++++++ - 3 files changed, 2371 insertions(+) - create mode 100644 drivers/gpu/drm/amd/include/asic_reg/uvd/uvd_5_0_d.h - create mode 100644 drivers/gpu/drm/amd/include/asic_reg/uvd/uvd_5_0_enum.h - create mode 100644 drivers/gpu/drm/amd/include/asic_reg/uvd/uvd_5_0_sh_mask.h - -diff --git a/drivers/gpu/drm/amd/include/asic_reg/uvd/uvd_5_0_d.h b/drivers/gpu/drm/amd/include/asic_reg/uvd/uvd_5_0_d.h -new file mode 100644 -index 0000000..eb4cf53 ---- /dev/null -+++ b/drivers/gpu/drm/amd/include/asic_reg/uvd/uvd_5_0_d.h -@@ -0,0 +1,114 @@ -+/* -+ * UVD_5_0 Register documentation -+ * -+ * Copyright (C) 2014 Advanced Micro Devices, Inc. -+ * -+ * Permission is hereby granted, free of charge, to any person obtaining a -+ * copy of this software and associated documentation files (the "Software"), -+ * to deal in the Software without restriction, including without limitation -+ * the rights to use, copy, modify, merge, publish, distribute, sublicense, -+ * and/or sell copies of the Software, and to permit persons to whom the -+ * Software is furnished to do so, subject to the following conditions: -+ * -+ * The above copyright notice and this permission notice shall be included -+ * in all copies or substantial portions of the Software. -+ * -+ * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS -+ * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, -+ * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL -+ * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN -+ * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN -+ * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. -+ */ -+ -+#ifndef UVD_5_0_D_H -+#define UVD_5_0_D_H -+ -+#define mmUVD_SEMA_ADDR_LOW 0x3bc0 -+#define mmUVD_SEMA_ADDR_HIGH 0x3bc1 -+#define mmUVD_SEMA_CMD 0x3bc2 -+#define mmUVD_GPCOM_VCPU_CMD 0x3bc3 -+#define mmUVD_GPCOM_VCPU_DATA0 0x3bc4 -+#define mmUVD_GPCOM_VCPU_DATA1 0x3bc5 -+#define mmUVD_ENGINE_CNTL 0x3bc6 -+#define mmUVD_UDEC_ADDR_CONFIG 0x3bd3 -+#define mmUVD_UDEC_DB_ADDR_CONFIG 0x3bd4 -+#define mmUVD_UDEC_DBW_ADDR_CONFIG 0x3bd5 -+#define mmUVD_LMI_RBC_RB_64BIT_BAR_LOW 0x3c69 -+#define mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH 0x3c68 -+#define mmUVD_LMI_RBC_IB_64BIT_BAR_LOW 0x3c67 -+#define mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH 0x3c66 -+#define mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW 0x3c5f -+#define mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH 0x3c5e -+#define mmUVD_SEMA_CNTL 0x3d00 -+#define mmUVD_LMI_EXT40_ADDR 0x3d26 -+#define mmUVD_CTX_INDEX 0x3d28 -+#define mmUVD_CTX_DATA 0x3d29 -+#define mmUVD_CGC_GATE 0x3d2a -+#define mmUVD_CGC_STATUS 0x3d2b -+#define mmUVD_CGC_CTRL 0x3d2c -+#define mmUVD_CGC_UDEC_STATUS 0x3d2d -+#define mmUVD_LMI_CTRL2 0x3d3d -+#define mmUVD_MASTINT_EN 0x3d40 -+#define mmUVD_LMI_ADDR_EXT 0x3d65 -+#define mmUVD_LMI_CTRL 0x3d66 -+#define mmUVD_LMI_STATUS 0x3d67 -+#define mmUVD_LMI_SWAP_CNTL 0x3d6d -+#define mmUVD_MP_SWAP_CNTL 0x3d6f -+#define mmUVD_MPC_CNTL 0x3d77 -+#define mmUVD_MPC_SET_MUXA0 0x3d79 -+#define mmUVD_MPC_SET_MUXA1 0x3d7a -+#define mmUVD_MPC_SET_MUXB0 0x3d7b -+#define mmUVD_MPC_SET_MUXB1 0x3d7c -+#define mmUVD_MPC_SET_MUX 0x3d7d -+#define mmUVD_MPC_SET_ALU 0x3d7e -+#define mmUVD_VCPU_CACHE_OFFSET0 0x3d82 -+#define mmUVD_VCPU_CACHE_SIZE0 0x3d83 -+#define mmUVD_VCPU_CACHE_OFFSET1 0x3d84 -+#define mmUVD_VCPU_CACHE_SIZE1 0x3d85 -+#define mmUVD_VCPU_CACHE_OFFSET2 0x3d86 -+#define mmUVD_VCPU_CACHE_SIZE2 0x3d87 -+#define mmUVD_VCPU_CNTL 0x3d98 -+#define mmUVD_SOFT_RESET 0x3da0 -+#define mmUVD_LMI_RBC_IB_VMID 0x3da1 -+#define mmUVD_RBC_IB_SIZE 0x3da2 -+#define mmUVD_LMI_RBC_RB_VMID 0x3da3 -+#define mmUVD_RBC_RB_RPTR 0x3da4 -+#define mmUVD_RBC_RB_WPTR 0x3da5 -+#define mmUVD_RBC_RB_WPTR_CNTL 0x3da6 -+#define mmUVD_RBC_RB_CNTL 0x3da9 -+#define mmUVD_RBC_RB_RPTR_ADDR 0x3daa -+#define mmUVD_STATUS 0x3daf -+#define mmUVD_SEMA_TIMEOUT_STATUS 0x3db0 -+#define mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL 0x3db1 -+#define mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL 0x3db2 -+#define mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL 0x3db3 -+#define mmUVD_CONTEXT_ID 0x3dbd -+#define mmUVD_RBC_IB_SIZE_UPDATE 0x3df1 -+#define mmUVD_SUVD_CGC_GATE 0x3be4 -+#define mmUVD_SUVD_CGC_STATUS 0x3be5 -+#define mmUVD_SUVD_CGC_CTRL 0x3be6 -+#define ixUVD_LMI_VMID_INTERNAL 0x99 -+#define ixUVD_LMI_VMID_INTERNAL2 0x9a -+#define ixUVD_LMI_CACHE_CTRL 0x9b -+#define ixUVD_LMI_SWAP_CNTL2 0xaa -+#define ixUVD_LMI_ADDR_EXT2 0xab -+#define ixUVD_CGC_MEM_CTRL 0xc0 -+#define ixUVD_CGC_CTRL2 0xc1 -+#define ixUVD_LMI_VMID_INTERNAL3 0x162 -+#define mmUVD_PGFSM_CONFIG 0x38c0 -+#define mmUVD_PGFSM_READ_TILE1 0x38c2 -+#define mmUVD_PGFSM_READ_TILE2 0x38c3 -+#define mmUVD_POWER_STATUS 0x38c4 -+#define mmUVD_PGFSM_READ_TILE3 0x38c5 -+#define mmUVD_PGFSM_READ_TILE4 0x38c6 -+#define mmUVD_PGFSM_READ_TILE5 0x38c8 -+#define mmUVD_PGFSM_READ_TILE6 0x38ee -+#define mmUVD_PGFSM_READ_TILE7 0x38ef -+#define mmUVD_MIF_CURR_ADDR_CONFIG 0x3992 -+#define mmUVD_MIF_REF_ADDR_CONFIG 0x3993 -+#define mmUVD_MIF_RECON1_ADDR_CONFIG 0x39c5 -+#define ixUVD_MIF_SCLR_ADDR_CONFIG 0x4 -+#define mmUVD_JPEG_ADDR_CONFIG 0x3a1f -+ -+#endif /* UVD_5_0_D_H */ -diff --git a/drivers/gpu/drm/amd/include/asic_reg/uvd/uvd_5_0_enum.h b/drivers/gpu/drm/amd/include/asic_reg/uvd/uvd_5_0_enum.h -new file mode 100644 -index 0000000..981086f ---- /dev/null -+++ b/drivers/gpu/drm/amd/include/asic_reg/uvd/uvd_5_0_enum.h -@@ -0,0 +1,1211 @@ -+/* -+ * UVD_5_0 Register documentation -+ * -+ * Copyright (C) 2014 Advanced Micro Devices, Inc. -+ * -+ * Permission is hereby granted, free of charge, to any person obtaining a -+ * copy of this software and associated documentation files (the "Software"), -+ * to deal in the Software without restriction, including without limitation -+ * the rights to use, copy, modify, merge, publish, distribute, sublicense, -+ * and/or sell copies of the Software, and to permit persons to whom the -+ * Software is furnished to do so, subject to the following conditions: -+ * -+ * The above copyright notice and this permission notice shall be included -+ * in all copies or substantial portions of the Software. -+ * -+ * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS -+ * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, -+ * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL -+ * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN -+ * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN -+ * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. -+ */ -+ -+#ifndef UVD_5_0_ENUM_H -+#define UVD_5_0_ENUM_H -+ -+typedef enum UVDFirmwareCommand { -+ UVDFC_FENCE = 0x0, -+ UVDFC_TRAP = 0x1, -+ UVDFC_DECODED_ADDR = 0x2, -+ UVDFC_MBLOCK_ADDR = 0x3, -+ UVDFC_ITBUF_ADDR = 0x4, -+ UVDFC_DISPLAY_ADDR = 0x5, -+ UVDFC_EOD = 0x6, -+ UVDFC_DISPLAY_PITCH = 0x7, -+ UVDFC_DISPLAY_TILING = 0x8, -+ UVDFC_BITSTREAM_ADDR = 0x9, -+ UVDFC_BITSTREAM_SIZE = 0xa, -+} UVDFirmwareCommand; -+typedef enum SurfaceEndian { -+ ENDIAN_NONE = 0x0, -+ ENDIAN_8IN16 = 0x1, -+ ENDIAN_8IN32 = 0x2, -+ ENDIAN_8IN64 = 0x3, -+} SurfaceEndian; -+typedef enum ArrayMode { -+ ARRAY_LINEAR_GENERAL = 0x0, -+ ARRAY_LINEAR_ALIGNED = 0x1, -+ ARRAY_1D_TILED_THIN1 = 0x2, -+ ARRAY_1D_TILED_THICK = 0x3, -+ ARRAY_2D_TILED_THIN1 = 0x4, -+ ARRAY_PRT_TILED_THIN1 = 0x5, -+ ARRAY_PRT_2D_TILED_THIN1 = 0x6, -+ ARRAY_2D_TILED_THICK = 0x7, -+ ARRAY_2D_TILED_XTHICK = 0x8, -+ ARRAY_PRT_TILED_THICK = 0x9, -+ ARRAY_PRT_2D_TILED_THICK = 0xa, -+ ARRAY_PRT_3D_TILED_THIN1 = 0xb, -+ ARRAY_3D_TILED_THIN1 = 0xc, -+ ARRAY_3D_TILED_THICK = 0xd, -+ ARRAY_3D_TILED_XTHICK = 0xe, -+ ARRAY_PRT_3D_TILED_THICK = 0xf, -+} ArrayMode; -+typedef enum PipeTiling { -+ CONFIG_1_PIPE = 0x0, -+ CONFIG_2_PIPE = 0x1, -+ CONFIG_4_PIPE = 0x2, -+ CONFIG_8_PIPE = 0x3, -+} PipeTiling; -+typedef enum BankTiling { -+ CONFIG_4_BANK = 0x0, -+ CONFIG_8_BANK = 0x1, -+} BankTiling; -+typedef enum GroupInterleave { -+ CONFIG_256B_GROUP = 0x0, -+ CONFIG_512B_GROUP = 0x1, -+} GroupInterleave; -+typedef enum RowTiling { -+ CONFIG_1KB_ROW = 0x0, -+ CONFIG_2KB_ROW = 0x1, -+ CONFIG_4KB_ROW = 0x2, -+ CONFIG_8KB_ROW = 0x3, -+ CONFIG_1KB_ROW_OPT = 0x4, -+ CONFIG_2KB_ROW_OPT = 0x5, -+ CONFIG_4KB_ROW_OPT = 0x6, -+ CONFIG_8KB_ROW_OPT = 0x7, -+} RowTiling; -+typedef enum BankSwapBytes { -+ CONFIG_128B_SWAPS = 0x0, -+ CONFIG_256B_SWAPS = 0x1, -+ CONFIG_512B_SWAPS = 0x2, -+ CONFIG_1KB_SWAPS = 0x3, -+} BankSwapBytes; -+typedef enum SampleSplitBytes { -+ CONFIG_1KB_SPLIT = 0x0, -+ CONFIG_2KB_SPLIT = 0x1, -+ CONFIG_4KB_SPLIT = 0x2, -+ CONFIG_8KB_SPLIT = 0x3, -+} SampleSplitBytes; -+typedef enum NumPipes { -+ ADDR_CONFIG_1_PIPE = 0x0, -+ ADDR_CONFIG_2_PIPE = 0x1, -+ ADDR_CONFIG_4_PIPE = 0x2, -+ ADDR_CONFIG_8_PIPE = 0x3, -+} NumPipes; -+typedef enum PipeInterleaveSize { -+ ADDR_CONFIG_PIPE_INTERLEAVE_256B = 0x0, -+ ADDR_CONFIG_PIPE_INTERLEAVE_512B = 0x1, -+} PipeInterleaveSize; -+typedef enum BankInterleaveSize { -+ ADDR_CONFIG_BANK_INTERLEAVE_1 = 0x0, -+ ADDR_CONFIG_BANK_INTERLEAVE_2 = 0x1, -+ ADDR_CONFIG_BANK_INTERLEAVE_4 = 0x2, -+ ADDR_CONFIG_BANK_INTERLEAVE_8 = 0x3, -+} BankInterleaveSize; -+typedef enum NumShaderEngines { -+ ADDR_CONFIG_1_SHADER_ENGINE = 0x0, -+ ADDR_CONFIG_2_SHADER_ENGINE = 0x1, -+} NumShaderEngines; -+typedef enum ShaderEngineTileSize { -+ ADDR_CONFIG_SE_TILE_16 = 0x0, -+ ADDR_CONFIG_SE_TILE_32 = 0x1, -+} ShaderEngineTileSize; -+typedef enum NumGPUs { -+ ADDR_CONFIG_1_GPU = 0x0, -+ ADDR_CONFIG_2_GPU = 0x1, -+ ADDR_CONFIG_4_GPU = 0x2, -+} NumGPUs; -+typedef enum MultiGPUTileSize { -+ ADDR_CONFIG_GPU_TILE_16 = 0x0, -+ ADDR_CONFIG_GPU_TILE_32 = 0x1, -+ ADDR_CONFIG_GPU_TILE_64 = 0x2, -+ ADDR_CONFIG_GPU_TILE_128 = 0x3, -+} MultiGPUTileSize; -+typedef enum RowSize { -+ ADDR_CONFIG_1KB_ROW = 0x0, -+ ADDR_CONFIG_2KB_ROW = 0x1, -+ ADDR_CONFIG_4KB_ROW = 0x2, -+} RowSize; -+typedef enum NumLowerPipes { -+ ADDR_CONFIG_1_LOWER_PIPES = 0x0, -+ ADDR_CONFIG_2_LOWER_PIPES = 0x1, -+} NumLowerPipes; -+typedef enum DebugBlockId { -+ DBG_CLIENT_BLKID_RESERVED = 0x0, -+ DBG_CLIENT_BLKID_dbg = 0x1, -+ DBG_CLIENT_BLKID_scf2 = 0x2, -+ DBG_CLIENT_BLKID_mcd5 = 0x3, -+ DBG_CLIENT_BLKID_vmc = 0x4, -+ DBG_CLIENT_BLKID_sx30 = 0x5, -+ DBG_CLIENT_BLKID_mcd2 = 0x6, -+ DBG_CLIENT_BLKID_bci1 = 0x7, -+ DBG_CLIENT_BLKID_xdma_dbg_client_wrapper = 0x8, -+ DBG_CLIENT_BLKID_mcc0 = 0x9, -+ DBG_CLIENT_BLKID_uvdf_0 = 0xa, -+ DBG_CLIENT_BLKID_uvdf_1 = 0xb, -+ DBG_CLIENT_BLKID_uvdf_2 = 0xc, -+ DBG_CLIENT_BLKID_uvdi_0 = 0xd, -+ DBG_CLIENT_BLKID_bci0 = 0xe, -+ DBG_CLIENT_BLKID_vcec0_0 = 0xf, -+ DBG_CLIENT_BLKID_cb100 = 0x10, -+ DBG_CLIENT_BLKID_cb001 = 0x11, -+ DBG_CLIENT_BLKID_mcd4 = 0x12, -+ DBG_CLIENT_BLKID_tmonw00 = 0x13, -+ DBG_CLIENT_BLKID_cb101 = 0x14, -+ DBG_CLIENT_BLKID_sx10 = 0x15, -+ DBG_CLIENT_BLKID_cb301 = 0x16, -+ DBG_CLIENT_BLKID_tmonw01 = 0x17, -+ DBG_CLIENT_BLKID_vcea0_0 = 0x18, -+ DBG_CLIENT_BLKID_vcea0_1 = 0x19, -+ DBG_CLIENT_BLKID_vcea0_2 = 0x1a, -+ DBG_CLIENT_BLKID_vcea0_3 = 0x1b, -+ DBG_CLIENT_BLKID_scf1 = 0x1c, -+ DBG_CLIENT_BLKID_sx20 = 0x1d, -+ DBG_CLIENT_BLKID_spim1 = 0x1e, -+ DBG_CLIENT_BLKID_pa10 = 0x1f, -+ DBG_CLIENT_BLKID_pa00 = 0x20, -+ DBG_CLIENT_BLKID_gmcon = 0x21, -+ DBG_CLIENT_BLKID_mcb = 0x22, -+ DBG_CLIENT_BLKID_vgt0 = 0x23, -+ DBG_CLIENT_BLKID_pc0 = 0x24, -+ DBG_CLIENT_BLKID_bci2 = 0x25, -+ DBG_CLIENT_BLKID_uvdb_0 = 0x26, -+ DBG_CLIENT_BLKID_spim3 = 0x27, -+ DBG_CLIENT_BLKID_cpc_0 = 0x28, -+ DBG_CLIENT_BLKID_cpc_1 = 0x29, -+ DBG_CLIENT_BLKID_uvdm_0 = 0x2a, -+ DBG_CLIENT_BLKID_uvdm_1 = 0x2b, -+ DBG_CLIENT_BLKID_uvdm_2 = 0x2c, -+ DBG_CLIENT_BLKID_uvdm_3 = 0x2d, -+ DBG_CLIENT_BLKID_cb000 = 0x2e, -+ DBG_CLIENT_BLKID_spim0 = 0x2f, -+ DBG_CLIENT_BLKID_mcc2 = 0x30, -+ DBG_CLIENT_BLKID_ds0 = 0x31, -+ DBG_CLIENT_BLKID_srbm = 0x32, -+ DBG_CLIENT_BLKID_ih = 0x33, -+ DBG_CLIENT_BLKID_sem = 0x34, -+ DBG_CLIENT_BLKID_sdma_0 = 0x35, -+ DBG_CLIENT_BLKID_sdma_1 = 0x36, -+ DBG_CLIENT_BLKID_hdp = 0x37, -+ DBG_CLIENT_BLKID_acp_0 = 0x38, -+ DBG_CLIENT_BLKID_acp_1 = 0x39, -+ DBG_CLIENT_BLKID_cb200 = 0x3a, -+ DBG_CLIENT_BLKID_scf3 = 0x3b, -+ DBG_CLIENT_BLKID_vceb1_0 = 0x3c, -+ DBG_CLIENT_BLKID_vcea1_0 = 0x3d, -+ DBG_CLIENT_BLKID_vcea1_1 = 0x3e, -+ DBG_CLIENT_BLKID_vcea1_2 = 0x3f, -+ DBG_CLIENT_BLKID_vcea1_3 = 0x40, -+ DBG_CLIENT_BLKID_bci3 = 0x41, -+ DBG_CLIENT_BLKID_mcd0 = 0x42, -+ DBG_CLIENT_BLKID_pa11 = 0x43, -+ DBG_CLIENT_BLKID_pa01 = 0x44, -+ DBG_CLIENT_BLKID_cb201 = 0x45, -+ DBG_CLIENT_BLKID_spim2 = 0x46, -+ DBG_CLIENT_BLKID_vgt2 = 0x47, -+ DBG_CLIENT_BLKID_pc2 = 0x48, -+ DBG_CLIENT_BLKID_smu_0 = 0x49, -+ DBG_CLIENT_BLKID_smu_1 = 0x4a, -+ DBG_CLIENT_BLKID_smu_2 = 0x4b, -+ DBG_CLIENT_BLKID_cb1 = 0x4c, -+ DBG_CLIENT_BLKID_ia0 = 0x4d, -+ DBG_CLIENT_BLKID_wd = 0x4e, -+ DBG_CLIENT_BLKID_ia1 = 0x4f, -+ DBG_CLIENT_BLKID_vcec1_0 = 0x50, -+ DBG_CLIENT_BLKID_scf0 = 0x51, -+ DBG_CLIENT_BLKID_vgt1 = 0x52, -+ DBG_CLIENT_BLKID_pc1 = 0x53, -+ DBG_CLIENT_BLKID_cb0 = 0x54, -+ DBG_CLIENT_BLKID_gdc_one_0 = 0x55, -+ DBG_CLIENT_BLKID_gdc_one_1 = 0x56, -+ DBG_CLIENT_BLKID_gdc_one_2 = 0x57, -+ DBG_CLIENT_BLKID_gdc_one_3 = 0x58, -+ DBG_CLIENT_BLKID_gdc_one_4 = 0x59, -+ DBG_CLIENT_BLKID_gdc_one_5 = 0x5a, -+ DBG_CLIENT_BLKID_gdc_one_6 = 0x5b, -+ DBG_CLIENT_BLKID_gdc_one_7 = 0x5c, -+ DBG_CLIENT_BLKID_gdc_one_8 = 0x5d, -+ DBG_CLIENT_BLKID_gdc_one_9 = 0x5e, -+ DBG_CLIENT_BLKID_gdc_one_10 = 0x5f, -+ DBG_CLIENT_BLKID_gdc_one_11 = 0x60, -+ DBG_CLIENT_BLKID_gdc_one_12 = 0x61, -+ DBG_CLIENT_BLKID_gdc_one_13 = 0x62, -+ DBG_CLIENT_BLKID_gdc_one_14 = 0x63, -+ DBG_CLIENT_BLKID_gdc_one_15 = 0x64, -+ DBG_CLIENT_BLKID_gdc_one_16 = 0x65, -+ DBG_CLIENT_BLKID_gdc_one_17 = 0x66, -+ DBG_CLIENT_BLKID_gdc_one_18 = 0x67, -+ DBG_CLIENT_BLKID_gdc_one_19 = 0x68, -+ DBG_CLIENT_BLKID_gdc_one_20 = 0x69, -+ DBG_CLIENT_BLKID_gdc_one_21 = 0x6a, -+ DBG_CLIENT_BLKID_gdc_one_22 = 0x6b, -+ DBG_CLIENT_BLKID_gdc_one_23 = 0x6c, -+ DBG_CLIENT_BLKID_gdc_one_24 = 0x6d, -+ DBG_CLIENT_BLKID_gdc_one_25 = 0x6e, -+ DBG_CLIENT_BLKID_gdc_one_26 = 0x6f, -+ DBG_CLIENT_BLKID_gdc_one_27 = 0x70, -+ DBG_CLIENT_BLKID_gdc_one_28 = 0x71, -+ DBG_CLIENT_BLKID_gdc_one_29 = 0x72, -+ DBG_CLIENT_BLKID_gdc_one_30 = 0x73, -+ DBG_CLIENT_BLKID_gdc_one_31 = 0x74, -+ DBG_CLIENT_BLKID_gdc_one_32 = 0x75, -+ DBG_CLIENT_BLKID_gdc_one_33 = 0x76, -+ DBG_CLIENT_BLKID_gdc_one_34 = 0x77, -+ DBG_CLIENT_BLKID_gdc_one_35 = 0x78, -+ DBG_CLIENT_BLKID_vceb0_0 = 0x79, -+ DBG_CLIENT_BLKID_vgt3 = 0x7a, -+ DBG_CLIENT_BLKID_pc3 = 0x7b, -+ DBG_CLIENT_BLKID_mcd3 = 0x7c, -+ DBG_CLIENT_BLKID_uvdu_0 = 0x7d, -+ DBG_CLIENT_BLKID_uvdu_1 = 0x7e, -+ DBG_CLIENT_BLKID_uvdu_2 = 0x7f, -+ DBG_CLIENT_BLKID_uvdu_3 = 0x80, -+ DBG_CLIENT_BLKID_uvdu_4 = 0x81, -+ DBG_CLIENT_BLKID_uvdu_5 = 0x82, -+ DBG_CLIENT_BLKID_uvdu_6 = 0x83, -+ DBG_CLIENT_BLKID_cb300 = 0x84, -+ DBG_CLIENT_BLKID_mcd1 = 0x85, -+ DBG_CLIENT_BLKID_sx00 = 0x86, -+ DBG_CLIENT_BLKID_uvdc_0 = 0x87, -+ DBG_CLIENT_BLKID_uvdc_1 = 0x88, -+ DBG_CLIENT_BLKID_mcc3 = 0x89, -+ DBG_CLIENT_BLKID_cpg_0 = 0x8a, -+ DBG_CLIENT_BLKID_cpg_1 = 0x8b, -+ DBG_CLIENT_BLKID_gck = 0x8c, -+ DBG_CLIENT_BLKID_mcc1 = 0x8d, -+ DBG_CLIENT_BLKID_cpf_0 = 0x8e, -+ DBG_CLIENT_BLKID_cpf_1 = 0x8f, -+ DBG_CLIENT_BLKID_rlc = 0x90, -+ DBG_CLIENT_BLKID_grbm = 0x91, -+ DBG_CLIENT_BLKID_sammsp = 0x92, -+ DBG_CLIENT_BLKID_dci_pg = 0x93, -+ DBG_CLIENT_BLKID_dci_0 = 0x94, -+ DBG_CLIENT_BLKID_dccg0_0 = 0x95, -+ DBG_CLIENT_BLKID_dccg0_1 = 0x96, -+ DBG_CLIENT_BLKID_dcfe01_0 = 0x97, -+ DBG_CLIENT_BLKID_dcfe02_0 = 0x98, -+ DBG_CLIENT_BLKID_dcfe03_0 = 0x99, -+ DBG_CLIENT_BLKID_dcfe04_0 = 0x9a, -+ DBG_CLIENT_BLKID_dcfe05_0 = 0x9b, -+ DBG_CLIENT_BLKID_dcfe06_0 = 0x9c, -+ DBG_CLIENT_BLKID_RESERVED_LAST = 0x9d, -+} DebugBlockId; -+typedef enum DebugBlockId_OLD { -+ DBG_BLOCK_ID_RESERVED = 0x0, -+ DBG_BLOCK_ID_DBG = 0x1, -+ DBG_BLOCK_ID_VMC = 0x2, -+ DBG_BLOCK_ID_PDMA = 0x3, -+ DBG_BLOCK_ID_CG = 0x4, -+ DBG_BLOCK_ID_SRBM = 0x5, -+ DBG_BLOCK_ID_GRBM = 0x6, -+ DBG_BLOCK_ID_RLC = 0x7, -+ DBG_BLOCK_ID_CSC = 0x8, -+ DBG_BLOCK_ID_SEM = 0x9, -+ DBG_BLOCK_ID_IH = 0xa, -+ DBG_BLOCK_ID_SC = 0xb, -+ DBG_BLOCK_ID_SQ = 0xc, -+ DBG_BLOCK_ID_AVP = 0xd, -+ DBG_BLOCK_ID_GMCON = 0xe, -+ DBG_BLOCK_ID_SMU = 0xf, -+ DBG_BLOCK_ID_DMA0 = 0x10, -+ DBG_BLOCK_ID_DMA1 = 0x11, -+ DBG_BLOCK_ID_SPIM = 0x12, -+ DBG_BLOCK_ID_GDS = 0x13, -+ DBG_BLOCK_ID_SPIS = 0x14, -+ DBG_BLOCK_ID_UNUSED0 = 0x15, -+ DBG_BLOCK_ID_PA0 = 0x16, -+ DBG_BLOCK_ID_PA1 = 0x17, -+ DBG_BLOCK_ID_CP0 = 0x18, -+ DBG_BLOCK_ID_CP1 = 0x19, -+ DBG_BLOCK_ID_CP2 = 0x1a, -+ DBG_BLOCK_ID_UNUSED1 = 0x1b, -+ DBG_BLOCK_ID_UVDU = 0x1c, -+ DBG_BLOCK_ID_UVDM = 0x1d, -+ DBG_BLOCK_ID_VCE = 0x1e, -+ DBG_BLOCK_ID_UNUSED2 = 0x1f, -+ DBG_BLOCK_ID_VGT0 = 0x20, -+ DBG_BLOCK_ID_VGT1 = 0x21, -+ DBG_BLOCK_ID_IA = 0x22, -+ DBG_BLOCK_ID_UNUSED3 = 0x23, -+ DBG_BLOCK_ID_SCT0 = 0x24, -+ DBG_BLOCK_ID_SCT1 = 0x25, -+ DBG_BLOCK_ID_SPM0 = 0x26, -+ DBG_BLOCK_ID_SPM1 = 0x27, -+ DBG_BLOCK_ID_TCAA = 0x28, -+ DBG_BLOCK_ID_TCAB = 0x29, -+ DBG_BLOCK_ID_TCCA = 0x2a, -+ DBG_BLOCK_ID_TCCB = 0x2b, -+ DBG_BLOCK_ID_MCC0 = 0x2c, -+ DBG_BLOCK_ID_MCC1 = 0x2d, -+ DBG_BLOCK_ID_MCC2 = 0x2e, -+ DBG_BLOCK_ID_MCC3 = 0x2f, -+ DBG_BLOCK_ID_SX0 = 0x30, -+ DBG_BLOCK_ID_SX1 = 0x31, -+ DBG_BLOCK_ID_SX2 = 0x32, -+ DBG_BLOCK_ID_SX3 = 0x33, -+ DBG_BLOCK_ID_UNUSED4 = 0x34, -+ DBG_BLOCK_ID_UNUSED5 = 0x35, -+ DBG_BLOCK_ID_UNUSED6 = 0x36, -+ DBG_BLOCK_ID_UNUSED7 = 0x37, -+ DBG_BLOCK_ID_PC0 = 0x38, -+ DBG_BLOCK_ID_PC1 = 0x39, -+ DBG_BLOCK_ID_UNUSED8 = 0x3a, -+ DBG_BLOCK_ID_UNUSED9 = 0x3b, -+ DBG_BLOCK_ID_UNUSED10 = 0x3c, -+ DBG_BLOCK_ID_UNUSED11 = 0x3d, -+ DBG_BLOCK_ID_MCB = 0x3e, -+ DBG_BLOCK_ID_UNUSED12 = 0x3f, -+ DBG_BLOCK_ID_SCB0 = 0x40, -+ DBG_BLOCK_ID_SCB1 = 0x41, -+ DBG_BLOCK_ID_UNUSED13 = 0x42, -+ DBG_BLOCK_ID_UNUSED14 = 0x43, -+ DBG_BLOCK_ID_SCF0 = 0x44, -+ DBG_BLOCK_ID_SCF1 = 0x45, -+ DBG_BLOCK_ID_UNUSED15 = 0x46, -+ DBG_BLOCK_ID_UNUSED16 = 0x47, -+ DBG_BLOCK_ID_BCI0 = 0x48, -+ DBG_BLOCK_ID_BCI1 = 0x49, -+ DBG_BLOCK_ID_BCI2 = 0x4a, -+ DBG_BLOCK_ID_BCI3 = 0x4b, -+ DBG_BLOCK_ID_UNUSED17 = 0x4c, -+ DBG_BLOCK_ID_UNUSED18 = 0x4d, -+ DBG_BLOCK_ID_UNUSED19 = 0x4e, -+ DBG_BLOCK_ID_UNUSED20 = 0x4f, -+ DBG_BLOCK_ID_CB00 = 0x50, -+ DBG_BLOCK_ID_CB01 = 0x51, -+ DBG_BLOCK_ID_CB02 = 0x52, -+ DBG_BLOCK_ID_CB03 = 0x53, -+ DBG_BLOCK_ID_CB04 = 0x54, -+ DBG_BLOCK_ID_UNUSED21 = 0x55, -+ DBG_BLOCK_ID_UNUSED22 = 0x56, -+ DBG_BLOCK_ID_UNUSED23 = 0x57, -+ DBG_BLOCK_ID_CB10 = 0x58, -+ DBG_BLOCK_ID_CB11 = 0x59, -+ DBG_BLOCK_ID_CB12 = 0x5a, -+ DBG_BLOCK_ID_CB13 = 0x5b, -+ DBG_BLOCK_ID_CB14 = 0x5c, -+ DBG_BLOCK_ID_UNUSED24 = 0x5d, -+ DBG_BLOCK_ID_UNUSED25 = 0x5e, -+ DBG_BLOCK_ID_UNUSED26 = 0x5f, -+ DBG_BLOCK_ID_TCP0 = 0x60, -+ DBG_BLOCK_ID_TCP1 = 0x61, -+ DBG_BLOCK_ID_TCP2 = 0x62, -+ DBG_BLOCK_ID_TCP3 = 0x63, -+ DBG_BLOCK_ID_TCP4 = 0x64, -+ DBG_BLOCK_ID_TCP5 = 0x65, -+ DBG_BLOCK_ID_TCP6 = 0x66, -+ DBG_BLOCK_ID_TCP7 = 0x67, -+ DBG_BLOCK_ID_TCP8 = 0x68, -+ DBG_BLOCK_ID_TCP9 = 0x69, -+ DBG_BLOCK_ID_TCP10 = 0x6a, -+ DBG_BLOCK_ID_TCP11 = 0x6b, -+ DBG_BLOCK_ID_TCP12 = 0x6c, -+ DBG_BLOCK_ID_TCP13 = 0x6d, -+ DBG_BLOCK_ID_TCP14 = 0x6e, -+ DBG_BLOCK_ID_TCP15 = 0x6f, -+ DBG_BLOCK_ID_TCP16 = 0x70, -+ DBG_BLOCK_ID_TCP17 = 0x71, -+ DBG_BLOCK_ID_TCP18 = 0x72, -+ DBG_BLOCK_ID_TCP19 = 0x73, -+ DBG_BLOCK_ID_TCP20 = 0x74, -+ DBG_BLOCK_ID_TCP21 = 0x75, -+ DBG_BLOCK_ID_TCP22 = 0x76, -+ DBG_BLOCK_ID_TCP23 = 0x77, -+ DBG_BLOCK_ID_TCP_RESERVED0 = 0x78, -+ DBG_BLOCK_ID_TCP_RESERVED1 = 0x79, -+ DBG_BLOCK_ID_TCP_RESERVED2 = 0x7a, -+ DBG_BLOCK_ID_TCP_RESERVED3 = 0x7b, -+ DBG_BLOCK_ID_TCP_RESERVED4 = 0x7c, -+ DBG_BLOCK_ID_TCP_RESERVED5 = 0x7d, -+ DBG_BLOCK_ID_TCP_RESERVED6 = 0x7e, -+ DBG_BLOCK_ID_TCP_RESERVED7 = 0x7f, -+ DBG_BLOCK_ID_DB00 = 0x80, -+ DBG_BLOCK_ID_DB01 = 0x81, -+ DBG_BLOCK_ID_DB02 = 0x82, -+ DBG_BLOCK_ID_DB03 = 0x83, -+ DBG_BLOCK_ID_DB04 = 0x84, -+ DBG_BLOCK_ID_UNUSED27 = 0x85, -+ DBG_BLOCK_ID_UNUSED28 = 0x86, -+ DBG_BLOCK_ID_UNUSED29 = 0x87, -+ DBG_BLOCK_ID_DB10 = 0x88, -+ DBG_BLOCK_ID_DB11 = 0x89, -+ DBG_BLOCK_ID_DB12 = 0x8a, -+ DBG_BLOCK_ID_DB13 = 0x8b, -+ DBG_BLOCK_ID_DB14 = 0x8c, -+ DBG_BLOCK_ID_UNUSED30 = 0x8d, -+ DBG_BLOCK_ID_UNUSED31 = 0x8e, -+ DBG_BLOCK_ID_UNUSED32 = 0x8f, -+ DBG_BLOCK_ID_TCC0 = 0x90, -+ DBG_BLOCK_ID_TCC1 = 0x91, -+ DBG_BLOCK_ID_TCC2 = 0x92, -+ DBG_BLOCK_ID_TCC3 = 0x93, -+ DBG_BLOCK_ID_TCC4 = 0x94, -+ DBG_BLOCK_ID_TCC5 = 0x95, -+ DBG_BLOCK_ID_TCC6 = 0x96, -+ DBG_BLOCK_ID_TCC7 = 0x97, -+ DBG_BLOCK_ID_SPS00 = 0x98, -+ DBG_BLOCK_ID_SPS01 = 0x99, -+ DBG_BLOCK_ID_SPS02 = 0x9a, -+ DBG_BLOCK_ID_SPS10 = 0x9b, -+ DBG_BLOCK_ID_SPS11 = 0x9c, -+ DBG_BLOCK_ID_SPS12 = 0x9d, -+ DBG_BLOCK_ID_UNUSED33 = 0x9e, -+ DBG_BLOCK_ID_UNUSED34 = 0x9f, -+ DBG_BLOCK_ID_TA00 = 0xa0, -+ DBG_BLOCK_ID_TA01 = 0xa1, -+ DBG_BLOCK_ID_TA02 = 0xa2, -+ DBG_BLOCK_ID_TA03 = 0xa3, -+ DBG_BLOCK_ID_TA04 = 0xa4, -+ DBG_BLOCK_ID_TA05 = 0xa5, -+ DBG_BLOCK_ID_TA06 = 0xa6, -+ DBG_BLOCK_ID_TA07 = 0xa7, -+ DBG_BLOCK_ID_TA08 = 0xa8, -+ DBG_BLOCK_ID_TA09 = 0xa9, -+ DBG_BLOCK_ID_TA0A = 0xaa, -+ DBG_BLOCK_ID_TA0B = 0xab, -+ DBG_BLOCK_ID_UNUSED35 = 0xac, -+ DBG_BLOCK_ID_UNUSED36 = 0xad, -+ DBG_BLOCK_ID_UNUSED37 = 0xae, -+ DBG_BLOCK_ID_UNUSED38 = 0xaf, -+ DBG_BLOCK_ID_TA10 = 0xb0, -+ DBG_BLOCK_ID_TA11 = 0xb1, -+ DBG_BLOCK_ID_TA12 = 0xb2, -+ DBG_BLOCK_ID_TA13 = 0xb3, -+ DBG_BLOCK_ID_TA14 = 0xb4, -+ DBG_BLOCK_ID_TA15 = 0xb5, -+ DBG_BLOCK_ID_TA16 = 0xb6, -+ DBG_BLOCK_ID_TA17 = 0xb7, -+ DBG_BLOCK_ID_TA18 = 0xb8, -+ DBG_BLOCK_ID_TA19 = 0xb9, -+ DBG_BLOCK_ID_TA1A = 0xba, -+ DBG_BLOCK_ID_TA1B = 0xbb, -+ DBG_BLOCK_ID_UNUSED39 = 0xbc, -+ DBG_BLOCK_ID_UNUSED40 = 0xbd, -+ DBG_BLOCK_ID_UNUSED41 = 0xbe, -+ DBG_BLOCK_ID_UNUSED42 = 0xbf, -+ DBG_BLOCK_ID_TD00 = 0xc0, -+ DBG_BLOCK_ID_TD01 = 0xc1, -+ DBG_BLOCK_ID_TD02 = 0xc2, -+ DBG_BLOCK_ID_TD03 = 0xc3, -+ DBG_BLOCK_ID_TD04 = 0xc4, -+ DBG_BLOCK_ID_TD05 = 0xc5, -+ DBG_BLOCK_ID_TD06 = 0xc6, -+ DBG_BLOCK_ID_TD07 = 0xc7, -+ DBG_BLOCK_ID_TD08 = 0xc8, -+ DBG_BLOCK_ID_TD09 = 0xc9, -+ DBG_BLOCK_ID_TD0A = 0xca, -+ DBG_BLOCK_ID_TD0B = 0xcb, -+ DBG_BLOCK_ID_UNUSED43 = 0xcc, -+ DBG_BLOCK_ID_UNUSED44 = 0xcd, -+ DBG_BLOCK_ID_UNUSED45 = 0xce, -+ DBG_BLOCK_ID_UNUSED46 = 0xcf, -+ DBG_BLOCK_ID_TD10 = 0xd0, -+ DBG_BLOCK_ID_TD11 = 0xd1, -+ DBG_BLOCK_ID_TD12 = 0xd2, -+ DBG_BLOCK_ID_TD13 = 0xd3, -+ DBG_BLOCK_ID_TD14 = 0xd4, -+ DBG_BLOCK_ID_TD15 = 0xd5, -+ DBG_BLOCK_ID_TD16 = 0xd6, -+ DBG_BLOCK_ID_TD17 = 0xd7, -+ DBG_BLOCK_ID_TD18 = 0xd8, -+ DBG_BLOCK_ID_TD19 = 0xd9, -+ DBG_BLOCK_ID_TD1A = 0xda, -+ DBG_BLOCK_ID_TD1B = 0xdb, -+ DBG_BLOCK_ID_UNUSED47 = 0xdc, -+ DBG_BLOCK_ID_UNUSED48 = 0xdd, -+ DBG_BLOCK_ID_UNUSED49 = 0xde, -+ DBG_BLOCK_ID_UNUSED50 = 0xdf, -+ DBG_BLOCK_ID_MCD0 = 0xe0, -+ DBG_BLOCK_ID_MCD1 = 0xe1, -+ DBG_BLOCK_ID_MCD2 = 0xe2, -+ DBG_BLOCK_ID_MCD3 = 0xe3, -+ DBG_BLOCK_ID_MCD4 = 0xe4, -+ DBG_BLOCK_ID_MCD5 = 0xe5, -+ DBG_BLOCK_ID_UNUSED51 = 0xe6, -+ DBG_BLOCK_ID_UNUSED52 = 0xe7, -+} DebugBlockId_OLD; -+typedef enum DebugBlockId_BY2 { -+ DBG_BLOCK_ID_RESERVED_BY2 = 0x0, -+ DBG_BLOCK_ID_VMC_BY2 = 0x1, -+ DBG_BLOCK_ID_CG_BY2 = 0x2, -+ DBG_BLOCK_ID_GRBM_BY2 = 0x3, -+ DBG_BLOCK_ID_CSC_BY2 = 0x4, -+ DBG_BLOCK_ID_IH_BY2 = 0x5, -+ DBG_BLOCK_ID_SQ_BY2 = 0x6, -+ DBG_BLOCK_ID_GMCON_BY2 = 0x7, -+ DBG_BLOCK_ID_DMA0_BY2 = 0x8, -+ DBG_BLOCK_ID_SPIM_BY2 = 0x9, -+ DBG_BLOCK_ID_SPIS_BY2 = 0xa, -+ DBG_BLOCK_ID_PA0_BY2 = 0xb, -+ DBG_BLOCK_ID_CP0_BY2 = 0xc, -+ DBG_BLOCK_ID_CP2_BY2 = 0xd, -+ DBG_BLOCK_ID_UVDU_BY2 = 0xe, -+ DBG_BLOCK_ID_VCE_BY2 = 0xf, -+ DBG_BLOCK_ID_VGT0_BY2 = 0x10, -+ DBG_BLOCK_ID_IA_BY2 = 0x11, -+ DBG_BLOCK_ID_SCT0_BY2 = 0x12, -+ DBG_BLOCK_ID_SPM0_BY2 = 0x13, -+ DBG_BLOCK_ID_TCAA_BY2 = 0x14, -+ DBG_BLOCK_ID_TCCA_BY2 = 0x15, -+ DBG_BLOCK_ID_MCC0_BY2 = 0x16, -+ DBG_BLOCK_ID_MCC2_BY2 = 0x17, -+ DBG_BLOCK_ID_SX0_BY2 = 0x18, -+ DBG_BLOCK_ID_SX2_BY2 = 0x19, -+ DBG_BLOCK_ID_UNUSED4_BY2 = 0x1a, -+ DBG_BLOCK_ID_UNUSED6_BY2 = 0x1b, -+ DBG_BLOCK_ID_PC0_BY2 = 0x1c, -+ DBG_BLOCK_ID_UNUSED8_BY2 = 0x1d, -+ DBG_BLOCK_ID_UNUSED10_BY2 = 0x1e, -+ DBG_BLOCK_ID_MCB_BY2 = 0x1f, -+ DBG_BLOCK_ID_SCB0_BY2 = 0x20, -+ DBG_BLOCK_ID_UNUSED13_BY2 = 0x21, -+ DBG_BLOCK_ID_SCF0_BY2 = 0x22, -+ DBG_BLOCK_ID_UNUSED15_BY2 = 0x23, -+ DBG_BLOCK_ID_BCI0_BY2 = 0x24, -+ DBG_BLOCK_ID_BCI2_BY2 = 0x25, -+ DBG_BLOCK_ID_UNUSED17_BY2 = 0x26, -+ DBG_BLOCK_ID_UNUSED19_BY2 = 0x27, -+ DBG_BLOCK_ID_CB00_BY2 = 0x28, -+ DBG_BLOCK_ID_CB02_BY2 = 0x29, -+ DBG_BLOCK_ID_CB04_BY2 = 0x2a, -+ DBG_BLOCK_ID_UNUSED22_BY2 = 0x2b, -+ DBG_BLOCK_ID_CB10_BY2 = 0x2c, -+ DBG_BLOCK_ID_CB12_BY2 = 0x2d, -+ DBG_BLOCK_ID_CB14_BY2 = 0x2e, -+ DBG_BLOCK_ID_UNUSED25_BY2 = 0x2f, -+ DBG_BLOCK_ID_TCP0_BY2 = 0x30, -+ DBG_BLOCK_ID_TCP2_BY2 = 0x31, -+ DBG_BLOCK_ID_TCP4_BY2 = 0x32, -+ DBG_BLOCK_ID_TCP6_BY2 = 0x33, -+ DBG_BLOCK_ID_TCP8_BY2 = 0x34, -+ DBG_BLOCK_ID_TCP10_BY2 = 0x35, -+ DBG_BLOCK_ID_TCP12_BY2 = 0x36, -+ DBG_BLOCK_ID_TCP14_BY2 = 0x37, -+ DBG_BLOCK_ID_TCP16_BY2 = 0x38, -+ DBG_BLOCK_ID_TCP18_BY2 = 0x39, -+ DBG_BLOCK_ID_TCP20_BY2 = 0x3a, -+ DBG_BLOCK_ID_TCP22_BY2 = 0x3b, -+ DBG_BLOCK_ID_TCP_RESERVED0_BY2 = 0x3c, -+ DBG_BLOCK_ID_TCP_RESERVED2_BY2 = 0x3d, -+ DBG_BLOCK_ID_TCP_RESERVED4_BY2 = 0x3e, -+ DBG_BLOCK_ID_TCP_RESERVED6_BY2 = 0x3f, -+ DBG_BLOCK_ID_DB00_BY2 = 0x40, -+ DBG_BLOCK_ID_DB02_BY2 = 0x41, -+ DBG_BLOCK_ID_DB04_BY2 = 0x42, -+ DBG_BLOCK_ID_UNUSED28_BY2 = 0x43, -+ DBG_BLOCK_ID_DB10_BY2 = 0x44, -+ DBG_BLOCK_ID_DB12_BY2 = 0x45, -+ DBG_BLOCK_ID_DB14_BY2 = 0x46, -+ DBG_BLOCK_ID_UNUSED31_BY2 = 0x47, -+ DBG_BLOCK_ID_TCC0_BY2 = 0x48, -+ DBG_BLOCK_ID_TCC2_BY2 = 0x49, -+ DBG_BLOCK_ID_TCC4_BY2 = 0x4a, -+ DBG_BLOCK_ID_TCC6_BY2 = 0x4b, -+ DBG_BLOCK_ID_SPS00_BY2 = 0x4c, -+ DBG_BLOCK_ID_SPS02_BY2 = 0x4d, -+ DBG_BLOCK_ID_SPS11_BY2 = 0x4e, -+ DBG_BLOCK_ID_UNUSED33_BY2 = 0x4f, -+ DBG_BLOCK_ID_TA00_BY2 = 0x50, -+ DBG_BLOCK_ID_TA02_BY2 = 0x51, -+ DBG_BLOCK_ID_TA04_BY2 = 0x52, -+ DBG_BLOCK_ID_TA06_BY2 = 0x53, -+ DBG_BLOCK_ID_TA08_BY2 = 0x54, -+ DBG_BLOCK_ID_TA0A_BY2 = 0x55, -+ DBG_BLOCK_ID_UNUSED35_BY2 = 0x56, -+ DBG_BLOCK_ID_UNUSED37_BY2 = 0x57, -+ DBG_BLOCK_ID_TA10_BY2 = 0x58, -+ DBG_BLOCK_ID_TA12_BY2 = 0x59, -+ DBG_BLOCK_ID_TA14_BY2 = 0x5a, -+ DBG_BLOCK_ID_TA16_BY2 = 0x5b, -+ DBG_BLOCK_ID_TA18_BY2 = 0x5c, -+ DBG_BLOCK_ID_TA1A_BY2 = 0x5d, -+ DBG_BLOCK_ID_UNUSED39_BY2 = 0x5e, -+ DBG_BLOCK_ID_UNUSED41_BY2 = 0x5f, -+ DBG_BLOCK_ID_TD00_BY2 = 0x60, -+ DBG_BLOCK_ID_TD02_BY2 = 0x61, -+ DBG_BLOCK_ID_TD04_BY2 = 0x62, -+ DBG_BLOCK_ID_TD06_BY2 = 0x63, -+ DBG_BLOCK_ID_TD08_BY2 = 0x64, -+ DBG_BLOCK_ID_TD0A_BY2 = 0x65, -+ DBG_BLOCK_ID_UNUSED43_BY2 = 0x66, -+ DBG_BLOCK_ID_UNUSED45_BY2 = 0x67, -+ DBG_BLOCK_ID_TD10_BY2 = 0x68, -+ DBG_BLOCK_ID_TD12_BY2 = 0x69, -+ DBG_BLOCK_ID_TD14_BY2 = 0x6a, -+ DBG_BLOCK_ID_TD16_BY2 = 0x6b, -+ DBG_BLOCK_ID_TD18_BY2 = 0x6c, -+ DBG_BLOCK_ID_TD1A_BY2 = 0x6d, -+ DBG_BLOCK_ID_UNUSED47_BY2 = 0x6e, -+ DBG_BLOCK_ID_UNUSED49_BY2 = 0x6f, -+ DBG_BLOCK_ID_MCD0_BY2 = 0x70, -+ DBG_BLOCK_ID_MCD2_BY2 = 0x71, -+ DBG_BLOCK_ID_MCD4_BY2 = 0x72, -+ DBG_BLOCK_ID_UNUSED51_BY2 = 0x73, -+} DebugBlockId_BY2; -+typedef enum DebugBlockId_BY4 { -+ DBG_BLOCK_ID_RESERVED_BY4 = 0x0, -+ DBG_BLOCK_ID_CG_BY4 = 0x1, -+ DBG_BLOCK_ID_CSC_BY4 = 0x2, -+ DBG_BLOCK_ID_SQ_BY4 = 0x3, -+ DBG_BLOCK_ID_DMA0_BY4 = 0x4, -+ DBG_BLOCK_ID_SPIS_BY4 = 0x5, -+ DBG_BLOCK_ID_CP0_BY4 = 0x6, -+ DBG_BLOCK_ID_UVDU_BY4 = 0x7, -+ DBG_BLOCK_ID_VGT0_BY4 = 0x8, -+ DBG_BLOCK_ID_SCT0_BY4 = 0x9, -+ DBG_BLOCK_ID_TCAA_BY4 = 0xa, -+ DBG_BLOCK_ID_MCC0_BY4 = 0xb, -+ DBG_BLOCK_ID_SX0_BY4 = 0xc, -+ DBG_BLOCK_ID_UNUSED4_BY4 = 0xd, -+ DBG_BLOCK_ID_PC0_BY4 = 0xe, -+ DBG_BLOCK_ID_UNUSED10_BY4 = 0xf, -+ DBG_BLOCK_ID_SCB0_BY4 = 0x10, -+ DBG_BLOCK_ID_SCF0_BY4 = 0x11, -+ DBG_BLOCK_ID_BCI0_BY4 = 0x12, -+ DBG_BLOCK_ID_UNUSED17_BY4 = 0x13, -+ DBG_BLOCK_ID_CB00_BY4 = 0x14, -+ DBG_BLOCK_ID_CB04_BY4 = 0x15, -+ DBG_BLOCK_ID_CB10_BY4 = 0x16, -+ DBG_BLOCK_ID_CB14_BY4 = 0x17, -+ DBG_BLOCK_ID_TCP0_BY4 = 0x18, -+ DBG_BLOCK_ID_TCP4_BY4 = 0x19, -+ DBG_BLOCK_ID_TCP8_BY4 = 0x1a, -+ DBG_BLOCK_ID_TCP12_BY4 = 0x1b, -+ DBG_BLOCK_ID_TCP16_BY4 = 0x1c, -+ DBG_BLOCK_ID_TCP20_BY4 = 0x1d, -+ DBG_BLOCK_ID_TCP_RESERVED0_BY4 = 0x1e, -+ DBG_BLOCK_ID_TCP_RESERVED4_BY4 = 0x1f, -+ DBG_BLOCK_ID_DB_BY4 = 0x20, -+ DBG_BLOCK_ID_DB04_BY4 = 0x21, -+ DBG_BLOCK_ID_DB10_BY4 = 0x22, -+ DBG_BLOCK_ID_DB14_BY4 = 0x23, -+ DBG_BLOCK_ID_TCC0_BY4 = 0x24, -+ DBG_BLOCK_ID_TCC4_BY4 = 0x25, -+ DBG_BLOCK_ID_SPS00_BY4 = 0x26, -+ DBG_BLOCK_ID_SPS11_BY4 = 0x27, -+ DBG_BLOCK_ID_TA00_BY4 = 0x28, -+ DBG_BLOCK_ID_TA04_BY4 = 0x29, -+ DBG_BLOCK_ID_TA08_BY4 = 0x2a, -+ DBG_BLOCK_ID_UNUSED35_BY4 = 0x2b, -+ DBG_BLOCK_ID_TA10_BY4 = 0x2c, -+ DBG_BLOCK_ID_TA14_BY4 = 0x2d, -+ DBG_BLOCK_ID_TA18_BY4 = 0x2e, -+ DBG_BLOCK_ID_UNUSED39_BY4 = 0x2f, -+ DBG_BLOCK_ID_TD00_BY4 = 0x30, -+ DBG_BLOCK_ID_TD04_BY4 = 0x31, -+ DBG_BLOCK_ID_TD08_BY4 = 0x32, -+ DBG_BLOCK_ID_UNUSED43_BY4 = 0x33, -+ DBG_BLOCK_ID_TD10_BY4 = 0x34, -+ DBG_BLOCK_ID_TD14_BY4 = 0x35, -+ DBG_BLOCK_ID_TD18_BY4 = 0x36, -+ DBG_BLOCK_ID_UNUSED47_BY4 = 0x37, -+ DBG_BLOCK_ID_MCD0_BY4 = 0x38, -+ DBG_BLOCK_ID_MCD4_BY4 = 0x39, -+} DebugBlockId_BY4; -+typedef enum DebugBlockId_BY8 { -+ DBG_BLOCK_ID_RESERVED_BY8 = 0x0, -+ DBG_BLOCK_ID_CSC_BY8 = 0x1, -+ DBG_BLOCK_ID_DMA0_BY8 = 0x2, -+ DBG_BLOCK_ID_CP0_BY8 = 0x3, -+ DBG_BLOCK_ID_VGT0_BY8 = 0x4, -+ DBG_BLOCK_ID_TCAA_BY8 = 0x5, -+ DBG_BLOCK_ID_SX0_BY8 = 0x6, -+ DBG_BLOCK_ID_PC0_BY8 = 0x7, -+ DBG_BLOCK_ID_SCB0_BY8 = 0x8, -+ DBG_BLOCK_ID_BCI0_BY8 = 0x9, -+ DBG_BLOCK_ID_CB00_BY8 = 0xa, -+ DBG_BLOCK_ID_CB10_BY8 = 0xb, -+ DBG_BLOCK_ID_TCP0_BY8 = 0xc, -+ DBG_BLOCK_ID_TCP8_BY8 = 0xd, -+ DBG_BLOCK_ID_TCP16_BY8 = 0xe, -+ DBG_BLOCK_ID_TCP_RESERVED0_BY8 = 0xf, -+ DBG_BLOCK_ID_DB00_BY8 = 0x10, -+ DBG_BLOCK_ID_DB10_BY8 = 0x11, -+ DBG_BLOCK_ID_TCC0_BY8 = 0x12, -+ DBG_BLOCK_ID_SPS00_BY8 = 0x13, -+ DBG_BLOCK_ID_TA00_BY8 = 0x14, -+ DBG_BLOCK_ID_TA08_BY8 = 0x15, -+ DBG_BLOCK_ID_TA10_BY8 = 0x16, -+ DBG_BLOCK_ID_TA18_BY8 = 0x17, -+ DBG_BLOCK_ID_TD00_BY8 = 0x18, -+ DBG_BLOCK_ID_TD08_BY8 = 0x19, -+ DBG_BLOCK_ID_TD10_BY8 = 0x1a, -+ DBG_BLOCK_ID_TD18_BY8 = 0x1b, -+ DBG_BLOCK_ID_MCD0_BY8 = 0x1c, -+} DebugBlockId_BY8; -+typedef enum DebugBlockId_BY16 { -+ DBG_BLOCK_ID_RESERVED_BY16 = 0x0, -+ DBG_BLOCK_ID_DMA0_BY16 = 0x1, -+ DBG_BLOCK_ID_VGT0_BY16 = 0x2, -+ DBG_BLOCK_ID_SX0_BY16 = 0x3, -+ DBG_BLOCK_ID_SCB0_BY16 = 0x4, -+ DBG_BLOCK_ID_CB00_BY16 = 0x5, -+ DBG_BLOCK_ID_TCP0_BY16 = 0x6, -+ DBG_BLOCK_ID_TCP16_BY16 = 0x7, -+ DBG_BLOCK_ID_DB00_BY16 = 0x8, -+ DBG_BLOCK_ID_TCC0_BY16 = 0x9, -+ DBG_BLOCK_ID_TA00_BY16 = 0xa, -+ DBG_BLOCK_ID_TA10_BY16 = 0xb, -+ DBG_BLOCK_ID_TD00_BY16 = 0xc, -+ DBG_BLOCK_ID_TD10_BY16 = 0xd, -+ DBG_BLOCK_ID_MCD0_BY16 = 0xe, -+} DebugBlockId_BY16; -+typedef enum ColorTransform { -+ DCC_CT_AUTO = 0x0, -+ DCC_CT_NONE = 0x1, -+ ABGR_TO_A_BG_G_RB = 0x2, -+ BGRA_TO_BG_G_RB_A = 0x3, -+} ColorTransform; -+typedef enum CompareRef { -+ REF_NEVER = 0x0, -+ REF_LESS = 0x1, -+ REF_EQUAL = 0x2, -+ REF_LEQUAL = 0x3, -+ REF_GREATER = 0x4, -+ REF_NOTEQUAL = 0x5, -+ REF_GEQUAL = 0x6, -+ REF_ALWAYS = 0x7, -+} CompareRef; -+typedef enum ReadSize { -+ READ_256_BITS = 0x0, -+ READ_512_BITS = 0x1, -+} ReadSize; -+typedef enum DepthFormat { -+ DEPTH_INVALID = 0x0, -+ DEPTH_16 = 0x1, -+ DEPTH_X8_24 = 0x2, -+ DEPTH_8_24 = 0x3, -+ DEPTH_X8_24_FLOAT = 0x4, -+ DEPTH_8_24_FLOAT = 0x5, -+ DEPTH_32_FLOAT = 0x6, -+ DEPTH_X24_8_32_FLOAT = 0x7, -+} DepthFormat; -+typedef enum ZFormat { -+ Z_INVALID = 0x0, -+ Z_16 = 0x1, -+ Z_24 = 0x2, -+ Z_32_FLOAT = 0x3, -+} ZFormat; -+typedef enum StencilFormat { -+ STENCIL_INVALID = 0x0, -+ STENCIL_8 = 0x1, -+} StencilFormat; -+typedef enum CmaskMode { -+ CMASK_CLEAR_NONE = 0x0, -+ CMASK_CLEAR_ONE = 0x1, -+ CMASK_CLEAR_ALL = 0x2, -+ CMASK_ANY_EXPANDED = 0x3, -+ CMASK_ALPHA0_FRAG1 = 0x4, -+ CMASK_ALPHA0_FRAG2 = 0x5, -+ CMASK_ALPHA0_FRAG4 = 0x6, -+ CMASK_ALPHA0_FRAGS = 0x7, -+ CMASK_ALPHA1_FRAG1 = 0x8, -+ CMASK_ALPHA1_FRAG2 = 0x9, -+ CMASK_ALPHA1_FRAG4 = 0xa, -+ CMASK_ALPHA1_FRAGS = 0xb, -+ CMASK_ALPHAX_FRAG1 = 0xc, -+ CMASK_ALPHAX_FRAG2 = 0xd, -+ CMASK_ALPHAX_FRAG4 = 0xe, -+ CMASK_ALPHAX_FRAGS = 0xf, -+} CmaskMode; -+typedef enum QuadExportFormat { -+ EXPORT_UNUSED = 0x0, -+ EXPORT_32_R = 0x1, -+ EXPORT_32_GR = 0x2, -+ EXPORT_32_AR = 0x3, -+ EXPORT_FP16_ABGR = 0x4, -+ EXPORT_UNSIGNED16_ABGR = 0x5, -+ EXPORT_SIGNED16_ABGR = 0x6, -+ EXPORT_32_ABGR = 0x7, -+} QuadExportFormat; -+typedef enum QuadExportFormatOld { -+ EXPORT_4P_32BPC_ABGR = 0x0, -+ EXPORT_4P_16BPC_ABGR = 0x1, -+ EXPORT_4P_32BPC_GR = 0x2, -+ EXPORT_4P_32BPC_AR = 0x3, -+ EXPORT_2P_32BPC_ABGR = 0x4, -+ EXPORT_8P_32BPC_R = 0x5, -+} QuadExportFormatOld; -+typedef enum ColorFormat { -+ COLOR_INVALID = 0x0, -+ COLOR_8 = 0x1, -+ COLOR_16 = 0x2, -+ COLOR_8_8 = 0x3, -+ COLOR_32 = 0x4, -+ COLOR_16_16 = 0x5, -+ COLOR_10_11_11 = 0x6, -+ COLOR_11_11_10 = 0x7, -+ COLOR_10_10_10_2 = 0x8, -+ COLOR_2_10_10_10 = 0x9, -+ COLOR_8_8_8_8 = 0xa, -+ COLOR_32_32 = 0xb, -+ COLOR_16_16_16_16 = 0xc, -+ COLOR_RESERVED_13 = 0xd, -+ COLOR_32_32_32_32 = 0xe, -+ COLOR_RESERVED_15 = 0xf, -+ COLOR_5_6_5 = 0x10, -+ COLOR_1_5_5_5 = 0x11, -+ COLOR_5_5_5_1 = 0x12, -+ COLOR_4_4_4_4 = 0x13, -+ COLOR_8_24 = 0x14, -+ COLOR_24_8 = 0x15, -+ COLOR_X24_8_32_FLOAT = 0x16, -+ COLOR_RESERVED_23 = 0x17, -+} ColorFormat; -+typedef enum SurfaceFormat { -+ FMT_INVALID = 0x0, -+ FMT_8 = 0x1, -+ FMT_16 = 0x2, -+ FMT_8_8 = 0x3, -+ FMT_32 = 0x4, -+ FMT_16_16 = 0x5, -+ FMT_10_11_11 = 0x6, -+ FMT_11_11_10 = 0x7, -+ FMT_10_10_10_2 = 0x8, -+ FMT_2_10_10_10 = 0x9, -+ FMT_8_8_8_8 = 0xa, -+ FMT_32_32 = 0xb, -+ FMT_16_16_16_16 = 0xc, -+ FMT_32_32_32 = 0xd, -+ FMT_32_32_32_32 = 0xe, -+ FMT_RESERVED_4 = 0xf, -+ FMT_5_6_5 = 0x10, -+ FMT_1_5_5_5 = 0x11, -+ FMT_5_5_5_1 = 0x12, -+ FMT_4_4_4_4 = 0x13, -+ FMT_8_24 = 0x14, -+ FMT_24_8 = 0x15, -+ FMT_X24_8_32_FLOAT = 0x16, -+ FMT_RESERVED_33 = 0x17, -+ FMT_11_11_10_FLOAT = 0x18, -+ FMT_16_FLOAT = 0x19, -+ FMT_32_FLOAT = 0x1a, -+ FMT_16_16_FLOAT = 0x1b, -+ FMT_8_24_FLOAT = 0x1c, -+ FMT_24_8_FLOAT = 0x1d, -+ FMT_32_32_FLOAT = 0x1e, -+ FMT_10_11_11_FLOAT = 0x1f, -+ FMT_16_16_16_16_FLOAT = 0x20, -+ FMT_3_3_2 = 0x21, -+ FMT_6_5_5 = 0x22, -+ FMT_32_32_32_32_FLOAT = 0x23, -+ FMT_RESERVED_36 = 0x24, -+ FMT_1 = 0x25, -+ FMT_1_REVERSED = 0x26, -+ FMT_GB_GR = 0x27, -+ FMT_BG_RG = 0x28, -+ FMT_32_AS_8 = 0x29, -+ FMT_32_AS_8_8 = 0x2a, -+ FMT_5_9_9_9_SHAREDEXP = 0x2b, -+ FMT_8_8_8 = 0x2c, -+ FMT_16_16_16 = 0x2d, -+ FMT_16_16_16_FLOAT = 0x2e, -+ FMT_4_4 = 0x2f, -+ FMT_32_32_32_FLOAT = 0x30, -+ FMT_BC1 = 0x31, -+ FMT_BC2 = 0x32, -+ FMT_BC3 = 0x33, -+ FMT_BC4 = 0x34, -+ FMT_BC5 = 0x35, -+ FMT_BC6 = 0x36, -+ FMT_BC7 = 0x37, -+ FMT_32_AS_32_32_32_32 = 0x38, -+ FMT_APC3 = 0x39, -+ FMT_APC4 = 0x3a, -+ FMT_APC5 = 0x3b, -+ FMT_APC6 = 0x3c, -+ FMT_APC7 = 0x3d, -+ FMT_CTX1 = 0x3e, -+ FMT_RESERVED_63 = 0x3f, -+} SurfaceFormat; -+typedef enum BUF_DATA_FORMAT { -+ BUF_DATA_FORMAT_INVALID = 0x0, -+ BUF_DATA_FORMAT_8 = 0x1, -+ BUF_DATA_FORMAT_16 = 0x2, -+ BUF_DATA_FORMAT_8_8 = 0x3, -+ BUF_DATA_FORMAT_32 = 0x4, -+ BUF_DATA_FORMAT_16_16 = 0x5, -+ BUF_DATA_FORMAT_10_11_11 = 0x6, -+ BUF_DATA_FORMAT_11_11_10 = 0x7, -+ BUF_DATA_FORMAT_10_10_10_2 = 0x8, -+ BUF_DATA_FORMAT_2_10_10_10 = 0x9, -+ BUF_DATA_FORMAT_8_8_8_8 = 0xa, -+ BUF_DATA_FORMAT_32_32 = 0xb, -+ BUF_DATA_FORMAT_16_16_16_16 = 0xc, -+ BUF_DATA_FORMAT_32_32_32 = 0xd, -+ BUF_DATA_FORMAT_32_32_32_32 = 0xe, -+ BUF_DATA_FORMAT_RESERVED_15 = 0xf, -+} BUF_DATA_FORMAT; -+typedef enum IMG_DATA_FORMAT { -+ IMG_DATA_FORMAT_INVALID = 0x0, -+ IMG_DATA_FORMAT_8 = 0x1, -+ IMG_DATA_FORMAT_16 = 0x2, -+ IMG_DATA_FORMAT_8_8 = 0x3, -+ IMG_DATA_FORMAT_32 = 0x4, -+ IMG_DATA_FORMAT_16_16 = 0x5, -+ IMG_DATA_FORMAT_10_11_11 = 0x6, -+ IMG_DATA_FORMAT_11_11_10 = 0x7, -+ IMG_DATA_FORMAT_10_10_10_2 = 0x8, -+ IMG_DATA_FORMAT_2_10_10_10 = 0x9, -+ IMG_DATA_FORMAT_8_8_8_8 = 0xa, -+ IMG_DATA_FORMAT_32_32 = 0xb, -+ IMG_DATA_FORMAT_16_16_16_16 = 0xc, -+ IMG_DATA_FORMAT_32_32_32 = 0xd, -+ IMG_DATA_FORMAT_32_32_32_32 = 0xe, -+ IMG_DATA_FORMAT_RESERVED_15 = 0xf, -+ IMG_DATA_FORMAT_5_6_5 = 0x10, -+ IMG_DATA_FORMAT_1_5_5_5 = 0x11, -+ IMG_DATA_FORMAT_5_5_5_1 = 0x12, -+ IMG_DATA_FORMAT_4_4_4_4 = 0x13, -+ IMG_DATA_FORMAT_8_24 = 0x14, -+ IMG_DATA_FORMAT_24_8 = 0x15, -+ IMG_DATA_FORMAT_X24_8_32 = 0x16, -+ IMG_DATA_FORMAT_RESERVED_23 = 0x17, -+ IMG_DATA_FORMAT_RESERVED_24 = 0x18, -+ IMG_DATA_FORMAT_RESERVED_25 = 0x19, -+ IMG_DATA_FORMAT_RESERVED_26 = 0x1a, -+ IMG_DATA_FORMAT_RESERVED_27 = 0x1b, -+ IMG_DATA_FORMAT_RESERVED_28 = 0x1c, -+ IMG_DATA_FORMAT_RESERVED_29 = 0x1d, -+ IMG_DATA_FORMAT_RESERVED_30 = 0x1e, -+ IMG_DATA_FORMAT_RESERVED_31 = 0x1f, -+ IMG_DATA_FORMAT_GB_GR = 0x20, -+ IMG_DATA_FORMAT_BG_RG = 0x21, -+ IMG_DATA_FORMAT_5_9_9_9 = 0x22, -+ IMG_DATA_FORMAT_BC1 = 0x23, -+ IMG_DATA_FORMAT_BC2 = 0x24, -+ IMG_DATA_FORMAT_BC3 = 0x25, -+ IMG_DATA_FORMAT_BC4 = 0x26, -+ IMG_DATA_FORMAT_BC5 = 0x27, -+ IMG_DATA_FORMAT_BC6 = 0x28, -+ IMG_DATA_FORMAT_BC7 = 0x29, -+ IMG_DATA_FORMAT_RESERVED_42 = 0x2a, -+ IMG_DATA_FORMAT_RESERVED_43 = 0x2b, -+ IMG_DATA_FORMAT_FMASK8_S2_F1 = 0x2c, -+ IMG_DATA_FORMAT_FMASK8_S4_F1 = 0x2d, -+ IMG_DATA_FORMAT_FMASK8_S8_F1 = 0x2e, -+ IMG_DATA_FORMAT_FMASK8_S2_F2 = 0x2f, -+ IMG_DATA_FORMAT_FMASK8_S4_F2 = 0x30, -+ IMG_DATA_FORMAT_FMASK8_S4_F4 = 0x31, -+ IMG_DATA_FORMAT_FMASK16_S16_F1 = 0x32, -+ IMG_DATA_FORMAT_FMASK16_S8_F2 = 0x33, -+ IMG_DATA_FORMAT_FMASK32_S16_F2 = 0x34, -+ IMG_DATA_FORMAT_FMASK32_S8_F4 = 0x35, -+ IMG_DATA_FORMAT_FMASK32_S8_F8 = 0x36, -+ IMG_DATA_FORMAT_FMASK64_S16_F4 = 0x37, -+ IMG_DATA_FORMAT_FMASK64_S16_F8 = 0x38, -+ IMG_DATA_FORMAT_4_4 = 0x39, -+ IMG_DATA_FORMAT_6_5_5 = 0x3a, -+ IMG_DATA_FORMAT_1 = 0x3b, -+ IMG_DATA_FORMAT_1_REVERSED = 0x3c, -+ IMG_DATA_FORMAT_32_AS_8 = 0x3d, -+ IMG_DATA_FORMAT_32_AS_8_8 = 0x3e, -+ IMG_DATA_FORMAT_32_AS_32_32_32_32 = 0x3f, -+} IMG_DATA_FORMAT; -+typedef enum BUF_NUM_FORMAT { -+ BUF_NUM_FORMAT_UNORM = 0x0, -+ BUF_NUM_FORMAT_SNORM = 0x1, -+ BUF_NUM_FORMAT_USCALED = 0x2, -+ BUF_NUM_FORMAT_SSCALED = 0x3, -+ BUF_NUM_FORMAT_UINT = 0x4, -+ BUF_NUM_FORMAT_SINT = 0x5, -+ BUF_NUM_FORMAT_RESERVED_6 = 0x6, -+ BUF_NUM_FORMAT_FLOAT = 0x7, -+} BUF_NUM_FORMAT; -+typedef enum IMG_NUM_FORMAT { -+ IMG_NUM_FORMAT_UNORM = 0x0, -+ IMG_NUM_FORMAT_SNORM = 0x1, -+ IMG_NUM_FORMAT_USCALED = 0x2, -+ IMG_NUM_FORMAT_SSCALED = 0x3, -+ IMG_NUM_FORMAT_UINT = 0x4, -+ IMG_NUM_FORMAT_SINT = 0x5, -+ IMG_NUM_FORMAT_RESERVED_6 = 0x6, -+ IMG_NUM_FORMAT_FLOAT = 0x7, -+ IMG_NUM_FORMAT_RESERVED_8 = 0x8, -+ IMG_NUM_FORMAT_SRGB = 0x9, -+ IMG_NUM_FORMAT_RESERVED_10 = 0xa, -+ IMG_NUM_FORMAT_RESERVED_11 = 0xb, -+ IMG_NUM_FORMAT_RESERVED_12 = 0xc, -+ IMG_NUM_FORMAT_RESERVED_13 = 0xd, -+ IMG_NUM_FORMAT_RESERVED_14 = 0xe, -+ IMG_NUM_FORMAT_RESERVED_15 = 0xf, -+} IMG_NUM_FORMAT; -+typedef enum TileType { -+ ARRAY_COLOR_TILE = 0x0, -+ ARRAY_DEPTH_TILE = 0x1, -+} TileType; -+typedef enum NonDispTilingOrder { -+ ADDR_SURF_MICRO_TILING_DISPLAY = 0x0, -+ ADDR_SURF_MICRO_TILING_NON_DISPLAY = 0x1, -+} NonDispTilingOrder; -+typedef enum MicroTileMode { -+ ADDR_SURF_DISPLAY_MICRO_TILING = 0x0, -+ ADDR_SURF_THIN_MICRO_TILING = 0x1, -+ ADDR_SURF_DEPTH_MICRO_TILING = 0x2, -+ ADDR_SURF_ROTATED_MICRO_TILING = 0x3, -+ ADDR_SURF_THICK_MICRO_TILING = 0x4, -+} MicroTileMode; -+typedef enum TileSplit { -+ ADDR_SURF_TILE_SPLIT_64B = 0x0, -+ ADDR_SURF_TILE_SPLIT_128B = 0x1, -+ ADDR_SURF_TILE_SPLIT_256B = 0x2, -+ ADDR_SURF_TILE_SPLIT_512B = 0x3, -+ ADDR_SURF_TILE_SPLIT_1KB = 0x4, -+ ADDR_SURF_TILE_SPLIT_2KB = 0x5, -+ ADDR_SURF_TILE_SPLIT_4KB = 0x6, -+} TileSplit; -+typedef enum SampleSplit { -+ ADDR_SURF_SAMPLE_SPLIT_1 = 0x0, -+ ADDR_SURF_SAMPLE_SPLIT_2 = 0x1, -+ ADDR_SURF_SAMPLE_SPLIT_4 = 0x2, -+ ADDR_SURF_SAMPLE_SPLIT_8 = 0x3, -+} SampleSplit; -+typedef enum PipeConfig { -+ ADDR_SURF_P2 = 0x0, -+ ADDR_SURF_P2_RESERVED0 = 0x1, -+ ADDR_SURF_P2_RESERVED1 = 0x2, -+ ADDR_SURF_P2_RESERVED2 = 0x3, -+ ADDR_SURF_P4_8x16 = 0x4, -+ ADDR_SURF_P4_16x16 = 0x5, -+ ADDR_SURF_P4_16x32 = 0x6, -+ ADDR_SURF_P4_32x32 = 0x7, -+ ADDR_SURF_P8_16x16_8x16 = 0x8, -+ ADDR_SURF_P8_16x32_8x16 = 0x9, -+ ADDR_SURF_P8_32x32_8x16 = 0xa, -+ ADDR_SURF_P8_16x32_16x16 = 0xb, -+ ADDR_SURF_P8_32x32_16x16 = 0xc, -+ ADDR_SURF_P8_32x32_16x32 = 0xd, -+ ADDR_SURF_P8_32x64_32x32 = 0xe, -+ ADDR_SURF_P8_RESERVED0 = 0xf, -+ ADDR_SURF_P16_32x32_8x16 = 0x10, -+ ADDR_SURF_P16_32x32_16x16 = 0x11, -+} PipeConfig; -+typedef enum NumBanks { -+ ADDR_SURF_2_BANK = 0x0, -+ ADDR_SURF_4_BANK = 0x1, -+ ADDR_SURF_8_BANK = 0x2, -+ ADDR_SURF_16_BANK = 0x3, -+} NumBanks; -+typedef enum BankWidth { -+ ADDR_SURF_BANK_WIDTH_1 = 0x0, -+ ADDR_SURF_BANK_WIDTH_2 = 0x1, -+ ADDR_SURF_BANK_WIDTH_4 = 0x2, -+ ADDR_SURF_BANK_WIDTH_8 = 0x3, -+} BankWidth; -+typedef enum BankHeight { -+ ADDR_SURF_BANK_HEIGHT_1 = 0x0, -+ ADDR_SURF_BANK_HEIGHT_2 = 0x1, -+ ADDR_SURF_BANK_HEIGHT_4 = 0x2, -+ ADDR_SURF_BANK_HEIGHT_8 = 0x3, -+} BankHeight; -+typedef enum BankWidthHeight { -+ ADDR_SURF_BANK_WH_1 = 0x0, -+ ADDR_SURF_BANK_WH_2 = 0x1, -+ ADDR_SURF_BANK_WH_4 = 0x2, -+ ADDR_SURF_BANK_WH_8 = 0x3, -+} BankWidthHeight; -+typedef enum MacroTileAspect { -+ ADDR_SURF_MACRO_ASPECT_1 = 0x0, -+ ADDR_SURF_MACRO_ASPECT_2 = 0x1, -+ ADDR_SURF_MACRO_ASPECT_4 = 0x2, -+ ADDR_SURF_MACRO_ASPECT_8 = 0x3, -+} MacroTileAspect; -+typedef enum GATCL1RequestType { -+ GATCL1_TYPE_NORMAL = 0x0, -+ GATCL1_TYPE_SHOOTDOWN = 0x1, -+ GATCL1_TYPE_BYPASS = 0x2, -+} GATCL1RequestType; -+typedef enum TCC_CACHE_POLICIES { -+ TCC_CACHE_POLICY_LRU = 0x0, -+ TCC_CACHE_POLICY_STREAM = 0x1, -+} TCC_CACHE_POLICIES; -+typedef enum MTYPE { -+ MTYPE_NC_NV = 0x0, -+ MTYPE_NC = 0x1, -+ MTYPE_CC = 0x2, -+ MTYPE_UC = 0x3, -+} MTYPE; -+typedef enum PERFMON_COUNTER_MODE { -+ PERFMON_COUNTER_MODE_ACCUM = 0x0, -+ PERFMON_COUNTER_MODE_ACTIVE_CYCLES = 0x1, -+ PERFMON_COUNTER_MODE_MAX = 0x2, -+ PERFMON_COUNTER_MODE_DIRTY = 0x3, -+ PERFMON_COUNTER_MODE_SAMPLE = 0x4, -+ PERFMON_COUNTER_MODE_CYCLES_SINCE_FIRST_EVENT = 0x5, -+ PERFMON_COUNTER_MODE_CYCLES_SINCE_LAST_EVENT = 0x6, -+ PERFMON_COUNTER_MODE_CYCLES_GE_HI = 0x7, -+ PERFMON_COUNTER_MODE_CYCLES_EQ_HI = 0x8, -+ PERFMON_COUNTER_MODE_INACTIVE_CYCLES = 0x9, -+ PERFMON_COUNTER_MODE_RESERVED = 0xf, -+} PERFMON_COUNTER_MODE; -+typedef enum PERFMON_SPM_MODE { -+ PERFMON_SPM_MODE_OFF = 0x0, -+ PERFMON_SPM_MODE_16BIT_CLAMP = 0x1, -+ PERFMON_SPM_MODE_16BIT_NO_CLAMP = 0x2, -+ PERFMON_SPM_MODE_32BIT_CLAMP = 0x3, -+ PERFMON_SPM_MODE_32BIT_NO_CLAMP = 0x4, -+ PERFMON_SPM_MODE_RESERVED_5 = 0x5, -+ PERFMON_SPM_MODE_RESERVED_6 = 0x6, -+ PERFMON_SPM_MODE_RESERVED_7 = 0x7, -+ PERFMON_SPM_MODE_TEST_MODE_0 = 0x8, -+ PERFMON_SPM_MODE_TEST_MODE_1 = 0x9, -+ PERFMON_SPM_MODE_TEST_MODE_2 = 0xa, -+} PERFMON_SPM_MODE; -+typedef enum SurfaceTiling { -+ ARRAY_LINEAR = 0x0, -+ ARRAY_TILED = 0x1, -+} SurfaceTiling; -+typedef enum SurfaceArray { -+ ARRAY_1D = 0x0, -+ ARRAY_2D = 0x1, -+ ARRAY_3D = 0x2, -+ ARRAY_3D_SLICE = 0x3, -+} SurfaceArray; -+typedef enum ColorArray { -+ ARRAY_2D_ALT_COLOR = 0x0, -+ ARRAY_2D_COLOR = 0x1, -+ ARRAY_3D_SLICE_COLOR = 0x3, -+} ColorArray; -+typedef enum DepthArray { -+ ARRAY_2D_ALT_DEPTH = 0x0, -+ ARRAY_2D_DEPTH = 0x1, -+} DepthArray; -+typedef enum ENUM_NUM_SIMD_PER_CU { -+ NUM_SIMD_PER_CU = 0x4, -+} ENUM_NUM_SIMD_PER_CU; -+typedef enum MEM_PWR_FORCE_CTRL { -+ NO_FORCE_REQUEST = 0x0, -+ FORCE_LIGHT_SLEEP_REQUEST = 0x1, -+ FORCE_DEEP_SLEEP_REQUEST = 0x2, -+ FORCE_SHUT_DOWN_REQUEST = 0x3, -+} MEM_PWR_FORCE_CTRL; -+typedef enum MEM_PWR_FORCE_CTRL2 { -+ NO_FORCE_REQ = 0x0, -+ FORCE_LIGHT_SLEEP_REQ = 0x1, -+} MEM_PWR_FORCE_CTRL2; -+typedef enum MEM_PWR_DIS_CTRL { -+ ENABLE_MEM_PWR_CTRL = 0x0, -+ DISABLE_MEM_PWR_CTRL = 0x1, -+} MEM_PWR_DIS_CTRL; -+typedef enum MEM_PWR_SEL_CTRL { -+ DYNAMIC_SHUT_DOWN_ENABLE = 0x0, -+ DYNAMIC_DEEP_SLEEP_ENABLE = 0x1, -+ DYNAMIC_LIGHT_SLEEP_ENABLE = 0x2, -+} MEM_PWR_SEL_CTRL; -+typedef enum MEM_PWR_SEL_CTRL2 { -+ DYNAMIC_DEEP_SLEEP_EN = 0x0, -+ DYNAMIC_LIGHT_SLEEP_EN = 0x1, -+} MEM_PWR_SEL_CTRL2; -+ -+#endif /* UVD_5_0_ENUM_H */ -diff --git a/drivers/gpu/drm/amd/include/asic_reg/uvd/uvd_5_0_sh_mask.h b/drivers/gpu/drm/amd/include/asic_reg/uvd/uvd_5_0_sh_mask.h -new file mode 100644 -index 0000000..64749b7 ---- /dev/null -+++ b/drivers/gpu/drm/amd/include/asic_reg/uvd/uvd_5_0_sh_mask.h -@@ -0,0 +1,1046 @@ -+/* -+ * UVD_5_0 Register documentation -+ * -+ * Copyright (C) 2014 Advanced Micro Devices, Inc. -+ * -+ * Permission is hereby granted, free of charge, to any person obtaining a -+ * copy of this software and associated documentation files (the "Software"), -+ * to deal in the Software without restriction, including without limitation -+ * the rights to use, copy, modify, merge, publish, distribute, sublicense, -+ * and/or sell copies of the Software, and to permit persons to whom the -+ * Software is furnished to do so, subject to the following conditions: -+ * -+ * The above copyright notice and this permission notice shall be included -+ * in all copies or substantial portions of the Software. -+ * -+ * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS -+ * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, -+ * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL -+ * THE COPYRIGHT HOLDER(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN -+ * AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN -+ * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE. -+ */ -+ -+#ifndef UVD_5_0_SH_MASK_H -+#define UVD_5_0_SH_MASK_H -+ -+#define UVD_SEMA_ADDR_LOW__ADDR_22_3_MASK 0xfffff -+#define UVD_SEMA_ADDR_LOW__ADDR_22_3__SHIFT 0x0 -+#define UVD_SEMA_ADDR_HIGH__ADDR_42_23_MASK 0xfffff -+#define UVD_SEMA_ADDR_HIGH__ADDR_42_23__SHIFT 0x0 -+#define UVD_SEMA_CMD__REQ_CMD_MASK 0xf -+#define UVD_SEMA_CMD__REQ_CMD__SHIFT 0x0 -+#define UVD_SEMA_CMD__WR_PHASE_MASK 0x30 -+#define UVD_SEMA_CMD__WR_PHASE__SHIFT 0x4 -+#define UVD_SEMA_CMD__MODE_MASK 0x40 -+#define UVD_SEMA_CMD__MODE__SHIFT 0x6 -+#define UVD_SEMA_CMD__VMID_EN_MASK 0x80 -+#define UVD_SEMA_CMD__VMID_EN__SHIFT 0x7 -+#define UVD_SEMA_CMD__VMID_MASK 0xf00 -+#define UVD_SEMA_CMD__VMID__SHIFT 0x8 -+#define UVD_GPCOM_VCPU_CMD__CMD_SEND_MASK 0x1 -+#define UVD_GPCOM_VCPU_CMD__CMD_SEND__SHIFT 0x0 -+#define UVD_GPCOM_VCPU_CMD__CMD_MASK 0x7ffffffe -+#define UVD_GPCOM_VCPU_CMD__CMD__SHIFT 0x1 -+#define UVD_GPCOM_VCPU_CMD__CMD_SOURCE_MASK 0x80000000 -+#define UVD_GPCOM_VCPU_CMD__CMD_SOURCE__SHIFT 0x1f -+#define UVD_GPCOM_VCPU_DATA0__DATA0_MASK 0xffffffff -+#define UVD_GPCOM_VCPU_DATA0__DATA0__SHIFT 0x0 -+#define UVD_GPCOM_VCPU_DATA1__DATA1_MASK 0xffffffff -+#define UVD_GPCOM_VCPU_DATA1__DATA1__SHIFT 0x0 -+#define UVD_ENGINE_CNTL__ENGINE_START_MASK 0x1 -+#define UVD_ENGINE_CNTL__ENGINE_START__SHIFT 0x0 -+#define UVD_ENGINE_CNTL__ENGINE_START_MODE_MASK 0x2 -+#define UVD_ENGINE_CNTL__ENGINE_START_MODE__SHIFT 0x1 -+#define UVD_UDEC_ADDR_CONFIG__NUM_PIPES_MASK 0x7 -+#define UVD_UDEC_ADDR_CONFIG__NUM_PIPES__SHIFT 0x0 -+#define UVD_UDEC_ADDR_CONFIG__PIPE_INTERLEAVE_SIZE_MASK 0x70 -+#define UVD_UDEC_ADDR_CONFIG__PIPE_INTERLEAVE_SIZE__SHIFT 0x4 -+#define UVD_UDEC_ADDR_CONFIG__BANK_INTERLEAVE_SIZE_MASK 0x700 -+#define UVD_UDEC_ADDR_CONFIG__BANK_INTERLEAVE_SIZE__SHIFT 0x8 -+#define UVD_UDEC_ADDR_CONFIG__NUM_SHADER_ENGINES_MASK 0x3000 -+#define UVD_UDEC_ADDR_CONFIG__NUM_SHADER_ENGINES__SHIFT 0xc -+#define UVD_UDEC_ADDR_CONFIG__SHADER_ENGINE_TILE_SIZE_MASK 0x70000 -+#define UVD_UDEC_ADDR_CONFIG__SHADER_ENGINE_TILE_SIZE__SHIFT 0x10 -+#define UVD_UDEC_ADDR_CONFIG__NUM_GPUS_MASK 0x700000 -+#define UVD_UDEC_ADDR_CONFIG__NUM_GPUS__SHIFT 0x14 -+#define UVD_UDEC_ADDR_CONFIG__MULTI_GPU_TILE_SIZE_MASK 0x3000000 -+#define UVD_UDEC_ADDR_CONFIG__MULTI_GPU_TILE_SIZE__SHIFT 0x18 -+#define UVD_UDEC_ADDR_CONFIG__ROW_SIZE_MASK 0x30000000 -+#define UVD_UDEC_ADDR_CONFIG__ROW_SIZE__SHIFT 0x1c -+#define UVD_UDEC_ADDR_CONFIG__NUM_LOWER_PIPES_MASK 0x40000000 -+#define UVD_UDEC_ADDR_CONFIG__NUM_LOWER_PIPES__SHIFT 0x1e -+#define UVD_UDEC_DB_ADDR_CONFIG__NUM_PIPES_MASK 0x7 -+#define UVD_UDEC_DB_ADDR_CONFIG__NUM_PIPES__SHIFT 0x0 -+#define UVD_UDEC_DB_ADDR_CONFIG__PIPE_INTERLEAVE_SIZE_MASK 0x70 -+#define UVD_UDEC_DB_ADDR_CONFIG__PIPE_INTERLEAVE_SIZE__SHIFT 0x4 -+#define UVD_UDEC_DB_ADDR_CONFIG__BANK_INTERLEAVE_SIZE_MASK 0x700 -+#define UVD_UDEC_DB_ADDR_CONFIG__BANK_INTERLEAVE_SIZE__SHIFT 0x8 -+#define UVD_UDEC_DB_ADDR_CONFIG__NUM_SHADER_ENGINES_MASK 0x3000 -+#define UVD_UDEC_DB_ADDR_CONFIG__NUM_SHADER_ENGINES__SHIFT 0xc -+#define UVD_UDEC_DB_ADDR_CONFIG__SHADER_ENGINE_TILE_SIZE_MASK 0x70000 -+#define UVD_UDEC_DB_ADDR_CONFIG__SHADER_ENGINE_TILE_SIZE__SHIFT 0x10 -+#define UVD_UDEC_DB_ADDR_CONFIG__NUM_GPUS_MASK 0x700000 -+#define UVD_UDEC_DB_ADDR_CONFIG__NUM_GPUS__SHIFT 0x14 -+#define UVD_UDEC_DB_ADDR_CONFIG__MULTI_GPU_TILE_SIZE_MASK 0x3000000 -+#define UVD_UDEC_DB_ADDR_CONFIG__MULTI_GPU_TILE_SIZE__SHIFT 0x18 -+#define UVD_UDEC_DB_ADDR_CONFIG__ROW_SIZE_MASK 0x30000000 -+#define UVD_UDEC_DB_ADDR_CONFIG__ROW_SIZE__SHIFT 0x1c -+#define UVD_UDEC_DB_ADDR_CONFIG__NUM_LOWER_PIPES_MASK 0x40000000 -+#define UVD_UDEC_DB_ADDR_CONFIG__NUM_LOWER_PIPES__SHIFT 0x1e -+#define UVD_UDEC_DBW_ADDR_CONFIG__NUM_PIPES_MASK 0x7 -+#define UVD_UDEC_DBW_ADDR_CONFIG__NUM_PIPES__SHIFT 0x0 -+#define UVD_UDEC_DBW_ADDR_CONFIG__PIPE_INTERLEAVE_SIZE_MASK 0x70 -+#define UVD_UDEC_DBW_ADDR_CONFIG__PIPE_INTERLEAVE_SIZE__SHIFT 0x4 -+#define UVD_UDEC_DBW_ADDR_CONFIG__BANK_INTERLEAVE_SIZE_MASK 0x700 -+#define UVD_UDEC_DBW_ADDR_CONFIG__BANK_INTERLEAVE_SIZE__SHIFT 0x8 -+#define UVD_UDEC_DBW_ADDR_CONFIG__NUM_SHADER_ENGINES_MASK 0x3000 -+#define UVD_UDEC_DBW_ADDR_CONFIG__NUM_SHADER_ENGINES__SHIFT 0xc -+#define UVD_UDEC_DBW_ADDR_CONFIG__SHADER_ENGINE_TILE_SIZE_MASK 0x70000 -+#define UVD_UDEC_DBW_ADDR_CONFIG__SHADER_ENGINE_TILE_SIZE__SHIFT 0x10 -+#define UVD_UDEC_DBW_ADDR_CONFIG__NUM_GPUS_MASK 0x700000 -+#define UVD_UDEC_DBW_ADDR_CONFIG__NUM_GPUS__SHIFT 0x14 -+#define UVD_UDEC_DBW_ADDR_CONFIG__MULTI_GPU_TILE_SIZE_MASK 0x3000000 -+#define UVD_UDEC_DBW_ADDR_CONFIG__MULTI_GPU_TILE_SIZE__SHIFT 0x18 -+#define UVD_UDEC_DBW_ADDR_CONFIG__ROW_SIZE_MASK 0x30000000 -+#define UVD_UDEC_DBW_ADDR_CONFIG__ROW_SIZE__SHIFT 0x1c -+#define UVD_UDEC_DBW_ADDR_CONFIG__NUM_LOWER_PIPES_MASK 0x40000000 -+#define UVD_UDEC_DBW_ADDR_CONFIG__NUM_LOWER_PIPES__SHIFT 0x1e -+#define UVD_LMI_RBC_RB_64BIT_BAR_LOW__BITS_31_0_MASK 0xffffffff -+#define UVD_LMI_RBC_RB_64BIT_BAR_LOW__BITS_31_0__SHIFT 0x0 -+#define UVD_LMI_RBC_RB_64BIT_BAR_HIGH__BITS_63_32_MASK 0xffffffff -+#define UVD_LMI_RBC_RB_64BIT_BAR_HIGH__BITS_63_32__SHIFT 0x0 -+#define UVD_LMI_RBC_IB_64BIT_BAR_LOW__BITS_31_0_MASK 0xffffffff -+#define UVD_LMI_RBC_IB_64BIT_BAR_LOW__BITS_31_0__SHIFT 0x0 -+#define UVD_LMI_RBC_IB_64BIT_BAR_HIGH__BITS_63_32_MASK 0xffffffff -+#define UVD_LMI_RBC_IB_64BIT_BAR_HIGH__BITS_63_32__SHIFT 0x0 -+#define UVD_LMI_VCPU_CACHE_64BIT_BAR_LOW__BITS_31_0_MASK 0xffffffff -+#define UVD_LMI_VCPU_CACHE_64BIT_BAR_LOW__BITS_31_0__SHIFT 0x0 -+#define UVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH__BITS_63_32_MASK 0xffffffff -+#define UVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH__BITS_63_32__SHIFT 0x0 -+#define UVD_SEMA_CNTL__SEMAPHORE_EN_MASK 0x1 -+#define UVD_SEMA_CNTL__SEMAPHORE_EN__SHIFT 0x0 -+#define UVD_SEMA_CNTL__ADVANCED_MODE_DIS_MASK 0x2 -+#define UVD_SEMA_CNTL__ADVANCED_MODE_DIS__SHIFT 0x1 -+#define UVD_LMI_EXT40_ADDR__ADDR_MASK 0xff -+#define UVD_LMI_EXT40_ADDR__ADDR__SHIFT 0x0 -+#define UVD_LMI_EXT40_ADDR__INDEX_MASK 0x1f0000 -+#define UVD_LMI_EXT40_ADDR__INDEX__SHIFT 0x10 -+#define UVD_LMI_EXT40_ADDR__WRITE_ADDR_MASK 0x80000000 -+#define UVD_LMI_EXT40_ADDR__WRITE_ADDR__SHIFT 0x1f -+#define UVD_CTX_INDEX__INDEX_MASK 0x1ff -+#define UVD_CTX_INDEX__INDEX__SHIFT 0x0 -+#define UVD_CTX_DATA__DATA_MASK 0xffffffff -+#define UVD_CTX_DATA__DATA__SHIFT 0x0 -+#define UVD_CGC_GATE__SYS_MASK 0x1 -+#define UVD_CGC_GATE__SYS__SHIFT 0x0 -+#define UVD_CGC_GATE__UDEC_MASK 0x2 -+#define UVD_CGC_GATE__UDEC__SHIFT 0x1 -+#define UVD_CGC_GATE__MPEG2_MASK 0x4 -+#define UVD_CGC_GATE__MPEG2__SHIFT 0x2 -+#define UVD_CGC_GATE__REGS_MASK 0x8 -+#define UVD_CGC_GATE__REGS__SHIFT 0x3 -+#define UVD_CGC_GATE__RBC_MASK 0x10 -+#define UVD_CGC_GATE__RBC__SHIFT 0x4 -+#define UVD_CGC_GATE__LMI_MC_MASK 0x20 -+#define UVD_CGC_GATE__LMI_MC__SHIFT 0x5 -+#define UVD_CGC_GATE__LMI_UMC_MASK 0x40 -+#define UVD_CGC_GATE__LMI_UMC__SHIFT 0x6 -+#define UVD_CGC_GATE__IDCT_MASK 0x80 -+#define UVD_CGC_GATE__IDCT__SHIFT 0x7 -+#define UVD_CGC_GATE__MPRD_MASK 0x100 -+#define UVD_CGC_GATE__MPRD__SHIFT 0x8 -+#define UVD_CGC_GATE__MPC_MASK 0x200 -+#define UVD_CGC_GATE__MPC__SHIFT 0x9 -+#define UVD_CGC_GATE__LBSI_MASK 0x400 -+#define UVD_CGC_GATE__LBSI__SHIFT 0xa -+#define UVD_CGC_GATE__LRBBM_MASK 0x800 -+#define UVD_CGC_GATE__LRBBM__SHIFT 0xb -+#define UVD_CGC_GATE__UDEC_RE_MASK 0x1000 -+#define UVD_CGC_GATE__UDEC_RE__SHIFT 0xc -+#define UVD_CGC_GATE__UDEC_CM_MASK 0x2000 -+#define UVD_CGC_GATE__UDEC_CM__SHIFT 0xd -+#define UVD_CGC_GATE__UDEC_IT_MASK 0x4000 -+#define UVD_CGC_GATE__UDEC_IT__SHIFT 0xe -+#define UVD_CGC_GATE__UDEC_DB_MASK 0x8000 -+#define UVD_CGC_GATE__UDEC_DB__SHIFT 0xf -+#define UVD_CGC_GATE__UDEC_MP_MASK 0x10000 -+#define UVD_CGC_GATE__UDEC_MP__SHIFT 0x10 -+#define UVD_CGC_GATE__WCB_MASK 0x20000 -+#define UVD_CGC_GATE__WCB__SHIFT 0x11 -+#define UVD_CGC_GATE__VCPU_MASK 0x40000 -+#define UVD_CGC_GATE__VCPU__SHIFT 0x12 -+#define UVD_CGC_GATE__SCPU_MASK 0x80000 -+#define UVD_CGC_GATE__SCPU__SHIFT 0x13 -+#define UVD_CGC_GATE__JPEG_MASK 0x100000 -+#define UVD_CGC_GATE__JPEG__SHIFT 0x14 -+#define UVD_CGC_GATE__JPEG2_MASK 0x200000 -+#define UVD_CGC_GATE__JPEG2__SHIFT 0x15 -+#define UVD_CGC_STATUS__SYS_SCLK_MASK 0x1 -+#define UVD_CGC_STATUS__SYS_SCLK__SHIFT 0x0 -+#define UVD_CGC_STATUS__SYS_DCLK_MASK 0x2 -+#define UVD_CGC_STATUS__SYS_DCLK__SHIFT 0x1 -+#define UVD_CGC_STATUS__SYS_VCLK_MASK 0x4 -+#define UVD_CGC_STATUS__SYS_VCLK__SHIFT 0x2 -+#define UVD_CGC_STATUS__UDEC_SCLK_MASK 0x8 -+#define UVD_CGC_STATUS__UDEC_SCLK__SHIFT 0x3 -+#define UVD_CGC_STATUS__UDEC_DCLK_MASK 0x10 -+#define UVD_CGC_STATUS__UDEC_DCLK__SHIFT 0x4 -+#define UVD_CGC_STATUS__UDEC_VCLK_MASK 0x20 -+#define UVD_CGC_STATUS__UDEC_VCLK__SHIFT 0x5 -+#define UVD_CGC_STATUS__MPEG2_SCLK_MASK 0x40 -+#define UVD_CGC_STATUS__MPEG2_SCLK__SHIFT 0x6 -+#define UVD_CGC_STATUS__MPEG2_DCLK_MASK 0x80 -+#define UVD_CGC_STATUS__MPEG2_DCLK__SHIFT 0x7 -+#define UVD_CGC_STATUS__MPEG2_VCLK_MASK 0x100 -+#define UVD_CGC_STATUS__MPEG2_VCLK__SHIFT 0x8 -+#define UVD_CGC_STATUS__REGS_SCLK_MASK 0x200 -+#define UVD_CGC_STATUS__REGS_SCLK__SHIFT 0x9 -+#define UVD_CGC_STATUS__REGS_VCLK_MASK 0x400 -+#define UVD_CGC_STATUS__REGS_VCLK__SHIFT 0xa -+#define UVD_CGC_STATUS__RBC_SCLK_MASK 0x800 -+#define UVD_CGC_STATUS__RBC_SCLK__SHIFT 0xb -+#define UVD_CGC_STATUS__LMI_MC_SCLK_MASK 0x1000 -+#define UVD_CGC_STATUS__LMI_MC_SCLK__SHIFT 0xc -+#define UVD_CGC_STATUS__LMI_UMC_SCLK_MASK 0x2000 -+#define UVD_CGC_STATUS__LMI_UMC_SCLK__SHIFT 0xd -+#define UVD_CGC_STATUS__IDCT_SCLK_MASK 0x4000 -+#define UVD_CGC_STATUS__IDCT_SCLK__SHIFT 0xe -+#define UVD_CGC_STATUS__IDCT_VCLK_MASK 0x8000 -+#define UVD_CGC_STATUS__IDCT_VCLK__SHIFT 0xf -+#define UVD_CGC_STATUS__MPRD_SCLK_MASK 0x10000 -+#define UVD_CGC_STATUS__MPRD_SCLK__SHIFT 0x10 -+#define UVD_CGC_STATUS__MPRD_DCLK_MASK 0x20000 -+#define UVD_CGC_STATUS__MPRD_DCLK__SHIFT 0x11 -+#define UVD_CGC_STATUS__MPRD_VCLK_MASK 0x40000 -+#define UVD_CGC_STATUS__MPRD_VCLK__SHIFT 0x12 -+#define UVD_CGC_STATUS__MPC_SCLK_MASK 0x80000 -+#define UVD_CGC_STATUS__MPC_SCLK__SHIFT 0x13 -+#define UVD_CGC_STATUS__MPC_DCLK_MASK 0x100000 -+#define UVD_CGC_STATUS__MPC_DCLK__SHIFT 0x14 -+#define UVD_CGC_STATUS__LBSI_SCLK_MASK 0x200000 -+#define UVD_CGC_STATUS__LBSI_SCLK__SHIFT 0x15 -+#define UVD_CGC_STATUS__LBSI_VCLK_MASK 0x400000 -+#define UVD_CGC_STATUS__LBSI_VCLK__SHIFT 0x16 -+#define UVD_CGC_STATUS__LRBBM_SCLK_MASK 0x800000 -+#define UVD_CGC_STATUS__LRBBM_SCLK__SHIFT 0x17 -+#define UVD_CGC_STATUS__WCB_SCLK_MASK 0x1000000 -+#define UVD_CGC_STATUS__WCB_SCLK__SHIFT 0x18 -+#define UVD_CGC_STATUS__VCPU_SCLK_MASK 0x2000000 -+#define UVD_CGC_STATUS__VCPU_SCLK__SHIFT 0x19 -+#define UVD_CGC_STATUS__VCPU_VCLK_MASK 0x4000000 -+#define UVD_CGC_STATUS__VCPU_VCLK__SHIFT 0x1a -+#define UVD_CGC_STATUS__SCPU_SCLK_MASK 0x8000000 -+#define UVD_CGC_STATUS__SCPU_SCLK__SHIFT 0x1b -+#define UVD_CGC_STATUS__SCPU_VCLK_MASK 0x10000000 -+#define UVD_CGC_STATUS__SCPU_VCLK__SHIFT 0x1c -+#define UVD_CGC_STATUS__JPEG_ACTIVE_MASK 0x40000000 -+#define UVD_CGC_STATUS__JPEG_ACTIVE__SHIFT 0x1e -+#define UVD_CGC_STATUS__ALL_DEC_ACTIVE_MASK 0x80000000 -+#define UVD_CGC_STATUS__ALL_DEC_ACTIVE__SHIFT 0x1f -+#define UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK 0x1 -+#define UVD_CGC_CTRL__DYN_CLOCK_MODE__SHIFT 0x0 -+#define UVD_CGC_CTRL__JPEG2_MODE_MASK 0x2 -+#define UVD_CGC_CTRL__JPEG2_MODE__SHIFT 0x1 -+#define UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK 0x3c -+#define UVD_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT 0x2 -+#define UVD_CGC_CTRL__CLK_OFF_DELAY_MASK 0x7c0 -+#define UVD_CGC_CTRL__CLK_OFF_DELAY__SHIFT 0x6 -+#define UVD_CGC_CTRL__UDEC_RE_MODE_MASK 0x800 -+#define UVD_CGC_CTRL__UDEC_RE_MODE__SHIFT 0xb -+#define UVD_CGC_CTRL__UDEC_CM_MODE_MASK 0x1000 -+#define UVD_CGC_CTRL__UDEC_CM_MODE__SHIFT 0xc -+#define UVD_CGC_CTRL__UDEC_IT_MODE_MASK 0x2000 -+#define UVD_CGC_CTRL__UDEC_IT_MODE__SHIFT 0xd -+#define UVD_CGC_CTRL__UDEC_DB_MODE_MASK 0x4000 -+#define UVD_CGC_CTRL__UDEC_DB_MODE__SHIFT 0xe -+#define UVD_CGC_CTRL__UDEC_MP_MODE_MASK 0x8000 -+#define UVD_CGC_CTRL__UDEC_MP_MODE__SHIFT 0xf -+#define UVD_CGC_CTRL__SYS_MODE_MASK 0x10000 -+#define UVD_CGC_CTRL__SYS_MODE__SHIFT 0x10 -+#define UVD_CGC_CTRL__UDEC_MODE_MASK 0x20000 -+#define UVD_CGC_CTRL__UDEC_MODE__SHIFT 0x11 -+#define UVD_CGC_CTRL__MPEG2_MODE_MASK 0x40000 -+#define UVD_CGC_CTRL__MPEG2_MODE__SHIFT 0x12 -+#define UVD_CGC_CTRL__REGS_MODE_MASK 0x80000 -+#define UVD_CGC_CTRL__REGS_MODE__SHIFT 0x13 -+#define UVD_CGC_CTRL__RBC_MODE_MASK 0x100000 -+#define UVD_CGC_CTRL__RBC_MODE__SHIFT 0x14 -+#define UVD_CGC_CTRL__LMI_MC_MODE_MASK 0x200000 -+#define UVD_CGC_CTRL__LMI_MC_MODE__SHIFT 0x15 -+#define UVD_CGC_CTRL__LMI_UMC_MODE_MASK 0x400000 -+#define UVD_CGC_CTRL__LMI_UMC_MODE__SHIFT 0x16 -+#define UVD_CGC_CTRL__IDCT_MODE_MASK 0x800000 -+#define UVD_CGC_CTRL__IDCT_MODE__SHIFT 0x17 -+#define UVD_CGC_CTRL__MPRD_MODE_MASK 0x1000000 -+#define UVD_CGC_CTRL__MPRD_MODE__SHIFT 0x18 -+#define UVD_CGC_CTRL__MPC_MODE_MASK 0x2000000 -+#define UVD_CGC_CTRL__MPC_MODE__SHIFT 0x19 -+#define UVD_CGC_CTRL__LBSI_MODE_MASK 0x4000000 -+#define UVD_CGC_CTRL__LBSI_MODE__SHIFT 0x1a -+#define UVD_CGC_CTRL__LRBBM_MODE_MASK 0x8000000 -+#define UVD_CGC_CTRL__LRBBM_MODE__SHIFT 0x1b -+#define UVD_CGC_CTRL__WCB_MODE_MASK 0x10000000 -+#define UVD_CGC_CTRL__WCB_MODE__SHIFT 0x1c -+#define UVD_CGC_CTRL__VCPU_MODE_MASK 0x20000000 -+#define UVD_CGC_CTRL__VCPU_MODE__SHIFT 0x1d -+#define UVD_CGC_CTRL__SCPU_MODE_MASK 0x40000000 -+#define UVD_CGC_CTRL__SCPU_MODE__SHIFT 0x1e -+#define UVD_CGC_CTRL__JPEG_MODE_MASK 0x80000000 -+#define UVD_CGC_CTRL__JPEG_MODE__SHIFT 0x1f -+#define UVD_CGC_UDEC_STATUS__RE_SCLK_MASK 0x1 -+#define UVD_CGC_UDEC_STATUS__RE_SCLK__SHIFT 0x0 -+#define UVD_CGC_UDEC_STATUS__RE_DCLK_MASK 0x2 -+#define UVD_CGC_UDEC_STATUS__RE_DCLK__SHIFT 0x1 -+#define UVD_CGC_UDEC_STATUS__RE_VCLK_MASK 0x4 -+#define UVD_CGC_UDEC_STATUS__RE_VCLK__SHIFT 0x2 -+#define UVD_CGC_UDEC_STATUS__CM_SCLK_MASK 0x8 -+#define UVD_CGC_UDEC_STATUS__CM_SCLK__SHIFT 0x3 -+#define UVD_CGC_UDEC_STATUS__CM_DCLK_MASK 0x10 -+#define UVD_CGC_UDEC_STATUS__CM_DCLK__SHIFT 0x4 -+#define UVD_CGC_UDEC_STATUS__CM_VCLK_MASK 0x20 -+#define UVD_CGC_UDEC_STATUS__CM_VCLK__SHIFT 0x5 -+#define UVD_CGC_UDEC_STATUS__IT_SCLK_MASK 0x40 -+#define UVD_CGC_UDEC_STATUS__IT_SCLK__SHIFT 0x6 -+#define UVD_CGC_UDEC_STATUS__IT_DCLK_MASK 0x80 -+#define UVD_CGC_UDEC_STATUS__IT_DCLK__SHIFT 0x7 -+#define UVD_CGC_UDEC_STATUS__IT_VCLK_MASK 0x100 -+#define UVD_CGC_UDEC_STATUS__IT_VCLK__SHIFT 0x8 -+#define UVD_CGC_UDEC_STATUS__DB_SCLK_MASK 0x200 -+#define UVD_CGC_UDEC_STATUS__DB_SCLK__SHIFT 0x9 -+#define UVD_CGC_UDEC_STATUS__DB_DCLK_MASK 0x400 -+#define UVD_CGC_UDEC_STATUS__DB_DCLK__SHIFT 0xa -+#define UVD_CGC_UDEC_STATUS__DB_VCLK_MASK 0x800 -+#define UVD_CGC_UDEC_STATUS__DB_VCLK__SHIFT 0xb -+#define UVD_CGC_UDEC_STATUS__MP_SCLK_MASK 0x1000 -+#define UVD_CGC_UDEC_STATUS__MP_SCLK__SHIFT 0xc -+#define UVD_CGC_UDEC_STATUS__MP_DCLK_MASK 0x2000 -+#define UVD_CGC_UDEC_STATUS__MP_DCLK__SHIFT 0xd -+#define UVD_CGC_UDEC_STATUS__MP_VCLK_MASK 0x4000 -+#define UVD_CGC_UDEC_STATUS__MP_VCLK__SHIFT 0xe -+#define UVD_CGC_UDEC_STATUS__JPEG_VCLK_MASK 0x8000 -+#define UVD_CGC_UDEC_STATUS__JPEG_VCLK__SHIFT 0xf -+#define UVD_CGC_UDEC_STATUS__JPEG_SCLK_MASK 0x10000 -+#define UVD_CGC_UDEC_STATUS__JPEG_SCLK__SHIFT 0x10 -+#define UVD_CGC_UDEC_STATUS__JPEG2_VCLK_MASK 0x20000 -+#define UVD_CGC_UDEC_STATUS__JPEG2_VCLK__SHIFT 0x11 -+#define UVD_CGC_UDEC_STATUS__JPEG2_SCLK_MASK 0x40000 -+#define UVD_CGC_UDEC_STATUS__JPEG2_SCLK__SHIFT 0x12 -+#define UVD_LMI_CTRL2__SPH_DIS_MASK 0x1 -+#define UVD_LMI_CTRL2__SPH_DIS__SHIFT 0x0 -+#define UVD_LMI_CTRL2__STALL_ARB_MASK 0x2 -+#define UVD_LMI_CTRL2__STALL_ARB__SHIFT 0x1 -+#define UVD_LMI_CTRL2__ASSERT_UMC_URGENT_MASK 0x4 -+#define UVD_LMI_CTRL2__ASSERT_UMC_URGENT__SHIFT 0x2 -+#define UVD_LMI_CTRL2__MASK_UMC_URGENT_MASK 0x8 -+#define UVD_LMI_CTRL2__MASK_UMC_URGENT__SHIFT 0x3 -+#define UVD_LMI_CTRL2__MCIF_WR_WATERMARK_MASK 0x70 -+#define UVD_LMI_CTRL2__MCIF_WR_WATERMARK__SHIFT 0x4 -+#define UVD_LMI_CTRL2__DRCITF_BUBBLE_FIX_DIS_MASK 0x80 -+#define UVD_LMI_CTRL2__DRCITF_BUBBLE_FIX_DIS__SHIFT 0x7 -+#define UVD_LMI_CTRL2__STALL_ARB_UMC_MASK 0x100 -+#define UVD_LMI_CTRL2__STALL_ARB_UMC__SHIFT 0x8 -+#define UVD_LMI_CTRL2__MC_READ_ID_SEL_MASK 0x600 -+#define UVD_LMI_CTRL2__MC_READ_ID_SEL__SHIFT 0x9 -+#define UVD_LMI_CTRL2__MC_WRITE_ID_SEL_MASK 0x1800 -+#define UVD_LMI_CTRL2__MC_WRITE_ID_SEL__SHIFT 0xb -+#define UVD_LMI_CTRL2__VCPU_NC0_EXT_EN_MASK 0x2000 -+#define UVD_LMI_CTRL2__VCPU_NC0_EXT_EN__SHIFT 0xd -+#define UVD_LMI_CTRL2__VCPU_NC1_EXT_EN_MASK 0x4000 -+#define UVD_LMI_CTRL2__VCPU_NC1_EXT_EN__SHIFT 0xe -+#define UVD_LMI_CTRL2__SPU_EXTRA_CID_EN_MASK 0x8000 -+#define UVD_LMI_CTRL2__SPU_EXTRA_CID_EN__SHIFT 0xf -+#define UVD_LMI_CTRL2__RE_OFFLOAD_EN_MASK 0x10000 -+#define UVD_LMI_CTRL2__RE_OFFLOAD_EN__SHIFT 0x10 -+#define UVD_LMI_CTRL2__RE_OFLD_MIF_WR_REQ_NUM_MASK 0x1fe0000 -+#define UVD_LMI_CTRL2__RE_OFLD_MIF_WR_REQ_NUM__SHIFT 0x11 -+#define UVD_MASTINT_EN__OVERRUN_RST_MASK 0x1 -+#define UVD_MASTINT_EN__OVERRUN_RST__SHIFT 0x0 -+#define UVD_MASTINT_EN__VCPU_EN_MASK 0x2 -+#define UVD_MASTINT_EN__VCPU_EN__SHIFT 0x1 -+#define UVD_MASTINT_EN__SYS_EN_MASK 0x4 -+#define UVD_MASTINT_EN__SYS_EN__SHIFT 0x2 -+#define UVD_MASTINT_EN__INT_OVERRUN_MASK 0x7ffff0 -+#define UVD_MASTINT_EN__INT_OVERRUN__SHIFT 0x4 -+#define UVD_LMI_ADDR_EXT__VCPU_ADDR_EXT_MASK 0xf -+#define UVD_LMI_ADDR_EXT__VCPU_ADDR_EXT__SHIFT 0x0 -+#define UVD_LMI_ADDR_EXT__CM_ADDR_EXT_MASK 0xf0 -+#define UVD_LMI_ADDR_EXT__CM_ADDR_EXT__SHIFT 0x4 -+#define UVD_LMI_ADDR_EXT__IT_ADDR_EXT_MASK 0xf00 -+#define UVD_LMI_ADDR_EXT__IT_ADDR_EXT__SHIFT 0x8 -+#define UVD_LMI_ADDR_EXT__VCPU_VM_ADDR_EXT_MASK 0xf000 -+#define UVD_LMI_ADDR_EXT__VCPU_VM_ADDR_EXT__SHIFT 0xc -+#define UVD_LMI_ADDR_EXT__RE_ADDR_EXT_MASK 0xf0000 -+#define UVD_LMI_ADDR_EXT__RE_ADDR_EXT__SHIFT 0x10 -+#define UVD_LMI_ADDR_EXT__MP_ADDR_EXT_MASK 0xf00000 -+#define UVD_LMI_ADDR_EXT__MP_ADDR_EXT__SHIFT 0x14 -+#define UVD_LMI_ADDR_EXT__VCPU_NC0_ADDR_EXT_MASK 0xf000000 -+#define UVD_LMI_ADDR_EXT__VCPU_NC0_ADDR_EXT__SHIFT 0x18 -+#define UVD_LMI_ADDR_EXT__VCPU_NC1_ADDR_EXT_MASK 0xf0000000 -+#define UVD_LMI_ADDR_EXT__VCPU_NC1_ADDR_EXT__SHIFT 0x1c -+#define UVD_LMI_CTRL__WRITE_CLEAN_TIMER_MASK 0xff -+#define UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT 0x0 -+#define UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK 0x100 -+#define UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN__SHIFT 0x8 -+#define UVD_LMI_CTRL__REQ_MODE_MASK 0x200 -+#define UVD_LMI_CTRL__REQ_MODE__SHIFT 0x9 -+#define UVD_LMI_CTRL__ASSERT_MC_URGENT_MASK 0x800 -+#define UVD_LMI_CTRL__ASSERT_MC_URGENT__SHIFT 0xb -+#define UVD_LMI_CTRL__MASK_MC_URGENT_MASK 0x1000 -+#define UVD_LMI_CTRL__MASK_MC_URGENT__SHIFT 0xc -+#define UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK 0x2000 -+#define UVD_LMI_CTRL__DATA_COHERENCY_EN__SHIFT 0xd -+#define UVD_LMI_CTRL__CRC_RESET_MASK 0x4000 -+#define UVD_LMI_CTRL__CRC_RESET__SHIFT 0xe -+#define UVD_LMI_CTRL__CRC_SEL_MASK 0xf8000 -+#define UVD_LMI_CTRL__CRC_SEL__SHIFT 0xf -+#define UVD_LMI_CTRL__DISABLE_ON_FWV_FAIL_MASK 0x100000 -+#define UVD_LMI_CTRL__DISABLE_ON_FWV_FAIL__SHIFT 0x14 -+#define UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK 0x200000 -+#define UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN__SHIFT 0x15 -+#define UVD_LMI_CTRL__CM_DATA_COHERENCY_EN_MASK 0x400000 -+#define UVD_LMI_CTRL__CM_DATA_COHERENCY_EN__SHIFT 0x16 -+#define UVD_LMI_CTRL__DB_DB_DATA_COHERENCY_EN_MASK 0x800000 -+#define UVD_LMI_CTRL__DB_DB_DATA_COHERENCY_EN__SHIFT 0x17 -+#define UVD_LMI_CTRL__DB_IT_DATA_COHERENCY_EN_MASK 0x1000000 -+#define UVD_LMI_CTRL__DB_IT_DATA_COHERENCY_EN__SHIFT 0x18 -+#define UVD_LMI_CTRL__IT_IT_DATA_COHERENCY_EN_MASK 0x2000000 -+#define UVD_LMI_CTRL__IT_IT_DATA_COHERENCY_EN__SHIFT 0x19 -+#define UVD_LMI_CTRL__MIF_MIF_DATA_COHERENCY_EN_MASK 0x4000000 -+#define UVD_LMI_CTRL__MIF_MIF_DATA_COHERENCY_EN__SHIFT 0x1a -+#define UVD_LMI_CTRL__RFU_MASK 0xf8000000 -+#define UVD_LMI_CTRL__RFU__SHIFT 0x1b -+#define UVD_LMI_STATUS__READ_CLEAN_MASK 0x1 -+#define UVD_LMI_STATUS__READ_CLEAN__SHIFT 0x0 -+#define UVD_LMI_STATUS__WRITE_CLEAN_MASK 0x2 -+#define UVD_LMI_STATUS__WRITE_CLEAN__SHIFT 0x1 -+#define UVD_LMI_STATUS__WRITE_CLEAN_RAW_MASK 0x4 -+#define UVD_LMI_STATUS__WRITE_CLEAN_RAW__SHIFT 0x2 -+#define UVD_LMI_STATUS__VCPU_LMI_WRITE_CLEAN_MASK 0x8 -+#define UVD_LMI_STATUS__VCPU_LMI_WRITE_CLEAN__SHIFT 0x3 -+#define UVD_LMI_STATUS__UMC_READ_CLEAN_MASK 0x10 -+#define UVD_LMI_STATUS__UMC_READ_CLEAN__SHIFT 0x4 -+#define UVD_LMI_STATUS__UMC_WRITE_CLEAN_MASK 0x20 -+#define UVD_LMI_STATUS__UMC_WRITE_CLEAN__SHIFT 0x5 -+#define UVD_LMI_STATUS__UMC_WRITE_CLEAN_RAW_MASK 0x40 -+#define UVD_LMI_STATUS__UMC_WRITE_CLEAN_RAW__SHIFT 0x6 -+#define UVD_LMI_STATUS__PENDING_UVD_MC_WRITE_MASK 0x80 -+#define UVD_LMI_STATUS__PENDING_UVD_MC_WRITE__SHIFT 0x7 -+#define UVD_LMI_STATUS__READ_CLEAN_RAW_MASK 0x100 -+#define UVD_LMI_STATUS__READ_CLEAN_RAW__SHIFT 0x8 -+#define UVD_LMI_STATUS__UMC_READ_CLEAN_RAW_MASK 0x200 -+#define UVD_LMI_STATUS__UMC_READ_CLEAN_RAW__SHIFT 0x9 -+#define UVD_LMI_STATUS__UMC_UVD_IDLE_MASK 0x400 -+#define UVD_LMI_STATUS__UMC_UVD_IDLE__SHIFT 0xa -+#define UVD_LMI_STATUS__UMC_AVP_IDLE_MASK 0x800 -+#define UVD_LMI_STATUS__UMC_AVP_IDLE__SHIFT 0xb -+#define UVD_LMI_STATUS__ADP_MC_READ_CLEAN_MASK 0x1000 -+#define UVD_LMI_STATUS__ADP_MC_READ_CLEAN__SHIFT 0xc -+#define UVD_LMI_STATUS__ADP_UMC_READ_CLEAN_MASK 0x2000 -+#define UVD_LMI_STATUS__ADP_UMC_READ_CLEAN__SHIFT 0xd -+#define UVD_LMI_SWAP_CNTL__RB_MC_SWAP_MASK 0x3 -+#define UVD_LMI_SWAP_CNTL__RB_MC_SWAP__SHIFT 0x0 -+#define UVD_LMI_SWAP_CNTL__IB_MC_SWAP_MASK 0xc -+#define UVD_LMI_SWAP_CNTL__IB_MC_SWAP__SHIFT 0x2 -+#define UVD_LMI_SWAP_CNTL__RB_RPTR_MC_SWAP_MASK 0x30 -+#define UVD_LMI_SWAP_CNTL__RB_RPTR_MC_SWAP__SHIFT 0x4 -+#define UVD_LMI_SWAP_CNTL__VCPU_R_MC_SWAP_MASK 0xc0 -+#define UVD_LMI_SWAP_CNTL__VCPU_R_MC_SWAP__SHIFT 0x6 -+#define UVD_LMI_SWAP_CNTL__VCPU_W_MC_SWAP_MASK 0x300 -+#define UVD_LMI_SWAP_CNTL__VCPU_W_MC_SWAP__SHIFT 0x8 -+#define UVD_LMI_SWAP_CNTL__CM_MC_SWAP_MASK 0xc00 -+#define UVD_LMI_SWAP_CNTL__CM_MC_SWAP__SHIFT 0xa -+#define UVD_LMI_SWAP_CNTL__IT_MC_SWAP_MASK 0x3000 -+#define UVD_LMI_SWAP_CNTL__IT_MC_SWAP__SHIFT 0xc -+#define UVD_LMI_SWAP_CNTL__DB_R_MC_SWAP_MASK 0xc000 -+#define UVD_LMI_SWAP_CNTL__DB_R_MC_SWAP__SHIFT 0xe -+#define UVD_LMI_SWAP_CNTL__DB_W_MC_SWAP_MASK 0x30000 -+#define UVD_LMI_SWAP_CNTL__DB_W_MC_SWAP__SHIFT 0x10 -+#define UVD_LMI_SWAP_CNTL__CSM_MC_SWAP_MASK 0xc0000 -+#define UVD_LMI_SWAP_CNTL__CSM_MC_SWAP__SHIFT 0x12 -+#define UVD_LMI_SWAP_CNTL__MP_REF16_MC_SWAP_MASK 0xc00000 -+#define UVD_LMI_SWAP_CNTL__MP_REF16_MC_SWAP__SHIFT 0x16 -+#define UVD_LMI_SWAP_CNTL__DBW_MC_SWAP_MASK 0x3000000 -+#define UVD_LMI_SWAP_CNTL__DBW_MC_SWAP__SHIFT 0x18 -+#define UVD_LMI_SWAP_CNTL__RB_WR_MC_SWAP_MASK 0xc000000 -+#define UVD_LMI_SWAP_CNTL__RB_WR_MC_SWAP__SHIFT 0x1a -+#define UVD_LMI_SWAP_CNTL__RE_MC_SWAP_MASK 0x30000000 -+#define UVD_LMI_SWAP_CNTL__RE_MC_SWAP__SHIFT 0x1c -+#define UVD_LMI_SWAP_CNTL__MP_MC_SWAP_MASK 0xc0000000 -+#define UVD_LMI_SWAP_CNTL__MP_MC_SWAP__SHIFT 0x1e -+#define UVD_MP_SWAP_CNTL__MP_REF0_MC_SWAP_MASK 0x3 -+#define UVD_MP_SWAP_CNTL__MP_REF0_MC_SWAP__SHIFT 0x0 -+#define UVD_MP_SWAP_CNTL__MP_REF1_MC_SWAP_MASK 0xc -+#define UVD_MP_SWAP_CNTL__MP_REF1_MC_SWAP__SHIFT 0x2 -+#define UVD_MP_SWAP_CNTL__MP_REF2_MC_SWAP_MASK 0x30 -+#define UVD_MP_SWAP_CNTL__MP_REF2_MC_SWAP__SHIFT 0x4 -+#define UVD_MP_SWAP_CNTL__MP_REF3_MC_SWAP_MASK 0xc0 -+#define UVD_MP_SWAP_CNTL__MP_REF3_MC_SWAP__SHIFT 0x6 -+#define UVD_MP_SWAP_CNTL__MP_REF4_MC_SWAP_MASK 0x300 -+#define UVD_MP_SWAP_CNTL__MP_REF4_MC_SWAP__SHIFT 0x8 -+#define UVD_MP_SWAP_CNTL__MP_REF5_MC_SWAP_MASK 0xc00 -+#define UVD_MP_SWAP_CNTL__MP_REF5_MC_SWAP__SHIFT 0xa -+#define UVD_MP_SWAP_CNTL__MP_REF6_MC_SWAP_MASK 0x3000 -+#define UVD_MP_SWAP_CNTL__MP_REF6_MC_SWAP__SHIFT 0xc -+#define UVD_MP_SWAP_CNTL__MP_REF7_MC_SWAP_MASK 0xc000 -+#define UVD_MP_SWAP_CNTL__MP_REF7_MC_SWAP__SHIFT 0xe -+#define UVD_MP_SWAP_CNTL__MP_REF8_MC_SWAP_MASK 0x30000 -+#define UVD_MP_SWAP_CNTL__MP_REF8_MC_SWAP__SHIFT 0x10 -+#define UVD_MP_SWAP_CNTL__MP_REF9_MC_SWAP_MASK 0xc0000 -+#define UVD_MP_SWAP_CNTL__MP_REF9_MC_SWAP__SHIFT 0x12 -+#define UVD_MP_SWAP_CNTL__MP_REF10_MC_SWAP_MASK 0x300000 -+#define UVD_MP_SWAP_CNTL__MP_REF10_MC_SWAP__SHIFT 0x14 -+#define UVD_MP_SWAP_CNTL__MP_REF11_MC_SWAP_MASK 0xc00000 -+#define UVD_MP_SWAP_CNTL__MP_REF11_MC_SWAP__SHIFT 0x16 -+#define UVD_MP_SWAP_CNTL__MP_REF12_MC_SWAP_MASK 0x3000000 -+#define UVD_MP_SWAP_CNTL__MP_REF12_MC_SWAP__SHIFT 0x18 -+#define UVD_MP_SWAP_CNTL__MP_REF13_MC_SWAP_MASK 0xc000000 -+#define UVD_MP_SWAP_CNTL__MP_REF13_MC_SWAP__SHIFT 0x1a -+#define UVD_MP_SWAP_CNTL__MP_REF14_MC_SWAP_MASK 0x30000000 -+#define UVD_MP_SWAP_CNTL__MP_REF14_MC_SWAP__SHIFT 0x1c -+#define UVD_MP_SWAP_CNTL__MP_REF15_MC_SWAP_MASK 0xc0000000 -+#define UVD_MP_SWAP_CNTL__MP_REF15_MC_SWAP__SHIFT 0x1e -+#define UVD_MPC_CNTL__REPLACEMENT_MODE_MASK 0x38 -+#define UVD_MPC_CNTL__REPLACEMENT_MODE__SHIFT 0x3 -+#define UVD_MPC_CNTL__PERF_RST_MASK 0x40 -+#define UVD_MPC_CNTL__PERF_RST__SHIFT 0x6 -+#define UVD_MPC_CNTL__DBG_MUX_MASK 0xf00 -+#define UVD_MPC_CNTL__DBG_MUX__SHIFT 0x8 -+#define UVD_MPC_CNTL__AVE_WEIGHT_MASK 0x30000 -+#define UVD_MPC_CNTL__AVE_WEIGHT__SHIFT 0x10 -+#define UVD_MPC_CNTL__URGENT_EN_MASK 0x40000 -+#define UVD_MPC_CNTL__URGENT_EN__SHIFT 0x12 -+#define UVD_MPC_SET_MUXA0__VARA_0_MASK 0x3f -+#define UVD_MPC_SET_MUXA0__VARA_0__SHIFT 0x0 -+#define UVD_MPC_SET_MUXA0__VARA_1_MASK 0xfc0 -+#define UVD_MPC_SET_MUXA0__VARA_1__SHIFT 0x6 -+#define UVD_MPC_SET_MUXA0__VARA_2_MASK 0x3f000 -+#define UVD_MPC_SET_MUXA0__VARA_2__SHIFT 0xc -+#define UVD_MPC_SET_MUXA0__VARA_3_MASK 0xfc0000 -+#define UVD_MPC_SET_MUXA0__VARA_3__SHIFT 0x12 -+#define UVD_MPC_SET_MUXA0__VARA_4_MASK 0x3f000000 -+#define UVD_MPC_SET_MUXA0__VARA_4__SHIFT 0x18 -+#define UVD_MPC_SET_MUXA1__VARA_5_MASK 0x3f -+#define UVD_MPC_SET_MUXA1__VARA_5__SHIFT 0x0 -+#define UVD_MPC_SET_MUXA1__VARA_6_MASK 0xfc0 -+#define UVD_MPC_SET_MUXA1__VARA_6__SHIFT 0x6 -+#define UVD_MPC_SET_MUXA1__VARA_7_MASK 0x3f000 -+#define UVD_MPC_SET_MUXA1__VARA_7__SHIFT 0xc -+#define UVD_MPC_SET_MUXB0__VARB_0_MASK 0x3f -+#define UVD_MPC_SET_MUXB0__VARB_0__SHIFT 0x0 -+#define UVD_MPC_SET_MUXB0__VARB_1_MASK 0xfc0 -+#define UVD_MPC_SET_MUXB0__VARB_1__SHIFT 0x6 -+#define UVD_MPC_SET_MUXB0__VARB_2_MASK 0x3f000 -+#define UVD_MPC_SET_MUXB0__VARB_2__SHIFT 0xc -+#define UVD_MPC_SET_MUXB0__VARB_3_MASK 0xfc0000 -+#define UVD_MPC_SET_MUXB0__VARB_3__SHIFT 0x12 -+#define UVD_MPC_SET_MUXB0__VARB_4_MASK 0x3f000000 -+#define UVD_MPC_SET_MUXB0__VARB_4__SHIFT 0x18 -+#define UVD_MPC_SET_MUXB1__VARB_5_MASK 0x3f -+#define UVD_MPC_SET_MUXB1__VARB_5__SHIFT 0x0 -+#define UVD_MPC_SET_MUXB1__VARB_6_MASK 0xfc0 -+#define UVD_MPC_SET_MUXB1__VARB_6__SHIFT 0x6 -+#define UVD_MPC_SET_MUXB1__VARB_7_MASK 0x3f000 -+#define UVD_MPC_SET_MUXB1__VARB_7__SHIFT 0xc -+#define UVD_MPC_SET_MUX__SET_0_MASK 0x7 -+#define UVD_MPC_SET_MUX__SET_0__SHIFT 0x0 -+#define UVD_MPC_SET_MUX__SET_1_MASK 0x38 -+#define UVD_MPC_SET_MUX__SET_1__SHIFT 0x3 -+#define UVD_MPC_SET_MUX__SET_2_MASK 0x1c0 -+#define UVD_MPC_SET_MUX__SET_2__SHIFT 0x6 -+#define UVD_MPC_SET_ALU__FUNCT_MASK 0x7 -+#define UVD_MPC_SET_ALU__FUNCT__SHIFT 0x0 -+#define UVD_MPC_SET_ALU__OPERAND_MASK 0xff0 -+#define UVD_MPC_SET_ALU__OPERAND__SHIFT 0x4 -+#define UVD_VCPU_CACHE_OFFSET0__CACHE_OFFSET0_MASK 0x1ffffff -+#define UVD_VCPU_CACHE_OFFSET0__CACHE_OFFSET0__SHIFT 0x0 -+#define UVD_VCPU_CACHE_SIZE0__CACHE_SIZE0_MASK 0x1fffff -+#define UVD_VCPU_CACHE_SIZE0__CACHE_SIZE0__SHIFT 0x0 -+#define UVD_VCPU_CACHE_OFFSET1__CACHE_OFFSET1_MASK 0x1ffffff -+#define UVD_VCPU_CACHE_OFFSET1__CACHE_OFFSET1__SHIFT 0x0 -+#define UVD_VCPU_CACHE_SIZE1__CACHE_SIZE1_MASK 0x1fffff -+#define UVD_VCPU_CACHE_SIZE1__CACHE_SIZE1__SHIFT 0x0 -+#define UVD_VCPU_CACHE_OFFSET2__CACHE_OFFSET2_MASK 0x1ffffff -+#define UVD_VCPU_CACHE_OFFSET2__CACHE_OFFSET2__SHIFT 0x0 -+#define UVD_VCPU_CACHE_SIZE2__CACHE_SIZE2_MASK 0x1fffff -+#define UVD_VCPU_CACHE_SIZE2__CACHE_SIZE2__SHIFT 0x0 -+#define UVD_VCPU_CNTL__IRQ_ERR_MASK 0xf -+#define UVD_VCPU_CNTL__IRQ_ERR__SHIFT 0x0 -+#define UVD_VCPU_CNTL__AXI_MAX_BRST_SIZE_IS_4_MASK 0x10 -+#define UVD_VCPU_CNTL__AXI_MAX_BRST_SIZE_IS_4__SHIFT 0x4 -+#define UVD_VCPU_CNTL__PMB_ED_ENABLE_MASK 0x20 -+#define UVD_VCPU_CNTL__PMB_ED_ENABLE__SHIFT 0x5 -+#define UVD_VCPU_CNTL__PMB_SOFT_RESET_MASK 0x40 -+#define UVD_VCPU_CNTL__PMB_SOFT_RESET__SHIFT 0x6 -+#define UVD_VCPU_CNTL__RBBM_SOFT_RESET_MASK 0x80 -+#define UVD_VCPU_CNTL__RBBM_SOFT_RESET__SHIFT 0x7 -+#define UVD_VCPU_CNTL__ABORT_REQ_MASK 0x100 -+#define UVD_VCPU_CNTL__ABORT_REQ__SHIFT 0x8 -+#define UVD_VCPU_CNTL__CLK_EN_MASK 0x200 -+#define UVD_VCPU_CNTL__CLK_EN__SHIFT 0x9 -+#define UVD_VCPU_CNTL__TRCE_EN_MASK 0x400 -+#define UVD_VCPU_CNTL__TRCE_EN__SHIFT 0xa -+#define UVD_VCPU_CNTL__TRCE_MUX_MASK 0x1800 -+#define UVD_VCPU_CNTL__TRCE_MUX__SHIFT 0xb -+#define UVD_VCPU_CNTL__DBG_MUX_MASK 0xe000 -+#define UVD_VCPU_CNTL__DBG_MUX__SHIFT 0xd -+#define UVD_VCPU_CNTL__JTAG_EN_MASK 0x10000 -+#define UVD_VCPU_CNTL__JTAG_EN__SHIFT 0x10 -+#define UVD_VCPU_CNTL__MIF_WR_LOW_THRESHOLD_BP_MASK 0x20000 -+#define UVD_VCPU_CNTL__MIF_WR_LOW_THRESHOLD_BP__SHIFT 0x11 -+#define UVD_VCPU_CNTL__TIMEOUT_DIS_MASK 0x40000 -+#define UVD_VCPU_CNTL__TIMEOUT_DIS__SHIFT 0x12 -+#define UVD_VCPU_CNTL__SUVD_EN_MASK 0x80000 -+#define UVD_VCPU_CNTL__SUVD_EN__SHIFT 0x13 -+#define UVD_VCPU_CNTL__PRB_TIMEOUT_VAL_MASK 0xff00000 -+#define UVD_VCPU_CNTL__PRB_TIMEOUT_VAL__SHIFT 0x14 -+#define UVD_VCPU_CNTL__CABAC_MB_ACC_MASK 0x10000000 -+#define UVD_VCPU_CNTL__CABAC_MB_ACC__SHIFT 0x1c -+#define UVD_VCPU_CNTL__WMV9_EN_MASK 0x40000000 -+#define UVD_VCPU_CNTL__WMV9_EN__SHIFT 0x1e -+#define UVD_VCPU_CNTL__RE_OFFLOAD_EN_MASK 0x80000000 -+#define UVD_VCPU_CNTL__RE_OFFLOAD_EN__SHIFT 0x1f -+#define UVD_SOFT_RESET__RBC_SOFT_RESET_MASK 0x1 -+#define UVD_SOFT_RESET__RBC_SOFT_RESET__SHIFT 0x0 -+#define UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK 0x2 -+#define UVD_SOFT_RESET__LBSI_SOFT_RESET__SHIFT 0x1 -+#define UVD_SOFT_RESET__LMI_SOFT_RESET_MASK 0x4 -+#define UVD_SOFT_RESET__LMI_SOFT_RESET__SHIFT 0x2 -+#define UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK 0x8 -+#define UVD_SOFT_RESET__VCPU_SOFT_RESET__SHIFT 0x3 -+#define UVD_SOFT_RESET__UDEC_SOFT_RESET_MASK 0x10 -+#define UVD_SOFT_RESET__UDEC_SOFT_RESET__SHIFT 0x4 -+#define UVD_SOFT_RESET__CSM_SOFT_RESET_MASK 0x20 -+#define UVD_SOFT_RESET__CSM_SOFT_RESET__SHIFT 0x5 -+#define UVD_SOFT_RESET__CXW_SOFT_RESET_MASK 0x40 -+#define UVD_SOFT_RESET__CXW_SOFT_RESET__SHIFT 0x6 -+#define UVD_SOFT_RESET__TAP_SOFT_RESET_MASK 0x80 -+#define UVD_SOFT_RESET__TAP_SOFT_RESET__SHIFT 0x7 -+#define UVD_SOFT_RESET__MPC_SOFT_RESET_MASK 0x100 -+#define UVD_SOFT_RESET__MPC_SOFT_RESET__SHIFT 0x8 -+#define UVD_SOFT_RESET__JPEG_SCLK_RESET_STATUS_MASK 0x200 -+#define UVD_SOFT_RESET__JPEG_SCLK_RESET_STATUS__SHIFT 0x9 -+#define UVD_SOFT_RESET__IH_SOFT_RESET_MASK 0x400 -+#define UVD_SOFT_RESET__IH_SOFT_RESET__SHIFT 0xa -+#define UVD_SOFT_RESET__MPRD_SOFT_RESET_MASK 0x800 -+#define UVD_SOFT_RESET__MPRD_SOFT_RESET__SHIFT 0xb -+#define UVD_SOFT_RESET__IDCT_SOFT_RESET_MASK 0x1000 -+#define UVD_SOFT_RESET__IDCT_SOFT_RESET__SHIFT 0xc -+#define UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK 0x2000 -+#define UVD_SOFT_RESET__LMI_UMC_SOFT_RESET__SHIFT 0xd -+#define UVD_SOFT_RESET__SPH_SOFT_RESET_MASK 0x4000 -+#define UVD_SOFT_RESET__SPH_SOFT_RESET__SHIFT 0xe -+#define UVD_SOFT_RESET__MIF_SOFT_RESET_MASK 0x8000 -+#define UVD_SOFT_RESET__MIF_SOFT_RESET__SHIFT 0xf -+#define UVD_SOFT_RESET__LCM_SOFT_RESET_MASK 0x10000 -+#define UVD_SOFT_RESET__LCM_SOFT_RESET__SHIFT 0x10 -+#define UVD_SOFT_RESET__SUVD_SOFT_RESET_MASK 0x20000 -+#define UVD_SOFT_RESET__SUVD_SOFT_RESET__SHIFT 0x11 -+#define UVD_SOFT_RESET__LBSI_VCLK_RESET_STATUS_MASK 0x40000 -+#define UVD_SOFT_RESET__LBSI_VCLK_RESET_STATUS__SHIFT 0x12 -+#define UVD_SOFT_RESET__VCPU_VCLK_RESET_STATUS_MASK 0x80000 -+#define UVD_SOFT_RESET__VCPU_VCLK_RESET_STATUS__SHIFT 0x13 -+#define UVD_SOFT_RESET__UDEC_VCLK_RESET_STATUS_MASK 0x100000 -+#define UVD_SOFT_RESET__UDEC_VCLK_RESET_STATUS__SHIFT 0x14 -+#define UVD_SOFT_RESET__UDEC_DCLK_RESET_STATUS_MASK 0x200000 -+#define UVD_SOFT_RESET__UDEC_DCLK_RESET_STATUS__SHIFT 0x15 -+#define UVD_SOFT_RESET__MPC_DCLK_RESET_STATUS_MASK 0x400000 -+#define UVD_SOFT_RESET__MPC_DCLK_RESET_STATUS__SHIFT 0x16 -+#define UVD_SOFT_RESET__MPRD_VCLK_RESET_STATUS_MASK 0x800000 -+#define UVD_SOFT_RESET__MPRD_VCLK_RESET_STATUS__SHIFT 0x17 -+#define UVD_SOFT_RESET__MPRD_DCLK_RESET_STATUS_MASK 0x1000000 -+#define UVD_SOFT_RESET__MPRD_DCLK_RESET_STATUS__SHIFT 0x18 -+#define UVD_SOFT_RESET__IDCT_VCLK_RESET_STATUS_MASK 0x2000000 -+#define UVD_SOFT_RESET__IDCT_VCLK_RESET_STATUS__SHIFT 0x19 -+#define UVD_SOFT_RESET__MIF_DCLK_RESET_STATUS_MASK 0x4000000 -+#define UVD_SOFT_RESET__MIF_DCLK_RESET_STATUS__SHIFT 0x1a -+#define UVD_SOFT_RESET__LCM_DCLK_RESET_STATUS_MASK 0x8000000 -+#define UVD_SOFT_RESET__LCM_DCLK_RESET_STATUS__SHIFT 0x1b -+#define UVD_SOFT_RESET__SUVD_VCLK_RESET_STATUS_MASK 0x10000000 -+#define UVD_SOFT_RESET__SUVD_VCLK_RESET_STATUS__SHIFT 0x1c -+#define UVD_SOFT_RESET__SUVD_DCLK_RESET_STATUS_MASK 0x20000000 -+#define UVD_SOFT_RESET__SUVD_DCLK_RESET_STATUS__SHIFT 0x1d -+#define UVD_SOFT_RESET__RE_DCLK_RESET_STATUS_MASK 0x40000000 -+#define UVD_SOFT_RESET__RE_DCLK_RESET_STATUS__SHIFT 0x1e -+#define UVD_SOFT_RESET__SRE_DCLK_RESET_STATUS_MASK 0x80000000 -+#define UVD_SOFT_RESET__SRE_DCLK_RESET_STATUS__SHIFT 0x1f -+#define UVD_LMI_RBC_IB_VMID__IB_VMID_MASK 0xf -+#define UVD_LMI_RBC_IB_VMID__IB_VMID__SHIFT 0x0 -+#define UVD_RBC_IB_SIZE__IB_SIZE_MASK 0x7ffff0 -+#define UVD_RBC_IB_SIZE__IB_SIZE__SHIFT 0x4 -+#define UVD_LMI_RBC_RB_VMID__RB_VMID_MASK 0xf -+#define UVD_LMI_RBC_RB_VMID__RB_VMID__SHIFT 0x0 -+#define UVD_RBC_RB_RPTR__RB_RPTR_MASK 0x7ffff0 -+#define UVD_RBC_RB_RPTR__RB_RPTR__SHIFT 0x4 -+#define UVD_RBC_RB_WPTR__RB_WPTR_MASK 0x7ffff0 -+#define UVD_RBC_RB_WPTR__RB_WPTR__SHIFT 0x4 -+#define UVD_RBC_RB_CNTL__RB_BUFSZ_MASK 0x1f -+#define UVD_RBC_RB_CNTL__RB_BUFSZ__SHIFT 0x0 -+#define UVD_RBC_RB_CNTL__RB_BLKSZ_MASK 0x1f00 -+#define UVD_RBC_RB_CNTL__RB_BLKSZ__SHIFT 0x8 -+#define UVD_RBC_RB_CNTL__RB_NO_FETCH_MASK 0x10000 -+#define UVD_RBC_RB_CNTL__RB_NO_FETCH__SHIFT 0x10 -+#define UVD_RBC_RB_CNTL__RB_WPTR_POLL_EN_MASK 0x100000 -+#define UVD_RBC_RB_CNTL__RB_WPTR_POLL_EN__SHIFT 0x14 -+#define UVD_RBC_RB_CNTL__RB_NO_UPDATE_MASK 0x1000000 -+#define UVD_RBC_RB_CNTL__RB_NO_UPDATE__SHIFT 0x18 -+#define UVD_RBC_RB_CNTL__RB_RPTR_WR_EN_MASK 0x10000000 -+#define UVD_RBC_RB_CNTL__RB_RPTR_WR_EN__SHIFT 0x1c -+#define UVD_RBC_RB_RPTR_ADDR__RB_RPTR_ADDR_MASK 0xffffffff -+#define UVD_RBC_RB_RPTR_ADDR__RB_RPTR_ADDR__SHIFT 0x0 -+#define UVD_STATUS__RBC_BUSY_MASK 0x1 -+#define UVD_STATUS__RBC_BUSY__SHIFT 0x0 -+#define UVD_STATUS__VCPU_REPORT_MASK 0xfe -+#define UVD_STATUS__VCPU_REPORT__SHIFT 0x1 -+#define UVD_SEMA_TIMEOUT_STATUS__SEMAPHORE_WAIT_INCOMPLETE_TIMEOUT_STAT_MASK 0x1 -+#define UVD_SEMA_TIMEOUT_STATUS__SEMAPHORE_WAIT_INCOMPLETE_TIMEOUT_STAT__SHIFT 0x0 -+#define UVD_SEMA_TIMEOUT_STATUS__SEMAPHORE_WAIT_FAULT_TIMEOUT_STAT_MASK 0x2 -+#define UVD_SEMA_TIMEOUT_STATUS__SEMAPHORE_WAIT_FAULT_TIMEOUT_STAT__SHIFT 0x1 -+#define UVD_SEMA_TIMEOUT_STATUS__SEMAPHORE_SIGNAL_INCOMPLETE_TIMEOUT_STAT_MASK 0x4 -+#define UVD_SEMA_TIMEOUT_STATUS__SEMAPHORE_SIGNAL_INCOMPLETE_TIMEOUT_STAT__SHIFT 0x2 -+#define UVD_SEMA_TIMEOUT_STATUS__SEMAPHORE_TIMEOUT_CLEAR_MASK 0x8 -+#define UVD_SEMA_TIMEOUT_STATUS__SEMAPHORE_TIMEOUT_CLEAR__SHIFT 0x3 -+#define UVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL__WAIT_INCOMPLETE_EN_MASK 0x1 -+#define UVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL__WAIT_INCOMPLETE_EN__SHIFT 0x0 -+#define UVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL__WAIT_INCOMPLETE_COUNT_MASK 0x1ffffe -+#define UVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL__WAIT_INCOMPLETE_COUNT__SHIFT 0x1 -+#define UVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL__RESEND_TIMER_MASK 0x7000000 -+#define UVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL__RESEND_TIMER__SHIFT 0x18 -+#define UVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL__WAIT_FAULT_EN_MASK 0x1 -+#define UVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL__WAIT_FAULT_EN__SHIFT 0x0 -+#define UVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL__WAIT_FAULT_COUNT_MASK 0x1ffffe -+#define UVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL__WAIT_FAULT_COUNT__SHIFT 0x1 -+#define UVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL__RESEND_TIMER_MASK 0x7000000 -+#define UVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL__RESEND_TIMER__SHIFT 0x18 -+#define UVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL__SIGNAL_INCOMPLETE_EN_MASK 0x1 -+#define UVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL__SIGNAL_INCOMPLETE_EN__SHIFT 0x0 -+#define UVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL__SIGNAL_INCOMPLETE_COUNT_MASK 0x1ffffe -+#define UVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL__SIGNAL_INCOMPLETE_COUNT__SHIFT 0x1 -+#define UVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL__RESEND_TIMER_MASK 0x7000000 -+#define UVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL__RESEND_TIMER__SHIFT 0x18 -+#define UVD_CONTEXT_ID__CONTEXT_ID_MASK 0xffffffff -+#define UVD_CONTEXT_ID__CONTEXT_ID__SHIFT 0x0 -+#define UVD_SUVD_CGC_GATE__SRE_MASK 0x1 -+#define UVD_SUVD_CGC_GATE__SRE__SHIFT 0x0 -+#define UVD_SUVD_CGC_GATE__SIT_MASK 0x2 -+#define UVD_SUVD_CGC_GATE__SIT__SHIFT 0x1 -+#define UVD_SUVD_CGC_GATE__SMP_MASK 0x4 -+#define UVD_SUVD_CGC_GATE__SMP__SHIFT 0x2 -+#define UVD_SUVD_CGC_GATE__SCM_MASK 0x8 -+#define UVD_SUVD_CGC_GATE__SCM__SHIFT 0x3 -+#define UVD_SUVD_CGC_GATE__SDB_MASK 0x10 -+#define UVD_SUVD_CGC_GATE__SDB__SHIFT 0x4 -+#define UVD_SUVD_CGC_GATE__SRE_H264_MASK 0x20 -+#define UVD_SUVD_CGC_GATE__SRE_H264__SHIFT 0x5 -+#define UVD_SUVD_CGC_GATE__SRE_HEVC_MASK 0x40 -+#define UVD_SUVD_CGC_GATE__SRE_HEVC__SHIFT 0x6 -+#define UVD_SUVD_CGC_GATE__SIT_H264_MASK 0x80 -+#define UVD_SUVD_CGC_GATE__SIT_H264__SHIFT 0x7 -+#define UVD_SUVD_CGC_GATE__SIT_HEVC_MASK 0x100 -+#define UVD_SUVD_CGC_GATE__SIT_HEVC__SHIFT 0x8 -+#define UVD_SUVD_CGC_GATE__SCM_H264_MASK 0x200 -+#define UVD_SUVD_CGC_GATE__SCM_H264__SHIFT 0x9 -+#define UVD_SUVD_CGC_GATE__SCM_HEVC_MASK 0x400 -+#define UVD_SUVD_CGC_GATE__SCM_HEVC__SHIFT 0xa -+#define UVD_SUVD_CGC_GATE__SDB_H264_MASK 0x800 -+#define UVD_SUVD_CGC_GATE__SDB_H264__SHIFT 0xb -+#define UVD_SUVD_CGC_GATE__SDB_HEVC_MASK 0x1000 -+#define UVD_SUVD_CGC_GATE__SDB_HEVC__SHIFT 0xc -+#define UVD_SUVD_CGC_GATE__SCLR_MASK 0x2000 -+#define UVD_SUVD_CGC_GATE__SCLR__SHIFT 0xd -+#define UVD_SUVD_CGC_GATE__UVD_SC_MASK 0x4000 -+#define UVD_SUVD_CGC_GATE__UVD_SC__SHIFT 0xe -+#define UVD_SUVD_CGC_STATUS__SRE_VCLK_MASK 0x1 -+#define UVD_SUVD_CGC_STATUS__SRE_VCLK__SHIFT 0x0 -+#define UVD_SUVD_CGC_STATUS__SRE_DCLK_MASK 0x2 -+#define UVD_SUVD_CGC_STATUS__SRE_DCLK__SHIFT 0x1 -+#define UVD_SUVD_CGC_STATUS__SIT_DCLK_MASK 0x4 -+#define UVD_SUVD_CGC_STATUS__SIT_DCLK__SHIFT 0x2 -+#define UVD_SUVD_CGC_STATUS__SMP_DCLK_MASK 0x8 -+#define UVD_SUVD_CGC_STATUS__SMP_DCLK__SHIFT 0x3 -+#define UVD_SUVD_CGC_STATUS__SCM_DCLK_MASK 0x10 -+#define UVD_SUVD_CGC_STATUS__SCM_DCLK__SHIFT 0x4 -+#define UVD_SUVD_CGC_STATUS__SDB_DCLK_MASK 0x20 -+#define UVD_SUVD_CGC_STATUS__SDB_DCLK__SHIFT 0x5 -+#define UVD_SUVD_CGC_STATUS__SRE_H264_VCLK_MASK 0x40 -+#define UVD_SUVD_CGC_STATUS__SRE_H264_VCLK__SHIFT 0x6 -+#define UVD_SUVD_CGC_STATUS__SRE_HEVC_VCLK_MASK 0x80 -+#define UVD_SUVD_CGC_STATUS__SRE_HEVC_VCLK__SHIFT 0x7 -+#define UVD_SUVD_CGC_STATUS__SIT_H264_DCLK_MASK 0x100 -+#define UVD_SUVD_CGC_STATUS__SIT_H264_DCLK__SHIFT 0x8 -+#define UVD_SUVD_CGC_STATUS__SIT_HEVC_DCLK_MASK 0x200 -+#define UVD_SUVD_CGC_STATUS__SIT_HEVC_DCLK__SHIFT 0x9 -+#define UVD_SUVD_CGC_STATUS__SCM_H264_DCLK_MASK 0x400 -+#define UVD_SUVD_CGC_STATUS__SCM_H264_DCLK__SHIFT 0xa -+#define UVD_SUVD_CGC_STATUS__SCM_HEVC_DCLK_MASK 0x800 -+#define UVD_SUVD_CGC_STATUS__SCM_HEVC_DCLK__SHIFT 0xb -+#define UVD_SUVD_CGC_STATUS__SDB_H264_DCLK_MASK 0x1000 -+#define UVD_SUVD_CGC_STATUS__SDB_H264_DCLK__SHIFT 0xc -+#define UVD_SUVD_CGC_STATUS__SDB_HEVC_DCLK_MASK 0x2000 -+#define UVD_SUVD_CGC_STATUS__SDB_HEVC_DCLK__SHIFT 0xd -+#define UVD_SUVD_CGC_STATUS__SCLR_DCLK_MASK 0x4000 -+#define UVD_SUVD_CGC_STATUS__SCLR_DCLK__SHIFT 0xe -+#define UVD_SUVD_CGC_STATUS__UVD_SC_MASK 0x8000 -+#define UVD_SUVD_CGC_STATUS__UVD_SC__SHIFT 0xf -+#define UVD_SUVD_CGC_CTRL__SRE_MODE_MASK 0x1 -+#define UVD_SUVD_CGC_CTRL__SRE_MODE__SHIFT 0x0 -+#define UVD_SUVD_CGC_CTRL__SIT_MODE_MASK 0x2 -+#define UVD_SUVD_CGC_CTRL__SIT_MODE__SHIFT 0x1 -+#define UVD_SUVD_CGC_CTRL__SMP_MODE_MASK 0x4 -+#define UVD_SUVD_CGC_CTRL__SMP_MODE__SHIFT 0x2 -+#define UVD_SUVD_CGC_CTRL__SCM_MODE_MASK 0x8 -+#define UVD_SUVD_CGC_CTRL__SCM_MODE__SHIFT 0x3 -+#define UVD_SUVD_CGC_CTRL__SDB_MODE_MASK 0x10 -+#define UVD_SUVD_CGC_CTRL__SDB_MODE__SHIFT 0x4 -+#define UVD_SUVD_CGC_CTRL__SCLR_MODE_MASK 0x20 -+#define UVD_SUVD_CGC_CTRL__SCLR_MODE__SHIFT 0x5 -+#define UVD_SUVD_CGC_CTRL__UVD_SC_MODE_MASK 0x40 -+#define UVD_SUVD_CGC_CTRL__UVD_SC_MODE__SHIFT 0x6 -+#define UVD_LMI_VMID_INTERNAL__VCPU_NC0_VMID_MASK 0xf -+#define UVD_LMI_VMID_INTERNAL__VCPU_NC0_VMID__SHIFT 0x0 -+#define UVD_LMI_VMID_INTERNAL__VCPU_NC1_VMID_MASK 0xf0 -+#define UVD_LMI_VMID_INTERNAL__VCPU_NC1_VMID__SHIFT 0x4 -+#define UVD_LMI_VMID_INTERNAL__DPB_VMID_MASK 0xf00 -+#define UVD_LMI_VMID_INTERNAL__DPB_VMID__SHIFT 0x8 -+#define UVD_LMI_VMID_INTERNAL__DBW_VMID_MASK 0xf000 -+#define UVD_LMI_VMID_INTERNAL__DBW_VMID__SHIFT 0xc -+#define UVD_LMI_VMID_INTERNAL__LBSI_VMID_MASK 0xf0000 -+#define UVD_LMI_VMID_INTERNAL__LBSI_VMID__SHIFT 0x10 -+#define UVD_LMI_VMID_INTERNAL__IDCT_VMID_MASK 0xf00000 -+#define UVD_LMI_VMID_INTERNAL__IDCT_VMID__SHIFT 0x14 -+#define UVD_LMI_VMID_INTERNAL__JPEG_VMID_MASK 0xf000000 -+#define UVD_LMI_VMID_INTERNAL__JPEG_VMID__SHIFT 0x18 -+#define UVD_LMI_VMID_INTERNAL__JPEG2_VMID_MASK 0xf0000000 -+#define UVD_LMI_VMID_INTERNAL__JPEG2_VMID__SHIFT 0x1c -+#define UVD_LMI_VMID_INTERNAL2__MIF_GPGPU_VMID_MASK 0xf -+#define UVD_LMI_VMID_INTERNAL2__MIF_GPGPU_VMID__SHIFT 0x0 -+#define UVD_LMI_VMID_INTERNAL2__MIF_CURR_VMID_MASK 0xf0 -+#define UVD_LMI_VMID_INTERNAL2__MIF_CURR_VMID__SHIFT 0x4 -+#define UVD_LMI_VMID_INTERNAL2__MIF_REF_VMID_MASK 0xf00 -+#define UVD_LMI_VMID_INTERNAL2__MIF_REF_VMID__SHIFT 0x8 -+#define UVD_LMI_VMID_INTERNAL2__MIF_DBW_VMID_MASK 0xf000 -+#define UVD_LMI_VMID_INTERNAL2__MIF_DBW_VMID__SHIFT 0xc -+#define UVD_LMI_VMID_INTERNAL2__MIF_CM_COLOC_VMID_MASK 0xf0000 -+#define UVD_LMI_VMID_INTERNAL2__MIF_CM_COLOC_VMID__SHIFT 0x10 -+#define UVD_LMI_VMID_INTERNAL2__MIF_BSD_VMID_MASK 0xf00000 -+#define UVD_LMI_VMID_INTERNAL2__MIF_BSD_VMID__SHIFT 0x14 -+#define UVD_LMI_VMID_INTERNAL2__MIF_BSP_VMID_MASK 0xf000000 -+#define UVD_LMI_VMID_INTERNAL2__MIF_BSP_VMID__SHIFT 0x18 -+#define UVD_LMI_VMID_INTERNAL2__VDMA_VMID_MASK 0xf0000000 -+#define UVD_LMI_VMID_INTERNAL2__VDMA_VMID__SHIFT 0x1c -+#define UVD_LMI_CACHE_CTRL__IT_EN_MASK 0x1 -+#define UVD_LMI_CACHE_CTRL__IT_EN__SHIFT 0x0 -+#define UVD_LMI_CACHE_CTRL__IT_FLUSH_MASK 0x2 -+#define UVD_LMI_CACHE_CTRL__IT_FLUSH__SHIFT 0x1 -+#define UVD_LMI_CACHE_CTRL__CM_EN_MASK 0x4 -+#define UVD_LMI_CACHE_CTRL__CM_EN__SHIFT 0x2 -+#define UVD_LMI_CACHE_CTRL__CM_FLUSH_MASK 0x8 -+#define UVD_LMI_CACHE_CTRL__CM_FLUSH__SHIFT 0x3 -+#define UVD_LMI_CACHE_CTRL__VCPU_EN_MASK 0x10 -+#define UVD_LMI_CACHE_CTRL__VCPU_EN__SHIFT 0x4 -+#define UVD_LMI_CACHE_CTRL__VCPU_FLUSH_MASK 0x20 -+#define UVD_LMI_CACHE_CTRL__VCPU_FLUSH__SHIFT 0x5 -+#define UVD_LMI_SWAP_CNTL2__SCPU_R_MC_SWAP_MASK 0x3 -+#define UVD_LMI_SWAP_CNTL2__SCPU_R_MC_SWAP__SHIFT 0x0 -+#define UVD_LMI_SWAP_CNTL2__SCPU_W_MC_SWAP_MASK 0xc -+#define UVD_LMI_SWAP_CNTL2__SCPU_W_MC_SWAP__SHIFT 0x2 -+#define UVD_LMI_ADDR_EXT2__SCPU_ADDR_EXT_MASK 0xf -+#define UVD_LMI_ADDR_EXT2__SCPU_ADDR_EXT__SHIFT 0x0 -+#define UVD_LMI_ADDR_EXT2__SCPU_VM_ADDR_EXT_MASK 0xf0 -+#define UVD_LMI_ADDR_EXT2__SCPU_VM_ADDR_EXT__SHIFT 0x4 -+#define UVD_LMI_ADDR_EXT2__SCPU_NC0_ADDR_EXT_MASK 0xf00 -+#define UVD_LMI_ADDR_EXT2__SCPU_NC0_ADDR_EXT__SHIFT 0x8 -+#define UVD_LMI_ADDR_EXT2__SCPU_NC1_ADDR_EXT_MASK 0xf000 -+#define UVD_LMI_ADDR_EXT2__SCPU_NC1_ADDR_EXT__SHIFT 0xc -+#define UVD_CGC_MEM_CTRL__LMI_MC_LS_EN_MASK 0x1 -+#define UVD_CGC_MEM_CTRL__LMI_MC_LS_EN__SHIFT 0x0 -+#define UVD_CGC_MEM_CTRL__MPC_LS_EN_MASK 0x2 -+#define UVD_CGC_MEM_CTRL__MPC_LS_EN__SHIFT 0x1 -+#define UVD_CGC_MEM_CTRL__MPRD_LS_EN_MASK 0x4 -+#define UVD_CGC_MEM_CTRL__MPRD_LS_EN__SHIFT 0x2 -+#define UVD_CGC_MEM_CTRL__WCB_LS_EN_MASK 0x8 -+#define UVD_CGC_MEM_CTRL__WCB_LS_EN__SHIFT 0x3 -+#define UVD_CGC_MEM_CTRL__UDEC_RE_LS_EN_MASK 0x10 -+#define UVD_CGC_MEM_CTRL__UDEC_RE_LS_EN__SHIFT 0x4 -+#define UVD_CGC_MEM_CTRL__UDEC_CM_LS_EN_MASK 0x20 -+#define UVD_CGC_MEM_CTRL__UDEC_CM_LS_EN__SHIFT 0x5 -+#define UVD_CGC_MEM_CTRL__UDEC_IT_LS_EN_MASK 0x40 -+#define UVD_CGC_MEM_CTRL__UDEC_IT_LS_EN__SHIFT 0x6 -+#define UVD_CGC_MEM_CTRL__UDEC_DB_LS_EN_MASK 0x80 -+#define UVD_CGC_MEM_CTRL__UDEC_DB_LS_EN__SHIFT 0x7 -+#define UVD_CGC_MEM_CTRL__UDEC_MP_LS_EN_MASK 0x100 -+#define UVD_CGC_MEM_CTRL__UDEC_MP_LS_EN__SHIFT 0x8 -+#define UVD_CGC_MEM_CTRL__SYS_LS_EN_MASK 0x200 -+#define UVD_CGC_MEM_CTRL__SYS_LS_EN__SHIFT 0x9 -+#define UVD_CGC_MEM_CTRL__VCPU_LS_EN_MASK 0x400 -+#define UVD_CGC_MEM_CTRL__VCPU_LS_EN__SHIFT 0xa -+#define UVD_CGC_MEM_CTRL__SCPU_LS_EN_MASK 0x800 -+#define UVD_CGC_MEM_CTRL__SCPU_LS_EN__SHIFT 0xb -+#define UVD_CGC_MEM_CTRL__MIF_LS_EN_MASK 0x1000 -+#define UVD_CGC_MEM_CTRL__MIF_LS_EN__SHIFT 0xc -+#define UVD_CGC_MEM_CTRL__LCM_LS_EN_MASK 0x2000 -+#define UVD_CGC_MEM_CTRL__LCM_LS_EN__SHIFT 0xd -+#define UVD_CGC_MEM_CTRL__JPEG_LS_EN_MASK 0x4000 -+#define UVD_CGC_MEM_CTRL__JPEG_LS_EN__SHIFT 0xe -+#define UVD_CGC_MEM_CTRL__JPEG2_LS_EN_MASK 0x8000 -+#define UVD_CGC_MEM_CTRL__JPEG2_LS_EN__SHIFT 0xf -+#define UVD_CGC_MEM_CTRL__LS_SET_DELAY_MASK 0xf0000 -+#define UVD_CGC_MEM_CTRL__LS_SET_DELAY__SHIFT 0x10 -+#define UVD_CGC_MEM_CTRL__LS_CLEAR_DELAY_MASK 0xf00000 -+#define UVD_CGC_MEM_CTRL__LS_CLEAR_DELAY__SHIFT 0x14 -+#define UVD_CGC_CTRL2__DYN_OCLK_RAMP_EN_MASK 0x1 -+#define UVD_CGC_CTRL2__DYN_OCLK_RAMP_EN__SHIFT 0x0 -+#define UVD_CGC_CTRL2__DYN_RCLK_RAMP_EN_MASK 0x2 -+#define UVD_CGC_CTRL2__DYN_RCLK_RAMP_EN__SHIFT 0x1 -+#define UVD_CGC_CTRL2__GATER_DIV_ID_MASK 0x1c -+#define UVD_CGC_CTRL2__GATER_DIV_ID__SHIFT 0x2 -+#define UVD_LMI_VMID_INTERNAL3__MIF_GEN_RD0_VMID_MASK 0xf -+#define UVD_LMI_VMID_INTERNAL3__MIF_GEN_RD0_VMID__SHIFT 0x0 -+#define UVD_LMI_VMID_INTERNAL3__MIF_GEN_RD1_VMID_MASK 0xf0 -+#define UVD_LMI_VMID_INTERNAL3__MIF_GEN_RD1_VMID__SHIFT 0x4 -+#define UVD_LMI_VMID_INTERNAL3__MIF_GEN_WR0_VMID_MASK 0xf00 -+#define UVD_LMI_VMID_INTERNAL3__MIF_GEN_WR0_VMID__SHIFT 0x8 -+#define UVD_LMI_VMID_INTERNAL3__MIF_GEN_WR1_VMID_MASK 0xf000 -+#define UVD_LMI_VMID_INTERNAL3__MIF_GEN_WR1_VMID__SHIFT 0xc -+#define UVD_LMI_VMID_INTERNAL3__MIF_SCLR_VMID_MASK 0xf0000 -+#define UVD_LMI_VMID_INTERNAL3__MIF_SCLR_VMID__SHIFT 0x10 -+#define UVD_PGFSM_CONFIG__UVD_PGFSM_FSM_ADDR_MASK 0xff -+#define UVD_PGFSM_CONFIG__UVD_PGFSM_FSM_ADDR__SHIFT 0x0 -+#define UVD_PGFSM_CONFIG__UVD_PGFSM_POWER_DOWN_MASK 0x100 -+#define UVD_PGFSM_CONFIG__UVD_PGFSM_POWER_DOWN__SHIFT 0x8 -+#define UVD_PGFSM_CONFIG__UVD_PGFSM_POWER_UP_MASK 0x200 -+#define UVD_PGFSM_CONFIG__UVD_PGFSM_POWER_UP__SHIFT 0x9 -+#define UVD_PGFSM_CONFIG__UVD_PGFSM_P1_SELECT_MASK 0x400 -+#define UVD_PGFSM_CONFIG__UVD_PGFSM_P1_SELECT__SHIFT 0xa -+#define UVD_PGFSM_CONFIG__UVD_PGFSM_P2_SELECT_MASK 0x800 -+#define UVD_PGFSM_CONFIG__UVD_PGFSM_P2_SELECT__SHIFT 0xb -+#define UVD_PGFSM_CONFIG__UVD_PGFSM_WRITE_MASK 0x1000 -+#define UVD_PGFSM_CONFIG__UVD_PGFSM_WRITE__SHIFT 0xc -+#define UVD_PGFSM_CONFIG__UVD_PGFSM_READ_MASK 0x2000 -+#define UVD_PGFSM_CONFIG__UVD_PGFSM_READ__SHIFT 0xd -+#define UVD_PGFSM_CONFIG__UVD_PGFSM_REG_ADDR_MASK 0xf0000000 -+#define UVD_PGFSM_CONFIG__UVD_PGFSM_REG_ADDR__SHIFT 0x1c -+#define UVD_PGFSM_READ_TILE1__UVD_PGFSM_READ_TILE1_VALUE_MASK 0xffffff -+#define UVD_PGFSM_READ_TILE1__UVD_PGFSM_READ_TILE1_VALUE__SHIFT 0x0 -+#define UVD_PGFSM_READ_TILE2__UVD_PGFSM_READ_TILE2_VALUE_MASK 0xffffff -+#define UVD_PGFSM_READ_TILE2__UVD_PGFSM_READ_TILE2_VALUE__SHIFT 0x0 -+#define UVD_POWER_STATUS__UVD_POWER_STATUS_MASK 0x3 -+#define UVD_POWER_STATUS__UVD_POWER_STATUS__SHIFT 0x0 -+#define UVD_POWER_STATUS__UVD_PG_MODE_MASK 0x4 -+#define UVD_POWER_STATUS__UVD_PG_MODE__SHIFT 0x2 -+#define UVD_POWER_STATUS__UVD_STATUS_CHECK_TIMEOUT_MASK 0x8 -+#define UVD_POWER_STATUS__UVD_STATUS_CHECK_TIMEOUT__SHIFT 0x3 -+#define UVD_POWER_STATUS__PWR_ON_CHECK_TIMEOUT_MASK 0x10 -+#define UVD_POWER_STATUS__PWR_ON_CHECK_TIMEOUT__SHIFT 0x4 -+#define UVD_POWER_STATUS__PWR_OFF_CHECK_TIMEOUT_MASK 0x20 -+#define UVD_POWER_STATUS__PWR_OFF_CHECK_TIMEOUT__SHIFT 0x5 -+#define UVD_POWER_STATUS__UVD_PGFSM_TIMEOUT_MODE_MASK 0xc0 -+#define UVD_POWER_STATUS__UVD_PGFSM_TIMEOUT_MODE__SHIFT 0x6 -+#define UVD_POWER_STATUS__UVD_PG_EN_MASK 0x100 -+#define UVD_POWER_STATUS__UVD_PG_EN__SHIFT 0x8 -+#define UVD_POWER_STATUS__PAUSE_DPG_REQ_MASK 0x200 -+#define UVD_POWER_STATUS__PAUSE_DPG_REQ__SHIFT 0x9 -+#define UVD_POWER_STATUS__PAUSE_DPG_ACK_MASK 0x400 -+#define UVD_POWER_STATUS__PAUSE_DPG_ACK__SHIFT 0xa -+#define UVD_PGFSM_READ_TILE3__UVD_PGFSM_READ_TILE3_VALUE_MASK 0xffffff -+#define UVD_PGFSM_READ_TILE3__UVD_PGFSM_READ_TILE3_VALUE__SHIFT 0x0 -+#define UVD_PGFSM_READ_TILE4__UVD_PGFSM_READ_TILE4_VALUE_MASK 0xffffff -+#define UVD_PGFSM_READ_TILE4__UVD_PGFSM_READ_TILE4_VALUE__SHIFT 0x0 -+#define UVD_PGFSM_READ_TILE5__UVD_PGFSM_READ_TILE5_VALUE_MASK 0xffffff -+#define UVD_PGFSM_READ_TILE5__UVD_PGFSM_READ_TILE5_VALUE__SHIFT 0x0 -+#define UVD_PGFSM_READ_TILE6__UVD_PGFSM_READ_TILE6_VALUE_MASK 0xffffff -+#define UVD_PGFSM_READ_TILE6__UVD_PGFSM_READ_TILE6_VALUE__SHIFT 0x0 -+#define UVD_PGFSM_READ_TILE7__UVD_PGFSM_READ_TILE7_VALUE_MASK 0xffffff -+#define UVD_PGFSM_READ_TILE7__UVD_PGFSM_READ_TILE7_VALUE__SHIFT 0x0 -+#define UVD_MIF_CURR_ADDR_CONFIG__NUM_PIPES_MASK 0x7 -+#define UVD_MIF_CURR_ADDR_CONFIG__NUM_PIPES__SHIFT 0x0 -+#define UVD_MIF_CURR_ADDR_CONFIG__PIPE_INTERLEAVE_SIZE_MASK 0x70 -+#define UVD_MIF_CURR_ADDR_CONFIG__PIPE_INTERLEAVE_SIZE__SHIFT 0x4 -+#define UVD_MIF_CURR_ADDR_CONFIG__BANK_INTERLEAVE_SIZE_MASK 0x700 -+#define UVD_MIF_CURR_ADDR_CONFIG__BANK_INTERLEAVE_SIZE__SHIFT 0x8 -+#define UVD_MIF_CURR_ADDR_CONFIG__NUM_SHADER_ENGINES_MASK 0x3000 -+#define UVD_MIF_CURR_ADDR_CONFIG__NUM_SHADER_ENGINES__SHIFT 0xc -+#define UVD_MIF_CURR_ADDR_CONFIG__SHADER_ENGINE_TILE_SIZE_MASK 0x70000 -+#define UVD_MIF_CURR_ADDR_CONFIG__SHADER_ENGINE_TILE_SIZE__SHIFT 0x10 -+#define UVD_MIF_CURR_ADDR_CONFIG__NUM_GPUS_MASK 0x700000 -+#define UVD_MIF_CURR_ADDR_CONFIG__NUM_GPUS__SHIFT 0x14 -+#define UVD_MIF_CURR_ADDR_CONFIG__MULTI_GPU_TILE_SIZE_MASK 0x3000000 -+#define UVD_MIF_CURR_ADDR_CONFIG__MULTI_GPU_TILE_SIZE__SHIFT 0x18 -+#define UVD_MIF_CURR_ADDR_CONFIG__ROW_SIZE_MASK 0x30000000 -+#define UVD_MIF_CURR_ADDR_CONFIG__ROW_SIZE__SHIFT 0x1c -+#define UVD_MIF_CURR_ADDR_CONFIG__NUM_LOWER_PIPES_MASK 0x40000000 -+#define UVD_MIF_CURR_ADDR_CONFIG__NUM_LOWER_PIPES__SHIFT 0x1e -+#define UVD_MIF_REF_ADDR_CONFIG__NUM_PIPES_MASK 0x7 -+#define UVD_MIF_REF_ADDR_CONFIG__NUM_PIPES__SHIFT 0x0 -+#define UVD_MIF_REF_ADDR_CONFIG__PIPE_INTERLEAVE_SIZE_MASK 0x70 -+#define UVD_MIF_REF_ADDR_CONFIG__PIPE_INTERLEAVE_SIZE__SHIFT 0x4 -+#define UVD_MIF_REF_ADDR_CONFIG__BANK_INTERLEAVE_SIZE_MASK 0x700 -+#define UVD_MIF_REF_ADDR_CONFIG__BANK_INTERLEAVE_SIZE__SHIFT 0x8 -+#define UVD_MIF_REF_ADDR_CONFIG__NUM_SHADER_ENGINES_MASK 0x3000 -+#define UVD_MIF_REF_ADDR_CONFIG__NUM_SHADER_ENGINES__SHIFT 0xc -+#define UVD_MIF_REF_ADDR_CONFIG__SHADER_ENGINE_TILE_SIZE_MASK 0x70000 -+#define UVD_MIF_REF_ADDR_CONFIG__SHADER_ENGINE_TILE_SIZE__SHIFT 0x10 -+#define UVD_MIF_REF_ADDR_CONFIG__NUM_GPUS_MASK 0x700000 -+#define UVD_MIF_REF_ADDR_CONFIG__NUM_GPUS__SHIFT 0x14 -+#define UVD_MIF_REF_ADDR_CONFIG__MULTI_GPU_TILE_SIZE_MASK 0x3000000 -+#define UVD_MIF_REF_ADDR_CONFIG__MULTI_GPU_TILE_SIZE__SHIFT 0x18 -+#define UVD_MIF_REF_ADDR_CONFIG__ROW_SIZE_MASK 0x30000000 -+#define UVD_MIF_REF_ADDR_CONFIG__ROW_SIZE__SHIFT 0x1c -+#define UVD_MIF_REF_ADDR_CONFIG__NUM_LOWER_PIPES_MASK 0x40000000 -+#define UVD_MIF_REF_ADDR_CONFIG__NUM_LOWER_PIPES__SHIFT 0x1e -+#define UVD_MIF_RECON1_ADDR_CONFIG__NUM_PIPES_MASK 0x7 -+#define UVD_MIF_RECON1_ADDR_CONFIG__NUM_PIPES__SHIFT 0x0 -+#define UVD_MIF_RECON1_ADDR_CONFIG__PIPE_INTERLEAVE_SIZE_MASK 0x70 -+#define UVD_MIF_RECON1_ADDR_CONFIG__PIPE_INTERLEAVE_SIZE__SHIFT 0x4 -+#define UVD_MIF_RECON1_ADDR_CONFIG__BANK_INTERLEAVE_SIZE_MASK 0x700 -+#define UVD_MIF_RECON1_ADDR_CONFIG__BANK_INTERLEAVE_SIZE__SHIFT 0x8 -+#define UVD_MIF_RECON1_ADDR_CONFIG__NUM_SHADER_ENGINES_MASK 0x3000 -+#define UVD_MIF_RECON1_ADDR_CONFIG__NUM_SHADER_ENGINES__SHIFT 0xc -+#define UVD_MIF_RECON1_ADDR_CONFIG__SHADER_ENGINE_TILE_SIZE_MASK 0x70000 -+#define UVD_MIF_RECON1_ADDR_CONFIG__SHADER_ENGINE_TILE_SIZE__SHIFT 0x10 -+#define UVD_MIF_RECON1_ADDR_CONFIG__NUM_GPUS_MASK 0x700000 -+#define UVD_MIF_RECON1_ADDR_CONFIG__NUM_GPUS__SHIFT 0x14 -+#define UVD_MIF_RECON1_ADDR_CONFIG__MULTI_GPU_TILE_SIZE_MASK 0x3000000 -+#define UVD_MIF_RECON1_ADDR_CONFIG__MULTI_GPU_TILE_SIZE__SHIFT 0x18 -+#define UVD_MIF_RECON1_ADDR_CONFIG__ROW_SIZE_MASK 0x30000000 -+#define UVD_MIF_RECON1_ADDR_CONFIG__ROW_SIZE__SHIFT 0x1c -+#define UVD_MIF_RECON1_ADDR_CONFIG__NUM_LOWER_PIPES_MASK 0x40000000 -+#define UVD_MIF_RECON1_ADDR_CONFIG__NUM_LOWER_PIPES__SHIFT 0x1e -+#define UVD_MIF_SCLR_ADDR_CONFIG__NUM_PIPES_MASK 0x7 -+#define UVD_MIF_SCLR_ADDR_CONFIG__NUM_PIPES__SHIFT 0x0 -+#define UVD_MIF_SCLR_ADDR_CONFIG__PIPE_INTERLEAVE_SIZE_MASK 0x70 -+#define UVD_MIF_SCLR_ADDR_CONFIG__PIPE_INTERLEAVE_SIZE__SHIFT 0x4 -+#define UVD_MIF_SCLR_ADDR_CONFIG__BANK_INTERLEAVE_SIZE_MASK 0x700 -+#define UVD_MIF_SCLR_ADDR_CONFIG__BANK_INTERLEAVE_SIZE__SHIFT 0x8 -+#define UVD_MIF_SCLR_ADDR_CONFIG__NUM_SHADER_ENGINES_MASK 0x3000 -+#define UVD_MIF_SCLR_ADDR_CONFIG__NUM_SHADER_ENGINES__SHIFT 0xc -+#define UVD_MIF_SCLR_ADDR_CONFIG__SHADER_ENGINE_TILE_SIZE_MASK 0x70000 -+#define UVD_MIF_SCLR_ADDR_CONFIG__SHADER_ENGINE_TILE_SIZE__SHIFT 0x10 -+#define UVD_MIF_SCLR_ADDR_CONFIG__NUM_GPUS_MASK 0x700000 -+#define UVD_MIF_SCLR_ADDR_CONFIG__NUM_GPUS__SHIFT 0x14 -+#define UVD_MIF_SCLR_ADDR_CONFIG__MULTI_GPU_TILE_SIZE_MASK 0x3000000 -+#define UVD_MIF_SCLR_ADDR_CONFIG__MULTI_GPU_TILE_SIZE__SHIFT 0x18 -+#define UVD_MIF_SCLR_ADDR_CONFIG__ROW_SIZE_MASK 0x30000000 -+#define UVD_MIF_SCLR_ADDR_CONFIG__ROW_SIZE__SHIFT 0x1c -+#define UVD_MIF_SCLR_ADDR_CONFIG__NUM_LOWER_PIPES_MASK 0x40000000 -+#define UVD_MIF_SCLR_ADDR_CONFIG__NUM_LOWER_PIPES__SHIFT 0x1e -+#define UVD_JPEG_ADDR_CONFIG__NUM_PIPES_MASK 0x7 -+#define UVD_JPEG_ADDR_CONFIG__NUM_PIPES__SHIFT 0x0 -+#define UVD_JPEG_ADDR_CONFIG__PIPE_INTERLEAVE_SIZE_MASK 0x70 -+#define UVD_JPEG_ADDR_CONFIG__PIPE_INTERLEAVE_SIZE__SHIFT 0x4 -+#define UVD_JPEG_ADDR_CONFIG__BANK_INTERLEAVE_SIZE_MASK 0x700 -+#define UVD_JPEG_ADDR_CONFIG__BANK_INTERLEAVE_SIZE__SHIFT 0x8 -+#define UVD_JPEG_ADDR_CONFIG__NUM_SHADER_ENGINES_MASK 0x3000 -+#define UVD_JPEG_ADDR_CONFIG__NUM_SHADER_ENGINES__SHIFT 0xc -+#define UVD_JPEG_ADDR_CONFIG__SHADER_ENGINE_TILE_SIZE_MASK 0x70000 -+#define UVD_JPEG_ADDR_CONFIG__SHADER_ENGINE_TILE_SIZE__SHIFT 0x10 -+#define UVD_JPEG_ADDR_CONFIG__NUM_GPUS_MASK 0x700000 -+#define UVD_JPEG_ADDR_CONFIG__NUM_GPUS__SHIFT 0x14 -+#define UVD_JPEG_ADDR_CONFIG__MULTI_GPU_TILE_SIZE_MASK 0x3000000 -+#define UVD_JPEG_ADDR_CONFIG__MULTI_GPU_TILE_SIZE__SHIFT 0x18 -+#define UVD_JPEG_ADDR_CONFIG__ROW_SIZE_MASK 0x30000000 -+#define UVD_JPEG_ADDR_CONFIG__ROW_SIZE__SHIFT 0x1c -+#define UVD_JPEG_ADDR_CONFIG__NUM_LOWER_PIPES_MASK 0x40000000 -+#define UVD_JPEG_ADDR_CONFIG__NUM_LOWER_PIPES__SHIFT 0x1e -+ -+#endif /* UVD_5_0_SH_MASK_H */ --- -1.9.1 - |